mmc-twl4030.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452
  1. /*
  2. * linux/arch/arm/mach-omap2/mmc-twl4030.c
  3. *
  4. * Copyright (C) 2007-2008 Texas Instruments
  5. * Copyright (C) 2008 Nokia Corporation
  6. * Author: Texas Instruments
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/err.h>
  13. #include <linux/io.h>
  14. #include <linux/module.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/delay.h>
  18. #include <linux/gpio.h>
  19. #include <linux/i2c/twl4030.h>
  20. #include <linux/regulator/machine.h>
  21. #include <mach/hardware.h>
  22. #include <mach/control.h>
  23. #include <mach/mmc.h>
  24. #include <mach/board.h>
  25. #include "mmc-twl4030.h"
  26. #if defined(CONFIG_TWL4030_CORE) && \
  27. (defined(CONFIG_MMC_OMAP_HS) || defined(CONFIG_MMC_OMAP_HS_MODULE))
  28. #define LDO_CLR 0x00
  29. #define VSEL_S2_CLR 0x40
  30. #define VMMC1_DEV_GRP 0x27
  31. #define VMMC1_CLR 0x00
  32. #define VMMC1_315V 0x03
  33. #define VMMC1_300V 0x02
  34. #define VMMC1_285V 0x01
  35. #define VMMC1_185V 0x00
  36. #define VMMC1_DEDICATED 0x2A
  37. #define VMMC2_DEV_GRP 0x2B
  38. #define VMMC2_CLR 0x40
  39. #define VMMC2_315V 0x0c
  40. #define VMMC2_300V 0x0b
  41. #define VMMC2_285V 0x0a
  42. #define VMMC2_280V 0x09
  43. #define VMMC2_260V 0x08
  44. #define VMMC2_185V 0x06
  45. #define VMMC2_DEDICATED 0x2E
  46. #define VMMC_DEV_GRP_P1 0x20
  47. static u16 control_pbias_offset;
  48. static u16 control_devconf1_offset;
  49. #define HSMMC_NAME_LEN 9
  50. static struct twl_mmc_controller {
  51. struct omap_mmc_platform_data *mmc;
  52. u8 twl_vmmc_dev_grp;
  53. u8 twl_mmc_dedicated;
  54. char name[HSMMC_NAME_LEN + 1];
  55. } hsmmc[] = {
  56. {
  57. .twl_vmmc_dev_grp = VMMC1_DEV_GRP,
  58. .twl_mmc_dedicated = VMMC1_DEDICATED,
  59. },
  60. {
  61. .twl_vmmc_dev_grp = VMMC2_DEV_GRP,
  62. .twl_mmc_dedicated = VMMC2_DEDICATED,
  63. },
  64. };
  65. static int twl_mmc_card_detect(int irq)
  66. {
  67. unsigned i;
  68. for (i = 0; i < ARRAY_SIZE(hsmmc); i++) {
  69. struct omap_mmc_platform_data *mmc;
  70. mmc = hsmmc[i].mmc;
  71. if (!mmc)
  72. continue;
  73. if (irq != mmc->slots[0].card_detect_irq)
  74. continue;
  75. /* NOTE: assumes card detect signal is active-low */
  76. return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
  77. }
  78. return -ENOSYS;
  79. }
  80. static int twl_mmc_get_ro(struct device *dev, int slot)
  81. {
  82. struct omap_mmc_platform_data *mmc = dev->platform_data;
  83. /* NOTE: assumes write protect signal is active-high */
  84. return gpio_get_value_cansleep(mmc->slots[0].gpio_wp);
  85. }
  86. /*
  87. * MMC Slot Initialization.
  88. */
  89. static int twl_mmc_late_init(struct device *dev)
  90. {
  91. struct omap_mmc_platform_data *mmc = dev->platform_data;
  92. int ret = 0;
  93. int i;
  94. ret = gpio_request(mmc->slots[0].switch_pin, "mmc_cd");
  95. if (ret)
  96. goto done;
  97. ret = gpio_direction_input(mmc->slots[0].switch_pin);
  98. if (ret)
  99. goto err;
  100. for (i = 0; i < ARRAY_SIZE(hsmmc); i++) {
  101. if (hsmmc[i].name == mmc->slots[0].name) {
  102. hsmmc[i].mmc = mmc;
  103. break;
  104. }
  105. }
  106. return 0;
  107. err:
  108. gpio_free(mmc->slots[0].switch_pin);
  109. done:
  110. mmc->slots[0].card_detect_irq = 0;
  111. mmc->slots[0].card_detect = NULL;
  112. dev_err(dev, "err %d configuring card detect\n", ret);
  113. return ret;
  114. }
  115. static void twl_mmc_cleanup(struct device *dev)
  116. {
  117. struct omap_mmc_platform_data *mmc = dev->platform_data;
  118. gpio_free(mmc->slots[0].switch_pin);
  119. }
  120. #ifdef CONFIG_PM
  121. static int twl_mmc_suspend(struct device *dev, int slot)
  122. {
  123. struct omap_mmc_platform_data *mmc = dev->platform_data;
  124. disable_irq(mmc->slots[0].card_detect_irq);
  125. return 0;
  126. }
  127. static int twl_mmc_resume(struct device *dev, int slot)
  128. {
  129. struct omap_mmc_platform_data *mmc = dev->platform_data;
  130. enable_irq(mmc->slots[0].card_detect_irq);
  131. return 0;
  132. }
  133. #else
  134. #define twl_mmc_suspend NULL
  135. #define twl_mmc_resume NULL
  136. #endif
  137. /*
  138. * Sets the MMC voltage in twl4030
  139. */
  140. #define MMC1_OCR (MMC_VDD_165_195 \
  141. |MMC_VDD_28_29|MMC_VDD_29_30|MMC_VDD_30_31|MMC_VDD_31_32)
  142. #define MMC2_OCR (MMC_VDD_165_195 \
  143. |MMC_VDD_25_26|MMC_VDD_26_27|MMC_VDD_27_28 \
  144. |MMC_VDD_28_29|MMC_VDD_29_30|MMC_VDD_30_31|MMC_VDD_31_32)
  145. static int twl_mmc_set_voltage(struct twl_mmc_controller *c, int vdd)
  146. {
  147. int ret;
  148. u8 vmmc, dev_grp_val;
  149. if (c->twl_vmmc_dev_grp == VMMC1_DEV_GRP) {
  150. /* VMMC1: max 220 mA. And for 8-bit mode,
  151. * VSIM: max 50 mA
  152. */
  153. switch (1 << vdd) {
  154. case MMC_VDD_165_195:
  155. vmmc = VMMC1_185V;
  156. /* and VSIM_180V */
  157. break;
  158. case MMC_VDD_28_29:
  159. vmmc = VMMC1_285V;
  160. /* and VSIM_280V */
  161. break;
  162. case MMC_VDD_29_30:
  163. case MMC_VDD_30_31:
  164. vmmc = VMMC1_300V;
  165. /* and VSIM_300V */
  166. break;
  167. case MMC_VDD_31_32:
  168. vmmc = VMMC1_315V;
  169. /* error if VSIM needed */
  170. break;
  171. default:
  172. vmmc = 0;
  173. break;
  174. }
  175. } else if (c->twl_vmmc_dev_grp == VMMC2_DEV_GRP) {
  176. /* VMMC2: max 100 mA */
  177. switch (1 << vdd) {
  178. case MMC_VDD_165_195:
  179. vmmc = VMMC2_185V;
  180. break;
  181. case MMC_VDD_25_26:
  182. case MMC_VDD_26_27:
  183. vmmc = VMMC2_260V;
  184. break;
  185. case MMC_VDD_27_28:
  186. vmmc = VMMC2_280V;
  187. break;
  188. case MMC_VDD_28_29:
  189. vmmc = VMMC2_285V;
  190. break;
  191. case MMC_VDD_29_30:
  192. case MMC_VDD_30_31:
  193. vmmc = VMMC2_300V;
  194. break;
  195. case MMC_VDD_31_32:
  196. vmmc = VMMC2_315V;
  197. break;
  198. default:
  199. vmmc = 0;
  200. break;
  201. }
  202. } else {
  203. return 0;
  204. }
  205. if (vmmc)
  206. dev_grp_val = VMMC_DEV_GRP_P1; /* Power up */
  207. else
  208. dev_grp_val = LDO_CLR; /* Power down */
  209. ret = twl4030_i2c_write_u8(TWL4030_MODULE_PM_RECEIVER,
  210. dev_grp_val, c->twl_vmmc_dev_grp);
  211. if (ret)
  212. return ret;
  213. ret = twl4030_i2c_write_u8(TWL4030_MODULE_PM_RECEIVER,
  214. vmmc, c->twl_mmc_dedicated);
  215. return ret;
  216. }
  217. static int twl_mmc1_set_power(struct device *dev, int slot, int power_on,
  218. int vdd)
  219. {
  220. u32 reg;
  221. int ret = 0;
  222. struct twl_mmc_controller *c = &hsmmc[0];
  223. struct omap_mmc_platform_data *mmc = dev->platform_data;
  224. /*
  225. * Assume we power both OMAP VMMC1 (for CMD, CLK, DAT0..3) and the
  226. * card using the same TWL VMMC1 supply (hsmmc[0]); OMAP has both
  227. * 1.8V and 3.0V modes, controlled by the PBIAS register.
  228. *
  229. * In 8-bit modes, OMAP VMMC1A (for DAT4..7) needs a supply, which
  230. * is most naturally TWL VSIM; those pins also use PBIAS.
  231. */
  232. if (power_on) {
  233. if (cpu_is_omap2430()) {
  234. reg = omap_ctrl_readl(OMAP243X_CONTROL_DEVCONF1);
  235. if ((1 << vdd) >= MMC_VDD_30_31)
  236. reg |= OMAP243X_MMC1_ACTIVE_OVERWRITE;
  237. else
  238. reg &= ~OMAP243X_MMC1_ACTIVE_OVERWRITE;
  239. omap_ctrl_writel(reg, OMAP243X_CONTROL_DEVCONF1);
  240. }
  241. if (mmc->slots[0].internal_clock) {
  242. reg = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
  243. reg |= OMAP2_MMCSDIO1ADPCLKISEL;
  244. omap_ctrl_writel(reg, OMAP2_CONTROL_DEVCONF0);
  245. }
  246. reg = omap_ctrl_readl(control_pbias_offset);
  247. reg |= OMAP2_PBIASSPEEDCTRL0;
  248. reg &= ~OMAP2_PBIASLITEPWRDNZ0;
  249. omap_ctrl_writel(reg, control_pbias_offset);
  250. ret = twl_mmc_set_voltage(c, vdd);
  251. /* 100ms delay required for PBIAS configuration */
  252. msleep(100);
  253. reg = omap_ctrl_readl(control_pbias_offset);
  254. reg |= (OMAP2_PBIASLITEPWRDNZ0 | OMAP2_PBIASSPEEDCTRL0);
  255. if ((1 << vdd) <= MMC_VDD_165_195)
  256. reg &= ~OMAP2_PBIASLITEVMODE0;
  257. else
  258. reg |= OMAP2_PBIASLITEVMODE0;
  259. omap_ctrl_writel(reg, control_pbias_offset);
  260. } else {
  261. reg = omap_ctrl_readl(control_pbias_offset);
  262. reg &= ~OMAP2_PBIASLITEPWRDNZ0;
  263. omap_ctrl_writel(reg, control_pbias_offset);
  264. ret = twl_mmc_set_voltage(c, 0);
  265. /* 100ms delay required for PBIAS configuration */
  266. msleep(100);
  267. reg = omap_ctrl_readl(control_pbias_offset);
  268. reg |= (OMAP2_PBIASSPEEDCTRL0 | OMAP2_PBIASLITEPWRDNZ0 |
  269. OMAP2_PBIASLITEVMODE0);
  270. omap_ctrl_writel(reg, control_pbias_offset);
  271. }
  272. return ret;
  273. }
  274. static int twl_mmc2_set_power(struct device *dev, int slot, int power_on, int vdd)
  275. {
  276. int ret;
  277. struct twl_mmc_controller *c = &hsmmc[1];
  278. struct omap_mmc_platform_data *mmc = dev->platform_data;
  279. /*
  280. * Assume TWL VMMC2 (hsmmc[1]) is used only to power the card ... OMAP
  281. * VDDS is used to power the pins, optionally with a transceiver to
  282. * support cards using voltages other than VDDS (1.8V nominal). When a
  283. * transceiver is used, DAT3..7 are muxed as transceiver control pins.
  284. */
  285. if (power_on) {
  286. if (mmc->slots[0].internal_clock) {
  287. u32 reg;
  288. reg = omap_ctrl_readl(control_devconf1_offset);
  289. reg |= OMAP2_MMCSDIO2ADPCLKISEL;
  290. omap_ctrl_writel(reg, control_devconf1_offset);
  291. }
  292. ret = twl_mmc_set_voltage(c, vdd);
  293. } else {
  294. ret = twl_mmc_set_voltage(c, 0);
  295. }
  296. return ret;
  297. }
  298. static struct omap_mmc_platform_data *hsmmc_data[OMAP34XX_NR_MMC] __initdata;
  299. void __init twl4030_mmc_init(struct twl4030_hsmmc_info *controllers)
  300. {
  301. struct twl4030_hsmmc_info *c;
  302. int nr_hsmmc = ARRAY_SIZE(hsmmc_data);
  303. if (cpu_is_omap2430()) {
  304. control_pbias_offset = OMAP243X_CONTROL_PBIAS_LITE;
  305. control_devconf1_offset = OMAP243X_CONTROL_DEVCONF1;
  306. nr_hsmmc = 2;
  307. } else {
  308. control_pbias_offset = OMAP343X_CONTROL_PBIAS_LITE;
  309. control_devconf1_offset = OMAP343X_CONTROL_DEVCONF1;
  310. }
  311. for (c = controllers; c->mmc; c++) {
  312. struct twl_mmc_controller *twl = hsmmc + c->mmc - 1;
  313. struct omap_mmc_platform_data *mmc = hsmmc_data[c->mmc - 1];
  314. if (!c->mmc || c->mmc > nr_hsmmc) {
  315. pr_debug("MMC%d: no such controller\n", c->mmc);
  316. continue;
  317. }
  318. if (mmc) {
  319. pr_debug("MMC%d: already configured\n", c->mmc);
  320. continue;
  321. }
  322. mmc = kzalloc(sizeof(struct omap_mmc_platform_data), GFP_KERNEL);
  323. if (!mmc) {
  324. pr_err("Cannot allocate memory for mmc device!\n");
  325. return;
  326. }
  327. snprintf(twl->name, ARRAY_SIZE(twl->name), "mmc%islot%i",
  328. c->mmc, 1);
  329. mmc->slots[0].name = twl->name;
  330. mmc->nr_slots = 1;
  331. mmc->slots[0].wires = c->wires;
  332. mmc->slots[0].internal_clock = !c->ext_clock;
  333. mmc->dma_mask = 0xffffffff;
  334. /* note: twl4030 card detect GPIOs normally switch VMMCx ... */
  335. if (gpio_is_valid(c->gpio_cd)) {
  336. mmc->init = twl_mmc_late_init;
  337. mmc->cleanup = twl_mmc_cleanup;
  338. mmc->suspend = twl_mmc_suspend;
  339. mmc->resume = twl_mmc_resume;
  340. mmc->slots[0].switch_pin = c->gpio_cd;
  341. mmc->slots[0].card_detect_irq = gpio_to_irq(c->gpio_cd);
  342. mmc->slots[0].card_detect = twl_mmc_card_detect;
  343. } else
  344. mmc->slots[0].switch_pin = -EINVAL;
  345. /* write protect normally uses an OMAP gpio */
  346. if (gpio_is_valid(c->gpio_wp)) {
  347. gpio_request(c->gpio_wp, "mmc_wp");
  348. gpio_direction_input(c->gpio_wp);
  349. mmc->slots[0].gpio_wp = c->gpio_wp;
  350. mmc->slots[0].get_ro = twl_mmc_get_ro;
  351. } else
  352. mmc->slots[0].gpio_wp = -EINVAL;
  353. /* NOTE: we assume OMAP's MMC1 and MMC2 use
  354. * the TWL4030's VMMC1 and VMMC2, respectively;
  355. * and that OMAP's MMC3 isn't used.
  356. */
  357. switch (c->mmc) {
  358. case 1:
  359. mmc->slots[0].set_power = twl_mmc1_set_power;
  360. mmc->slots[0].ocr_mask = MMC1_OCR;
  361. break;
  362. case 2:
  363. mmc->slots[0].set_power = twl_mmc2_set_power;
  364. if (c->transceiver)
  365. mmc->slots[0].ocr_mask = MMC2_OCR;
  366. else
  367. mmc->slots[0].ocr_mask = MMC_VDD_165_195;
  368. break;
  369. default:
  370. pr_err("MMC%d configuration not supported!\n", c->mmc);
  371. continue;
  372. }
  373. hsmmc_data[c->mmc - 1] = mmc;
  374. }
  375. omap2_init_mmc(hsmmc_data, OMAP34XX_NR_MMC);
  376. /* pass the device nodes back to board setup code */
  377. for (c = controllers; c->mmc; c++) {
  378. struct omap_mmc_platform_data *mmc = hsmmc_data[c->mmc - 1];
  379. if (!c->mmc || c->mmc > nr_hsmmc)
  380. continue;
  381. c->dev = mmc->dev;
  382. }
  383. }
  384. #endif