atombios_dp.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. * Jerome Glisse
  26. */
  27. #include <drm/drmP.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #include "atom-bits.h"
  32. #include <drm/drm_dp_helper.h>
  33. /* move these to drm_dp_helper.c/h */
  34. #define DP_LINK_CONFIGURATION_SIZE 9
  35. #define DP_DPCD_SIZE 8
  36. static char *voltage_names[] = {
  37. "0.4V", "0.6V", "0.8V", "1.2V"
  38. };
  39. static char *pre_emph_names[] = {
  40. "0dB", "3.5dB", "6dB", "9.5dB"
  41. };
  42. /***** radeon AUX functions *****/
  43. union aux_channel_transaction {
  44. PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1;
  45. PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2;
  46. };
  47. static int radeon_process_aux_ch(struct radeon_i2c_chan *chan,
  48. u8 *send, int send_bytes,
  49. u8 *recv, int recv_size,
  50. u8 delay, u8 *ack)
  51. {
  52. struct drm_device *dev = chan->dev;
  53. struct radeon_device *rdev = dev->dev_private;
  54. union aux_channel_transaction args;
  55. int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction);
  56. unsigned char *base;
  57. int recv_bytes;
  58. memset(&args, 0, sizeof(args));
  59. base = (unsigned char *)(rdev->mode_info.atom_context->scratch + 1);
  60. memcpy(base, send, send_bytes);
  61. args.v1.lpAuxRequest = 0 + 4;
  62. args.v1.lpDataOut = 16 + 4;
  63. args.v1.ucDataOutLen = 0;
  64. args.v1.ucChannelID = chan->rec.i2c_id;
  65. args.v1.ucDelay = delay / 10;
  66. if (ASIC_IS_DCE4(rdev))
  67. args.v2.ucHPD_ID = chan->rec.hpd;
  68. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  69. *ack = args.v1.ucReplyStatus;
  70. /* timeout */
  71. if (args.v1.ucReplyStatus == 1) {
  72. DRM_DEBUG_KMS("dp_aux_ch timeout\n");
  73. return -ETIMEDOUT;
  74. }
  75. /* flags not zero */
  76. if (args.v1.ucReplyStatus == 2) {
  77. DRM_DEBUG_KMS("dp_aux_ch flags not zero\n");
  78. return -EBUSY;
  79. }
  80. /* error */
  81. if (args.v1.ucReplyStatus == 3) {
  82. DRM_DEBUG_KMS("dp_aux_ch error\n");
  83. return -EIO;
  84. }
  85. recv_bytes = args.v1.ucDataOutLen;
  86. if (recv_bytes > recv_size)
  87. recv_bytes = recv_size;
  88. if (recv && recv_size)
  89. memcpy(recv, base + 16, recv_bytes);
  90. return recv_bytes;
  91. }
  92. static int radeon_dp_aux_native_write(struct radeon_connector *radeon_connector,
  93. u16 address, u8 *send, u8 send_bytes, u8 delay)
  94. {
  95. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  96. int ret;
  97. u8 msg[20];
  98. int msg_bytes = send_bytes + 4;
  99. u8 ack;
  100. unsigned retry;
  101. if (send_bytes > 16)
  102. return -1;
  103. msg[0] = address;
  104. msg[1] = address >> 8;
  105. msg[2] = AUX_NATIVE_WRITE << 4;
  106. msg[3] = (msg_bytes << 4) | (send_bytes - 1);
  107. memcpy(&msg[4], send, send_bytes);
  108. for (retry = 0; retry < 4; retry++) {
  109. ret = radeon_process_aux_ch(dig_connector->dp_i2c_bus,
  110. msg, msg_bytes, NULL, 0, delay, &ack);
  111. if (ret == -EBUSY)
  112. continue;
  113. else if (ret < 0)
  114. return ret;
  115. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  116. return send_bytes;
  117. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  118. udelay(400);
  119. else
  120. return -EIO;
  121. }
  122. return -EIO;
  123. }
  124. static int radeon_dp_aux_native_read(struct radeon_connector *radeon_connector,
  125. u16 address, u8 *recv, int recv_bytes, u8 delay)
  126. {
  127. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  128. u8 msg[4];
  129. int msg_bytes = 4;
  130. u8 ack;
  131. int ret;
  132. unsigned retry;
  133. msg[0] = address;
  134. msg[1] = address >> 8;
  135. msg[2] = AUX_NATIVE_READ << 4;
  136. msg[3] = (msg_bytes << 4) | (recv_bytes - 1);
  137. for (retry = 0; retry < 4; retry++) {
  138. ret = radeon_process_aux_ch(dig_connector->dp_i2c_bus,
  139. msg, msg_bytes, recv, recv_bytes, delay, &ack);
  140. if (ret == -EBUSY)
  141. continue;
  142. else if (ret < 0)
  143. return ret;
  144. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  145. return ret;
  146. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  147. udelay(400);
  148. else if (ret == 0)
  149. return -EPROTO;
  150. else
  151. return -EIO;
  152. }
  153. return -EIO;
  154. }
  155. static void radeon_write_dpcd_reg(struct radeon_connector *radeon_connector,
  156. u16 reg, u8 val)
  157. {
  158. radeon_dp_aux_native_write(radeon_connector, reg, &val, 1, 0);
  159. }
  160. static u8 radeon_read_dpcd_reg(struct radeon_connector *radeon_connector,
  161. u16 reg)
  162. {
  163. u8 val = 0;
  164. radeon_dp_aux_native_read(radeon_connector, reg, &val, 1, 0);
  165. return val;
  166. }
  167. int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  168. u8 write_byte, u8 *read_byte)
  169. {
  170. struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
  171. struct radeon_i2c_chan *auxch = (struct radeon_i2c_chan *)adapter;
  172. u16 address = algo_data->address;
  173. u8 msg[5];
  174. u8 reply[2];
  175. unsigned retry;
  176. int msg_bytes;
  177. int reply_bytes = 1;
  178. int ret;
  179. u8 ack;
  180. /* Set up the command byte */
  181. if (mode & MODE_I2C_READ)
  182. msg[2] = AUX_I2C_READ << 4;
  183. else
  184. msg[2] = AUX_I2C_WRITE << 4;
  185. if (!(mode & MODE_I2C_STOP))
  186. msg[2] |= AUX_I2C_MOT << 4;
  187. msg[0] = address;
  188. msg[1] = address >> 8;
  189. switch (mode) {
  190. case MODE_I2C_WRITE:
  191. msg_bytes = 5;
  192. msg[3] = msg_bytes << 4;
  193. msg[4] = write_byte;
  194. break;
  195. case MODE_I2C_READ:
  196. msg_bytes = 4;
  197. msg[3] = msg_bytes << 4;
  198. break;
  199. default:
  200. msg_bytes = 4;
  201. msg[3] = 3 << 4;
  202. break;
  203. }
  204. for (retry = 0; retry < 4; retry++) {
  205. ret = radeon_process_aux_ch(auxch,
  206. msg, msg_bytes, reply, reply_bytes, 0, &ack);
  207. if (ret == -EBUSY)
  208. continue;
  209. else if (ret < 0) {
  210. DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
  211. return ret;
  212. }
  213. switch (ack & AUX_NATIVE_REPLY_MASK) {
  214. case AUX_NATIVE_REPLY_ACK:
  215. /* I2C-over-AUX Reply field is only valid
  216. * when paired with AUX ACK.
  217. */
  218. break;
  219. case AUX_NATIVE_REPLY_NACK:
  220. DRM_DEBUG_KMS("aux_ch native nack\n");
  221. return -EREMOTEIO;
  222. case AUX_NATIVE_REPLY_DEFER:
  223. DRM_DEBUG_KMS("aux_ch native defer\n");
  224. udelay(400);
  225. continue;
  226. default:
  227. DRM_ERROR("aux_ch invalid native reply 0x%02x\n", ack);
  228. return -EREMOTEIO;
  229. }
  230. switch (ack & AUX_I2C_REPLY_MASK) {
  231. case AUX_I2C_REPLY_ACK:
  232. if (mode == MODE_I2C_READ)
  233. *read_byte = reply[0];
  234. return ret;
  235. case AUX_I2C_REPLY_NACK:
  236. DRM_DEBUG_KMS("aux_i2c nack\n");
  237. return -EREMOTEIO;
  238. case AUX_I2C_REPLY_DEFER:
  239. DRM_DEBUG_KMS("aux_i2c defer\n");
  240. udelay(400);
  241. break;
  242. default:
  243. DRM_ERROR("aux_i2c invalid reply 0x%02x\n", ack);
  244. return -EREMOTEIO;
  245. }
  246. }
  247. DRM_DEBUG_KMS("aux i2c too many retries, giving up\n");
  248. return -EREMOTEIO;
  249. }
  250. /***** general DP utility functions *****/
  251. static u8 dp_link_status(u8 link_status[DP_LINK_STATUS_SIZE], int r)
  252. {
  253. return link_status[r - DP_LANE0_1_STATUS];
  254. }
  255. static u8 dp_get_adjust_request_voltage(u8 link_status[DP_LINK_STATUS_SIZE],
  256. int lane)
  257. {
  258. int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  259. int s = ((lane & 1) ?
  260. DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
  261. DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
  262. u8 l = dp_link_status(link_status, i);
  263. return ((l >> s) & 0x3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
  264. }
  265. static u8 dp_get_adjust_request_pre_emphasis(u8 link_status[DP_LINK_STATUS_SIZE],
  266. int lane)
  267. {
  268. int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  269. int s = ((lane & 1) ?
  270. DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
  271. DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
  272. u8 l = dp_link_status(link_status, i);
  273. return ((l >> s) & 0x3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
  274. }
  275. #define DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_1200
  276. #define DP_PRE_EMPHASIS_MAX DP_TRAIN_PRE_EMPHASIS_9_5
  277. static void dp_get_adjust_train(u8 link_status[DP_LINK_STATUS_SIZE],
  278. int lane_count,
  279. u8 train_set[4])
  280. {
  281. u8 v = 0;
  282. u8 p = 0;
  283. int lane;
  284. for (lane = 0; lane < lane_count; lane++) {
  285. u8 this_v = dp_get_adjust_request_voltage(link_status, lane);
  286. u8 this_p = dp_get_adjust_request_pre_emphasis(link_status, lane);
  287. DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n",
  288. lane,
  289. voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  290. pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  291. if (this_v > v)
  292. v = this_v;
  293. if (this_p > p)
  294. p = this_p;
  295. }
  296. if (v >= DP_VOLTAGE_MAX)
  297. v |= DP_TRAIN_MAX_SWING_REACHED;
  298. if (p >= DP_PRE_EMPHASIS_MAX)
  299. p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  300. DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n",
  301. voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  302. pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  303. for (lane = 0; lane < 4; lane++)
  304. train_set[lane] = v | p;
  305. }
  306. /* convert bits per color to bits per pixel */
  307. /* get bpc from the EDID */
  308. static int convert_bpc_to_bpp(int bpc)
  309. {
  310. if (bpc == 0)
  311. return 24;
  312. else
  313. return bpc * 3;
  314. }
  315. /* get the max pix clock supported by the link rate and lane num */
  316. static int dp_get_max_dp_pix_clock(int link_rate,
  317. int lane_num,
  318. int bpp)
  319. {
  320. return (link_rate * lane_num * 8) / bpp;
  321. }
  322. static int dp_get_max_link_rate(u8 dpcd[DP_DPCD_SIZE])
  323. {
  324. switch (dpcd[DP_MAX_LINK_RATE]) {
  325. case DP_LINK_BW_1_62:
  326. default:
  327. return 162000;
  328. case DP_LINK_BW_2_7:
  329. return 270000;
  330. case DP_LINK_BW_5_4:
  331. return 540000;
  332. }
  333. }
  334. static u8 dp_get_max_lane_number(u8 dpcd[DP_DPCD_SIZE])
  335. {
  336. return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK;
  337. }
  338. static u8 dp_get_dp_link_rate_coded(int link_rate)
  339. {
  340. switch (link_rate) {
  341. case 162000:
  342. default:
  343. return DP_LINK_BW_1_62;
  344. case 270000:
  345. return DP_LINK_BW_2_7;
  346. case 540000:
  347. return DP_LINK_BW_5_4;
  348. }
  349. }
  350. /***** radeon specific DP functions *****/
  351. /* First get the min lane# when low rate is used according to pixel clock
  352. * (prefer low rate), second check max lane# supported by DP panel,
  353. * if the max lane# < low rate lane# then use max lane# instead.
  354. */
  355. static int radeon_dp_get_dp_lane_number(struct drm_connector *connector,
  356. u8 dpcd[DP_DPCD_SIZE],
  357. int pix_clock)
  358. {
  359. int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
  360. int max_link_rate = dp_get_max_link_rate(dpcd);
  361. int max_lane_num = dp_get_max_lane_number(dpcd);
  362. int lane_num;
  363. int max_dp_pix_clock;
  364. for (lane_num = 1; lane_num < max_lane_num; lane_num <<= 1) {
  365. max_dp_pix_clock = dp_get_max_dp_pix_clock(max_link_rate, lane_num, bpp);
  366. if (pix_clock <= max_dp_pix_clock)
  367. break;
  368. }
  369. return lane_num;
  370. }
  371. static int radeon_dp_get_dp_link_clock(struct drm_connector *connector,
  372. u8 dpcd[DP_DPCD_SIZE],
  373. int pix_clock)
  374. {
  375. int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
  376. int lane_num, max_pix_clock;
  377. if (radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
  378. ENCODER_OBJECT_ID_NUTMEG)
  379. return 270000;
  380. lane_num = radeon_dp_get_dp_lane_number(connector, dpcd, pix_clock);
  381. max_pix_clock = dp_get_max_dp_pix_clock(162000, lane_num, bpp);
  382. if (pix_clock <= max_pix_clock)
  383. return 162000;
  384. max_pix_clock = dp_get_max_dp_pix_clock(270000, lane_num, bpp);
  385. if (pix_clock <= max_pix_clock)
  386. return 270000;
  387. if (radeon_connector_is_dp12_capable(connector)) {
  388. max_pix_clock = dp_get_max_dp_pix_clock(540000, lane_num, bpp);
  389. if (pix_clock <= max_pix_clock)
  390. return 540000;
  391. }
  392. return dp_get_max_link_rate(dpcd);
  393. }
  394. static u8 radeon_dp_encoder_service(struct radeon_device *rdev,
  395. int action, int dp_clock,
  396. u8 ucconfig, u8 lane_num)
  397. {
  398. DP_ENCODER_SERVICE_PARAMETERS args;
  399. int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  400. memset(&args, 0, sizeof(args));
  401. args.ucLinkClock = dp_clock / 10;
  402. args.ucConfig = ucconfig;
  403. args.ucAction = action;
  404. args.ucLaneNum = lane_num;
  405. args.ucStatus = 0;
  406. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  407. return args.ucStatus;
  408. }
  409. u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector)
  410. {
  411. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  412. struct drm_device *dev = radeon_connector->base.dev;
  413. struct radeon_device *rdev = dev->dev_private;
  414. return radeon_dp_encoder_service(rdev, ATOM_DP_ACTION_GET_SINK_TYPE, 0,
  415. dig_connector->dp_i2c_bus->rec.i2c_id, 0);
  416. }
  417. static void radeon_dp_probe_oui(struct radeon_connector *radeon_connector)
  418. {
  419. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  420. u8 buf[3];
  421. if (!(dig_connector->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
  422. return;
  423. if (radeon_dp_aux_native_read(radeon_connector, DP_SINK_OUI, buf, 3, 0))
  424. DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
  425. buf[0], buf[1], buf[2]);
  426. if (radeon_dp_aux_native_read(radeon_connector, DP_BRANCH_OUI, buf, 3, 0))
  427. DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
  428. buf[0], buf[1], buf[2]);
  429. }
  430. bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector)
  431. {
  432. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  433. u8 msg[25];
  434. int ret, i;
  435. ret = radeon_dp_aux_native_read(radeon_connector, DP_DPCD_REV, msg, 8, 0);
  436. if (ret > 0) {
  437. memcpy(dig_connector->dpcd, msg, 8);
  438. DRM_DEBUG_KMS("DPCD: ");
  439. for (i = 0; i < 8; i++)
  440. DRM_DEBUG_KMS("%02x ", msg[i]);
  441. DRM_DEBUG_KMS("\n");
  442. radeon_dp_probe_oui(radeon_connector);
  443. return true;
  444. }
  445. dig_connector->dpcd[0] = 0;
  446. return false;
  447. }
  448. int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
  449. struct drm_connector *connector)
  450. {
  451. struct drm_device *dev = encoder->dev;
  452. struct radeon_device *rdev = dev->dev_private;
  453. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  454. int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  455. u16 dp_bridge = radeon_connector_encoder_get_dp_bridge_encoder_id(connector);
  456. u8 tmp;
  457. if (!ASIC_IS_DCE4(rdev))
  458. return panel_mode;
  459. if (dp_bridge != ENCODER_OBJECT_ID_NONE) {
  460. /* DP bridge chips */
  461. tmp = radeon_read_dpcd_reg(radeon_connector, DP_EDP_CONFIGURATION_CAP);
  462. if (tmp & 1)
  463. panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
  464. else if ((dp_bridge == ENCODER_OBJECT_ID_NUTMEG) ||
  465. (dp_bridge == ENCODER_OBJECT_ID_TRAVIS))
  466. panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
  467. else
  468. panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  469. } else if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  470. /* eDP */
  471. tmp = radeon_read_dpcd_reg(radeon_connector, DP_EDP_CONFIGURATION_CAP);
  472. if (tmp & 1)
  473. panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
  474. }
  475. return panel_mode;
  476. }
  477. void radeon_dp_set_link_config(struct drm_connector *connector,
  478. const struct drm_display_mode *mode)
  479. {
  480. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  481. struct radeon_connector_atom_dig *dig_connector;
  482. if (!radeon_connector->con_priv)
  483. return;
  484. dig_connector = radeon_connector->con_priv;
  485. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  486. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  487. dig_connector->dp_clock =
  488. radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
  489. dig_connector->dp_lane_count =
  490. radeon_dp_get_dp_lane_number(connector, dig_connector->dpcd, mode->clock);
  491. }
  492. }
  493. int radeon_dp_mode_valid_helper(struct drm_connector *connector,
  494. struct drm_display_mode *mode)
  495. {
  496. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  497. struct radeon_connector_atom_dig *dig_connector;
  498. int dp_clock;
  499. if (!radeon_connector->con_priv)
  500. return MODE_CLOCK_HIGH;
  501. dig_connector = radeon_connector->con_priv;
  502. dp_clock =
  503. radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
  504. if ((dp_clock == 540000) &&
  505. (!radeon_connector_is_dp12_capable(connector)))
  506. return MODE_CLOCK_HIGH;
  507. return MODE_OK;
  508. }
  509. static bool radeon_dp_get_link_status(struct radeon_connector *radeon_connector,
  510. u8 link_status[DP_LINK_STATUS_SIZE])
  511. {
  512. int ret;
  513. ret = radeon_dp_aux_native_read(radeon_connector, DP_LANE0_1_STATUS,
  514. link_status, DP_LINK_STATUS_SIZE, 100);
  515. if (ret <= 0) {
  516. return false;
  517. }
  518. DRM_DEBUG_KMS("link status %*ph\n", 6, link_status);
  519. return true;
  520. }
  521. bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector)
  522. {
  523. u8 link_status[DP_LINK_STATUS_SIZE];
  524. struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
  525. if (!radeon_dp_get_link_status(radeon_connector, link_status))
  526. return false;
  527. if (drm_dp_channel_eq_ok(link_status, dig->dp_lane_count))
  528. return false;
  529. return true;
  530. }
  531. struct radeon_dp_link_train_info {
  532. struct radeon_device *rdev;
  533. struct drm_encoder *encoder;
  534. struct drm_connector *connector;
  535. struct radeon_connector *radeon_connector;
  536. int enc_id;
  537. int dp_clock;
  538. int dp_lane_count;
  539. int rd_interval;
  540. bool tp3_supported;
  541. u8 dpcd[8];
  542. u8 train_set[4];
  543. u8 link_status[DP_LINK_STATUS_SIZE];
  544. u8 tries;
  545. bool use_dpencoder;
  546. };
  547. static void radeon_dp_update_vs_emph(struct radeon_dp_link_train_info *dp_info)
  548. {
  549. /* set the initial vs/emph on the source */
  550. atombios_dig_transmitter_setup(dp_info->encoder,
  551. ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH,
  552. 0, dp_info->train_set[0]); /* sets all lanes at once */
  553. /* set the vs/emph on the sink */
  554. radeon_dp_aux_native_write(dp_info->radeon_connector, DP_TRAINING_LANE0_SET,
  555. dp_info->train_set, dp_info->dp_lane_count, 0);
  556. }
  557. static void radeon_dp_set_tp(struct radeon_dp_link_train_info *dp_info, int tp)
  558. {
  559. int rtp = 0;
  560. /* set training pattern on the source */
  561. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) {
  562. switch (tp) {
  563. case DP_TRAINING_PATTERN_1:
  564. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1;
  565. break;
  566. case DP_TRAINING_PATTERN_2:
  567. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2;
  568. break;
  569. case DP_TRAINING_PATTERN_3:
  570. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3;
  571. break;
  572. }
  573. atombios_dig_encoder_setup(dp_info->encoder, rtp, 0);
  574. } else {
  575. switch (tp) {
  576. case DP_TRAINING_PATTERN_1:
  577. rtp = 0;
  578. break;
  579. case DP_TRAINING_PATTERN_2:
  580. rtp = 1;
  581. break;
  582. }
  583. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_PATTERN_SEL,
  584. dp_info->dp_clock, dp_info->enc_id, rtp);
  585. }
  586. /* enable training pattern on the sink */
  587. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_TRAINING_PATTERN_SET, tp);
  588. }
  589. static int radeon_dp_link_train_init(struct radeon_dp_link_train_info *dp_info)
  590. {
  591. struct radeon_encoder *radeon_encoder = to_radeon_encoder(dp_info->encoder);
  592. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  593. u8 tmp;
  594. /* power up the sink */
  595. if (dp_info->dpcd[0] >= 0x11)
  596. radeon_write_dpcd_reg(dp_info->radeon_connector,
  597. DP_SET_POWER, DP_SET_POWER_D0);
  598. /* possibly enable downspread on the sink */
  599. if (dp_info->dpcd[3] & 0x1)
  600. radeon_write_dpcd_reg(dp_info->radeon_connector,
  601. DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5);
  602. else
  603. radeon_write_dpcd_reg(dp_info->radeon_connector,
  604. DP_DOWNSPREAD_CTRL, 0);
  605. if ((dp_info->connector->connector_type == DRM_MODE_CONNECTOR_eDP) &&
  606. (dig->panel_mode == DP_PANEL_MODE_INTERNAL_DP2_MODE)) {
  607. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_EDP_CONFIGURATION_SET, 1);
  608. }
  609. /* set the lane count on the sink */
  610. tmp = dp_info->dp_lane_count;
  611. if (dp_info->dpcd[DP_DPCD_REV] >= 0x11 &&
  612. dp_info->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)
  613. tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  614. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_LANE_COUNT_SET, tmp);
  615. /* set the link rate on the sink */
  616. tmp = dp_get_dp_link_rate_coded(dp_info->dp_clock);
  617. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_LINK_BW_SET, tmp);
  618. /* start training on the source */
  619. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
  620. atombios_dig_encoder_setup(dp_info->encoder,
  621. ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0);
  622. else
  623. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_START,
  624. dp_info->dp_clock, dp_info->enc_id, 0);
  625. /* disable the training pattern on the sink */
  626. radeon_write_dpcd_reg(dp_info->radeon_connector,
  627. DP_TRAINING_PATTERN_SET,
  628. DP_TRAINING_PATTERN_DISABLE);
  629. return 0;
  630. }
  631. static int radeon_dp_link_train_finish(struct radeon_dp_link_train_info *dp_info)
  632. {
  633. udelay(400);
  634. /* disable the training pattern on the sink */
  635. radeon_write_dpcd_reg(dp_info->radeon_connector,
  636. DP_TRAINING_PATTERN_SET,
  637. DP_TRAINING_PATTERN_DISABLE);
  638. /* disable the training pattern on the source */
  639. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
  640. atombios_dig_encoder_setup(dp_info->encoder,
  641. ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0);
  642. else
  643. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_COMPLETE,
  644. dp_info->dp_clock, dp_info->enc_id, 0);
  645. return 0;
  646. }
  647. static int radeon_dp_link_train_cr(struct radeon_dp_link_train_info *dp_info)
  648. {
  649. bool clock_recovery;
  650. u8 voltage;
  651. int i;
  652. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1);
  653. memset(dp_info->train_set, 0, 4);
  654. radeon_dp_update_vs_emph(dp_info);
  655. udelay(400);
  656. /* clock recovery loop */
  657. clock_recovery = false;
  658. dp_info->tries = 0;
  659. voltage = 0xff;
  660. while (1) {
  661. if (dp_info->rd_interval == 0)
  662. udelay(100);
  663. else
  664. mdelay(dp_info->rd_interval * 4);
  665. if (!radeon_dp_get_link_status(dp_info->radeon_connector, dp_info->link_status)) {
  666. DRM_ERROR("displayport link status failed\n");
  667. break;
  668. }
  669. if (drm_dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  670. clock_recovery = true;
  671. break;
  672. }
  673. for (i = 0; i < dp_info->dp_lane_count; i++) {
  674. if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  675. break;
  676. }
  677. if (i == dp_info->dp_lane_count) {
  678. DRM_ERROR("clock recovery reached max voltage\n");
  679. break;
  680. }
  681. if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  682. ++dp_info->tries;
  683. if (dp_info->tries == 5) {
  684. DRM_ERROR("clock recovery tried 5 times\n");
  685. break;
  686. }
  687. } else
  688. dp_info->tries = 0;
  689. voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  690. /* Compute new train_set as requested by sink */
  691. dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
  692. radeon_dp_update_vs_emph(dp_info);
  693. }
  694. if (!clock_recovery) {
  695. DRM_ERROR("clock recovery failed\n");
  696. return -1;
  697. } else {
  698. DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n",
  699. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  700. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
  701. DP_TRAIN_PRE_EMPHASIS_SHIFT);
  702. return 0;
  703. }
  704. }
  705. static int radeon_dp_link_train_ce(struct radeon_dp_link_train_info *dp_info)
  706. {
  707. bool channel_eq;
  708. if (dp_info->tp3_supported)
  709. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3);
  710. else
  711. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2);
  712. /* channel equalization loop */
  713. dp_info->tries = 0;
  714. channel_eq = false;
  715. while (1) {
  716. if (dp_info->rd_interval == 0)
  717. udelay(400);
  718. else
  719. mdelay(dp_info->rd_interval * 4);
  720. if (!radeon_dp_get_link_status(dp_info->radeon_connector, dp_info->link_status)) {
  721. DRM_ERROR("displayport link status failed\n");
  722. break;
  723. }
  724. if (drm_dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  725. channel_eq = true;
  726. break;
  727. }
  728. /* Try 5 times */
  729. if (dp_info->tries > 5) {
  730. DRM_ERROR("channel eq failed: 5 tries\n");
  731. break;
  732. }
  733. /* Compute new train_set as requested by sink */
  734. dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
  735. radeon_dp_update_vs_emph(dp_info);
  736. dp_info->tries++;
  737. }
  738. if (!channel_eq) {
  739. DRM_ERROR("channel eq failed\n");
  740. return -1;
  741. } else {
  742. DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n",
  743. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  744. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
  745. >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
  746. return 0;
  747. }
  748. }
  749. void radeon_dp_link_train(struct drm_encoder *encoder,
  750. struct drm_connector *connector)
  751. {
  752. struct drm_device *dev = encoder->dev;
  753. struct radeon_device *rdev = dev->dev_private;
  754. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  755. struct radeon_encoder_atom_dig *dig;
  756. struct radeon_connector *radeon_connector;
  757. struct radeon_connector_atom_dig *dig_connector;
  758. struct radeon_dp_link_train_info dp_info;
  759. int index;
  760. u8 tmp, frev, crev;
  761. if (!radeon_encoder->enc_priv)
  762. return;
  763. dig = radeon_encoder->enc_priv;
  764. radeon_connector = to_radeon_connector(connector);
  765. if (!radeon_connector->con_priv)
  766. return;
  767. dig_connector = radeon_connector->con_priv;
  768. if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) &&
  769. (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP))
  770. return;
  771. /* DPEncoderService newer than 1.1 can't program properly the
  772. * training pattern. When facing such version use the
  773. * DIGXEncoderControl (X== 1 | 2)
  774. */
  775. dp_info.use_dpencoder = true;
  776. index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  777. if (atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) {
  778. if (crev > 1) {
  779. dp_info.use_dpencoder = false;
  780. }
  781. }
  782. dp_info.enc_id = 0;
  783. if (dig->dig_encoder)
  784. dp_info.enc_id |= ATOM_DP_CONFIG_DIG2_ENCODER;
  785. else
  786. dp_info.enc_id |= ATOM_DP_CONFIG_DIG1_ENCODER;
  787. if (dig->linkb)
  788. dp_info.enc_id |= ATOM_DP_CONFIG_LINK_B;
  789. else
  790. dp_info.enc_id |= ATOM_DP_CONFIG_LINK_A;
  791. dp_info.rd_interval = radeon_read_dpcd_reg(radeon_connector, DP_TRAINING_AUX_RD_INTERVAL);
  792. tmp = radeon_read_dpcd_reg(radeon_connector, DP_MAX_LANE_COUNT);
  793. if (ASIC_IS_DCE5(rdev) && (tmp & DP_TPS3_SUPPORTED))
  794. dp_info.tp3_supported = true;
  795. else
  796. dp_info.tp3_supported = false;
  797. memcpy(dp_info.dpcd, dig_connector->dpcd, 8);
  798. dp_info.rdev = rdev;
  799. dp_info.encoder = encoder;
  800. dp_info.connector = connector;
  801. dp_info.radeon_connector = radeon_connector;
  802. dp_info.dp_lane_count = dig_connector->dp_lane_count;
  803. dp_info.dp_clock = dig_connector->dp_clock;
  804. if (radeon_dp_link_train_init(&dp_info))
  805. goto done;
  806. if (radeon_dp_link_train_cr(&dp_info))
  807. goto done;
  808. if (radeon_dp_link_train_ce(&dp_info))
  809. goto done;
  810. done:
  811. if (radeon_dp_link_train_finish(&dp_info))
  812. return;
  813. }