nouveau_hw.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473
  1. /*
  2. * Copyright 2008 Stuart Bennett
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE AUTHORS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
  18. * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF
  19. * OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  20. * SOFTWARE.
  21. */
  22. #ifndef __NOUVEAU_HW_H__
  23. #define __NOUVEAU_HW_H__
  24. #include "drmP.h"
  25. #include "nouveau_drv.h"
  26. #include "nv04_display.h"
  27. #include <subdev/bios/pll.h>
  28. #define MASK(field) ( \
  29. (0xffffffff >> (31 - ((1 ? field) - (0 ? field)))) << (0 ? field))
  30. #define XLATE(src, srclowbit, outfield) ( \
  31. (((src) >> (srclowbit)) << (0 ? outfield)) & MASK(outfield))
  32. void NVWriteVgaSeq(struct drm_device *, int head, uint8_t index, uint8_t value);
  33. uint8_t NVReadVgaSeq(struct drm_device *, int head, uint8_t index);
  34. void NVWriteVgaGr(struct drm_device *, int head, uint8_t index, uint8_t value);
  35. uint8_t NVReadVgaGr(struct drm_device *, int head, uint8_t index);
  36. void NVSetOwner(struct drm_device *, int owner);
  37. void NVBlankScreen(struct drm_device *, int head, bool blank);
  38. int nouveau_hw_get_pllvals(struct drm_device *, enum nvbios_pll_type plltype,
  39. struct nouveau_pll_vals *pllvals);
  40. int nouveau_hw_pllvals_to_clk(struct nouveau_pll_vals *pllvals);
  41. int nouveau_hw_get_clock(struct drm_device *, enum nvbios_pll_type plltype);
  42. void nouveau_hw_save_vga_fonts(struct drm_device *, bool save);
  43. void nouveau_hw_save_state(struct drm_device *, int head,
  44. struct nv04_mode_state *state);
  45. void nouveau_hw_load_state(struct drm_device *, int head,
  46. struct nv04_mode_state *state);
  47. void nouveau_hw_load_state_palette(struct drm_device *, int head,
  48. struct nv04_mode_state *state);
  49. /* nouveau_calc.c */
  50. extern void nouveau_calc_arb(struct drm_device *, int vclk, int bpp,
  51. int *burst, int *lwm);
  52. static inline uint32_t
  53. nvReadMC(struct drm_device *dev, uint32_t reg)
  54. {
  55. uint32_t val = nv_rd32(dev, reg);
  56. NV_REG_DEBUG(MC, dev, "reg %08x val %08x\n", reg, val);
  57. return val;
  58. }
  59. static inline void
  60. nvWriteMC(struct drm_device *dev, uint32_t reg, uint32_t val)
  61. {
  62. NV_REG_DEBUG(MC, dev, "reg %08x val %08x\n", reg, val);
  63. nv_wr32(dev, reg, val);
  64. }
  65. static inline uint32_t
  66. nvReadVIDEO(struct drm_device *dev, uint32_t reg)
  67. {
  68. uint32_t val = nv_rd32(dev, reg);
  69. NV_REG_DEBUG(VIDEO, dev, "reg %08x val %08x\n", reg, val);
  70. return val;
  71. }
  72. static inline void
  73. nvWriteVIDEO(struct drm_device *dev, uint32_t reg, uint32_t val)
  74. {
  75. NV_REG_DEBUG(VIDEO, dev, "reg %08x val %08x\n", reg, val);
  76. nv_wr32(dev, reg, val);
  77. }
  78. static inline uint32_t
  79. nvReadFB(struct drm_device *dev, uint32_t reg)
  80. {
  81. uint32_t val = nv_rd32(dev, reg);
  82. NV_REG_DEBUG(FB, dev, "reg %08x val %08x\n", reg, val);
  83. return val;
  84. }
  85. static inline void
  86. nvWriteFB(struct drm_device *dev, uint32_t reg, uint32_t val)
  87. {
  88. NV_REG_DEBUG(FB, dev, "reg %08x val %08x\n", reg, val);
  89. nv_wr32(dev, reg, val);
  90. }
  91. static inline uint32_t
  92. nvReadEXTDEV(struct drm_device *dev, uint32_t reg)
  93. {
  94. uint32_t val = nv_rd32(dev, reg);
  95. NV_REG_DEBUG(EXTDEV, dev, "reg %08x val %08x\n", reg, val);
  96. return val;
  97. }
  98. static inline void
  99. nvWriteEXTDEV(struct drm_device *dev, uint32_t reg, uint32_t val)
  100. {
  101. NV_REG_DEBUG(EXTDEV, dev, "reg %08x val %08x\n", reg, val);
  102. nv_wr32(dev, reg, val);
  103. }
  104. static inline uint32_t NVReadCRTC(struct drm_device *dev,
  105. int head, uint32_t reg)
  106. {
  107. uint32_t val;
  108. if (head)
  109. reg += NV_PCRTC0_SIZE;
  110. val = nv_rd32(dev, reg);
  111. NV_REG_DEBUG(CRTC, dev, "head %d reg %08x val %08x\n", head, reg, val);
  112. return val;
  113. }
  114. static inline void NVWriteCRTC(struct drm_device *dev,
  115. int head, uint32_t reg, uint32_t val)
  116. {
  117. if (head)
  118. reg += NV_PCRTC0_SIZE;
  119. NV_REG_DEBUG(CRTC, dev, "head %d reg %08x val %08x\n", head, reg, val);
  120. nv_wr32(dev, reg, val);
  121. }
  122. static inline uint32_t NVReadRAMDAC(struct drm_device *dev,
  123. int head, uint32_t reg)
  124. {
  125. uint32_t val;
  126. if (head)
  127. reg += NV_PRAMDAC0_SIZE;
  128. val = nv_rd32(dev, reg);
  129. NV_REG_DEBUG(RAMDAC, dev, "head %d reg %08x val %08x\n",
  130. head, reg, val);
  131. return val;
  132. }
  133. static inline void NVWriteRAMDAC(struct drm_device *dev,
  134. int head, uint32_t reg, uint32_t val)
  135. {
  136. if (head)
  137. reg += NV_PRAMDAC0_SIZE;
  138. NV_REG_DEBUG(RAMDAC, dev, "head %d reg %08x val %08x\n",
  139. head, reg, val);
  140. nv_wr32(dev, reg, val);
  141. }
  142. static inline uint8_t nv_read_tmds(struct drm_device *dev,
  143. int or, int dl, uint8_t address)
  144. {
  145. int ramdac = (or & DCB_OUTPUT_C) >> 2;
  146. NVWriteRAMDAC(dev, ramdac, NV_PRAMDAC_FP_TMDS_CONTROL + dl * 8,
  147. NV_PRAMDAC_FP_TMDS_CONTROL_WRITE_DISABLE | address);
  148. return NVReadRAMDAC(dev, ramdac, NV_PRAMDAC_FP_TMDS_DATA + dl * 8);
  149. }
  150. static inline void nv_write_tmds(struct drm_device *dev,
  151. int or, int dl, uint8_t address,
  152. uint8_t data)
  153. {
  154. int ramdac = (or & DCB_OUTPUT_C) >> 2;
  155. NVWriteRAMDAC(dev, ramdac, NV_PRAMDAC_FP_TMDS_DATA + dl * 8, data);
  156. NVWriteRAMDAC(dev, ramdac, NV_PRAMDAC_FP_TMDS_CONTROL + dl * 8, address);
  157. }
  158. static inline void NVWriteVgaCrtc(struct drm_device *dev,
  159. int head, uint8_t index, uint8_t value)
  160. {
  161. NV_REG_DEBUG(VGACRTC, dev, "head %d index 0x%02x data 0x%02x\n",
  162. head, index, value);
  163. nv_wr08(dev, NV_PRMCIO_CRX__COLOR + head * NV_PRMCIO_SIZE, index);
  164. nv_wr08(dev, NV_PRMCIO_CR__COLOR + head * NV_PRMCIO_SIZE, value);
  165. }
  166. static inline uint8_t NVReadVgaCrtc(struct drm_device *dev,
  167. int head, uint8_t index)
  168. {
  169. uint8_t val;
  170. nv_wr08(dev, NV_PRMCIO_CRX__COLOR + head * NV_PRMCIO_SIZE, index);
  171. val = nv_rd08(dev, NV_PRMCIO_CR__COLOR + head * NV_PRMCIO_SIZE);
  172. NV_REG_DEBUG(VGACRTC, dev, "head %d index 0x%02x data 0x%02x\n",
  173. head, index, val);
  174. return val;
  175. }
  176. /* CR57 and CR58 are a fun pair of regs. CR57 provides an index (0-0xf) for CR58
  177. * I suspect they in fact do nothing, but are merely a way to carry useful
  178. * per-head variables around
  179. *
  180. * Known uses:
  181. * CR57 CR58
  182. * 0x00 index to the appropriate dcb entry (or 7f for inactive)
  183. * 0x02 dcb entry's "or" value (or 00 for inactive)
  184. * 0x03 bit0 set for dual link (LVDS, possibly elsewhere too)
  185. * 0x08 or 0x09 pxclk in MHz
  186. * 0x0f laptop panel info - low nibble for PEXTDEV_BOOT_0 strap
  187. * high nibble for xlat strap value
  188. */
  189. static inline void
  190. NVWriteVgaCrtc5758(struct drm_device *dev, int head, uint8_t index, uint8_t value)
  191. {
  192. NVWriteVgaCrtc(dev, head, NV_CIO_CRE_57, index);
  193. NVWriteVgaCrtc(dev, head, NV_CIO_CRE_58, value);
  194. }
  195. static inline uint8_t NVReadVgaCrtc5758(struct drm_device *dev, int head, uint8_t index)
  196. {
  197. NVWriteVgaCrtc(dev, head, NV_CIO_CRE_57, index);
  198. return NVReadVgaCrtc(dev, head, NV_CIO_CRE_58);
  199. }
  200. static inline uint8_t NVReadPRMVIO(struct drm_device *dev,
  201. int head, uint32_t reg)
  202. {
  203. struct drm_nouveau_private *dev_priv = dev->dev_private;
  204. uint8_t val;
  205. /* Only NV4x have two pvio ranges; other twoHeads cards MUST call
  206. * NVSetOwner for the relevant head to be programmed */
  207. if (head && dev_priv->card_type == NV_40)
  208. reg += NV_PRMVIO_SIZE;
  209. val = nv_rd08(dev, reg);
  210. NV_REG_DEBUG(RMVIO, dev, "head %d reg %08x val %02x\n", head, reg, val);
  211. return val;
  212. }
  213. static inline void NVWritePRMVIO(struct drm_device *dev,
  214. int head, uint32_t reg, uint8_t value)
  215. {
  216. struct drm_nouveau_private *dev_priv = dev->dev_private;
  217. /* Only NV4x have two pvio ranges; other twoHeads cards MUST call
  218. * NVSetOwner for the relevant head to be programmed */
  219. if (head && dev_priv->card_type == NV_40)
  220. reg += NV_PRMVIO_SIZE;
  221. NV_REG_DEBUG(RMVIO, dev, "head %d reg %08x val %02x\n",
  222. head, reg, value);
  223. nv_wr08(dev, reg, value);
  224. }
  225. static inline void NVSetEnablePalette(struct drm_device *dev, int head, bool enable)
  226. {
  227. nv_rd08(dev, NV_PRMCIO_INP0__COLOR + head * NV_PRMCIO_SIZE);
  228. nv_wr08(dev, NV_PRMCIO_ARX + head * NV_PRMCIO_SIZE, enable ? 0 : 0x20);
  229. }
  230. static inline bool NVGetEnablePalette(struct drm_device *dev, int head)
  231. {
  232. nv_rd08(dev, NV_PRMCIO_INP0__COLOR + head * NV_PRMCIO_SIZE);
  233. return !(nv_rd08(dev, NV_PRMCIO_ARX + head * NV_PRMCIO_SIZE) & 0x20);
  234. }
  235. static inline void NVWriteVgaAttr(struct drm_device *dev,
  236. int head, uint8_t index, uint8_t value)
  237. {
  238. if (NVGetEnablePalette(dev, head))
  239. index &= ~0x20;
  240. else
  241. index |= 0x20;
  242. nv_rd08(dev, NV_PRMCIO_INP0__COLOR + head * NV_PRMCIO_SIZE);
  243. NV_REG_DEBUG(VGAATTR, dev, "head %d index 0x%02x data 0x%02x\n",
  244. head, index, value);
  245. nv_wr08(dev, NV_PRMCIO_ARX + head * NV_PRMCIO_SIZE, index);
  246. nv_wr08(dev, NV_PRMCIO_AR__WRITE + head * NV_PRMCIO_SIZE, value);
  247. }
  248. static inline uint8_t NVReadVgaAttr(struct drm_device *dev,
  249. int head, uint8_t index)
  250. {
  251. uint8_t val;
  252. if (NVGetEnablePalette(dev, head))
  253. index &= ~0x20;
  254. else
  255. index |= 0x20;
  256. nv_rd08(dev, NV_PRMCIO_INP0__COLOR + head * NV_PRMCIO_SIZE);
  257. nv_wr08(dev, NV_PRMCIO_ARX + head * NV_PRMCIO_SIZE, index);
  258. val = nv_rd08(dev, NV_PRMCIO_AR__READ + head * NV_PRMCIO_SIZE);
  259. NV_REG_DEBUG(VGAATTR, dev, "head %d index 0x%02x data 0x%02x\n",
  260. head, index, val);
  261. return val;
  262. }
  263. static inline void NVVgaSeqReset(struct drm_device *dev, int head, bool start)
  264. {
  265. NVWriteVgaSeq(dev, head, NV_VIO_SR_RESET_INDEX, start ? 0x1 : 0x3);
  266. }
  267. static inline void NVVgaProtect(struct drm_device *dev, int head, bool protect)
  268. {
  269. uint8_t seq1 = NVReadVgaSeq(dev, head, NV_VIO_SR_CLOCK_INDEX);
  270. if (protect) {
  271. NVVgaSeqReset(dev, head, true);
  272. NVWriteVgaSeq(dev, head, NV_VIO_SR_CLOCK_INDEX, seq1 | 0x20);
  273. } else {
  274. /* Reenable sequencer, then turn on screen */
  275. NVWriteVgaSeq(dev, head, NV_VIO_SR_CLOCK_INDEX, seq1 & ~0x20); /* reenable display */
  276. NVVgaSeqReset(dev, head, false);
  277. }
  278. NVSetEnablePalette(dev, head, protect);
  279. }
  280. static inline bool
  281. nv_heads_tied(struct drm_device *dev)
  282. {
  283. struct drm_nouveau_private *dev_priv = dev->dev_private;
  284. if (dev_priv->chipset == 0x11)
  285. return !!(nvReadMC(dev, NV_PBUS_DEBUG_1) & (1 << 28));
  286. return NVReadVgaCrtc(dev, 0, NV_CIO_CRE_44) & 0x4;
  287. }
  288. /* makes cr0-7 on the specified head read-only */
  289. static inline bool
  290. nv_lock_vga_crtc_base(struct drm_device *dev, int head, bool lock)
  291. {
  292. uint8_t cr11 = NVReadVgaCrtc(dev, head, NV_CIO_CR_VRE_INDEX);
  293. bool waslocked = cr11 & 0x80;
  294. if (lock)
  295. cr11 |= 0x80;
  296. else
  297. cr11 &= ~0x80;
  298. NVWriteVgaCrtc(dev, head, NV_CIO_CR_VRE_INDEX, cr11);
  299. return waslocked;
  300. }
  301. static inline void
  302. nv_lock_vga_crtc_shadow(struct drm_device *dev, int head, int lock)
  303. {
  304. /* shadow lock: connects 0x60?3d? regs to "real" 0x3d? regs
  305. * bit7: unlocks HDT, HBS, HBE, HRS, HRE, HEB
  306. * bit6: seems to have some effect on CR09 (double scan, VBS_9)
  307. * bit5: unlocks HDE
  308. * bit4: unlocks VDE
  309. * bit3: unlocks VDT, OVL, VRS, ?VRE?, VBS, VBE, LSR, EBR
  310. * bit2: same as bit 1 of 0x60?804
  311. * bit0: same as bit 0 of 0x60?804
  312. */
  313. uint8_t cr21 = lock;
  314. if (lock < 0)
  315. /* 0xfa is generic "unlock all" mask */
  316. cr21 = NVReadVgaCrtc(dev, head, NV_CIO_CRE_21) | 0xfa;
  317. NVWriteVgaCrtc(dev, head, NV_CIO_CRE_21, cr21);
  318. }
  319. /* renders the extended crtc regs (cr19+) on all crtcs impervious:
  320. * immutable and unreadable
  321. */
  322. static inline bool
  323. NVLockVgaCrtcs(struct drm_device *dev, bool lock)
  324. {
  325. struct drm_nouveau_private *dev_priv = dev->dev_private;
  326. bool waslocked = !NVReadVgaCrtc(dev, 0, NV_CIO_SR_LOCK_INDEX);
  327. NVWriteVgaCrtc(dev, 0, NV_CIO_SR_LOCK_INDEX,
  328. lock ? NV_CIO_SR_LOCK_VALUE : NV_CIO_SR_UNLOCK_RW_VALUE);
  329. /* NV11 has independently lockable extended crtcs, except when tied */
  330. if (dev_priv->chipset == 0x11 && !nv_heads_tied(dev))
  331. NVWriteVgaCrtc(dev, 1, NV_CIO_SR_LOCK_INDEX,
  332. lock ? NV_CIO_SR_LOCK_VALUE :
  333. NV_CIO_SR_UNLOCK_RW_VALUE);
  334. return waslocked;
  335. }
  336. /* nv04 cursor max dimensions of 32x32 (A1R5G5B5) */
  337. #define NV04_CURSOR_SIZE 32
  338. /* limit nv10 cursors to 64x64 (ARGB8) (we could go to 64x255) */
  339. #define NV10_CURSOR_SIZE 64
  340. static inline int nv_cursor_width(struct drm_device *dev)
  341. {
  342. struct drm_nouveau_private *dev_priv = dev->dev_private;
  343. return dev_priv->card_type >= NV_10 ? NV10_CURSOR_SIZE : NV04_CURSOR_SIZE;
  344. }
  345. static inline void
  346. nv_fix_nv40_hw_cursor(struct drm_device *dev, int head)
  347. {
  348. /* on some nv40 (such as the "true" (in the NV_PFB_BOOT_0 sense) nv40,
  349. * the gf6800gt) a hardware bug requires a write to PRAMDAC_CURSOR_POS
  350. * for changes to the CRTC CURCTL regs to take effect, whether changing
  351. * the pixmap location, or just showing/hiding the cursor
  352. */
  353. uint32_t curpos = NVReadRAMDAC(dev, head, NV_PRAMDAC_CU_START_POS);
  354. NVWriteRAMDAC(dev, head, NV_PRAMDAC_CU_START_POS, curpos);
  355. }
  356. static inline void
  357. nv_set_crtc_base(struct drm_device *dev, int head, uint32_t offset)
  358. {
  359. struct drm_nouveau_private *dev_priv = dev->dev_private;
  360. NVWriteCRTC(dev, head, NV_PCRTC_START, offset);
  361. if (dev_priv->card_type == NV_04) {
  362. /*
  363. * Hilarious, the 24th bit doesn't want to stick to
  364. * PCRTC_START...
  365. */
  366. int cre_heb = NVReadVgaCrtc(dev, head, NV_CIO_CRE_HEB__INDEX);
  367. NVWriteVgaCrtc(dev, head, NV_CIO_CRE_HEB__INDEX,
  368. (cre_heb & ~0x40) | ((offset >> 18) & 0x40));
  369. }
  370. }
  371. static inline void
  372. nv_show_cursor(struct drm_device *dev, int head, bool show)
  373. {
  374. struct drm_nouveau_private *dev_priv = dev->dev_private;
  375. uint8_t *curctl1 =
  376. &nv04_display(dev)->mode_reg.crtc_reg[head].CRTC[NV_CIO_CRE_HCUR_ADDR1_INDEX];
  377. if (show)
  378. *curctl1 |= MASK(NV_CIO_CRE_HCUR_ADDR1_ENABLE);
  379. else
  380. *curctl1 &= ~MASK(NV_CIO_CRE_HCUR_ADDR1_ENABLE);
  381. NVWriteVgaCrtc(dev, head, NV_CIO_CRE_HCUR_ADDR1_INDEX, *curctl1);
  382. if (dev_priv->card_type == NV_40)
  383. nv_fix_nv40_hw_cursor(dev, head);
  384. }
  385. static inline uint32_t
  386. nv_pitch_align(struct drm_device *dev, uint32_t width, int bpp)
  387. {
  388. struct drm_nouveau_private *dev_priv = dev->dev_private;
  389. int mask;
  390. if (bpp == 15)
  391. bpp = 16;
  392. if (bpp == 24)
  393. bpp = 8;
  394. /* Alignment requirements taken from the Haiku driver */
  395. if (dev_priv->card_type == NV_04)
  396. mask = 128 / bpp - 1;
  397. else
  398. mask = 512 / bpp - 1;
  399. return (width + mask) & ~mask;
  400. }
  401. #endif /* __NOUVEAU_HW_H__ */