lpc_ich.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956
  1. /*
  2. * lpc_ich.c - LPC interface for Intel ICH
  3. *
  4. * LPC bridge function of the Intel ICH contains many other
  5. * functional units, such as Interrupt controllers, Timers,
  6. * Power Management, System Management, GPIO, RTC, and LPC
  7. * Configuration Registers.
  8. *
  9. * This driver is derived from lpc_sch.
  10. * Copyright (c) 2011 Extreme Engineering Solution, Inc.
  11. * Author: Aaron Sierra <asierra@xes-inc.com>
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License 2 as published
  15. * by the Free Software Foundation.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. * This driver supports the following I/O Controller hubs:
  27. * (See the intel documentation on http://developer.intel.com.)
  28. * document number 290655-003, 290677-014: 82801AA (ICH), 82801AB (ICHO)
  29. * document number 290687-002, 298242-027: 82801BA (ICH2)
  30. * document number 290733-003, 290739-013: 82801CA (ICH3-S)
  31. * document number 290716-001, 290718-007: 82801CAM (ICH3-M)
  32. * document number 290744-001, 290745-025: 82801DB (ICH4)
  33. * document number 252337-001, 252663-008: 82801DBM (ICH4-M)
  34. * document number 273599-001, 273645-002: 82801E (C-ICH)
  35. * document number 252516-001, 252517-028: 82801EB (ICH5), 82801ER (ICH5R)
  36. * document number 300641-004, 300884-013: 6300ESB
  37. * document number 301473-002, 301474-026: 82801F (ICH6)
  38. * document number 313082-001, 313075-006: 631xESB, 632xESB
  39. * document number 307013-003, 307014-024: 82801G (ICH7)
  40. * document number 322896-001, 322897-001: NM10
  41. * document number 313056-003, 313057-017: 82801H (ICH8)
  42. * document number 316972-004, 316973-012: 82801I (ICH9)
  43. * document number 319973-002, 319974-002: 82801J (ICH10)
  44. * document number 322169-001, 322170-003: 5 Series, 3400 Series (PCH)
  45. * document number 320066-003, 320257-008: EP80597 (IICH)
  46. * document number 324645-001, 324646-001: Cougar Point (CPT)
  47. * document number TBD : Patsburg (PBG)
  48. * document number TBD : DH89xxCC
  49. * document number TBD : Panther Point
  50. * document number TBD : Lynx Point
  51. * document number TBD : Lynx Point-LP
  52. */
  53. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  54. #include <linux/init.h>
  55. #include <linux/kernel.h>
  56. #include <linux/module.h>
  57. #include <linux/errno.h>
  58. #include <linux/acpi.h>
  59. #include <linux/pci.h>
  60. #include <linux/mfd/core.h>
  61. #include <linux/mfd/lpc_ich.h>
  62. #define ACPIBASE 0x40
  63. #define ACPIBASE_GPE_OFF 0x28
  64. #define ACPIBASE_GPE_END 0x2f
  65. #define ACPIBASE_SMI_OFF 0x30
  66. #define ACPIBASE_SMI_END 0x33
  67. #define ACPIBASE_TCO_OFF 0x60
  68. #define ACPIBASE_TCO_END 0x7f
  69. #define ACPICTRL 0x44
  70. #define ACPIBASE_GCS_OFF 0x3410
  71. #define ACPIBASE_GCS_END 0x3414
  72. #define GPIOBASE_ICH0 0x58
  73. #define GPIOCTRL_ICH0 0x5C
  74. #define GPIOBASE_ICH6 0x48
  75. #define GPIOCTRL_ICH6 0x4C
  76. #define RCBABASE 0xf0
  77. #define wdt_io_res(i) wdt_res(0, i)
  78. #define wdt_mem_res(i) wdt_res(ICH_RES_MEM_OFF, i)
  79. #define wdt_res(b, i) (&wdt_ich_res[(b) + (i)])
  80. struct lpc_ich_cfg {
  81. int base;
  82. int ctrl;
  83. int save;
  84. };
  85. struct lpc_ich_priv {
  86. int chipset;
  87. struct lpc_ich_cfg acpi;
  88. struct lpc_ich_cfg gpio;
  89. };
  90. static struct resource wdt_ich_res[] = {
  91. /* ACPI - TCO */
  92. {
  93. .flags = IORESOURCE_IO,
  94. },
  95. /* ACPI - SMI */
  96. {
  97. .flags = IORESOURCE_IO,
  98. },
  99. /* GCS */
  100. {
  101. .flags = IORESOURCE_MEM,
  102. },
  103. };
  104. static struct resource gpio_ich_res[] = {
  105. /* GPIO */
  106. {
  107. .flags = IORESOURCE_IO,
  108. },
  109. /* ACPI - GPE0 */
  110. {
  111. .flags = IORESOURCE_IO,
  112. },
  113. };
  114. enum lpc_cells {
  115. LPC_WDT = 0,
  116. LPC_GPIO,
  117. };
  118. static struct mfd_cell lpc_ich_cells[] = {
  119. [LPC_WDT] = {
  120. .name = "iTCO_wdt",
  121. .num_resources = ARRAY_SIZE(wdt_ich_res),
  122. .resources = wdt_ich_res,
  123. .ignore_resource_conflicts = true,
  124. },
  125. [LPC_GPIO] = {
  126. .name = "gpio_ich",
  127. .num_resources = ARRAY_SIZE(gpio_ich_res),
  128. .resources = gpio_ich_res,
  129. .ignore_resource_conflicts = true,
  130. },
  131. };
  132. /* chipset related info */
  133. enum lpc_chipsets {
  134. LPC_ICH = 0, /* ICH */
  135. LPC_ICH0, /* ICH0 */
  136. LPC_ICH2, /* ICH2 */
  137. LPC_ICH2M, /* ICH2-M */
  138. LPC_ICH3, /* ICH3-S */
  139. LPC_ICH3M, /* ICH3-M */
  140. LPC_ICH4, /* ICH4 */
  141. LPC_ICH4M, /* ICH4-M */
  142. LPC_CICH, /* C-ICH */
  143. LPC_ICH5, /* ICH5 & ICH5R */
  144. LPC_6300ESB, /* 6300ESB */
  145. LPC_ICH6, /* ICH6 & ICH6R */
  146. LPC_ICH6M, /* ICH6-M */
  147. LPC_ICH6W, /* ICH6W & ICH6RW */
  148. LPC_631XESB, /* 631xESB/632xESB */
  149. LPC_ICH7, /* ICH7 & ICH7R */
  150. LPC_ICH7DH, /* ICH7DH */
  151. LPC_ICH7M, /* ICH7-M & ICH7-U */
  152. LPC_ICH7MDH, /* ICH7-M DH */
  153. LPC_NM10, /* NM10 */
  154. LPC_ICH8, /* ICH8 & ICH8R */
  155. LPC_ICH8DH, /* ICH8DH */
  156. LPC_ICH8DO, /* ICH8DO */
  157. LPC_ICH8M, /* ICH8M */
  158. LPC_ICH8ME, /* ICH8M-E */
  159. LPC_ICH9, /* ICH9 */
  160. LPC_ICH9R, /* ICH9R */
  161. LPC_ICH9DH, /* ICH9DH */
  162. LPC_ICH9DO, /* ICH9DO */
  163. LPC_ICH9M, /* ICH9M */
  164. LPC_ICH9ME, /* ICH9M-E */
  165. LPC_ICH10, /* ICH10 */
  166. LPC_ICH10R, /* ICH10R */
  167. LPC_ICH10D, /* ICH10D */
  168. LPC_ICH10DO, /* ICH10DO */
  169. LPC_PCH, /* PCH Desktop Full Featured */
  170. LPC_PCHM, /* PCH Mobile Full Featured */
  171. LPC_P55, /* P55 */
  172. LPC_PM55, /* PM55 */
  173. LPC_H55, /* H55 */
  174. LPC_QM57, /* QM57 */
  175. LPC_H57, /* H57 */
  176. LPC_HM55, /* HM55 */
  177. LPC_Q57, /* Q57 */
  178. LPC_HM57, /* HM57 */
  179. LPC_PCHMSFF, /* PCH Mobile SFF Full Featured */
  180. LPC_QS57, /* QS57 */
  181. LPC_3400, /* 3400 */
  182. LPC_3420, /* 3420 */
  183. LPC_3450, /* 3450 */
  184. LPC_EP80579, /* EP80579 */
  185. LPC_CPT, /* Cougar Point */
  186. LPC_CPTD, /* Cougar Point Desktop */
  187. LPC_CPTM, /* Cougar Point Mobile */
  188. LPC_PBG, /* Patsburg */
  189. LPC_DH89XXCC, /* DH89xxCC */
  190. LPC_PPT, /* Panther Point */
  191. LPC_LPT, /* Lynx Point */
  192. LPC_LPT_LP, /* Lynx Point-LP */
  193. };
  194. struct lpc_ich_info lpc_chipset_info[] = {
  195. [LPC_ICH] = {
  196. .name = "ICH",
  197. .iTCO_version = 1,
  198. },
  199. [LPC_ICH0] = {
  200. .name = "ICH0",
  201. .iTCO_version = 1,
  202. },
  203. [LPC_ICH2] = {
  204. .name = "ICH2",
  205. .iTCO_version = 1,
  206. },
  207. [LPC_ICH2M] = {
  208. .name = "ICH2-M",
  209. .iTCO_version = 1,
  210. },
  211. [LPC_ICH3] = {
  212. .name = "ICH3-S",
  213. .iTCO_version = 1,
  214. },
  215. [LPC_ICH3M] = {
  216. .name = "ICH3-M",
  217. .iTCO_version = 1,
  218. },
  219. [LPC_ICH4] = {
  220. .name = "ICH4",
  221. .iTCO_version = 1,
  222. },
  223. [LPC_ICH4M] = {
  224. .name = "ICH4-M",
  225. .iTCO_version = 1,
  226. },
  227. [LPC_CICH] = {
  228. .name = "C-ICH",
  229. .iTCO_version = 1,
  230. },
  231. [LPC_ICH5] = {
  232. .name = "ICH5 or ICH5R",
  233. .iTCO_version = 1,
  234. },
  235. [LPC_6300ESB] = {
  236. .name = "6300ESB",
  237. .iTCO_version = 1,
  238. },
  239. [LPC_ICH6] = {
  240. .name = "ICH6 or ICH6R",
  241. .iTCO_version = 2,
  242. .gpio_version = ICH_V6_GPIO,
  243. },
  244. [LPC_ICH6M] = {
  245. .name = "ICH6-M",
  246. .iTCO_version = 2,
  247. .gpio_version = ICH_V6_GPIO,
  248. },
  249. [LPC_ICH6W] = {
  250. .name = "ICH6W or ICH6RW",
  251. .iTCO_version = 2,
  252. .gpio_version = ICH_V6_GPIO,
  253. },
  254. [LPC_631XESB] = {
  255. .name = "631xESB/632xESB",
  256. .iTCO_version = 2,
  257. .gpio_version = ICH_V6_GPIO,
  258. },
  259. [LPC_ICH7] = {
  260. .name = "ICH7 or ICH7R",
  261. .iTCO_version = 2,
  262. .gpio_version = ICH_V7_GPIO,
  263. },
  264. [LPC_ICH7DH] = {
  265. .name = "ICH7DH",
  266. .iTCO_version = 2,
  267. .gpio_version = ICH_V7_GPIO,
  268. },
  269. [LPC_ICH7M] = {
  270. .name = "ICH7-M or ICH7-U",
  271. .iTCO_version = 2,
  272. .gpio_version = ICH_V7_GPIO,
  273. },
  274. [LPC_ICH7MDH] = {
  275. .name = "ICH7-M DH",
  276. .iTCO_version = 2,
  277. .gpio_version = ICH_V7_GPIO,
  278. },
  279. [LPC_NM10] = {
  280. .name = "NM10",
  281. .iTCO_version = 2,
  282. },
  283. [LPC_ICH8] = {
  284. .name = "ICH8 or ICH8R",
  285. .iTCO_version = 2,
  286. .gpio_version = ICH_V7_GPIO,
  287. },
  288. [LPC_ICH8DH] = {
  289. .name = "ICH8DH",
  290. .iTCO_version = 2,
  291. .gpio_version = ICH_V7_GPIO,
  292. },
  293. [LPC_ICH8DO] = {
  294. .name = "ICH8DO",
  295. .iTCO_version = 2,
  296. .gpio_version = ICH_V7_GPIO,
  297. },
  298. [LPC_ICH8M] = {
  299. .name = "ICH8M",
  300. .iTCO_version = 2,
  301. .gpio_version = ICH_V7_GPIO,
  302. },
  303. [LPC_ICH8ME] = {
  304. .name = "ICH8M-E",
  305. .iTCO_version = 2,
  306. .gpio_version = ICH_V7_GPIO,
  307. },
  308. [LPC_ICH9] = {
  309. .name = "ICH9",
  310. .iTCO_version = 2,
  311. .gpio_version = ICH_V9_GPIO,
  312. },
  313. [LPC_ICH9R] = {
  314. .name = "ICH9R",
  315. .iTCO_version = 2,
  316. .gpio_version = ICH_V9_GPIO,
  317. },
  318. [LPC_ICH9DH] = {
  319. .name = "ICH9DH",
  320. .iTCO_version = 2,
  321. .gpio_version = ICH_V9_GPIO,
  322. },
  323. [LPC_ICH9DO] = {
  324. .name = "ICH9DO",
  325. .iTCO_version = 2,
  326. .gpio_version = ICH_V9_GPIO,
  327. },
  328. [LPC_ICH9M] = {
  329. .name = "ICH9M",
  330. .iTCO_version = 2,
  331. .gpio_version = ICH_V9_GPIO,
  332. },
  333. [LPC_ICH9ME] = {
  334. .name = "ICH9M-E",
  335. .iTCO_version = 2,
  336. .gpio_version = ICH_V9_GPIO,
  337. },
  338. [LPC_ICH10] = {
  339. .name = "ICH10",
  340. .iTCO_version = 2,
  341. .gpio_version = ICH_V10CONS_GPIO,
  342. },
  343. [LPC_ICH10R] = {
  344. .name = "ICH10R",
  345. .iTCO_version = 2,
  346. .gpio_version = ICH_V10CONS_GPIO,
  347. },
  348. [LPC_ICH10D] = {
  349. .name = "ICH10D",
  350. .iTCO_version = 2,
  351. .gpio_version = ICH_V10CORP_GPIO,
  352. },
  353. [LPC_ICH10DO] = {
  354. .name = "ICH10DO",
  355. .iTCO_version = 2,
  356. .gpio_version = ICH_V10CORP_GPIO,
  357. },
  358. [LPC_PCH] = {
  359. .name = "PCH Desktop Full Featured",
  360. .iTCO_version = 2,
  361. .gpio_version = ICH_V5_GPIO,
  362. },
  363. [LPC_PCHM] = {
  364. .name = "PCH Mobile Full Featured",
  365. .iTCO_version = 2,
  366. .gpio_version = ICH_V5_GPIO,
  367. },
  368. [LPC_P55] = {
  369. .name = "P55",
  370. .iTCO_version = 2,
  371. .gpio_version = ICH_V5_GPIO,
  372. },
  373. [LPC_PM55] = {
  374. .name = "PM55",
  375. .iTCO_version = 2,
  376. .gpio_version = ICH_V5_GPIO,
  377. },
  378. [LPC_H55] = {
  379. .name = "H55",
  380. .iTCO_version = 2,
  381. .gpio_version = ICH_V5_GPIO,
  382. },
  383. [LPC_QM57] = {
  384. .name = "QM57",
  385. .iTCO_version = 2,
  386. .gpio_version = ICH_V5_GPIO,
  387. },
  388. [LPC_H57] = {
  389. .name = "H57",
  390. .iTCO_version = 2,
  391. .gpio_version = ICH_V5_GPIO,
  392. },
  393. [LPC_HM55] = {
  394. .name = "HM55",
  395. .iTCO_version = 2,
  396. .gpio_version = ICH_V5_GPIO,
  397. },
  398. [LPC_Q57] = {
  399. .name = "Q57",
  400. .iTCO_version = 2,
  401. .gpio_version = ICH_V5_GPIO,
  402. },
  403. [LPC_HM57] = {
  404. .name = "HM57",
  405. .iTCO_version = 2,
  406. .gpio_version = ICH_V5_GPIO,
  407. },
  408. [LPC_PCHMSFF] = {
  409. .name = "PCH Mobile SFF Full Featured",
  410. .iTCO_version = 2,
  411. .gpio_version = ICH_V5_GPIO,
  412. },
  413. [LPC_QS57] = {
  414. .name = "QS57",
  415. .iTCO_version = 2,
  416. .gpio_version = ICH_V5_GPIO,
  417. },
  418. [LPC_3400] = {
  419. .name = "3400",
  420. .iTCO_version = 2,
  421. .gpio_version = ICH_V5_GPIO,
  422. },
  423. [LPC_3420] = {
  424. .name = "3420",
  425. .iTCO_version = 2,
  426. .gpio_version = ICH_V5_GPIO,
  427. },
  428. [LPC_3450] = {
  429. .name = "3450",
  430. .iTCO_version = 2,
  431. .gpio_version = ICH_V5_GPIO,
  432. },
  433. [LPC_EP80579] = {
  434. .name = "EP80579",
  435. .iTCO_version = 2,
  436. },
  437. [LPC_CPT] = {
  438. .name = "Cougar Point",
  439. .iTCO_version = 2,
  440. .gpio_version = ICH_V5_GPIO,
  441. },
  442. [LPC_CPTD] = {
  443. .name = "Cougar Point Desktop",
  444. .iTCO_version = 2,
  445. .gpio_version = ICH_V5_GPIO,
  446. },
  447. [LPC_CPTM] = {
  448. .name = "Cougar Point Mobile",
  449. .iTCO_version = 2,
  450. .gpio_version = ICH_V5_GPIO,
  451. },
  452. [LPC_PBG] = {
  453. .name = "Patsburg",
  454. .iTCO_version = 2,
  455. },
  456. [LPC_DH89XXCC] = {
  457. .name = "DH89xxCC",
  458. .iTCO_version = 2,
  459. },
  460. [LPC_PPT] = {
  461. .name = "Panther Point",
  462. .iTCO_version = 2,
  463. },
  464. [LPC_LPT] = {
  465. .name = "Lynx Point",
  466. .iTCO_version = 2,
  467. },
  468. [LPC_LPT_LP] = {
  469. .name = "Lynx Point_LP",
  470. .iTCO_version = 2,
  471. },
  472. };
  473. /*
  474. * This data only exists for exporting the supported PCI ids
  475. * via MODULE_DEVICE_TABLE. We do not actually register a
  476. * pci_driver, because the I/O Controller Hub has also other
  477. * functions that probably will be registered by other drivers.
  478. */
  479. static DEFINE_PCI_DEVICE_TABLE(lpc_ich_ids) = {
  480. { PCI_VDEVICE(INTEL, 0x2410), LPC_ICH},
  481. { PCI_VDEVICE(INTEL, 0x2420), LPC_ICH0},
  482. { PCI_VDEVICE(INTEL, 0x2440), LPC_ICH2},
  483. { PCI_VDEVICE(INTEL, 0x244c), LPC_ICH2M},
  484. { PCI_VDEVICE(INTEL, 0x2480), LPC_ICH3},
  485. { PCI_VDEVICE(INTEL, 0x248c), LPC_ICH3M},
  486. { PCI_VDEVICE(INTEL, 0x24c0), LPC_ICH4},
  487. { PCI_VDEVICE(INTEL, 0x24cc), LPC_ICH4M},
  488. { PCI_VDEVICE(INTEL, 0x2450), LPC_CICH},
  489. { PCI_VDEVICE(INTEL, 0x24d0), LPC_ICH5},
  490. { PCI_VDEVICE(INTEL, 0x25a1), LPC_6300ESB},
  491. { PCI_VDEVICE(INTEL, 0x2640), LPC_ICH6},
  492. { PCI_VDEVICE(INTEL, 0x2641), LPC_ICH6M},
  493. { PCI_VDEVICE(INTEL, 0x2642), LPC_ICH6W},
  494. { PCI_VDEVICE(INTEL, 0x2670), LPC_631XESB},
  495. { PCI_VDEVICE(INTEL, 0x2671), LPC_631XESB},
  496. { PCI_VDEVICE(INTEL, 0x2672), LPC_631XESB},
  497. { PCI_VDEVICE(INTEL, 0x2673), LPC_631XESB},
  498. { PCI_VDEVICE(INTEL, 0x2674), LPC_631XESB},
  499. { PCI_VDEVICE(INTEL, 0x2675), LPC_631XESB},
  500. { PCI_VDEVICE(INTEL, 0x2676), LPC_631XESB},
  501. { PCI_VDEVICE(INTEL, 0x2677), LPC_631XESB},
  502. { PCI_VDEVICE(INTEL, 0x2678), LPC_631XESB},
  503. { PCI_VDEVICE(INTEL, 0x2679), LPC_631XESB},
  504. { PCI_VDEVICE(INTEL, 0x267a), LPC_631XESB},
  505. { PCI_VDEVICE(INTEL, 0x267b), LPC_631XESB},
  506. { PCI_VDEVICE(INTEL, 0x267c), LPC_631XESB},
  507. { PCI_VDEVICE(INTEL, 0x267d), LPC_631XESB},
  508. { PCI_VDEVICE(INTEL, 0x267e), LPC_631XESB},
  509. { PCI_VDEVICE(INTEL, 0x267f), LPC_631XESB},
  510. { PCI_VDEVICE(INTEL, 0x27b8), LPC_ICH7},
  511. { PCI_VDEVICE(INTEL, 0x27b0), LPC_ICH7DH},
  512. { PCI_VDEVICE(INTEL, 0x27b9), LPC_ICH7M},
  513. { PCI_VDEVICE(INTEL, 0x27bd), LPC_ICH7MDH},
  514. { PCI_VDEVICE(INTEL, 0x27bc), LPC_NM10},
  515. { PCI_VDEVICE(INTEL, 0x2810), LPC_ICH8},
  516. { PCI_VDEVICE(INTEL, 0x2812), LPC_ICH8DH},
  517. { PCI_VDEVICE(INTEL, 0x2814), LPC_ICH8DO},
  518. { PCI_VDEVICE(INTEL, 0x2815), LPC_ICH8M},
  519. { PCI_VDEVICE(INTEL, 0x2811), LPC_ICH8ME},
  520. { PCI_VDEVICE(INTEL, 0x2918), LPC_ICH9},
  521. { PCI_VDEVICE(INTEL, 0x2916), LPC_ICH9R},
  522. { PCI_VDEVICE(INTEL, 0x2912), LPC_ICH9DH},
  523. { PCI_VDEVICE(INTEL, 0x2914), LPC_ICH9DO},
  524. { PCI_VDEVICE(INTEL, 0x2919), LPC_ICH9M},
  525. { PCI_VDEVICE(INTEL, 0x2917), LPC_ICH9ME},
  526. { PCI_VDEVICE(INTEL, 0x3a18), LPC_ICH10},
  527. { PCI_VDEVICE(INTEL, 0x3a16), LPC_ICH10R},
  528. { PCI_VDEVICE(INTEL, 0x3a1a), LPC_ICH10D},
  529. { PCI_VDEVICE(INTEL, 0x3a14), LPC_ICH10DO},
  530. { PCI_VDEVICE(INTEL, 0x3b00), LPC_PCH},
  531. { PCI_VDEVICE(INTEL, 0x3b01), LPC_PCHM},
  532. { PCI_VDEVICE(INTEL, 0x3b02), LPC_P55},
  533. { PCI_VDEVICE(INTEL, 0x3b03), LPC_PM55},
  534. { PCI_VDEVICE(INTEL, 0x3b06), LPC_H55},
  535. { PCI_VDEVICE(INTEL, 0x3b07), LPC_QM57},
  536. { PCI_VDEVICE(INTEL, 0x3b08), LPC_H57},
  537. { PCI_VDEVICE(INTEL, 0x3b09), LPC_HM55},
  538. { PCI_VDEVICE(INTEL, 0x3b0a), LPC_Q57},
  539. { PCI_VDEVICE(INTEL, 0x3b0b), LPC_HM57},
  540. { PCI_VDEVICE(INTEL, 0x3b0d), LPC_PCHMSFF},
  541. { PCI_VDEVICE(INTEL, 0x3b0f), LPC_QS57},
  542. { PCI_VDEVICE(INTEL, 0x3b12), LPC_3400},
  543. { PCI_VDEVICE(INTEL, 0x3b14), LPC_3420},
  544. { PCI_VDEVICE(INTEL, 0x3b16), LPC_3450},
  545. { PCI_VDEVICE(INTEL, 0x5031), LPC_EP80579},
  546. { PCI_VDEVICE(INTEL, 0x1c41), LPC_CPT},
  547. { PCI_VDEVICE(INTEL, 0x1c42), LPC_CPTD},
  548. { PCI_VDEVICE(INTEL, 0x1c43), LPC_CPTM},
  549. { PCI_VDEVICE(INTEL, 0x1c44), LPC_CPT},
  550. { PCI_VDEVICE(INTEL, 0x1c45), LPC_CPT},
  551. { PCI_VDEVICE(INTEL, 0x1c46), LPC_CPT},
  552. { PCI_VDEVICE(INTEL, 0x1c47), LPC_CPT},
  553. { PCI_VDEVICE(INTEL, 0x1c48), LPC_CPT},
  554. { PCI_VDEVICE(INTEL, 0x1c49), LPC_CPT},
  555. { PCI_VDEVICE(INTEL, 0x1c4a), LPC_CPT},
  556. { PCI_VDEVICE(INTEL, 0x1c4b), LPC_CPT},
  557. { PCI_VDEVICE(INTEL, 0x1c4c), LPC_CPT},
  558. { PCI_VDEVICE(INTEL, 0x1c4d), LPC_CPT},
  559. { PCI_VDEVICE(INTEL, 0x1c4e), LPC_CPT},
  560. { PCI_VDEVICE(INTEL, 0x1c4f), LPC_CPT},
  561. { PCI_VDEVICE(INTEL, 0x1c50), LPC_CPT},
  562. { PCI_VDEVICE(INTEL, 0x1c51), LPC_CPT},
  563. { PCI_VDEVICE(INTEL, 0x1c52), LPC_CPT},
  564. { PCI_VDEVICE(INTEL, 0x1c53), LPC_CPT},
  565. { PCI_VDEVICE(INTEL, 0x1c54), LPC_CPT},
  566. { PCI_VDEVICE(INTEL, 0x1c55), LPC_CPT},
  567. { PCI_VDEVICE(INTEL, 0x1c56), LPC_CPT},
  568. { PCI_VDEVICE(INTEL, 0x1c57), LPC_CPT},
  569. { PCI_VDEVICE(INTEL, 0x1c58), LPC_CPT},
  570. { PCI_VDEVICE(INTEL, 0x1c59), LPC_CPT},
  571. { PCI_VDEVICE(INTEL, 0x1c5a), LPC_CPT},
  572. { PCI_VDEVICE(INTEL, 0x1c5b), LPC_CPT},
  573. { PCI_VDEVICE(INTEL, 0x1c5c), LPC_CPT},
  574. { PCI_VDEVICE(INTEL, 0x1c5d), LPC_CPT},
  575. { PCI_VDEVICE(INTEL, 0x1c5e), LPC_CPT},
  576. { PCI_VDEVICE(INTEL, 0x1c5f), LPC_CPT},
  577. { PCI_VDEVICE(INTEL, 0x1d40), LPC_PBG},
  578. { PCI_VDEVICE(INTEL, 0x1d41), LPC_PBG},
  579. { PCI_VDEVICE(INTEL, 0x2310), LPC_DH89XXCC},
  580. { PCI_VDEVICE(INTEL, 0x1e40), LPC_PPT},
  581. { PCI_VDEVICE(INTEL, 0x1e41), LPC_PPT},
  582. { PCI_VDEVICE(INTEL, 0x1e42), LPC_PPT},
  583. { PCI_VDEVICE(INTEL, 0x1e43), LPC_PPT},
  584. { PCI_VDEVICE(INTEL, 0x1e44), LPC_PPT},
  585. { PCI_VDEVICE(INTEL, 0x1e45), LPC_PPT},
  586. { PCI_VDEVICE(INTEL, 0x1e46), LPC_PPT},
  587. { PCI_VDEVICE(INTEL, 0x1e47), LPC_PPT},
  588. { PCI_VDEVICE(INTEL, 0x1e48), LPC_PPT},
  589. { PCI_VDEVICE(INTEL, 0x1e49), LPC_PPT},
  590. { PCI_VDEVICE(INTEL, 0x1e4a), LPC_PPT},
  591. { PCI_VDEVICE(INTEL, 0x1e4b), LPC_PPT},
  592. { PCI_VDEVICE(INTEL, 0x1e4c), LPC_PPT},
  593. { PCI_VDEVICE(INTEL, 0x1e4d), LPC_PPT},
  594. { PCI_VDEVICE(INTEL, 0x1e4e), LPC_PPT},
  595. { PCI_VDEVICE(INTEL, 0x1e4f), LPC_PPT},
  596. { PCI_VDEVICE(INTEL, 0x1e50), LPC_PPT},
  597. { PCI_VDEVICE(INTEL, 0x1e51), LPC_PPT},
  598. { PCI_VDEVICE(INTEL, 0x1e52), LPC_PPT},
  599. { PCI_VDEVICE(INTEL, 0x1e53), LPC_PPT},
  600. { PCI_VDEVICE(INTEL, 0x1e54), LPC_PPT},
  601. { PCI_VDEVICE(INTEL, 0x1e55), LPC_PPT},
  602. { PCI_VDEVICE(INTEL, 0x1e56), LPC_PPT},
  603. { PCI_VDEVICE(INTEL, 0x1e57), LPC_PPT},
  604. { PCI_VDEVICE(INTEL, 0x1e58), LPC_PPT},
  605. { PCI_VDEVICE(INTEL, 0x1e59), LPC_PPT},
  606. { PCI_VDEVICE(INTEL, 0x1e5a), LPC_PPT},
  607. { PCI_VDEVICE(INTEL, 0x1e5b), LPC_PPT},
  608. { PCI_VDEVICE(INTEL, 0x1e5c), LPC_PPT},
  609. { PCI_VDEVICE(INTEL, 0x1e5d), LPC_PPT},
  610. { PCI_VDEVICE(INTEL, 0x1e5e), LPC_PPT},
  611. { PCI_VDEVICE(INTEL, 0x1e5f), LPC_PPT},
  612. { PCI_VDEVICE(INTEL, 0x8c40), LPC_LPT},
  613. { PCI_VDEVICE(INTEL, 0x8c41), LPC_LPT},
  614. { PCI_VDEVICE(INTEL, 0x8c42), LPC_LPT},
  615. { PCI_VDEVICE(INTEL, 0x8c43), LPC_LPT},
  616. { PCI_VDEVICE(INTEL, 0x8c44), LPC_LPT},
  617. { PCI_VDEVICE(INTEL, 0x8c45), LPC_LPT},
  618. { PCI_VDEVICE(INTEL, 0x8c46), LPC_LPT},
  619. { PCI_VDEVICE(INTEL, 0x8c47), LPC_LPT},
  620. { PCI_VDEVICE(INTEL, 0x8c48), LPC_LPT},
  621. { PCI_VDEVICE(INTEL, 0x8c49), LPC_LPT},
  622. { PCI_VDEVICE(INTEL, 0x8c4a), LPC_LPT},
  623. { PCI_VDEVICE(INTEL, 0x8c4b), LPC_LPT},
  624. { PCI_VDEVICE(INTEL, 0x8c4c), LPC_LPT},
  625. { PCI_VDEVICE(INTEL, 0x8c4d), LPC_LPT},
  626. { PCI_VDEVICE(INTEL, 0x8c4e), LPC_LPT},
  627. { PCI_VDEVICE(INTEL, 0x8c4f), LPC_LPT},
  628. { PCI_VDEVICE(INTEL, 0x8c50), LPC_LPT},
  629. { PCI_VDEVICE(INTEL, 0x8c51), LPC_LPT},
  630. { PCI_VDEVICE(INTEL, 0x8c52), LPC_LPT},
  631. { PCI_VDEVICE(INTEL, 0x8c53), LPC_LPT},
  632. { PCI_VDEVICE(INTEL, 0x8c54), LPC_LPT},
  633. { PCI_VDEVICE(INTEL, 0x8c55), LPC_LPT},
  634. { PCI_VDEVICE(INTEL, 0x8c56), LPC_LPT},
  635. { PCI_VDEVICE(INTEL, 0x8c57), LPC_LPT},
  636. { PCI_VDEVICE(INTEL, 0x8c58), LPC_LPT},
  637. { PCI_VDEVICE(INTEL, 0x8c59), LPC_LPT},
  638. { PCI_VDEVICE(INTEL, 0x8c5a), LPC_LPT},
  639. { PCI_VDEVICE(INTEL, 0x8c5b), LPC_LPT},
  640. { PCI_VDEVICE(INTEL, 0x8c5c), LPC_LPT},
  641. { PCI_VDEVICE(INTEL, 0x8c5d), LPC_LPT},
  642. { PCI_VDEVICE(INTEL, 0x8c5e), LPC_LPT},
  643. { PCI_VDEVICE(INTEL, 0x8c5f), LPC_LPT},
  644. { PCI_VDEVICE(INTEL, 0x9c40), LPC_LPT_LP},
  645. { PCI_VDEVICE(INTEL, 0x9c41), LPC_LPT_LP},
  646. { PCI_VDEVICE(INTEL, 0x9c42), LPC_LPT_LP},
  647. { PCI_VDEVICE(INTEL, 0x9c43), LPC_LPT_LP},
  648. { PCI_VDEVICE(INTEL, 0x9c44), LPC_LPT_LP},
  649. { PCI_VDEVICE(INTEL, 0x9c45), LPC_LPT_LP},
  650. { PCI_VDEVICE(INTEL, 0x9c46), LPC_LPT_LP},
  651. { PCI_VDEVICE(INTEL, 0x9c47), LPC_LPT_LP},
  652. { 0, }, /* End of list */
  653. };
  654. MODULE_DEVICE_TABLE(pci, lpc_ich_ids);
  655. static void lpc_ich_restore_config_space(struct pci_dev *dev)
  656. {
  657. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  658. if (priv->acpi.save >= 0) {
  659. pci_write_config_byte(dev, priv->acpi.ctrl, priv->acpi.save);
  660. priv->acpi.save = -1;
  661. }
  662. if (priv->gpio.save >= 0) {
  663. pci_write_config_byte(dev, priv->gpio.ctrl, priv->gpio.save);
  664. priv->gpio.save = -1;
  665. }
  666. }
  667. static void lpc_ich_enable_acpi_space(struct pci_dev *dev)
  668. {
  669. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  670. u8 reg_save;
  671. pci_read_config_byte(dev, priv->acpi.ctrl, &reg_save);
  672. pci_write_config_byte(dev, priv->acpi.ctrl, reg_save | 0x10);
  673. priv->acpi.save = reg_save;
  674. }
  675. static void lpc_ich_enable_gpio_space(struct pci_dev *dev)
  676. {
  677. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  678. u8 reg_save;
  679. pci_read_config_byte(dev, priv->gpio.ctrl, &reg_save);
  680. pci_write_config_byte(dev, priv->gpio.ctrl, reg_save | 0x10);
  681. priv->gpio.save = reg_save;
  682. }
  683. static void lpc_ich_finalize_cell(struct pci_dev *dev, struct mfd_cell *cell)
  684. {
  685. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  686. cell->platform_data = &lpc_chipset_info[priv->chipset];
  687. cell->pdata_size = sizeof(struct lpc_ich_info);
  688. }
  689. /*
  690. * We don't check for resource conflict globally. There are 2 or 3 independent
  691. * GPIO groups and it's enough to have access to one of these to instantiate
  692. * the device.
  693. */
  694. static int lpc_ich_check_conflict_gpio(struct resource *res)
  695. {
  696. int ret;
  697. u8 use_gpio = 0;
  698. if (resource_size(res) >= 0x50 &&
  699. !acpi_check_region(res->start + 0x40, 0x10, "LPC ICH GPIO3"))
  700. use_gpio |= 1 << 2;
  701. if (!acpi_check_region(res->start + 0x30, 0x10, "LPC ICH GPIO2"))
  702. use_gpio |= 1 << 1;
  703. ret = acpi_check_region(res->start + 0x00, 0x30, "LPC ICH GPIO1");
  704. if (!ret)
  705. use_gpio |= 1 << 0;
  706. return use_gpio ? use_gpio : ret;
  707. }
  708. static int lpc_ich_init_gpio(struct pci_dev *dev)
  709. {
  710. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  711. u32 base_addr_cfg;
  712. u32 base_addr;
  713. int ret;
  714. bool acpi_conflict = false;
  715. struct resource *res;
  716. /* Setup power management base register */
  717. pci_read_config_dword(dev, priv->acpi.base, &base_addr_cfg);
  718. base_addr = base_addr_cfg & 0x0000ff80;
  719. if (!base_addr) {
  720. dev_notice(&dev->dev, "I/O space for ACPI uninitialized\n");
  721. lpc_ich_cells[LPC_GPIO].num_resources--;
  722. goto gpe0_done;
  723. }
  724. res = &gpio_ich_res[ICH_RES_GPE0];
  725. res->start = base_addr + ACPIBASE_GPE_OFF;
  726. res->end = base_addr + ACPIBASE_GPE_END;
  727. ret = acpi_check_resource_conflict(res);
  728. if (ret) {
  729. /*
  730. * This isn't fatal for the GPIO, but we have to make sure that
  731. * the platform_device subsystem doesn't see this resource
  732. * or it will register an invalid region.
  733. */
  734. lpc_ich_cells[LPC_GPIO].num_resources--;
  735. acpi_conflict = true;
  736. } else {
  737. lpc_ich_enable_acpi_space(dev);
  738. }
  739. gpe0_done:
  740. /* Setup GPIO base register */
  741. pci_read_config_dword(dev, priv->gpio.base, &base_addr_cfg);
  742. base_addr = base_addr_cfg & 0x0000ff80;
  743. if (!base_addr) {
  744. dev_notice(&dev->dev, "I/O space for GPIO uninitialized\n");
  745. ret = -ENODEV;
  746. goto gpio_done;
  747. }
  748. /* Older devices provide fewer GPIO and have a smaller resource size. */
  749. res = &gpio_ich_res[ICH_RES_GPIO];
  750. res->start = base_addr;
  751. switch (lpc_chipset_info[priv->chipset].gpio_version) {
  752. case ICH_V5_GPIO:
  753. case ICH_V10CORP_GPIO:
  754. res->end = res->start + 128 - 1;
  755. break;
  756. default:
  757. res->end = res->start + 64 - 1;
  758. break;
  759. }
  760. ret = lpc_ich_check_conflict_gpio(res);
  761. if (ret < 0) {
  762. /* this isn't necessarily fatal for the GPIO */
  763. acpi_conflict = true;
  764. goto gpio_done;
  765. }
  766. lpc_chipset_info[priv->chipset].use_gpio = ret;
  767. lpc_ich_enable_gpio_space(dev);
  768. lpc_ich_finalize_cell(dev, &lpc_ich_cells[LPC_GPIO]);
  769. ret = mfd_add_devices(&dev->dev, -1, &lpc_ich_cells[LPC_GPIO],
  770. 1, NULL, 0, NULL);
  771. gpio_done:
  772. if (acpi_conflict)
  773. pr_warn("Resource conflict(s) found affecting %s\n",
  774. lpc_ich_cells[LPC_GPIO].name);
  775. return ret;
  776. }
  777. static int lpc_ich_init_wdt(struct pci_dev *dev)
  778. {
  779. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  780. u32 base_addr_cfg;
  781. u32 base_addr;
  782. int ret;
  783. struct resource *res;
  784. /* Setup power management base register */
  785. pci_read_config_dword(dev, priv->acpi.base, &base_addr_cfg);
  786. base_addr = base_addr_cfg & 0x0000ff80;
  787. if (!base_addr) {
  788. dev_notice(&dev->dev, "I/O space for ACPI uninitialized\n");
  789. ret = -ENODEV;
  790. goto wdt_done;
  791. }
  792. res = wdt_io_res(ICH_RES_IO_TCO);
  793. res->start = base_addr + ACPIBASE_TCO_OFF;
  794. res->end = base_addr + ACPIBASE_TCO_END;
  795. res = wdt_io_res(ICH_RES_IO_SMI);
  796. res->start = base_addr + ACPIBASE_SMI_OFF;
  797. res->end = base_addr + ACPIBASE_SMI_END;
  798. lpc_ich_enable_acpi_space(dev);
  799. /*
  800. * Get the Memory-Mapped GCS register. To get access to it
  801. * we have to read RCBA from PCI Config space 0xf0 and use
  802. * it as base. GCS = RCBA + ICH6_GCS(0x3410).
  803. */
  804. if (lpc_chipset_info[priv->chipset].iTCO_version == 1) {
  805. /* Don't register iomem for TCO ver 1 */
  806. lpc_ich_cells[LPC_WDT].num_resources--;
  807. } else {
  808. pci_read_config_dword(dev, RCBABASE, &base_addr_cfg);
  809. base_addr = base_addr_cfg & 0xffffc000;
  810. if (!(base_addr_cfg & 1)) {
  811. dev_notice(&dev->dev, "RCBA is disabled by "
  812. "hardware/BIOS, device disabled\n");
  813. ret = -ENODEV;
  814. goto wdt_done;
  815. }
  816. res = wdt_mem_res(ICH_RES_MEM_GCS);
  817. res->start = base_addr + ACPIBASE_GCS_OFF;
  818. res->end = base_addr + ACPIBASE_GCS_END;
  819. }
  820. lpc_ich_finalize_cell(dev, &lpc_ich_cells[LPC_WDT]);
  821. ret = mfd_add_devices(&dev->dev, -1, &lpc_ich_cells[LPC_WDT],
  822. 1, NULL, 0, NULL);
  823. wdt_done:
  824. return ret;
  825. }
  826. static int lpc_ich_probe(struct pci_dev *dev,
  827. const struct pci_device_id *id)
  828. {
  829. struct lpc_ich_priv *priv;
  830. int ret;
  831. bool cell_added = false;
  832. priv = kmalloc(GFP_KERNEL, sizeof(struct lpc_ich_priv));
  833. if (!priv)
  834. return -ENOMEM;
  835. priv->chipset = id->driver_data;
  836. priv->acpi.save = -1;
  837. priv->acpi.base = ACPIBASE;
  838. priv->acpi.ctrl = ACPICTRL;
  839. priv->gpio.save = -1;
  840. if (priv->chipset <= LPC_ICH5) {
  841. priv->gpio.base = GPIOBASE_ICH0;
  842. priv->gpio.ctrl = GPIOCTRL_ICH0;
  843. } else {
  844. priv->gpio.base = GPIOBASE_ICH6;
  845. priv->gpio.ctrl = GPIOCTRL_ICH6;
  846. }
  847. pci_set_drvdata(dev, priv);
  848. ret = lpc_ich_init_wdt(dev);
  849. if (!ret)
  850. cell_added = true;
  851. ret = lpc_ich_init_gpio(dev);
  852. if (!ret)
  853. cell_added = true;
  854. /*
  855. * We only care if at least one or none of the cells registered
  856. * successfully.
  857. */
  858. if (!cell_added) {
  859. dev_warn(&dev->dev, "No MFD cells added\n");
  860. lpc_ich_restore_config_space(dev);
  861. pci_set_drvdata(dev, NULL);
  862. kfree(priv);
  863. return -ENODEV;
  864. }
  865. return 0;
  866. }
  867. static void lpc_ich_remove(struct pci_dev *dev)
  868. {
  869. void *priv = pci_get_drvdata(dev);
  870. mfd_remove_devices(&dev->dev);
  871. lpc_ich_restore_config_space(dev);
  872. pci_set_drvdata(dev, NULL);
  873. kfree(priv);
  874. }
  875. static struct pci_driver lpc_ich_driver = {
  876. .name = "lpc_ich",
  877. .id_table = lpc_ich_ids,
  878. .probe = lpc_ich_probe,
  879. .remove = lpc_ich_remove,
  880. };
  881. static int __init lpc_ich_init(void)
  882. {
  883. return pci_register_driver(&lpc_ich_driver);
  884. }
  885. static void __exit lpc_ich_exit(void)
  886. {
  887. pci_unregister_driver(&lpc_ich_driver);
  888. }
  889. module_init(lpc_ich_init);
  890. module_exit(lpc_ich_exit);
  891. MODULE_AUTHOR("Aaron Sierra <asierra@xes-inc.com>");
  892. MODULE_DESCRIPTION("LPC interface for Intel ICH");
  893. MODULE_LICENSE("GPL");