sid.h 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef SI_H
  25. #define SI_H
  26. #define TAHITI_RB_BITMAP_WIDTH_PER_SH 2
  27. #define TAHITI_GB_ADDR_CONFIG_GOLDEN 0x12011003
  28. #define VERDE_GB_ADDR_CONFIG_GOLDEN 0x12010002
  29. #define CG_MULT_THERMAL_STATUS 0x714
  30. #define ASIC_MAX_TEMP(x) ((x) << 0)
  31. #define ASIC_MAX_TEMP_MASK 0x000001ff
  32. #define ASIC_MAX_TEMP_SHIFT 0
  33. #define CTF_TEMP(x) ((x) << 9)
  34. #define CTF_TEMP_MASK 0x0003fe00
  35. #define CTF_TEMP_SHIFT 9
  36. #define SI_MAX_SH_GPRS 256
  37. #define SI_MAX_TEMP_GPRS 16
  38. #define SI_MAX_SH_THREADS 256
  39. #define SI_MAX_SH_STACK_ENTRIES 4096
  40. #define SI_MAX_FRC_EOV_CNT 16384
  41. #define SI_MAX_BACKENDS 8
  42. #define SI_MAX_BACKENDS_MASK 0xFF
  43. #define SI_MAX_BACKENDS_PER_SE_MASK 0x0F
  44. #define SI_MAX_SIMDS 12
  45. #define SI_MAX_SIMDS_MASK 0x0FFF
  46. #define SI_MAX_SIMDS_PER_SE_MASK 0x00FF
  47. #define SI_MAX_PIPES 8
  48. #define SI_MAX_PIPES_MASK 0xFF
  49. #define SI_MAX_PIPES_PER_SIMD_MASK 0x3F
  50. #define SI_MAX_LDS_NUM 0xFFFF
  51. #define SI_MAX_TCC 16
  52. #define SI_MAX_TCC_MASK 0xFFFF
  53. #define VGA_HDP_CONTROL 0x328
  54. #define VGA_MEMORY_DISABLE (1 << 4)
  55. #define DMIF_ADDR_CONFIG 0xBD4
  56. #define SRBM_STATUS 0xE50
  57. #define GRBM_RQ_PENDING (1 << 5)
  58. #define VMC_BUSY (1 << 8)
  59. #define MCB_BUSY (1 << 9)
  60. #define MCB_NON_DISPLAY_BUSY (1 << 10)
  61. #define MCC_BUSY (1 << 11)
  62. #define MCD_BUSY (1 << 12)
  63. #define SEM_BUSY (1 << 14)
  64. #define IH_BUSY (1 << 17)
  65. #define SRBM_SOFT_RESET 0x0E60
  66. #define SOFT_RESET_BIF (1 << 1)
  67. #define SOFT_RESET_DC (1 << 5)
  68. #define SOFT_RESET_DMA1 (1 << 6)
  69. #define SOFT_RESET_GRBM (1 << 8)
  70. #define SOFT_RESET_HDP (1 << 9)
  71. #define SOFT_RESET_IH (1 << 10)
  72. #define SOFT_RESET_MC (1 << 11)
  73. #define SOFT_RESET_ROM (1 << 14)
  74. #define SOFT_RESET_SEM (1 << 15)
  75. #define SOFT_RESET_VMC (1 << 17)
  76. #define SOFT_RESET_DMA (1 << 20)
  77. #define SOFT_RESET_TST (1 << 21)
  78. #define SOFT_RESET_REGBB (1 << 22)
  79. #define SOFT_RESET_ORB (1 << 23)
  80. #define CC_SYS_RB_BACKEND_DISABLE 0xe80
  81. #define GC_USER_SYS_RB_BACKEND_DISABLE 0xe84
  82. #define SRBM_STATUS2 0x0EC4
  83. #define DMA_BUSY (1 << 5)
  84. #define DMA1_BUSY (1 << 6)
  85. #define VM_L2_CNTL 0x1400
  86. #define ENABLE_L2_CACHE (1 << 0)
  87. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  88. #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
  89. #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
  90. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  91. #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
  92. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
  93. #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
  94. #define VM_L2_CNTL2 0x1404
  95. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  96. #define INVALIDATE_L2_CACHE (1 << 1)
  97. #define INVALIDATE_CACHE_MODE(x) ((x) << 26)
  98. #define INVALIDATE_PTE_AND_PDE_CACHES 0
  99. #define INVALIDATE_ONLY_PTE_CACHES 1
  100. #define INVALIDATE_ONLY_PDE_CACHES 2
  101. #define VM_L2_CNTL3 0x1408
  102. #define BANK_SELECT(x) ((x) << 0)
  103. #define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
  104. #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
  105. #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
  106. #define VM_L2_STATUS 0x140C
  107. #define L2_BUSY (1 << 0)
  108. #define VM_CONTEXT0_CNTL 0x1410
  109. #define ENABLE_CONTEXT (1 << 0)
  110. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  111. #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
  112. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  113. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
  114. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
  115. #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
  116. #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
  117. #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
  118. #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
  119. #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
  120. #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
  121. #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
  122. #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
  123. #define VM_CONTEXT1_CNTL 0x1414
  124. #define VM_CONTEXT0_CNTL2 0x1430
  125. #define VM_CONTEXT1_CNTL2 0x1434
  126. #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
  127. #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
  128. #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
  129. #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
  130. #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
  131. #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
  132. #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
  133. #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
  134. #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
  135. #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
  136. #define VM_INVALIDATE_REQUEST 0x1478
  137. #define VM_INVALIDATE_RESPONSE 0x147c
  138. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  139. #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
  140. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
  141. #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
  142. #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
  143. #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
  144. #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
  145. #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
  146. #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
  147. #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
  148. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
  149. #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
  150. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  151. #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
  152. #define MC_SHARED_CHMAP 0x2004
  153. #define NOOFCHAN_SHIFT 12
  154. #define NOOFCHAN_MASK 0x0000f000
  155. #define MC_SHARED_CHREMAP 0x2008
  156. #define MC_VM_FB_LOCATION 0x2024
  157. #define MC_VM_AGP_TOP 0x2028
  158. #define MC_VM_AGP_BOT 0x202C
  159. #define MC_VM_AGP_BASE 0x2030
  160. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  161. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  162. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  163. #define MC_VM_MX_L1_TLB_CNTL 0x2064
  164. #define ENABLE_L1_TLB (1 << 0)
  165. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  166. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  167. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  168. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  169. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  170. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  171. #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
  172. #define MC_SHARED_BLACKOUT_CNTL 0x20ac
  173. #define MC_ARB_RAMCFG 0x2760
  174. #define NOOFBANK_SHIFT 0
  175. #define NOOFBANK_MASK 0x00000003
  176. #define NOOFRANK_SHIFT 2
  177. #define NOOFRANK_MASK 0x00000004
  178. #define NOOFROWS_SHIFT 3
  179. #define NOOFROWS_MASK 0x00000038
  180. #define NOOFCOLS_SHIFT 6
  181. #define NOOFCOLS_MASK 0x000000C0
  182. #define CHANSIZE_SHIFT 8
  183. #define CHANSIZE_MASK 0x00000100
  184. #define CHANSIZE_OVERRIDE (1 << 11)
  185. #define NOOFGROUPS_SHIFT 12
  186. #define NOOFGROUPS_MASK 0x00001000
  187. #define MC_SEQ_TRAIN_WAKEUP_CNTL 0x2808
  188. #define TRAIN_DONE_D0 (1 << 30)
  189. #define TRAIN_DONE_D1 (1 << 31)
  190. #define MC_SEQ_SUP_CNTL 0x28c8
  191. #define RUN_MASK (1 << 0)
  192. #define MC_SEQ_SUP_PGM 0x28cc
  193. #define MC_IO_PAD_CNTL_D0 0x29d0
  194. #define MEM_FALL_OUT_CMD (1 << 8)
  195. #define MC_SEQ_IO_DEBUG_INDEX 0x2a44
  196. #define MC_SEQ_IO_DEBUG_DATA 0x2a48
  197. #define HDP_HOST_PATH_CNTL 0x2C00
  198. #define HDP_NONSURFACE_BASE 0x2C04
  199. #define HDP_NONSURFACE_INFO 0x2C08
  200. #define HDP_NONSURFACE_SIZE 0x2C0C
  201. #define HDP_ADDR_CONFIG 0x2F48
  202. #define HDP_MISC_CNTL 0x2F4C
  203. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  204. #define IH_RB_CNTL 0x3e00
  205. # define IH_RB_ENABLE (1 << 0)
  206. # define IH_IB_SIZE(x) ((x) << 1) /* log2 */
  207. # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
  208. # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
  209. # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
  210. # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
  211. # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
  212. #define IH_RB_BASE 0x3e04
  213. #define IH_RB_RPTR 0x3e08
  214. #define IH_RB_WPTR 0x3e0c
  215. # define RB_OVERFLOW (1 << 0)
  216. # define WPTR_OFFSET_MASK 0x3fffc
  217. #define IH_RB_WPTR_ADDR_HI 0x3e10
  218. #define IH_RB_WPTR_ADDR_LO 0x3e14
  219. #define IH_CNTL 0x3e18
  220. # define ENABLE_INTR (1 << 0)
  221. # define IH_MC_SWAP(x) ((x) << 1)
  222. # define IH_MC_SWAP_NONE 0
  223. # define IH_MC_SWAP_16BIT 1
  224. # define IH_MC_SWAP_32BIT 2
  225. # define IH_MC_SWAP_64BIT 3
  226. # define RPTR_REARM (1 << 4)
  227. # define MC_WRREQ_CREDIT(x) ((x) << 15)
  228. # define MC_WR_CLEAN_CNT(x) ((x) << 20)
  229. # define MC_VMID(x) ((x) << 25)
  230. #define CONFIG_MEMSIZE 0x5428
  231. #define INTERRUPT_CNTL 0x5468
  232. # define IH_DUMMY_RD_OVERRIDE (1 << 0)
  233. # define IH_DUMMY_RD_EN (1 << 1)
  234. # define IH_REQ_NONSNOOP_EN (1 << 3)
  235. # define GEN_IH_INT_EN (1 << 8)
  236. #define INTERRUPT_CNTL2 0x546c
  237. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  238. #define BIF_FB_EN 0x5490
  239. #define FB_READ_EN (1 << 0)
  240. #define FB_WRITE_EN (1 << 1)
  241. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  242. #define DC_LB_MEMORY_SPLIT 0x6b0c
  243. #define DC_LB_MEMORY_CONFIG(x) ((x) << 20)
  244. #define PRIORITY_A_CNT 0x6b18
  245. #define PRIORITY_MARK_MASK 0x7fff
  246. #define PRIORITY_OFF (1 << 16)
  247. #define PRIORITY_ALWAYS_ON (1 << 20)
  248. #define PRIORITY_B_CNT 0x6b1c
  249. #define DPG_PIPE_ARBITRATION_CONTROL3 0x6cc8
  250. # define LATENCY_WATERMARK_MASK(x) ((x) << 16)
  251. #define DPG_PIPE_LATENCY_CONTROL 0x6ccc
  252. # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
  253. # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
  254. /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
  255. #define VLINE_STATUS 0x6bb8
  256. # define VLINE_OCCURRED (1 << 0)
  257. # define VLINE_ACK (1 << 4)
  258. # define VLINE_STAT (1 << 12)
  259. # define VLINE_INTERRUPT (1 << 16)
  260. # define VLINE_INTERRUPT_TYPE (1 << 17)
  261. /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
  262. #define VBLANK_STATUS 0x6bbc
  263. # define VBLANK_OCCURRED (1 << 0)
  264. # define VBLANK_ACK (1 << 4)
  265. # define VBLANK_STAT (1 << 12)
  266. # define VBLANK_INTERRUPT (1 << 16)
  267. # define VBLANK_INTERRUPT_TYPE (1 << 17)
  268. /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
  269. #define INT_MASK 0x6b40
  270. # define VBLANK_INT_MASK (1 << 0)
  271. # define VLINE_INT_MASK (1 << 4)
  272. #define DISP_INTERRUPT_STATUS 0x60f4
  273. # define LB_D1_VLINE_INTERRUPT (1 << 2)
  274. # define LB_D1_VBLANK_INTERRUPT (1 << 3)
  275. # define DC_HPD1_INTERRUPT (1 << 17)
  276. # define DC_HPD1_RX_INTERRUPT (1 << 18)
  277. # define DACA_AUTODETECT_INTERRUPT (1 << 22)
  278. # define DACB_AUTODETECT_INTERRUPT (1 << 23)
  279. # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
  280. # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
  281. #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
  282. # define LB_D2_VLINE_INTERRUPT (1 << 2)
  283. # define LB_D2_VBLANK_INTERRUPT (1 << 3)
  284. # define DC_HPD2_INTERRUPT (1 << 17)
  285. # define DC_HPD2_RX_INTERRUPT (1 << 18)
  286. # define DISP_TIMER_INTERRUPT (1 << 24)
  287. #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
  288. # define LB_D3_VLINE_INTERRUPT (1 << 2)
  289. # define LB_D3_VBLANK_INTERRUPT (1 << 3)
  290. # define DC_HPD3_INTERRUPT (1 << 17)
  291. # define DC_HPD3_RX_INTERRUPT (1 << 18)
  292. #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
  293. # define LB_D4_VLINE_INTERRUPT (1 << 2)
  294. # define LB_D4_VBLANK_INTERRUPT (1 << 3)
  295. # define DC_HPD4_INTERRUPT (1 << 17)
  296. # define DC_HPD4_RX_INTERRUPT (1 << 18)
  297. #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
  298. # define LB_D5_VLINE_INTERRUPT (1 << 2)
  299. # define LB_D5_VBLANK_INTERRUPT (1 << 3)
  300. # define DC_HPD5_INTERRUPT (1 << 17)
  301. # define DC_HPD5_RX_INTERRUPT (1 << 18)
  302. #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
  303. # define LB_D6_VLINE_INTERRUPT (1 << 2)
  304. # define LB_D6_VBLANK_INTERRUPT (1 << 3)
  305. # define DC_HPD6_INTERRUPT (1 << 17)
  306. # define DC_HPD6_RX_INTERRUPT (1 << 18)
  307. /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
  308. #define GRPH_INT_STATUS 0x6858
  309. # define GRPH_PFLIP_INT_OCCURRED (1 << 0)
  310. # define GRPH_PFLIP_INT_CLEAR (1 << 8)
  311. /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
  312. #define GRPH_INT_CONTROL 0x685c
  313. # define GRPH_PFLIP_INT_MASK (1 << 0)
  314. # define GRPH_PFLIP_INT_TYPE (1 << 8)
  315. #define DACA_AUTODETECT_INT_CONTROL 0x66c8
  316. #define DC_HPD1_INT_STATUS 0x601c
  317. #define DC_HPD2_INT_STATUS 0x6028
  318. #define DC_HPD3_INT_STATUS 0x6034
  319. #define DC_HPD4_INT_STATUS 0x6040
  320. #define DC_HPD5_INT_STATUS 0x604c
  321. #define DC_HPD6_INT_STATUS 0x6058
  322. # define DC_HPDx_INT_STATUS (1 << 0)
  323. # define DC_HPDx_SENSE (1 << 1)
  324. # define DC_HPDx_RX_INT_STATUS (1 << 8)
  325. #define DC_HPD1_INT_CONTROL 0x6020
  326. #define DC_HPD2_INT_CONTROL 0x602c
  327. #define DC_HPD3_INT_CONTROL 0x6038
  328. #define DC_HPD4_INT_CONTROL 0x6044
  329. #define DC_HPD5_INT_CONTROL 0x6050
  330. #define DC_HPD6_INT_CONTROL 0x605c
  331. # define DC_HPDx_INT_ACK (1 << 0)
  332. # define DC_HPDx_INT_POLARITY (1 << 8)
  333. # define DC_HPDx_INT_EN (1 << 16)
  334. # define DC_HPDx_RX_INT_ACK (1 << 20)
  335. # define DC_HPDx_RX_INT_EN (1 << 24)
  336. #define DC_HPD1_CONTROL 0x6024
  337. #define DC_HPD2_CONTROL 0x6030
  338. #define DC_HPD3_CONTROL 0x603c
  339. #define DC_HPD4_CONTROL 0x6048
  340. #define DC_HPD5_CONTROL 0x6054
  341. #define DC_HPD6_CONTROL 0x6060
  342. # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
  343. # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
  344. # define DC_HPDx_EN (1 << 28)
  345. /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
  346. #define CRTC_STATUS_FRAME_COUNT 0x6e98
  347. #define GRBM_CNTL 0x8000
  348. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  349. #define GRBM_STATUS2 0x8008
  350. #define RLC_RQ_PENDING (1 << 0)
  351. #define RLC_BUSY (1 << 8)
  352. #define TC_BUSY (1 << 9)
  353. #define GRBM_STATUS 0x8010
  354. #define CMDFIFO_AVAIL_MASK 0x0000000F
  355. #define RING2_RQ_PENDING (1 << 4)
  356. #define SRBM_RQ_PENDING (1 << 5)
  357. #define RING1_RQ_PENDING (1 << 6)
  358. #define CF_RQ_PENDING (1 << 7)
  359. #define PF_RQ_PENDING (1 << 8)
  360. #define GDS_DMA_RQ_PENDING (1 << 9)
  361. #define GRBM_EE_BUSY (1 << 10)
  362. #define DB_CLEAN (1 << 12)
  363. #define CB_CLEAN (1 << 13)
  364. #define TA_BUSY (1 << 14)
  365. #define GDS_BUSY (1 << 15)
  366. #define VGT_BUSY (1 << 17)
  367. #define IA_BUSY_NO_DMA (1 << 18)
  368. #define IA_BUSY (1 << 19)
  369. #define SX_BUSY (1 << 20)
  370. #define SPI_BUSY (1 << 22)
  371. #define BCI_BUSY (1 << 23)
  372. #define SC_BUSY (1 << 24)
  373. #define PA_BUSY (1 << 25)
  374. #define DB_BUSY (1 << 26)
  375. #define CP_COHERENCY_BUSY (1 << 28)
  376. #define CP_BUSY (1 << 29)
  377. #define CB_BUSY (1 << 30)
  378. #define GUI_ACTIVE (1 << 31)
  379. #define GRBM_STATUS_SE0 0x8014
  380. #define GRBM_STATUS_SE1 0x8018
  381. #define SE_DB_CLEAN (1 << 1)
  382. #define SE_CB_CLEAN (1 << 2)
  383. #define SE_BCI_BUSY (1 << 22)
  384. #define SE_VGT_BUSY (1 << 23)
  385. #define SE_PA_BUSY (1 << 24)
  386. #define SE_TA_BUSY (1 << 25)
  387. #define SE_SX_BUSY (1 << 26)
  388. #define SE_SPI_BUSY (1 << 27)
  389. #define SE_SC_BUSY (1 << 29)
  390. #define SE_DB_BUSY (1 << 30)
  391. #define SE_CB_BUSY (1 << 31)
  392. #define GRBM_SOFT_RESET 0x8020
  393. #define SOFT_RESET_CP (1 << 0)
  394. #define SOFT_RESET_CB (1 << 1)
  395. #define SOFT_RESET_RLC (1 << 2)
  396. #define SOFT_RESET_DB (1 << 3)
  397. #define SOFT_RESET_GDS (1 << 4)
  398. #define SOFT_RESET_PA (1 << 5)
  399. #define SOFT_RESET_SC (1 << 6)
  400. #define SOFT_RESET_BCI (1 << 7)
  401. #define SOFT_RESET_SPI (1 << 8)
  402. #define SOFT_RESET_SX (1 << 10)
  403. #define SOFT_RESET_TC (1 << 11)
  404. #define SOFT_RESET_TA (1 << 12)
  405. #define SOFT_RESET_VGT (1 << 14)
  406. #define SOFT_RESET_IA (1 << 15)
  407. #define GRBM_GFX_INDEX 0x802C
  408. #define INSTANCE_INDEX(x) ((x) << 0)
  409. #define SH_INDEX(x) ((x) << 8)
  410. #define SE_INDEX(x) ((x) << 16)
  411. #define SH_BROADCAST_WRITES (1 << 29)
  412. #define INSTANCE_BROADCAST_WRITES (1 << 30)
  413. #define SE_BROADCAST_WRITES (1 << 31)
  414. #define GRBM_INT_CNTL 0x8060
  415. # define RDERR_INT_ENABLE (1 << 0)
  416. # define GUI_IDLE_INT_ENABLE (1 << 19)
  417. #define CP_STRMOUT_CNTL 0x84FC
  418. #define SCRATCH_REG0 0x8500
  419. #define SCRATCH_REG1 0x8504
  420. #define SCRATCH_REG2 0x8508
  421. #define SCRATCH_REG3 0x850C
  422. #define SCRATCH_REG4 0x8510
  423. #define SCRATCH_REG5 0x8514
  424. #define SCRATCH_REG6 0x8518
  425. #define SCRATCH_REG7 0x851C
  426. #define SCRATCH_UMSK 0x8540
  427. #define SCRATCH_ADDR 0x8544
  428. #define CP_SEM_WAIT_TIMER 0x85BC
  429. #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
  430. #define CP_ME_CNTL 0x86D8
  431. #define CP_CE_HALT (1 << 24)
  432. #define CP_PFP_HALT (1 << 26)
  433. #define CP_ME_HALT (1 << 28)
  434. #define CP_COHER_CNTL2 0x85E8
  435. #define CP_RB2_RPTR 0x86f8
  436. #define CP_RB1_RPTR 0x86fc
  437. #define CP_RB0_RPTR 0x8700
  438. #define CP_RB_WPTR_DELAY 0x8704
  439. #define CP_QUEUE_THRESHOLDS 0x8760
  440. #define ROQ_IB1_START(x) ((x) << 0)
  441. #define ROQ_IB2_START(x) ((x) << 8)
  442. #define CP_MEQ_THRESHOLDS 0x8764
  443. #define MEQ1_START(x) ((x) << 0)
  444. #define MEQ2_START(x) ((x) << 8)
  445. #define CP_PERFMON_CNTL 0x87FC
  446. #define VGT_VTX_VECT_EJECT_REG 0x88B0
  447. #define VGT_CACHE_INVALIDATION 0x88C4
  448. #define CACHE_INVALIDATION(x) ((x) << 0)
  449. #define VC_ONLY 0
  450. #define TC_ONLY 1
  451. #define VC_AND_TC 2
  452. #define AUTO_INVLD_EN(x) ((x) << 6)
  453. #define NO_AUTO 0
  454. #define ES_AUTO 1
  455. #define GS_AUTO 2
  456. #define ES_AND_GS_AUTO 3
  457. #define VGT_ESGS_RING_SIZE 0x88C8
  458. #define VGT_GSVS_RING_SIZE 0x88CC
  459. #define VGT_GS_VERTEX_REUSE 0x88D4
  460. #define VGT_PRIMITIVE_TYPE 0x8958
  461. #define VGT_INDEX_TYPE 0x895C
  462. #define VGT_NUM_INDICES 0x8970
  463. #define VGT_NUM_INSTANCES 0x8974
  464. #define VGT_TF_RING_SIZE 0x8988
  465. #define VGT_HS_OFFCHIP_PARAM 0x89B0
  466. #define VGT_TF_MEMORY_BASE 0x89B8
  467. #define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
  468. #define INACTIVE_CUS_MASK 0xFFFF0000
  469. #define INACTIVE_CUS_SHIFT 16
  470. #define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
  471. #define PA_CL_ENHANCE 0x8A14
  472. #define CLIP_VTX_REORDER_ENA (1 << 0)
  473. #define NUM_CLIP_SEQ(x) ((x) << 1)
  474. #define PA_SU_LINE_STIPPLE_VALUE 0x8A60
  475. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  476. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  477. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  478. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  479. #define PA_SC_FIFO_SIZE 0x8BCC
  480. #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
  481. #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
  482. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
  483. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
  484. #define PA_SC_ENHANCE 0x8BF0
  485. #define SQ_CONFIG 0x8C00
  486. #define SQC_CACHES 0x8C08
  487. #define SX_DEBUG_1 0x9060
  488. #define SPI_STATIC_THREAD_MGMT_1 0x90E0
  489. #define SPI_STATIC_THREAD_MGMT_2 0x90E4
  490. #define SPI_STATIC_THREAD_MGMT_3 0x90E8
  491. #define SPI_PS_MAX_WAVE_ID 0x90EC
  492. #define SPI_CONFIG_CNTL 0x9100
  493. #define SPI_CONFIG_CNTL_1 0x913C
  494. #define VTX_DONE_DELAY(x) ((x) << 0)
  495. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  496. #define CGTS_TCC_DISABLE 0x9148
  497. #define CGTS_USER_TCC_DISABLE 0x914C
  498. #define TCC_DISABLE_MASK 0xFFFF0000
  499. #define TCC_DISABLE_SHIFT 16
  500. #define TA_CNTL_AUX 0x9508
  501. #define CC_RB_BACKEND_DISABLE 0x98F4
  502. #define BACKEND_DISABLE(x) ((x) << 16)
  503. #define GB_ADDR_CONFIG 0x98F8
  504. #define NUM_PIPES(x) ((x) << 0)
  505. #define NUM_PIPES_MASK 0x00000007
  506. #define NUM_PIPES_SHIFT 0
  507. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  508. #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
  509. #define PIPE_INTERLEAVE_SIZE_SHIFT 4
  510. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  511. #define NUM_SHADER_ENGINES_MASK 0x00003000
  512. #define NUM_SHADER_ENGINES_SHIFT 12
  513. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  514. #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
  515. #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
  516. #define NUM_GPUS(x) ((x) << 20)
  517. #define NUM_GPUS_MASK 0x00700000
  518. #define NUM_GPUS_SHIFT 20
  519. #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
  520. #define MULTI_GPU_TILE_SIZE_MASK 0x03000000
  521. #define MULTI_GPU_TILE_SIZE_SHIFT 24
  522. #define ROW_SIZE(x) ((x) << 28)
  523. #define ROW_SIZE_MASK 0x30000000
  524. #define ROW_SIZE_SHIFT 28
  525. #define GB_TILE_MODE0 0x9910
  526. # define MICRO_TILE_MODE(x) ((x) << 0)
  527. # define ADDR_SURF_DISPLAY_MICRO_TILING 0
  528. # define ADDR_SURF_THIN_MICRO_TILING 1
  529. # define ADDR_SURF_DEPTH_MICRO_TILING 2
  530. # define ARRAY_MODE(x) ((x) << 2)
  531. # define ARRAY_LINEAR_GENERAL 0
  532. # define ARRAY_LINEAR_ALIGNED 1
  533. # define ARRAY_1D_TILED_THIN1 2
  534. # define ARRAY_2D_TILED_THIN1 4
  535. # define PIPE_CONFIG(x) ((x) << 6)
  536. # define ADDR_SURF_P2 0
  537. # define ADDR_SURF_P4_8x16 4
  538. # define ADDR_SURF_P4_16x16 5
  539. # define ADDR_SURF_P4_16x32 6
  540. # define ADDR_SURF_P4_32x32 7
  541. # define ADDR_SURF_P8_16x16_8x16 8
  542. # define ADDR_SURF_P8_16x32_8x16 9
  543. # define ADDR_SURF_P8_32x32_8x16 10
  544. # define ADDR_SURF_P8_16x32_16x16 11
  545. # define ADDR_SURF_P8_32x32_16x16 12
  546. # define ADDR_SURF_P8_32x32_16x32 13
  547. # define ADDR_SURF_P8_32x64_32x32 14
  548. # define TILE_SPLIT(x) ((x) << 11)
  549. # define ADDR_SURF_TILE_SPLIT_64B 0
  550. # define ADDR_SURF_TILE_SPLIT_128B 1
  551. # define ADDR_SURF_TILE_SPLIT_256B 2
  552. # define ADDR_SURF_TILE_SPLIT_512B 3
  553. # define ADDR_SURF_TILE_SPLIT_1KB 4
  554. # define ADDR_SURF_TILE_SPLIT_2KB 5
  555. # define ADDR_SURF_TILE_SPLIT_4KB 6
  556. # define BANK_WIDTH(x) ((x) << 14)
  557. # define ADDR_SURF_BANK_WIDTH_1 0
  558. # define ADDR_SURF_BANK_WIDTH_2 1
  559. # define ADDR_SURF_BANK_WIDTH_4 2
  560. # define ADDR_SURF_BANK_WIDTH_8 3
  561. # define BANK_HEIGHT(x) ((x) << 16)
  562. # define ADDR_SURF_BANK_HEIGHT_1 0
  563. # define ADDR_SURF_BANK_HEIGHT_2 1
  564. # define ADDR_SURF_BANK_HEIGHT_4 2
  565. # define ADDR_SURF_BANK_HEIGHT_8 3
  566. # define MACRO_TILE_ASPECT(x) ((x) << 18)
  567. # define ADDR_SURF_MACRO_ASPECT_1 0
  568. # define ADDR_SURF_MACRO_ASPECT_2 1
  569. # define ADDR_SURF_MACRO_ASPECT_4 2
  570. # define ADDR_SURF_MACRO_ASPECT_8 3
  571. # define NUM_BANKS(x) ((x) << 20)
  572. # define ADDR_SURF_2_BANK 0
  573. # define ADDR_SURF_4_BANK 1
  574. # define ADDR_SURF_8_BANK 2
  575. # define ADDR_SURF_16_BANK 3
  576. #define CB_PERFCOUNTER0_SELECT0 0x9a20
  577. #define CB_PERFCOUNTER0_SELECT1 0x9a24
  578. #define CB_PERFCOUNTER1_SELECT0 0x9a28
  579. #define CB_PERFCOUNTER1_SELECT1 0x9a2c
  580. #define CB_PERFCOUNTER2_SELECT0 0x9a30
  581. #define CB_PERFCOUNTER2_SELECT1 0x9a34
  582. #define CB_PERFCOUNTER3_SELECT0 0x9a38
  583. #define CB_PERFCOUNTER3_SELECT1 0x9a3c
  584. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  585. #define BACKEND_DISABLE_MASK 0x00FF0000
  586. #define BACKEND_DISABLE_SHIFT 16
  587. #define TCP_CHAN_STEER_LO 0xac0c
  588. #define TCP_CHAN_STEER_HI 0xac10
  589. #define CP_RB0_BASE 0xC100
  590. #define CP_RB0_CNTL 0xC104
  591. #define RB_BUFSZ(x) ((x) << 0)
  592. #define RB_BLKSZ(x) ((x) << 8)
  593. #define BUF_SWAP_32BIT (2 << 16)
  594. #define RB_NO_UPDATE (1 << 27)
  595. #define RB_RPTR_WR_ENA (1 << 31)
  596. #define CP_RB0_RPTR_ADDR 0xC10C
  597. #define CP_RB0_RPTR_ADDR_HI 0xC110
  598. #define CP_RB0_WPTR 0xC114
  599. #define CP_PFP_UCODE_ADDR 0xC150
  600. #define CP_PFP_UCODE_DATA 0xC154
  601. #define CP_ME_RAM_RADDR 0xC158
  602. #define CP_ME_RAM_WADDR 0xC15C
  603. #define CP_ME_RAM_DATA 0xC160
  604. #define CP_CE_UCODE_ADDR 0xC168
  605. #define CP_CE_UCODE_DATA 0xC16C
  606. #define CP_RB1_BASE 0xC180
  607. #define CP_RB1_CNTL 0xC184
  608. #define CP_RB1_RPTR_ADDR 0xC188
  609. #define CP_RB1_RPTR_ADDR_HI 0xC18C
  610. #define CP_RB1_WPTR 0xC190
  611. #define CP_RB2_BASE 0xC194
  612. #define CP_RB2_CNTL 0xC198
  613. #define CP_RB2_RPTR_ADDR 0xC19C
  614. #define CP_RB2_RPTR_ADDR_HI 0xC1A0
  615. #define CP_RB2_WPTR 0xC1A4
  616. #define CP_INT_CNTL_RING0 0xC1A8
  617. #define CP_INT_CNTL_RING1 0xC1AC
  618. #define CP_INT_CNTL_RING2 0xC1B0
  619. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  620. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  621. # define WAIT_MEM_SEM_INT_ENABLE (1 << 21)
  622. # define TIME_STAMP_INT_ENABLE (1 << 26)
  623. # define CP_RINGID2_INT_ENABLE (1 << 29)
  624. # define CP_RINGID1_INT_ENABLE (1 << 30)
  625. # define CP_RINGID0_INT_ENABLE (1 << 31)
  626. #define CP_INT_STATUS_RING0 0xC1B4
  627. #define CP_INT_STATUS_RING1 0xC1B8
  628. #define CP_INT_STATUS_RING2 0xC1BC
  629. # define WAIT_MEM_SEM_INT_STAT (1 << 21)
  630. # define TIME_STAMP_INT_STAT (1 << 26)
  631. # define CP_RINGID2_INT_STAT (1 << 29)
  632. # define CP_RINGID1_INT_STAT (1 << 30)
  633. # define CP_RINGID0_INT_STAT (1 << 31)
  634. #define CP_DEBUG 0xC1FC
  635. #define RLC_CNTL 0xC300
  636. # define RLC_ENABLE (1 << 0)
  637. #define RLC_RL_BASE 0xC304
  638. #define RLC_RL_SIZE 0xC308
  639. #define RLC_LB_CNTL 0xC30C
  640. #define RLC_SAVE_AND_RESTORE_BASE 0xC310
  641. #define RLC_LB_CNTR_MAX 0xC314
  642. #define RLC_LB_CNTR_INIT 0xC318
  643. #define RLC_CLEAR_STATE_RESTORE_BASE 0xC320
  644. #define RLC_UCODE_ADDR 0xC32C
  645. #define RLC_UCODE_DATA 0xC330
  646. #define RLC_GPU_CLOCK_COUNT_LSB 0xC338
  647. #define RLC_GPU_CLOCK_COUNT_MSB 0xC33C
  648. #define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC340
  649. #define RLC_MC_CNTL 0xC344
  650. #define RLC_UCODE_CNTL 0xC348
  651. #define PA_SC_RASTER_CONFIG 0x28350
  652. # define RASTER_CONFIG_RB_MAP_0 0
  653. # define RASTER_CONFIG_RB_MAP_1 1
  654. # define RASTER_CONFIG_RB_MAP_2 2
  655. # define RASTER_CONFIG_RB_MAP_3 3
  656. #define VGT_EVENT_INITIATOR 0x28a90
  657. # define SAMPLE_STREAMOUTSTATS1 (1 << 0)
  658. # define SAMPLE_STREAMOUTSTATS2 (2 << 0)
  659. # define SAMPLE_STREAMOUTSTATS3 (3 << 0)
  660. # define CACHE_FLUSH_TS (4 << 0)
  661. # define CACHE_FLUSH (6 << 0)
  662. # define CS_PARTIAL_FLUSH (7 << 0)
  663. # define VGT_STREAMOUT_RESET (10 << 0)
  664. # define END_OF_PIPE_INCR_DE (11 << 0)
  665. # define END_OF_PIPE_IB_END (12 << 0)
  666. # define RST_PIX_CNT (13 << 0)
  667. # define VS_PARTIAL_FLUSH (15 << 0)
  668. # define PS_PARTIAL_FLUSH (16 << 0)
  669. # define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
  670. # define ZPASS_DONE (21 << 0)
  671. # define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
  672. # define PERFCOUNTER_START (23 << 0)
  673. # define PERFCOUNTER_STOP (24 << 0)
  674. # define PIPELINESTAT_START (25 << 0)
  675. # define PIPELINESTAT_STOP (26 << 0)
  676. # define PERFCOUNTER_SAMPLE (27 << 0)
  677. # define SAMPLE_PIPELINESTAT (30 << 0)
  678. # define SAMPLE_STREAMOUTSTATS (32 << 0)
  679. # define RESET_VTX_CNT (33 << 0)
  680. # define VGT_FLUSH (36 << 0)
  681. # define BOTTOM_OF_PIPE_TS (40 << 0)
  682. # define DB_CACHE_FLUSH_AND_INV (42 << 0)
  683. # define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
  684. # define FLUSH_AND_INV_DB_META (44 << 0)
  685. # define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
  686. # define FLUSH_AND_INV_CB_META (46 << 0)
  687. # define CS_DONE (47 << 0)
  688. # define PS_DONE (48 << 0)
  689. # define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
  690. # define THREAD_TRACE_START (51 << 0)
  691. # define THREAD_TRACE_STOP (52 << 0)
  692. # define THREAD_TRACE_FLUSH (54 << 0)
  693. # define THREAD_TRACE_FINISH (55 << 0)
  694. /*
  695. * PM4
  696. */
  697. #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \
  698. (((reg) >> 2) & 0xFFFF) | \
  699. ((n) & 0x3FFF) << 16)
  700. #define CP_PACKET2 0x80000000
  701. #define PACKET2_PAD_SHIFT 0
  702. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  703. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  704. #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \
  705. (((op) & 0xFF) << 8) | \
  706. ((n) & 0x3FFF) << 16)
  707. #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
  708. /* Packet 3 types */
  709. #define PACKET3_NOP 0x10
  710. #define PACKET3_SET_BASE 0x11
  711. #define PACKET3_BASE_INDEX(x) ((x) << 0)
  712. #define GDS_PARTITION_BASE 2
  713. #define CE_PARTITION_BASE 3
  714. #define PACKET3_CLEAR_STATE 0x12
  715. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  716. #define PACKET3_DISPATCH_DIRECT 0x15
  717. #define PACKET3_DISPATCH_INDIRECT 0x16
  718. #define PACKET3_ALLOC_GDS 0x1B
  719. #define PACKET3_WRITE_GDS_RAM 0x1C
  720. #define PACKET3_ATOMIC_GDS 0x1D
  721. #define PACKET3_ATOMIC 0x1E
  722. #define PACKET3_OCCLUSION_QUERY 0x1F
  723. #define PACKET3_SET_PREDICATION 0x20
  724. #define PACKET3_REG_RMW 0x21
  725. #define PACKET3_COND_EXEC 0x22
  726. #define PACKET3_PRED_EXEC 0x23
  727. #define PACKET3_DRAW_INDIRECT 0x24
  728. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  729. #define PACKET3_INDEX_BASE 0x26
  730. #define PACKET3_DRAW_INDEX_2 0x27
  731. #define PACKET3_CONTEXT_CONTROL 0x28
  732. #define PACKET3_INDEX_TYPE 0x2A
  733. #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
  734. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  735. #define PACKET3_DRAW_INDEX_IMMD 0x2E
  736. #define PACKET3_NUM_INSTANCES 0x2F
  737. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  738. #define PACKET3_INDIRECT_BUFFER_CONST 0x31
  739. #define PACKET3_INDIRECT_BUFFER 0x32
  740. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  741. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  742. #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
  743. #define PACKET3_WRITE_DATA 0x37
  744. #define WRITE_DATA_DST_SEL(x) ((x) << 8)
  745. /* 0 - register
  746. * 1 - memory (sync - via GRBM)
  747. * 2 - tc/l2
  748. * 3 - gds
  749. * 4 - reserved
  750. * 5 - memory (async - direct)
  751. */
  752. #define WR_ONE_ADDR (1 << 16)
  753. #define WR_CONFIRM (1 << 20)
  754. #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
  755. /* 0 - me
  756. * 1 - pfp
  757. * 2 - ce
  758. */
  759. #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
  760. #define PACKET3_MEM_SEMAPHORE 0x39
  761. #define PACKET3_MPEG_INDEX 0x3A
  762. #define PACKET3_COPY_DW 0x3B
  763. #define PACKET3_WAIT_REG_MEM 0x3C
  764. #define PACKET3_MEM_WRITE 0x3D
  765. #define PACKET3_COPY_DATA 0x40
  766. #define PACKET3_CP_DMA 0x41
  767. /* 1. header
  768. * 2. SRC_ADDR_LO or DATA [31:0]
  769. * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] |
  770. * SRC_ADDR_HI [7:0]
  771. * 4. DST_ADDR_LO [31:0]
  772. * 5. DST_ADDR_HI [7:0]
  773. * 6. COMMAND [30:21] | BYTE_COUNT [20:0]
  774. */
  775. # define PACKET3_CP_DMA_DST_SEL(x) ((x) << 20)
  776. /* 0 - SRC_ADDR
  777. * 1 - GDS
  778. */
  779. # define PACKET3_CP_DMA_ENGINE(x) ((x) << 27)
  780. /* 0 - ME
  781. * 1 - PFP
  782. */
  783. # define PACKET3_CP_DMA_SRC_SEL(x) ((x) << 29)
  784. /* 0 - SRC_ADDR
  785. * 1 - GDS
  786. * 2 - DATA
  787. */
  788. # define PACKET3_CP_DMA_CP_SYNC (1 << 31)
  789. /* COMMAND */
  790. # define PACKET3_CP_DMA_DIS_WC (1 << 21)
  791. # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 23)
  792. /* 0 - none
  793. * 1 - 8 in 16
  794. * 2 - 8 in 32
  795. * 3 - 8 in 64
  796. */
  797. # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24)
  798. /* 0 - none
  799. * 1 - 8 in 16
  800. * 2 - 8 in 32
  801. * 3 - 8 in 64
  802. */
  803. # define PACKET3_CP_DMA_CMD_SAS (1 << 26)
  804. /* 0 - memory
  805. * 1 - register
  806. */
  807. # define PACKET3_CP_DMA_CMD_DAS (1 << 27)
  808. /* 0 - memory
  809. * 1 - register
  810. */
  811. # define PACKET3_CP_DMA_CMD_SAIC (1 << 28)
  812. # define PACKET3_CP_DMA_CMD_DAIC (1 << 29)
  813. # define PACKET3_CP_DMA_CMD_RAW_WAIT (1 << 30)
  814. #define PACKET3_PFP_SYNC_ME 0x42
  815. #define PACKET3_SURFACE_SYNC 0x43
  816. # define PACKET3_DEST_BASE_0_ENA (1 << 0)
  817. # define PACKET3_DEST_BASE_1_ENA (1 << 1)
  818. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  819. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  820. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  821. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  822. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  823. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  824. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  825. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  826. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  827. # define PACKET3_DEST_BASE_2_ENA (1 << 19)
  828. # define PACKET3_DEST_BASE_3_ENA (1 << 21)
  829. # define PACKET3_TCL1_ACTION_ENA (1 << 22)
  830. # define PACKET3_TC_ACTION_ENA (1 << 23)
  831. # define PACKET3_CB_ACTION_ENA (1 << 25)
  832. # define PACKET3_DB_ACTION_ENA (1 << 26)
  833. # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
  834. # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
  835. #define PACKET3_ME_INITIALIZE 0x44
  836. #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
  837. #define PACKET3_COND_WRITE 0x45
  838. #define PACKET3_EVENT_WRITE 0x46
  839. #define EVENT_TYPE(x) ((x) << 0)
  840. #define EVENT_INDEX(x) ((x) << 8)
  841. /* 0 - any non-TS event
  842. * 1 - ZPASS_DONE
  843. * 2 - SAMPLE_PIPELINESTAT
  844. * 3 - SAMPLE_STREAMOUTSTAT*
  845. * 4 - *S_PARTIAL_FLUSH
  846. * 5 - EOP events
  847. * 6 - EOS events
  848. * 7 - CACHE_FLUSH, CACHE_FLUSH_AND_INV_EVENT
  849. */
  850. #define INV_L2 (1 << 20)
  851. /* INV TC L2 cache when EVENT_INDEX = 7 */
  852. #define PACKET3_EVENT_WRITE_EOP 0x47
  853. #define DATA_SEL(x) ((x) << 29)
  854. /* 0 - discard
  855. * 1 - send low 32bit data
  856. * 2 - send 64bit data
  857. * 3 - send 64bit counter value
  858. */
  859. #define INT_SEL(x) ((x) << 24)
  860. /* 0 - none
  861. * 1 - interrupt only (DATA_SEL = 0)
  862. * 2 - interrupt when data write is confirmed
  863. */
  864. #define PACKET3_EVENT_WRITE_EOS 0x48
  865. #define PACKET3_PREAMBLE_CNTL 0x4A
  866. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  867. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  868. #define PACKET3_ONE_REG_WRITE 0x57
  869. #define PACKET3_LOAD_CONFIG_REG 0x5F
  870. #define PACKET3_LOAD_CONTEXT_REG 0x60
  871. #define PACKET3_LOAD_SH_REG 0x61
  872. #define PACKET3_SET_CONFIG_REG 0x68
  873. #define PACKET3_SET_CONFIG_REG_START 0x00008000
  874. #define PACKET3_SET_CONFIG_REG_END 0x0000b000
  875. #define PACKET3_SET_CONTEXT_REG 0x69
  876. #define PACKET3_SET_CONTEXT_REG_START 0x00028000
  877. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  878. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  879. #define PACKET3_SET_RESOURCE_INDIRECT 0x74
  880. #define PACKET3_SET_SH_REG 0x76
  881. #define PACKET3_SET_SH_REG_START 0x0000b000
  882. #define PACKET3_SET_SH_REG_END 0x0000c000
  883. #define PACKET3_SET_SH_REG_OFFSET 0x77
  884. #define PACKET3_ME_WRITE 0x7A
  885. #define PACKET3_SCRATCH_RAM_WRITE 0x7D
  886. #define PACKET3_SCRATCH_RAM_READ 0x7E
  887. #define PACKET3_CE_WRITE 0x7F
  888. #define PACKET3_LOAD_CONST_RAM 0x80
  889. #define PACKET3_WRITE_CONST_RAM 0x81
  890. #define PACKET3_WRITE_CONST_RAM_OFFSET 0x82
  891. #define PACKET3_DUMP_CONST_RAM 0x83
  892. #define PACKET3_INCREMENT_CE_COUNTER 0x84
  893. #define PACKET3_INCREMENT_DE_COUNTER 0x85
  894. #define PACKET3_WAIT_ON_CE_COUNTER 0x86
  895. #define PACKET3_WAIT_ON_DE_COUNTER 0x87
  896. #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
  897. #define PACKET3_SET_CE_DE_COUNTERS 0x89
  898. #define PACKET3_WAIT_ON_AVAIL_BUFFER 0x8A
  899. #define PACKET3_SWITCH_BUFFER 0x8B
  900. /* ASYNC DMA - first instance at 0xd000, second at 0xd800 */
  901. #define DMA0_REGISTER_OFFSET 0x0 /* not a register */
  902. #define DMA1_REGISTER_OFFSET 0x800 /* not a register */
  903. #define DMA_RB_CNTL 0xd000
  904. # define DMA_RB_ENABLE (1 << 0)
  905. # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */
  906. # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
  907. # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12)
  908. # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
  909. # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
  910. #define DMA_RB_BASE 0xd004
  911. #define DMA_RB_RPTR 0xd008
  912. #define DMA_RB_WPTR 0xd00c
  913. #define DMA_RB_RPTR_ADDR_HI 0xd01c
  914. #define DMA_RB_RPTR_ADDR_LO 0xd020
  915. #define DMA_IB_CNTL 0xd024
  916. # define DMA_IB_ENABLE (1 << 0)
  917. # define DMA_IB_SWAP_ENABLE (1 << 4)
  918. #define DMA_IB_RPTR 0xd028
  919. #define DMA_CNTL 0xd02c
  920. # define TRAP_ENABLE (1 << 0)
  921. # define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
  922. # define SEM_WAIT_INT_ENABLE (1 << 2)
  923. # define DATA_SWAP_ENABLE (1 << 3)
  924. # define FENCE_SWAP_ENABLE (1 << 4)
  925. # define CTXEMPTY_INT_ENABLE (1 << 28)
  926. #define DMA_STATUS_REG 0xd034
  927. # define DMA_IDLE (1 << 0)
  928. #define DMA_TILING_CONFIG 0xd0b8
  929. #define DMA_PACKET(cmd, b, t, s, n) ((((cmd) & 0xF) << 28) | \
  930. (((b) & 0x1) << 26) | \
  931. (((t) & 0x1) << 23) | \
  932. (((s) & 0x1) << 22) | \
  933. (((n) & 0xFFFFF) << 0))
  934. #define DMA_IB_PACKET(cmd, vmid, n) ((((cmd) & 0xF) << 28) | \
  935. (((vmid) & 0xF) << 20) | \
  936. (((n) & 0xFFFFF) << 0))
  937. #define DMA_PTE_PDE_PACKET(n) ((2 << 28) | \
  938. (1 << 26) | \
  939. (1 << 21) | \
  940. (((n) & 0xFFFFF) << 0))
  941. /* async DMA Packet types */
  942. #define DMA_PACKET_WRITE 0x2
  943. #define DMA_PACKET_COPY 0x3
  944. #define DMA_PACKET_INDIRECT_BUFFER 0x4
  945. #define DMA_PACKET_SEMAPHORE 0x5
  946. #define DMA_PACKET_FENCE 0x6
  947. #define DMA_PACKET_TRAP 0x7
  948. #define DMA_PACKET_SRBM_WRITE 0x9
  949. #define DMA_PACKET_CONSTANT_FILL 0xd
  950. #define DMA_PACKET_NOP 0xf
  951. #endif