si.c 133 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include <drm/radeon_drm.h>
  32. #include "sid.h"
  33. #include "atom.h"
  34. #include "si_blit_shaders.h"
  35. #define SI_PFP_UCODE_SIZE 2144
  36. #define SI_PM4_UCODE_SIZE 2144
  37. #define SI_CE_UCODE_SIZE 2144
  38. #define SI_RLC_UCODE_SIZE 2048
  39. #define SI_MC_UCODE_SIZE 7769
  40. MODULE_FIRMWARE("radeon/TAHITI_pfp.bin");
  41. MODULE_FIRMWARE("radeon/TAHITI_me.bin");
  42. MODULE_FIRMWARE("radeon/TAHITI_ce.bin");
  43. MODULE_FIRMWARE("radeon/TAHITI_mc.bin");
  44. MODULE_FIRMWARE("radeon/TAHITI_rlc.bin");
  45. MODULE_FIRMWARE("radeon/PITCAIRN_pfp.bin");
  46. MODULE_FIRMWARE("radeon/PITCAIRN_me.bin");
  47. MODULE_FIRMWARE("radeon/PITCAIRN_ce.bin");
  48. MODULE_FIRMWARE("radeon/PITCAIRN_mc.bin");
  49. MODULE_FIRMWARE("radeon/PITCAIRN_rlc.bin");
  50. MODULE_FIRMWARE("radeon/VERDE_pfp.bin");
  51. MODULE_FIRMWARE("radeon/VERDE_me.bin");
  52. MODULE_FIRMWARE("radeon/VERDE_ce.bin");
  53. MODULE_FIRMWARE("radeon/VERDE_mc.bin");
  54. MODULE_FIRMWARE("radeon/VERDE_rlc.bin");
  55. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  56. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  57. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  58. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  59. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  60. extern u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev);
  61. extern void evergreen_print_gpu_status_regs(struct radeon_device *rdev);
  62. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  63. /* get temperature in millidegrees */
  64. int si_get_temp(struct radeon_device *rdev)
  65. {
  66. u32 temp;
  67. int actual_temp = 0;
  68. temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  69. CTF_TEMP_SHIFT;
  70. if (temp & 0x200)
  71. actual_temp = 255;
  72. else
  73. actual_temp = temp & 0x1ff;
  74. actual_temp = (actual_temp * 1000);
  75. return actual_temp;
  76. }
  77. #define TAHITI_IO_MC_REGS_SIZE 36
  78. static const u32 tahiti_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  79. {0x0000006f, 0x03044000},
  80. {0x00000070, 0x0480c018},
  81. {0x00000071, 0x00000040},
  82. {0x00000072, 0x01000000},
  83. {0x00000074, 0x000000ff},
  84. {0x00000075, 0x00143400},
  85. {0x00000076, 0x08ec0800},
  86. {0x00000077, 0x040000cc},
  87. {0x00000079, 0x00000000},
  88. {0x0000007a, 0x21000409},
  89. {0x0000007c, 0x00000000},
  90. {0x0000007d, 0xe8000000},
  91. {0x0000007e, 0x044408a8},
  92. {0x0000007f, 0x00000003},
  93. {0x00000080, 0x00000000},
  94. {0x00000081, 0x01000000},
  95. {0x00000082, 0x02000000},
  96. {0x00000083, 0x00000000},
  97. {0x00000084, 0xe3f3e4f4},
  98. {0x00000085, 0x00052024},
  99. {0x00000087, 0x00000000},
  100. {0x00000088, 0x66036603},
  101. {0x00000089, 0x01000000},
  102. {0x0000008b, 0x1c0a0000},
  103. {0x0000008c, 0xff010000},
  104. {0x0000008e, 0xffffefff},
  105. {0x0000008f, 0xfff3efff},
  106. {0x00000090, 0xfff3efbf},
  107. {0x00000094, 0x00101101},
  108. {0x00000095, 0x00000fff},
  109. {0x00000096, 0x00116fff},
  110. {0x00000097, 0x60010000},
  111. {0x00000098, 0x10010000},
  112. {0x00000099, 0x00006000},
  113. {0x0000009a, 0x00001000},
  114. {0x0000009f, 0x00a77400}
  115. };
  116. static const u32 pitcairn_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  117. {0x0000006f, 0x03044000},
  118. {0x00000070, 0x0480c018},
  119. {0x00000071, 0x00000040},
  120. {0x00000072, 0x01000000},
  121. {0x00000074, 0x000000ff},
  122. {0x00000075, 0x00143400},
  123. {0x00000076, 0x08ec0800},
  124. {0x00000077, 0x040000cc},
  125. {0x00000079, 0x00000000},
  126. {0x0000007a, 0x21000409},
  127. {0x0000007c, 0x00000000},
  128. {0x0000007d, 0xe8000000},
  129. {0x0000007e, 0x044408a8},
  130. {0x0000007f, 0x00000003},
  131. {0x00000080, 0x00000000},
  132. {0x00000081, 0x01000000},
  133. {0x00000082, 0x02000000},
  134. {0x00000083, 0x00000000},
  135. {0x00000084, 0xe3f3e4f4},
  136. {0x00000085, 0x00052024},
  137. {0x00000087, 0x00000000},
  138. {0x00000088, 0x66036603},
  139. {0x00000089, 0x01000000},
  140. {0x0000008b, 0x1c0a0000},
  141. {0x0000008c, 0xff010000},
  142. {0x0000008e, 0xffffefff},
  143. {0x0000008f, 0xfff3efff},
  144. {0x00000090, 0xfff3efbf},
  145. {0x00000094, 0x00101101},
  146. {0x00000095, 0x00000fff},
  147. {0x00000096, 0x00116fff},
  148. {0x00000097, 0x60010000},
  149. {0x00000098, 0x10010000},
  150. {0x00000099, 0x00006000},
  151. {0x0000009a, 0x00001000},
  152. {0x0000009f, 0x00a47400}
  153. };
  154. static const u32 verde_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  155. {0x0000006f, 0x03044000},
  156. {0x00000070, 0x0480c018},
  157. {0x00000071, 0x00000040},
  158. {0x00000072, 0x01000000},
  159. {0x00000074, 0x000000ff},
  160. {0x00000075, 0x00143400},
  161. {0x00000076, 0x08ec0800},
  162. {0x00000077, 0x040000cc},
  163. {0x00000079, 0x00000000},
  164. {0x0000007a, 0x21000409},
  165. {0x0000007c, 0x00000000},
  166. {0x0000007d, 0xe8000000},
  167. {0x0000007e, 0x044408a8},
  168. {0x0000007f, 0x00000003},
  169. {0x00000080, 0x00000000},
  170. {0x00000081, 0x01000000},
  171. {0x00000082, 0x02000000},
  172. {0x00000083, 0x00000000},
  173. {0x00000084, 0xe3f3e4f4},
  174. {0x00000085, 0x00052024},
  175. {0x00000087, 0x00000000},
  176. {0x00000088, 0x66036603},
  177. {0x00000089, 0x01000000},
  178. {0x0000008b, 0x1c0a0000},
  179. {0x0000008c, 0xff010000},
  180. {0x0000008e, 0xffffefff},
  181. {0x0000008f, 0xfff3efff},
  182. {0x00000090, 0xfff3efbf},
  183. {0x00000094, 0x00101101},
  184. {0x00000095, 0x00000fff},
  185. {0x00000096, 0x00116fff},
  186. {0x00000097, 0x60010000},
  187. {0x00000098, 0x10010000},
  188. {0x00000099, 0x00006000},
  189. {0x0000009a, 0x00001000},
  190. {0x0000009f, 0x00a37400}
  191. };
  192. /* ucode loading */
  193. static int si_mc_load_microcode(struct radeon_device *rdev)
  194. {
  195. const __be32 *fw_data;
  196. u32 running, blackout = 0;
  197. u32 *io_mc_regs;
  198. int i, ucode_size, regs_size;
  199. if (!rdev->mc_fw)
  200. return -EINVAL;
  201. switch (rdev->family) {
  202. case CHIP_TAHITI:
  203. io_mc_regs = (u32 *)&tahiti_io_mc_regs;
  204. ucode_size = SI_MC_UCODE_SIZE;
  205. regs_size = TAHITI_IO_MC_REGS_SIZE;
  206. break;
  207. case CHIP_PITCAIRN:
  208. io_mc_regs = (u32 *)&pitcairn_io_mc_regs;
  209. ucode_size = SI_MC_UCODE_SIZE;
  210. regs_size = TAHITI_IO_MC_REGS_SIZE;
  211. break;
  212. case CHIP_VERDE:
  213. default:
  214. io_mc_regs = (u32 *)&verde_io_mc_regs;
  215. ucode_size = SI_MC_UCODE_SIZE;
  216. regs_size = TAHITI_IO_MC_REGS_SIZE;
  217. break;
  218. }
  219. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  220. if (running == 0) {
  221. if (running) {
  222. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  223. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  224. }
  225. /* reset the engine and set to writable */
  226. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  227. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  228. /* load mc io regs */
  229. for (i = 0; i < regs_size; i++) {
  230. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  231. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  232. }
  233. /* load the MC ucode */
  234. fw_data = (const __be32 *)rdev->mc_fw->data;
  235. for (i = 0; i < ucode_size; i++)
  236. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  237. /* put the engine back into the active state */
  238. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  239. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  240. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  241. /* wait for training to complete */
  242. for (i = 0; i < rdev->usec_timeout; i++) {
  243. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  244. break;
  245. udelay(1);
  246. }
  247. for (i = 0; i < rdev->usec_timeout; i++) {
  248. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  249. break;
  250. udelay(1);
  251. }
  252. if (running)
  253. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  254. }
  255. return 0;
  256. }
  257. static int si_init_microcode(struct radeon_device *rdev)
  258. {
  259. struct platform_device *pdev;
  260. const char *chip_name;
  261. const char *rlc_chip_name;
  262. size_t pfp_req_size, me_req_size, ce_req_size, rlc_req_size, mc_req_size;
  263. char fw_name[30];
  264. int err;
  265. DRM_DEBUG("\n");
  266. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  267. err = IS_ERR(pdev);
  268. if (err) {
  269. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  270. return -EINVAL;
  271. }
  272. switch (rdev->family) {
  273. case CHIP_TAHITI:
  274. chip_name = "TAHITI";
  275. rlc_chip_name = "TAHITI";
  276. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  277. me_req_size = SI_PM4_UCODE_SIZE * 4;
  278. ce_req_size = SI_CE_UCODE_SIZE * 4;
  279. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  280. mc_req_size = SI_MC_UCODE_SIZE * 4;
  281. break;
  282. case CHIP_PITCAIRN:
  283. chip_name = "PITCAIRN";
  284. rlc_chip_name = "PITCAIRN";
  285. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  286. me_req_size = SI_PM4_UCODE_SIZE * 4;
  287. ce_req_size = SI_CE_UCODE_SIZE * 4;
  288. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  289. mc_req_size = SI_MC_UCODE_SIZE * 4;
  290. break;
  291. case CHIP_VERDE:
  292. chip_name = "VERDE";
  293. rlc_chip_name = "VERDE";
  294. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  295. me_req_size = SI_PM4_UCODE_SIZE * 4;
  296. ce_req_size = SI_CE_UCODE_SIZE * 4;
  297. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  298. mc_req_size = SI_MC_UCODE_SIZE * 4;
  299. break;
  300. default: BUG();
  301. }
  302. DRM_INFO("Loading %s Microcode\n", chip_name);
  303. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  304. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  305. if (err)
  306. goto out;
  307. if (rdev->pfp_fw->size != pfp_req_size) {
  308. printk(KERN_ERR
  309. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  310. rdev->pfp_fw->size, fw_name);
  311. err = -EINVAL;
  312. goto out;
  313. }
  314. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  315. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  316. if (err)
  317. goto out;
  318. if (rdev->me_fw->size != me_req_size) {
  319. printk(KERN_ERR
  320. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  321. rdev->me_fw->size, fw_name);
  322. err = -EINVAL;
  323. }
  324. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  325. err = request_firmware(&rdev->ce_fw, fw_name, &pdev->dev);
  326. if (err)
  327. goto out;
  328. if (rdev->ce_fw->size != ce_req_size) {
  329. printk(KERN_ERR
  330. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  331. rdev->ce_fw->size, fw_name);
  332. err = -EINVAL;
  333. }
  334. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  335. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  336. if (err)
  337. goto out;
  338. if (rdev->rlc_fw->size != rlc_req_size) {
  339. printk(KERN_ERR
  340. "si_rlc: Bogus length %zu in firmware \"%s\"\n",
  341. rdev->rlc_fw->size, fw_name);
  342. err = -EINVAL;
  343. }
  344. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  345. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  346. if (err)
  347. goto out;
  348. if (rdev->mc_fw->size != mc_req_size) {
  349. printk(KERN_ERR
  350. "si_mc: Bogus length %zu in firmware \"%s\"\n",
  351. rdev->mc_fw->size, fw_name);
  352. err = -EINVAL;
  353. }
  354. out:
  355. platform_device_unregister(pdev);
  356. if (err) {
  357. if (err != -EINVAL)
  358. printk(KERN_ERR
  359. "si_cp: Failed to load firmware \"%s\"\n",
  360. fw_name);
  361. release_firmware(rdev->pfp_fw);
  362. rdev->pfp_fw = NULL;
  363. release_firmware(rdev->me_fw);
  364. rdev->me_fw = NULL;
  365. release_firmware(rdev->ce_fw);
  366. rdev->ce_fw = NULL;
  367. release_firmware(rdev->rlc_fw);
  368. rdev->rlc_fw = NULL;
  369. release_firmware(rdev->mc_fw);
  370. rdev->mc_fw = NULL;
  371. }
  372. return err;
  373. }
  374. /* watermark setup */
  375. static u32 dce6_line_buffer_adjust(struct radeon_device *rdev,
  376. struct radeon_crtc *radeon_crtc,
  377. struct drm_display_mode *mode,
  378. struct drm_display_mode *other_mode)
  379. {
  380. u32 tmp;
  381. /*
  382. * Line Buffer Setup
  383. * There are 3 line buffers, each one shared by 2 display controllers.
  384. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  385. * the display controllers. The paritioning is done via one of four
  386. * preset allocations specified in bits 21:20:
  387. * 0 - half lb
  388. * 2 - whole lb, other crtc must be disabled
  389. */
  390. /* this can get tricky if we have two large displays on a paired group
  391. * of crtcs. Ideally for multiple large displays we'd assign them to
  392. * non-linked crtcs for maximum line buffer allocation.
  393. */
  394. if (radeon_crtc->base.enabled && mode) {
  395. if (other_mode)
  396. tmp = 0; /* 1/2 */
  397. else
  398. tmp = 2; /* whole */
  399. } else
  400. tmp = 0;
  401. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset,
  402. DC_LB_MEMORY_CONFIG(tmp));
  403. if (radeon_crtc->base.enabled && mode) {
  404. switch (tmp) {
  405. case 0:
  406. default:
  407. return 4096 * 2;
  408. case 2:
  409. return 8192 * 2;
  410. }
  411. }
  412. /* controller not enabled, so no lb used */
  413. return 0;
  414. }
  415. static u32 si_get_number_of_dram_channels(struct radeon_device *rdev)
  416. {
  417. u32 tmp = RREG32(MC_SHARED_CHMAP);
  418. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  419. case 0:
  420. default:
  421. return 1;
  422. case 1:
  423. return 2;
  424. case 2:
  425. return 4;
  426. case 3:
  427. return 8;
  428. case 4:
  429. return 3;
  430. case 5:
  431. return 6;
  432. case 6:
  433. return 10;
  434. case 7:
  435. return 12;
  436. case 8:
  437. return 16;
  438. }
  439. }
  440. struct dce6_wm_params {
  441. u32 dram_channels; /* number of dram channels */
  442. u32 yclk; /* bandwidth per dram data pin in kHz */
  443. u32 sclk; /* engine clock in kHz */
  444. u32 disp_clk; /* display clock in kHz */
  445. u32 src_width; /* viewport width */
  446. u32 active_time; /* active display time in ns */
  447. u32 blank_time; /* blank time in ns */
  448. bool interlaced; /* mode is interlaced */
  449. fixed20_12 vsc; /* vertical scale ratio */
  450. u32 num_heads; /* number of active crtcs */
  451. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  452. u32 lb_size; /* line buffer allocated to pipe */
  453. u32 vtaps; /* vertical scaler taps */
  454. };
  455. static u32 dce6_dram_bandwidth(struct dce6_wm_params *wm)
  456. {
  457. /* Calculate raw DRAM Bandwidth */
  458. fixed20_12 dram_efficiency; /* 0.7 */
  459. fixed20_12 yclk, dram_channels, bandwidth;
  460. fixed20_12 a;
  461. a.full = dfixed_const(1000);
  462. yclk.full = dfixed_const(wm->yclk);
  463. yclk.full = dfixed_div(yclk, a);
  464. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  465. a.full = dfixed_const(10);
  466. dram_efficiency.full = dfixed_const(7);
  467. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  468. bandwidth.full = dfixed_mul(dram_channels, yclk);
  469. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  470. return dfixed_trunc(bandwidth);
  471. }
  472. static u32 dce6_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  473. {
  474. /* Calculate DRAM Bandwidth and the part allocated to display. */
  475. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  476. fixed20_12 yclk, dram_channels, bandwidth;
  477. fixed20_12 a;
  478. a.full = dfixed_const(1000);
  479. yclk.full = dfixed_const(wm->yclk);
  480. yclk.full = dfixed_div(yclk, a);
  481. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  482. a.full = dfixed_const(10);
  483. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  484. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  485. bandwidth.full = dfixed_mul(dram_channels, yclk);
  486. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  487. return dfixed_trunc(bandwidth);
  488. }
  489. static u32 dce6_data_return_bandwidth(struct dce6_wm_params *wm)
  490. {
  491. /* Calculate the display Data return Bandwidth */
  492. fixed20_12 return_efficiency; /* 0.8 */
  493. fixed20_12 sclk, bandwidth;
  494. fixed20_12 a;
  495. a.full = dfixed_const(1000);
  496. sclk.full = dfixed_const(wm->sclk);
  497. sclk.full = dfixed_div(sclk, a);
  498. a.full = dfixed_const(10);
  499. return_efficiency.full = dfixed_const(8);
  500. return_efficiency.full = dfixed_div(return_efficiency, a);
  501. a.full = dfixed_const(32);
  502. bandwidth.full = dfixed_mul(a, sclk);
  503. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  504. return dfixed_trunc(bandwidth);
  505. }
  506. static u32 dce6_get_dmif_bytes_per_request(struct dce6_wm_params *wm)
  507. {
  508. return 32;
  509. }
  510. static u32 dce6_dmif_request_bandwidth(struct dce6_wm_params *wm)
  511. {
  512. /* Calculate the DMIF Request Bandwidth */
  513. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  514. fixed20_12 disp_clk, sclk, bandwidth;
  515. fixed20_12 a, b1, b2;
  516. u32 min_bandwidth;
  517. a.full = dfixed_const(1000);
  518. disp_clk.full = dfixed_const(wm->disp_clk);
  519. disp_clk.full = dfixed_div(disp_clk, a);
  520. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm) / 2);
  521. b1.full = dfixed_mul(a, disp_clk);
  522. a.full = dfixed_const(1000);
  523. sclk.full = dfixed_const(wm->sclk);
  524. sclk.full = dfixed_div(sclk, a);
  525. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm));
  526. b2.full = dfixed_mul(a, sclk);
  527. a.full = dfixed_const(10);
  528. disp_clk_request_efficiency.full = dfixed_const(8);
  529. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  530. min_bandwidth = min(dfixed_trunc(b1), dfixed_trunc(b2));
  531. a.full = dfixed_const(min_bandwidth);
  532. bandwidth.full = dfixed_mul(a, disp_clk_request_efficiency);
  533. return dfixed_trunc(bandwidth);
  534. }
  535. static u32 dce6_available_bandwidth(struct dce6_wm_params *wm)
  536. {
  537. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  538. u32 dram_bandwidth = dce6_dram_bandwidth(wm);
  539. u32 data_return_bandwidth = dce6_data_return_bandwidth(wm);
  540. u32 dmif_req_bandwidth = dce6_dmif_request_bandwidth(wm);
  541. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  542. }
  543. static u32 dce6_average_bandwidth(struct dce6_wm_params *wm)
  544. {
  545. /* Calculate the display mode Average Bandwidth
  546. * DisplayMode should contain the source and destination dimensions,
  547. * timing, etc.
  548. */
  549. fixed20_12 bpp;
  550. fixed20_12 line_time;
  551. fixed20_12 src_width;
  552. fixed20_12 bandwidth;
  553. fixed20_12 a;
  554. a.full = dfixed_const(1000);
  555. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  556. line_time.full = dfixed_div(line_time, a);
  557. bpp.full = dfixed_const(wm->bytes_per_pixel);
  558. src_width.full = dfixed_const(wm->src_width);
  559. bandwidth.full = dfixed_mul(src_width, bpp);
  560. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  561. bandwidth.full = dfixed_div(bandwidth, line_time);
  562. return dfixed_trunc(bandwidth);
  563. }
  564. static u32 dce6_latency_watermark(struct dce6_wm_params *wm)
  565. {
  566. /* First calcualte the latency in ns */
  567. u32 mc_latency = 2000; /* 2000 ns. */
  568. u32 available_bandwidth = dce6_available_bandwidth(wm);
  569. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  570. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  571. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  572. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  573. (wm->num_heads * cursor_line_pair_return_time);
  574. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  575. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  576. u32 tmp, dmif_size = 12288;
  577. fixed20_12 a, b, c;
  578. if (wm->num_heads == 0)
  579. return 0;
  580. a.full = dfixed_const(2);
  581. b.full = dfixed_const(1);
  582. if ((wm->vsc.full > a.full) ||
  583. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  584. (wm->vtaps >= 5) ||
  585. ((wm->vsc.full >= a.full) && wm->interlaced))
  586. max_src_lines_per_dst_line = 4;
  587. else
  588. max_src_lines_per_dst_line = 2;
  589. a.full = dfixed_const(available_bandwidth);
  590. b.full = dfixed_const(wm->num_heads);
  591. a.full = dfixed_div(a, b);
  592. b.full = dfixed_const(mc_latency + 512);
  593. c.full = dfixed_const(wm->disp_clk);
  594. b.full = dfixed_div(b, c);
  595. c.full = dfixed_const(dmif_size);
  596. b.full = dfixed_div(c, b);
  597. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  598. b.full = dfixed_const(1000);
  599. c.full = dfixed_const(wm->disp_clk);
  600. b.full = dfixed_div(c, b);
  601. c.full = dfixed_const(wm->bytes_per_pixel);
  602. b.full = dfixed_mul(b, c);
  603. lb_fill_bw = min(tmp, dfixed_trunc(b));
  604. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  605. b.full = dfixed_const(1000);
  606. c.full = dfixed_const(lb_fill_bw);
  607. b.full = dfixed_div(c, b);
  608. a.full = dfixed_div(a, b);
  609. line_fill_time = dfixed_trunc(a);
  610. if (line_fill_time < wm->active_time)
  611. return latency;
  612. else
  613. return latency + (line_fill_time - wm->active_time);
  614. }
  615. static bool dce6_average_bandwidth_vs_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  616. {
  617. if (dce6_average_bandwidth(wm) <=
  618. (dce6_dram_bandwidth_for_display(wm) / wm->num_heads))
  619. return true;
  620. else
  621. return false;
  622. };
  623. static bool dce6_average_bandwidth_vs_available_bandwidth(struct dce6_wm_params *wm)
  624. {
  625. if (dce6_average_bandwidth(wm) <=
  626. (dce6_available_bandwidth(wm) / wm->num_heads))
  627. return true;
  628. else
  629. return false;
  630. };
  631. static bool dce6_check_latency_hiding(struct dce6_wm_params *wm)
  632. {
  633. u32 lb_partitions = wm->lb_size / wm->src_width;
  634. u32 line_time = wm->active_time + wm->blank_time;
  635. u32 latency_tolerant_lines;
  636. u32 latency_hiding;
  637. fixed20_12 a;
  638. a.full = dfixed_const(1);
  639. if (wm->vsc.full > a.full)
  640. latency_tolerant_lines = 1;
  641. else {
  642. if (lb_partitions <= (wm->vtaps + 1))
  643. latency_tolerant_lines = 1;
  644. else
  645. latency_tolerant_lines = 2;
  646. }
  647. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  648. if (dce6_latency_watermark(wm) <= latency_hiding)
  649. return true;
  650. else
  651. return false;
  652. }
  653. static void dce6_program_watermarks(struct radeon_device *rdev,
  654. struct radeon_crtc *radeon_crtc,
  655. u32 lb_size, u32 num_heads)
  656. {
  657. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  658. struct dce6_wm_params wm;
  659. u32 pixel_period;
  660. u32 line_time = 0;
  661. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  662. u32 priority_a_mark = 0, priority_b_mark = 0;
  663. u32 priority_a_cnt = PRIORITY_OFF;
  664. u32 priority_b_cnt = PRIORITY_OFF;
  665. u32 tmp, arb_control3;
  666. fixed20_12 a, b, c;
  667. if (radeon_crtc->base.enabled && num_heads && mode) {
  668. pixel_period = 1000000 / (u32)mode->clock;
  669. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  670. priority_a_cnt = 0;
  671. priority_b_cnt = 0;
  672. wm.yclk = rdev->pm.current_mclk * 10;
  673. wm.sclk = rdev->pm.current_sclk * 10;
  674. wm.disp_clk = mode->clock;
  675. wm.src_width = mode->crtc_hdisplay;
  676. wm.active_time = mode->crtc_hdisplay * pixel_period;
  677. wm.blank_time = line_time - wm.active_time;
  678. wm.interlaced = false;
  679. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  680. wm.interlaced = true;
  681. wm.vsc = radeon_crtc->vsc;
  682. wm.vtaps = 1;
  683. if (radeon_crtc->rmx_type != RMX_OFF)
  684. wm.vtaps = 2;
  685. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  686. wm.lb_size = lb_size;
  687. if (rdev->family == CHIP_ARUBA)
  688. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  689. else
  690. wm.dram_channels = si_get_number_of_dram_channels(rdev);
  691. wm.num_heads = num_heads;
  692. /* set for high clocks */
  693. latency_watermark_a = min(dce6_latency_watermark(&wm), (u32)65535);
  694. /* set for low clocks */
  695. /* wm.yclk = low clk; wm.sclk = low clk */
  696. latency_watermark_b = min(dce6_latency_watermark(&wm), (u32)65535);
  697. /* possibly force display priority to high */
  698. /* should really do this at mode validation time... */
  699. if (!dce6_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  700. !dce6_average_bandwidth_vs_available_bandwidth(&wm) ||
  701. !dce6_check_latency_hiding(&wm) ||
  702. (rdev->disp_priority == 2)) {
  703. DRM_DEBUG_KMS("force priority to high\n");
  704. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  705. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  706. }
  707. a.full = dfixed_const(1000);
  708. b.full = dfixed_const(mode->clock);
  709. b.full = dfixed_div(b, a);
  710. c.full = dfixed_const(latency_watermark_a);
  711. c.full = dfixed_mul(c, b);
  712. c.full = dfixed_mul(c, radeon_crtc->hsc);
  713. c.full = dfixed_div(c, a);
  714. a.full = dfixed_const(16);
  715. c.full = dfixed_div(c, a);
  716. priority_a_mark = dfixed_trunc(c);
  717. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  718. a.full = dfixed_const(1000);
  719. b.full = dfixed_const(mode->clock);
  720. b.full = dfixed_div(b, a);
  721. c.full = dfixed_const(latency_watermark_b);
  722. c.full = dfixed_mul(c, b);
  723. c.full = dfixed_mul(c, radeon_crtc->hsc);
  724. c.full = dfixed_div(c, a);
  725. a.full = dfixed_const(16);
  726. c.full = dfixed_div(c, a);
  727. priority_b_mark = dfixed_trunc(c);
  728. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  729. }
  730. /* select wm A */
  731. arb_control3 = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  732. tmp = arb_control3;
  733. tmp &= ~LATENCY_WATERMARK_MASK(3);
  734. tmp |= LATENCY_WATERMARK_MASK(1);
  735. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  736. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  737. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  738. LATENCY_HIGH_WATERMARK(line_time)));
  739. /* select wm B */
  740. tmp = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  741. tmp &= ~LATENCY_WATERMARK_MASK(3);
  742. tmp |= LATENCY_WATERMARK_MASK(2);
  743. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  744. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  745. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  746. LATENCY_HIGH_WATERMARK(line_time)));
  747. /* restore original selection */
  748. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, arb_control3);
  749. /* write the priority marks */
  750. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  751. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  752. }
  753. void dce6_bandwidth_update(struct radeon_device *rdev)
  754. {
  755. struct drm_display_mode *mode0 = NULL;
  756. struct drm_display_mode *mode1 = NULL;
  757. u32 num_heads = 0, lb_size;
  758. int i;
  759. radeon_update_display_priority(rdev);
  760. for (i = 0; i < rdev->num_crtc; i++) {
  761. if (rdev->mode_info.crtcs[i]->base.enabled)
  762. num_heads++;
  763. }
  764. for (i = 0; i < rdev->num_crtc; i += 2) {
  765. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  766. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  767. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  768. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  769. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  770. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  771. }
  772. }
  773. /*
  774. * Core functions
  775. */
  776. static void si_tiling_mode_table_init(struct radeon_device *rdev)
  777. {
  778. const u32 num_tile_mode_states = 32;
  779. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  780. switch (rdev->config.si.mem_row_size_in_kb) {
  781. case 1:
  782. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  783. break;
  784. case 2:
  785. default:
  786. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  787. break;
  788. case 4:
  789. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  790. break;
  791. }
  792. if ((rdev->family == CHIP_TAHITI) ||
  793. (rdev->family == CHIP_PITCAIRN)) {
  794. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  795. switch (reg_offset) {
  796. case 0: /* non-AA compressed depth or any compressed stencil */
  797. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  798. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  799. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  800. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  801. NUM_BANKS(ADDR_SURF_16_BANK) |
  802. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  803. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  804. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  805. break;
  806. case 1: /* 2xAA/4xAA compressed depth only */
  807. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  808. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  809. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  810. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  811. NUM_BANKS(ADDR_SURF_16_BANK) |
  812. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  813. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  814. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  815. break;
  816. case 2: /* 8xAA compressed depth only */
  817. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  818. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  819. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  820. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  821. NUM_BANKS(ADDR_SURF_16_BANK) |
  822. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  823. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  824. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  825. break;
  826. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  827. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  828. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  829. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  830. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  831. NUM_BANKS(ADDR_SURF_16_BANK) |
  832. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  833. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  834. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  835. break;
  836. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  837. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  838. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  839. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  840. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  841. NUM_BANKS(ADDR_SURF_16_BANK) |
  842. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  843. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  844. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  845. break;
  846. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  847. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  848. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  849. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  850. TILE_SPLIT(split_equal_to_row_size) |
  851. NUM_BANKS(ADDR_SURF_16_BANK) |
  852. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  853. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  854. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  855. break;
  856. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  857. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  858. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  859. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  860. TILE_SPLIT(split_equal_to_row_size) |
  861. NUM_BANKS(ADDR_SURF_16_BANK) |
  862. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  863. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  864. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  865. break;
  866. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  867. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  868. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  869. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  870. TILE_SPLIT(split_equal_to_row_size) |
  871. NUM_BANKS(ADDR_SURF_16_BANK) |
  872. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  873. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  874. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  875. break;
  876. case 8: /* 1D and 1D Array Surfaces */
  877. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  878. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  879. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  880. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  881. NUM_BANKS(ADDR_SURF_16_BANK) |
  882. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  883. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  884. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  885. break;
  886. case 9: /* Displayable maps. */
  887. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  888. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  889. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  890. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  891. NUM_BANKS(ADDR_SURF_16_BANK) |
  892. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  893. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  894. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  895. break;
  896. case 10: /* Display 8bpp. */
  897. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  898. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  899. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  900. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  901. NUM_BANKS(ADDR_SURF_16_BANK) |
  902. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  903. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  904. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  905. break;
  906. case 11: /* Display 16bpp. */
  907. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  908. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  909. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  910. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  911. NUM_BANKS(ADDR_SURF_16_BANK) |
  912. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  913. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  914. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  915. break;
  916. case 12: /* Display 32bpp. */
  917. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  918. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  919. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  920. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  921. NUM_BANKS(ADDR_SURF_16_BANK) |
  922. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  923. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  924. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  925. break;
  926. case 13: /* Thin. */
  927. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  928. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  929. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  930. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  931. NUM_BANKS(ADDR_SURF_16_BANK) |
  932. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  933. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  934. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  935. break;
  936. case 14: /* Thin 8 bpp. */
  937. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  938. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  939. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  940. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  941. NUM_BANKS(ADDR_SURF_16_BANK) |
  942. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  943. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  944. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  945. break;
  946. case 15: /* Thin 16 bpp. */
  947. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  948. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  949. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  950. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  951. NUM_BANKS(ADDR_SURF_16_BANK) |
  952. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  953. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  954. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  955. break;
  956. case 16: /* Thin 32 bpp. */
  957. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  958. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  959. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  960. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  961. NUM_BANKS(ADDR_SURF_16_BANK) |
  962. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  963. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  964. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  965. break;
  966. case 17: /* Thin 64 bpp. */
  967. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  968. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  969. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  970. TILE_SPLIT(split_equal_to_row_size) |
  971. NUM_BANKS(ADDR_SURF_16_BANK) |
  972. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  973. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  974. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  975. break;
  976. case 21: /* 8 bpp PRT. */
  977. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  978. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  979. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  980. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  981. NUM_BANKS(ADDR_SURF_16_BANK) |
  982. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  983. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  984. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  985. break;
  986. case 22: /* 16 bpp PRT */
  987. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  988. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  989. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  990. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  991. NUM_BANKS(ADDR_SURF_16_BANK) |
  992. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  993. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  994. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  995. break;
  996. case 23: /* 32 bpp PRT */
  997. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  998. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  999. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1000. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1001. NUM_BANKS(ADDR_SURF_16_BANK) |
  1002. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1003. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1004. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1005. break;
  1006. case 24: /* 64 bpp PRT */
  1007. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1008. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1009. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1010. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1011. NUM_BANKS(ADDR_SURF_16_BANK) |
  1012. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1013. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1014. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1015. break;
  1016. case 25: /* 128 bpp PRT */
  1017. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1018. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1019. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1020. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1021. NUM_BANKS(ADDR_SURF_8_BANK) |
  1022. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1023. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1024. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1025. break;
  1026. default:
  1027. gb_tile_moden = 0;
  1028. break;
  1029. }
  1030. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1031. }
  1032. } else if (rdev->family == CHIP_VERDE) {
  1033. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1034. switch (reg_offset) {
  1035. case 0: /* non-AA compressed depth or any compressed stencil */
  1036. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1037. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1038. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1039. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1040. NUM_BANKS(ADDR_SURF_16_BANK) |
  1041. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1042. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1043. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1044. break;
  1045. case 1: /* 2xAA/4xAA compressed depth only */
  1046. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1047. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1048. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1049. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1050. NUM_BANKS(ADDR_SURF_16_BANK) |
  1051. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1052. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1053. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1054. break;
  1055. case 2: /* 8xAA compressed depth only */
  1056. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1057. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1058. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1059. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1060. NUM_BANKS(ADDR_SURF_16_BANK) |
  1061. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1062. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1063. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1064. break;
  1065. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  1066. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1067. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1068. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1069. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1070. NUM_BANKS(ADDR_SURF_16_BANK) |
  1071. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1072. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1073. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1074. break;
  1075. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  1076. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1077. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1078. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1079. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1080. NUM_BANKS(ADDR_SURF_16_BANK) |
  1081. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1082. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1083. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1084. break;
  1085. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  1086. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1087. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1088. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1089. TILE_SPLIT(split_equal_to_row_size) |
  1090. NUM_BANKS(ADDR_SURF_16_BANK) |
  1091. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1092. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1093. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1094. break;
  1095. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  1096. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1097. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1098. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1099. TILE_SPLIT(split_equal_to_row_size) |
  1100. NUM_BANKS(ADDR_SURF_16_BANK) |
  1101. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1102. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1103. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1104. break;
  1105. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  1106. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1107. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1108. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1109. TILE_SPLIT(split_equal_to_row_size) |
  1110. NUM_BANKS(ADDR_SURF_16_BANK) |
  1111. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1112. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1113. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1114. break;
  1115. case 8: /* 1D and 1D Array Surfaces */
  1116. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1117. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1118. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1119. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1120. NUM_BANKS(ADDR_SURF_16_BANK) |
  1121. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1122. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1123. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1124. break;
  1125. case 9: /* Displayable maps. */
  1126. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1127. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1128. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1129. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1130. NUM_BANKS(ADDR_SURF_16_BANK) |
  1131. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1132. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1133. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1134. break;
  1135. case 10: /* Display 8bpp. */
  1136. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1137. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1138. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1139. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1140. NUM_BANKS(ADDR_SURF_16_BANK) |
  1141. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1142. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1143. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1144. break;
  1145. case 11: /* Display 16bpp. */
  1146. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1147. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1148. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1149. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1150. NUM_BANKS(ADDR_SURF_16_BANK) |
  1151. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1152. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1153. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1154. break;
  1155. case 12: /* Display 32bpp. */
  1156. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1157. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1158. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1159. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1160. NUM_BANKS(ADDR_SURF_16_BANK) |
  1161. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1162. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1163. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1164. break;
  1165. case 13: /* Thin. */
  1166. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1167. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1168. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1169. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1170. NUM_BANKS(ADDR_SURF_16_BANK) |
  1171. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1172. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1173. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1174. break;
  1175. case 14: /* Thin 8 bpp. */
  1176. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1177. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1178. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1179. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1180. NUM_BANKS(ADDR_SURF_16_BANK) |
  1181. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1182. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1183. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1184. break;
  1185. case 15: /* Thin 16 bpp. */
  1186. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1187. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1188. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1189. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1190. NUM_BANKS(ADDR_SURF_16_BANK) |
  1191. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1192. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1193. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1194. break;
  1195. case 16: /* Thin 32 bpp. */
  1196. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1197. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1198. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1199. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1200. NUM_BANKS(ADDR_SURF_16_BANK) |
  1201. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1202. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1203. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1204. break;
  1205. case 17: /* Thin 64 bpp. */
  1206. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1207. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1208. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1209. TILE_SPLIT(split_equal_to_row_size) |
  1210. NUM_BANKS(ADDR_SURF_16_BANK) |
  1211. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1212. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1213. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1214. break;
  1215. case 21: /* 8 bpp PRT. */
  1216. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1217. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1218. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1219. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1220. NUM_BANKS(ADDR_SURF_16_BANK) |
  1221. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1222. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1223. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1224. break;
  1225. case 22: /* 16 bpp PRT */
  1226. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1227. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1228. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1229. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1230. NUM_BANKS(ADDR_SURF_16_BANK) |
  1231. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1232. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1233. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1234. break;
  1235. case 23: /* 32 bpp PRT */
  1236. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1237. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1238. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1239. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1240. NUM_BANKS(ADDR_SURF_16_BANK) |
  1241. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1242. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1243. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1244. break;
  1245. case 24: /* 64 bpp PRT */
  1246. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1247. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1248. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1249. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1250. NUM_BANKS(ADDR_SURF_16_BANK) |
  1251. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1252. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1253. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1254. break;
  1255. case 25: /* 128 bpp PRT */
  1256. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1257. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1258. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1259. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1260. NUM_BANKS(ADDR_SURF_8_BANK) |
  1261. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1262. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1263. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1264. break;
  1265. default:
  1266. gb_tile_moden = 0;
  1267. break;
  1268. }
  1269. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1270. }
  1271. } else
  1272. DRM_ERROR("unknown asic: 0x%x\n", rdev->family);
  1273. }
  1274. static void si_select_se_sh(struct radeon_device *rdev,
  1275. u32 se_num, u32 sh_num)
  1276. {
  1277. u32 data = INSTANCE_BROADCAST_WRITES;
  1278. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1279. data = SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  1280. else if (se_num == 0xffffffff)
  1281. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  1282. else if (sh_num == 0xffffffff)
  1283. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  1284. else
  1285. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  1286. WREG32(GRBM_GFX_INDEX, data);
  1287. }
  1288. static u32 si_create_bitmask(u32 bit_width)
  1289. {
  1290. u32 i, mask = 0;
  1291. for (i = 0; i < bit_width; i++) {
  1292. mask <<= 1;
  1293. mask |= 1;
  1294. }
  1295. return mask;
  1296. }
  1297. static u32 si_get_cu_enabled(struct radeon_device *rdev, u32 cu_per_sh)
  1298. {
  1299. u32 data, mask;
  1300. data = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  1301. if (data & 1)
  1302. data &= INACTIVE_CUS_MASK;
  1303. else
  1304. data = 0;
  1305. data |= RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  1306. data >>= INACTIVE_CUS_SHIFT;
  1307. mask = si_create_bitmask(cu_per_sh);
  1308. return ~data & mask;
  1309. }
  1310. static void si_setup_spi(struct radeon_device *rdev,
  1311. u32 se_num, u32 sh_per_se,
  1312. u32 cu_per_sh)
  1313. {
  1314. int i, j, k;
  1315. u32 data, mask, active_cu;
  1316. for (i = 0; i < se_num; i++) {
  1317. for (j = 0; j < sh_per_se; j++) {
  1318. si_select_se_sh(rdev, i, j);
  1319. data = RREG32(SPI_STATIC_THREAD_MGMT_3);
  1320. active_cu = si_get_cu_enabled(rdev, cu_per_sh);
  1321. mask = 1;
  1322. for (k = 0; k < 16; k++) {
  1323. mask <<= k;
  1324. if (active_cu & mask) {
  1325. data &= ~mask;
  1326. WREG32(SPI_STATIC_THREAD_MGMT_3, data);
  1327. break;
  1328. }
  1329. }
  1330. }
  1331. }
  1332. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1333. }
  1334. static u32 si_get_rb_disabled(struct radeon_device *rdev,
  1335. u32 max_rb_num, u32 se_num,
  1336. u32 sh_per_se)
  1337. {
  1338. u32 data, mask;
  1339. data = RREG32(CC_RB_BACKEND_DISABLE);
  1340. if (data & 1)
  1341. data &= BACKEND_DISABLE_MASK;
  1342. else
  1343. data = 0;
  1344. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  1345. data >>= BACKEND_DISABLE_SHIFT;
  1346. mask = si_create_bitmask(max_rb_num / se_num / sh_per_se);
  1347. return data & mask;
  1348. }
  1349. static void si_setup_rb(struct radeon_device *rdev,
  1350. u32 se_num, u32 sh_per_se,
  1351. u32 max_rb_num)
  1352. {
  1353. int i, j;
  1354. u32 data, mask;
  1355. u32 disabled_rbs = 0;
  1356. u32 enabled_rbs = 0;
  1357. for (i = 0; i < se_num; i++) {
  1358. for (j = 0; j < sh_per_se; j++) {
  1359. si_select_se_sh(rdev, i, j);
  1360. data = si_get_rb_disabled(rdev, max_rb_num, se_num, sh_per_se);
  1361. disabled_rbs |= data << ((i * sh_per_se + j) * TAHITI_RB_BITMAP_WIDTH_PER_SH);
  1362. }
  1363. }
  1364. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1365. mask = 1;
  1366. for (i = 0; i < max_rb_num; i++) {
  1367. if (!(disabled_rbs & mask))
  1368. enabled_rbs |= mask;
  1369. mask <<= 1;
  1370. }
  1371. for (i = 0; i < se_num; i++) {
  1372. si_select_se_sh(rdev, i, 0xffffffff);
  1373. data = 0;
  1374. for (j = 0; j < sh_per_se; j++) {
  1375. switch (enabled_rbs & 3) {
  1376. case 1:
  1377. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  1378. break;
  1379. case 2:
  1380. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  1381. break;
  1382. case 3:
  1383. default:
  1384. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  1385. break;
  1386. }
  1387. enabled_rbs >>= 2;
  1388. }
  1389. WREG32(PA_SC_RASTER_CONFIG, data);
  1390. }
  1391. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1392. }
  1393. static void si_gpu_init(struct radeon_device *rdev)
  1394. {
  1395. u32 gb_addr_config = 0;
  1396. u32 mc_shared_chmap, mc_arb_ramcfg;
  1397. u32 sx_debug_1;
  1398. u32 hdp_host_path_cntl;
  1399. u32 tmp;
  1400. int i, j;
  1401. switch (rdev->family) {
  1402. case CHIP_TAHITI:
  1403. rdev->config.si.max_shader_engines = 2;
  1404. rdev->config.si.max_tile_pipes = 12;
  1405. rdev->config.si.max_cu_per_sh = 8;
  1406. rdev->config.si.max_sh_per_se = 2;
  1407. rdev->config.si.max_backends_per_se = 4;
  1408. rdev->config.si.max_texture_channel_caches = 12;
  1409. rdev->config.si.max_gprs = 256;
  1410. rdev->config.si.max_gs_threads = 32;
  1411. rdev->config.si.max_hw_contexts = 8;
  1412. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1413. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  1414. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1415. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1416. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1417. break;
  1418. case CHIP_PITCAIRN:
  1419. rdev->config.si.max_shader_engines = 2;
  1420. rdev->config.si.max_tile_pipes = 8;
  1421. rdev->config.si.max_cu_per_sh = 5;
  1422. rdev->config.si.max_sh_per_se = 2;
  1423. rdev->config.si.max_backends_per_se = 4;
  1424. rdev->config.si.max_texture_channel_caches = 8;
  1425. rdev->config.si.max_gprs = 256;
  1426. rdev->config.si.max_gs_threads = 32;
  1427. rdev->config.si.max_hw_contexts = 8;
  1428. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1429. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  1430. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1431. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1432. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1433. break;
  1434. case CHIP_VERDE:
  1435. default:
  1436. rdev->config.si.max_shader_engines = 1;
  1437. rdev->config.si.max_tile_pipes = 4;
  1438. rdev->config.si.max_cu_per_sh = 2;
  1439. rdev->config.si.max_sh_per_se = 2;
  1440. rdev->config.si.max_backends_per_se = 4;
  1441. rdev->config.si.max_texture_channel_caches = 4;
  1442. rdev->config.si.max_gprs = 256;
  1443. rdev->config.si.max_gs_threads = 32;
  1444. rdev->config.si.max_hw_contexts = 8;
  1445. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1446. rdev->config.si.sc_prim_fifo_size_backend = 0x40;
  1447. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1448. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1449. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1450. break;
  1451. }
  1452. /* Initialize HDP */
  1453. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1454. WREG32((0x2c14 + j), 0x00000000);
  1455. WREG32((0x2c18 + j), 0x00000000);
  1456. WREG32((0x2c1c + j), 0x00000000);
  1457. WREG32((0x2c20 + j), 0x00000000);
  1458. WREG32((0x2c24 + j), 0x00000000);
  1459. }
  1460. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1461. evergreen_fix_pci_max_read_req_size(rdev);
  1462. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1463. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1464. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1465. rdev->config.si.num_tile_pipes = rdev->config.si.max_tile_pipes;
  1466. rdev->config.si.mem_max_burst_length_bytes = 256;
  1467. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  1468. rdev->config.si.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1469. if (rdev->config.si.mem_row_size_in_kb > 4)
  1470. rdev->config.si.mem_row_size_in_kb = 4;
  1471. /* XXX use MC settings? */
  1472. rdev->config.si.shader_engine_tile_size = 32;
  1473. rdev->config.si.num_gpus = 1;
  1474. rdev->config.si.multi_gpu_tile_size = 64;
  1475. /* fix up row size */
  1476. gb_addr_config &= ~ROW_SIZE_MASK;
  1477. switch (rdev->config.si.mem_row_size_in_kb) {
  1478. case 1:
  1479. default:
  1480. gb_addr_config |= ROW_SIZE(0);
  1481. break;
  1482. case 2:
  1483. gb_addr_config |= ROW_SIZE(1);
  1484. break;
  1485. case 4:
  1486. gb_addr_config |= ROW_SIZE(2);
  1487. break;
  1488. }
  1489. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1490. * not have bank info, so create a custom tiling dword.
  1491. * bits 3:0 num_pipes
  1492. * bits 7:4 num_banks
  1493. * bits 11:8 group_size
  1494. * bits 15:12 row_size
  1495. */
  1496. rdev->config.si.tile_config = 0;
  1497. switch (rdev->config.si.num_tile_pipes) {
  1498. case 1:
  1499. rdev->config.si.tile_config |= (0 << 0);
  1500. break;
  1501. case 2:
  1502. rdev->config.si.tile_config |= (1 << 0);
  1503. break;
  1504. case 4:
  1505. rdev->config.si.tile_config |= (2 << 0);
  1506. break;
  1507. case 8:
  1508. default:
  1509. /* XXX what about 12? */
  1510. rdev->config.si.tile_config |= (3 << 0);
  1511. break;
  1512. }
  1513. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  1514. case 0: /* four banks */
  1515. rdev->config.si.tile_config |= 0 << 4;
  1516. break;
  1517. case 1: /* eight banks */
  1518. rdev->config.si.tile_config |= 1 << 4;
  1519. break;
  1520. case 2: /* sixteen banks */
  1521. default:
  1522. rdev->config.si.tile_config |= 2 << 4;
  1523. break;
  1524. }
  1525. rdev->config.si.tile_config |=
  1526. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  1527. rdev->config.si.tile_config |=
  1528. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  1529. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1530. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1531. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1532. WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  1533. WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  1534. si_tiling_mode_table_init(rdev);
  1535. si_setup_rb(rdev, rdev->config.si.max_shader_engines,
  1536. rdev->config.si.max_sh_per_se,
  1537. rdev->config.si.max_backends_per_se);
  1538. si_setup_spi(rdev, rdev->config.si.max_shader_engines,
  1539. rdev->config.si.max_sh_per_se,
  1540. rdev->config.si.max_cu_per_sh);
  1541. /* set HW defaults for 3D engine */
  1542. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1543. ROQ_IB2_START(0x2b)));
  1544. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  1545. sx_debug_1 = RREG32(SX_DEBUG_1);
  1546. WREG32(SX_DEBUG_1, sx_debug_1);
  1547. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1548. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_frontend) |
  1549. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_backend) |
  1550. SC_HIZ_TILE_FIFO_SIZE(rdev->config.si.sc_hiz_tile_fifo_size) |
  1551. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.si.sc_earlyz_tile_fifo_size)));
  1552. WREG32(VGT_NUM_INSTANCES, 1);
  1553. WREG32(CP_PERFMON_CNTL, 0);
  1554. WREG32(SQ_CONFIG, 0);
  1555. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1556. FORCE_EOV_MAX_REZ_CNT(255)));
  1557. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  1558. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  1559. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1560. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1561. WREG32(CB_PERFCOUNTER0_SELECT0, 0);
  1562. WREG32(CB_PERFCOUNTER0_SELECT1, 0);
  1563. WREG32(CB_PERFCOUNTER1_SELECT0, 0);
  1564. WREG32(CB_PERFCOUNTER1_SELECT1, 0);
  1565. WREG32(CB_PERFCOUNTER2_SELECT0, 0);
  1566. WREG32(CB_PERFCOUNTER2_SELECT1, 0);
  1567. WREG32(CB_PERFCOUNTER3_SELECT0, 0);
  1568. WREG32(CB_PERFCOUNTER3_SELECT1, 0);
  1569. tmp = RREG32(HDP_MISC_CNTL);
  1570. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1571. WREG32(HDP_MISC_CNTL, tmp);
  1572. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1573. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1574. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1575. udelay(50);
  1576. }
  1577. /*
  1578. * GPU scratch registers helpers function.
  1579. */
  1580. static void si_scratch_init(struct radeon_device *rdev)
  1581. {
  1582. int i;
  1583. rdev->scratch.num_reg = 7;
  1584. rdev->scratch.reg_base = SCRATCH_REG0;
  1585. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1586. rdev->scratch.free[i] = true;
  1587. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  1588. }
  1589. }
  1590. void si_fence_ring_emit(struct radeon_device *rdev,
  1591. struct radeon_fence *fence)
  1592. {
  1593. struct radeon_ring *ring = &rdev->ring[fence->ring];
  1594. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  1595. /* flush read cache over gart */
  1596. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1597. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1598. radeon_ring_write(ring, 0);
  1599. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1600. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1601. PACKET3_TC_ACTION_ENA |
  1602. PACKET3_SH_KCACHE_ACTION_ENA |
  1603. PACKET3_SH_ICACHE_ACTION_ENA);
  1604. radeon_ring_write(ring, 0xFFFFFFFF);
  1605. radeon_ring_write(ring, 0);
  1606. radeon_ring_write(ring, 10); /* poll interval */
  1607. /* EVENT_WRITE_EOP - flush caches, send int */
  1608. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1609. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
  1610. radeon_ring_write(ring, addr & 0xffffffff);
  1611. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  1612. radeon_ring_write(ring, fence->seq);
  1613. radeon_ring_write(ring, 0);
  1614. }
  1615. /*
  1616. * IB stuff
  1617. */
  1618. void si_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1619. {
  1620. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1621. u32 header;
  1622. if (ib->is_const_ib) {
  1623. /* set switch buffer packet before const IB */
  1624. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1625. radeon_ring_write(ring, 0);
  1626. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1627. } else {
  1628. u32 next_rptr;
  1629. if (ring->rptr_save_reg) {
  1630. next_rptr = ring->wptr + 3 + 4 + 8;
  1631. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1632. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1633. PACKET3_SET_CONFIG_REG_START) >> 2));
  1634. radeon_ring_write(ring, next_rptr);
  1635. } else if (rdev->wb.enabled) {
  1636. next_rptr = ring->wptr + 5 + 4 + 8;
  1637. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1638. radeon_ring_write(ring, (1 << 8));
  1639. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1640. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  1641. radeon_ring_write(ring, next_rptr);
  1642. }
  1643. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1644. }
  1645. radeon_ring_write(ring, header);
  1646. radeon_ring_write(ring,
  1647. #ifdef __BIG_ENDIAN
  1648. (2 << 0) |
  1649. #endif
  1650. (ib->gpu_addr & 0xFFFFFFFC));
  1651. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1652. radeon_ring_write(ring, ib->length_dw |
  1653. (ib->vm ? (ib->vm->id << 24) : 0));
  1654. if (!ib->is_const_ib) {
  1655. /* flush read cache over gart for this vmid */
  1656. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1657. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1658. radeon_ring_write(ring, ib->vm ? ib->vm->id : 0);
  1659. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1660. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1661. PACKET3_TC_ACTION_ENA |
  1662. PACKET3_SH_KCACHE_ACTION_ENA |
  1663. PACKET3_SH_ICACHE_ACTION_ENA);
  1664. radeon_ring_write(ring, 0xFFFFFFFF);
  1665. radeon_ring_write(ring, 0);
  1666. radeon_ring_write(ring, 10); /* poll interval */
  1667. }
  1668. }
  1669. /*
  1670. * CP.
  1671. */
  1672. static void si_cp_enable(struct radeon_device *rdev, bool enable)
  1673. {
  1674. if (enable)
  1675. WREG32(CP_ME_CNTL, 0);
  1676. else {
  1677. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1678. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  1679. WREG32(SCRATCH_UMSK, 0);
  1680. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1681. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1682. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1683. }
  1684. udelay(50);
  1685. }
  1686. static int si_cp_load_microcode(struct radeon_device *rdev)
  1687. {
  1688. const __be32 *fw_data;
  1689. int i;
  1690. if (!rdev->me_fw || !rdev->pfp_fw)
  1691. return -EINVAL;
  1692. si_cp_enable(rdev, false);
  1693. /* PFP */
  1694. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1695. WREG32(CP_PFP_UCODE_ADDR, 0);
  1696. for (i = 0; i < SI_PFP_UCODE_SIZE; i++)
  1697. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1698. WREG32(CP_PFP_UCODE_ADDR, 0);
  1699. /* CE */
  1700. fw_data = (const __be32 *)rdev->ce_fw->data;
  1701. WREG32(CP_CE_UCODE_ADDR, 0);
  1702. for (i = 0; i < SI_CE_UCODE_SIZE; i++)
  1703. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  1704. WREG32(CP_CE_UCODE_ADDR, 0);
  1705. /* ME */
  1706. fw_data = (const __be32 *)rdev->me_fw->data;
  1707. WREG32(CP_ME_RAM_WADDR, 0);
  1708. for (i = 0; i < SI_PM4_UCODE_SIZE; i++)
  1709. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1710. WREG32(CP_ME_RAM_WADDR, 0);
  1711. WREG32(CP_PFP_UCODE_ADDR, 0);
  1712. WREG32(CP_CE_UCODE_ADDR, 0);
  1713. WREG32(CP_ME_RAM_WADDR, 0);
  1714. WREG32(CP_ME_RAM_RADDR, 0);
  1715. return 0;
  1716. }
  1717. static int si_cp_start(struct radeon_device *rdev)
  1718. {
  1719. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1720. int r, i;
  1721. r = radeon_ring_lock(rdev, ring, 7 + 4);
  1722. if (r) {
  1723. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1724. return r;
  1725. }
  1726. /* init the CP */
  1727. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1728. radeon_ring_write(ring, 0x1);
  1729. radeon_ring_write(ring, 0x0);
  1730. radeon_ring_write(ring, rdev->config.si.max_hw_contexts - 1);
  1731. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1732. radeon_ring_write(ring, 0);
  1733. radeon_ring_write(ring, 0);
  1734. /* init the CE partitions */
  1735. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1736. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1737. radeon_ring_write(ring, 0xc000);
  1738. radeon_ring_write(ring, 0xe000);
  1739. radeon_ring_unlock_commit(rdev, ring);
  1740. si_cp_enable(rdev, true);
  1741. r = radeon_ring_lock(rdev, ring, si_default_size + 10);
  1742. if (r) {
  1743. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1744. return r;
  1745. }
  1746. /* setup clear context state */
  1747. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1748. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1749. for (i = 0; i < si_default_size; i++)
  1750. radeon_ring_write(ring, si_default_state[i]);
  1751. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1752. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1753. /* set clear context state */
  1754. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1755. radeon_ring_write(ring, 0);
  1756. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1757. radeon_ring_write(ring, 0x00000316);
  1758. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1759. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  1760. radeon_ring_unlock_commit(rdev, ring);
  1761. for (i = RADEON_RING_TYPE_GFX_INDEX; i <= CAYMAN_RING_TYPE_CP2_INDEX; ++i) {
  1762. ring = &rdev->ring[i];
  1763. r = radeon_ring_lock(rdev, ring, 2);
  1764. /* clear the compute context state */
  1765. radeon_ring_write(ring, PACKET3_COMPUTE(PACKET3_CLEAR_STATE, 0));
  1766. radeon_ring_write(ring, 0);
  1767. radeon_ring_unlock_commit(rdev, ring);
  1768. }
  1769. return 0;
  1770. }
  1771. static void si_cp_fini(struct radeon_device *rdev)
  1772. {
  1773. struct radeon_ring *ring;
  1774. si_cp_enable(rdev, false);
  1775. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1776. radeon_ring_fini(rdev, ring);
  1777. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1778. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  1779. radeon_ring_fini(rdev, ring);
  1780. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1781. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  1782. radeon_ring_fini(rdev, ring);
  1783. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1784. }
  1785. static int si_cp_resume(struct radeon_device *rdev)
  1786. {
  1787. struct radeon_ring *ring;
  1788. u32 tmp;
  1789. u32 rb_bufsz;
  1790. int r;
  1791. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1792. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1793. SOFT_RESET_PA |
  1794. SOFT_RESET_VGT |
  1795. SOFT_RESET_SPI |
  1796. SOFT_RESET_SX));
  1797. RREG32(GRBM_SOFT_RESET);
  1798. mdelay(15);
  1799. WREG32(GRBM_SOFT_RESET, 0);
  1800. RREG32(GRBM_SOFT_RESET);
  1801. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1802. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1803. /* Set the write pointer delay */
  1804. WREG32(CP_RB_WPTR_DELAY, 0);
  1805. WREG32(CP_DEBUG, 0);
  1806. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1807. /* ring 0 - compute and gfx */
  1808. /* Set ring buffer size */
  1809. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1810. rb_bufsz = drm_order(ring->ring_size / 8);
  1811. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1812. #ifdef __BIG_ENDIAN
  1813. tmp |= BUF_SWAP_32BIT;
  1814. #endif
  1815. WREG32(CP_RB0_CNTL, tmp);
  1816. /* Initialize the ring buffer's read and write pointers */
  1817. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  1818. ring->wptr = 0;
  1819. WREG32(CP_RB0_WPTR, ring->wptr);
  1820. /* set the wb address whether it's enabled or not */
  1821. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1822. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1823. if (rdev->wb.enabled)
  1824. WREG32(SCRATCH_UMSK, 0xff);
  1825. else {
  1826. tmp |= RB_NO_UPDATE;
  1827. WREG32(SCRATCH_UMSK, 0);
  1828. }
  1829. mdelay(1);
  1830. WREG32(CP_RB0_CNTL, tmp);
  1831. WREG32(CP_RB0_BASE, ring->gpu_addr >> 8);
  1832. ring->rptr = RREG32(CP_RB0_RPTR);
  1833. /* ring1 - compute only */
  1834. /* Set ring buffer size */
  1835. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  1836. rb_bufsz = drm_order(ring->ring_size / 8);
  1837. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1838. #ifdef __BIG_ENDIAN
  1839. tmp |= BUF_SWAP_32BIT;
  1840. #endif
  1841. WREG32(CP_RB1_CNTL, tmp);
  1842. /* Initialize the ring buffer's read and write pointers */
  1843. WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA);
  1844. ring->wptr = 0;
  1845. WREG32(CP_RB1_WPTR, ring->wptr);
  1846. /* set the wb address whether it's enabled or not */
  1847. WREG32(CP_RB1_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFFFFFFFC);
  1848. WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFF);
  1849. mdelay(1);
  1850. WREG32(CP_RB1_CNTL, tmp);
  1851. WREG32(CP_RB1_BASE, ring->gpu_addr >> 8);
  1852. ring->rptr = RREG32(CP_RB1_RPTR);
  1853. /* ring2 - compute only */
  1854. /* Set ring buffer size */
  1855. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  1856. rb_bufsz = drm_order(ring->ring_size / 8);
  1857. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1858. #ifdef __BIG_ENDIAN
  1859. tmp |= BUF_SWAP_32BIT;
  1860. #endif
  1861. WREG32(CP_RB2_CNTL, tmp);
  1862. /* Initialize the ring buffer's read and write pointers */
  1863. WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA);
  1864. ring->wptr = 0;
  1865. WREG32(CP_RB2_WPTR, ring->wptr);
  1866. /* set the wb address whether it's enabled or not */
  1867. WREG32(CP_RB2_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFFFFFFFC);
  1868. WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFF);
  1869. mdelay(1);
  1870. WREG32(CP_RB2_CNTL, tmp);
  1871. WREG32(CP_RB2_BASE, ring->gpu_addr >> 8);
  1872. ring->rptr = RREG32(CP_RB2_RPTR);
  1873. /* start the rings */
  1874. si_cp_start(rdev);
  1875. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  1876. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = true;
  1877. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = true;
  1878. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1879. if (r) {
  1880. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1881. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1882. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1883. return r;
  1884. }
  1885. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP1_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]);
  1886. if (r) {
  1887. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1888. }
  1889. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP2_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]);
  1890. if (r) {
  1891. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1892. }
  1893. return 0;
  1894. }
  1895. bool si_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1896. {
  1897. u32 srbm_status;
  1898. u32 grbm_status, grbm_status2;
  1899. u32 grbm_status_se0, grbm_status_se1;
  1900. srbm_status = RREG32(SRBM_STATUS);
  1901. grbm_status = RREG32(GRBM_STATUS);
  1902. grbm_status2 = RREG32(GRBM_STATUS2);
  1903. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  1904. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  1905. if (!(grbm_status & GUI_ACTIVE)) {
  1906. radeon_ring_lockup_update(ring);
  1907. return false;
  1908. }
  1909. /* force CP activities */
  1910. radeon_ring_force_activity(rdev, ring);
  1911. return radeon_ring_test_lockup(rdev, ring);
  1912. }
  1913. static u32 si_gpu_check_soft_reset(struct radeon_device *rdev)
  1914. {
  1915. u32 reset_mask = 0;
  1916. u32 tmp;
  1917. /* GRBM_STATUS */
  1918. tmp = RREG32(GRBM_STATUS);
  1919. if (tmp & (PA_BUSY | SC_BUSY |
  1920. BCI_BUSY | SX_BUSY |
  1921. TA_BUSY | VGT_BUSY |
  1922. DB_BUSY | CB_BUSY |
  1923. GDS_BUSY | SPI_BUSY |
  1924. IA_BUSY | IA_BUSY_NO_DMA))
  1925. reset_mask |= RADEON_RESET_GFX;
  1926. if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
  1927. CP_BUSY | CP_COHERENCY_BUSY))
  1928. reset_mask |= RADEON_RESET_CP;
  1929. if (tmp & GRBM_EE_BUSY)
  1930. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1931. /* GRBM_STATUS2 */
  1932. tmp = RREG32(GRBM_STATUS2);
  1933. if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
  1934. reset_mask |= RADEON_RESET_RLC;
  1935. /* DMA_STATUS_REG 0 */
  1936. tmp = RREG32(DMA_STATUS_REG + DMA0_REGISTER_OFFSET);
  1937. if (!(tmp & DMA_IDLE))
  1938. reset_mask |= RADEON_RESET_DMA;
  1939. /* DMA_STATUS_REG 1 */
  1940. tmp = RREG32(DMA_STATUS_REG + DMA1_REGISTER_OFFSET);
  1941. if (!(tmp & DMA_IDLE))
  1942. reset_mask |= RADEON_RESET_DMA1;
  1943. /* SRBM_STATUS2 */
  1944. tmp = RREG32(SRBM_STATUS2);
  1945. if (tmp & DMA_BUSY)
  1946. reset_mask |= RADEON_RESET_DMA;
  1947. if (tmp & DMA1_BUSY)
  1948. reset_mask |= RADEON_RESET_DMA1;
  1949. /* SRBM_STATUS */
  1950. tmp = RREG32(SRBM_STATUS);
  1951. if (tmp & IH_BUSY)
  1952. reset_mask |= RADEON_RESET_IH;
  1953. if (tmp & SEM_BUSY)
  1954. reset_mask |= RADEON_RESET_SEM;
  1955. if (tmp & GRBM_RQ_PENDING)
  1956. reset_mask |= RADEON_RESET_GRBM;
  1957. if (tmp & VMC_BUSY)
  1958. reset_mask |= RADEON_RESET_VMC;
  1959. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  1960. MCC_BUSY | MCD_BUSY))
  1961. reset_mask |= RADEON_RESET_MC;
  1962. if (evergreen_is_display_hung(rdev))
  1963. reset_mask |= RADEON_RESET_DISPLAY;
  1964. /* VM_L2_STATUS */
  1965. tmp = RREG32(VM_L2_STATUS);
  1966. if (tmp & L2_BUSY)
  1967. reset_mask |= RADEON_RESET_VMC;
  1968. return reset_mask;
  1969. }
  1970. static void si_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1971. {
  1972. struct evergreen_mc_save save;
  1973. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1974. u32 tmp;
  1975. if (reset_mask == 0)
  1976. return;
  1977. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1978. evergreen_print_gpu_status_regs(rdev);
  1979. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1980. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  1981. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1982. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  1983. evergreen_mc_stop(rdev, &save);
  1984. if (evergreen_mc_wait_for_idle(rdev)) {
  1985. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1986. }
  1987. /* Disable CP parsing/prefetching */
  1988. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  1989. if (reset_mask & RADEON_RESET_DMA) {
  1990. /* dma0 */
  1991. tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  1992. tmp &= ~DMA_RB_ENABLE;
  1993. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
  1994. }
  1995. if (reset_mask & RADEON_RESET_DMA1) {
  1996. /* dma1 */
  1997. tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  1998. tmp &= ~DMA_RB_ENABLE;
  1999. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
  2000. }
  2001. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP)) {
  2002. grbm_soft_reset = SOFT_RESET_CB |
  2003. SOFT_RESET_DB |
  2004. SOFT_RESET_GDS |
  2005. SOFT_RESET_PA |
  2006. SOFT_RESET_SC |
  2007. SOFT_RESET_BCI |
  2008. SOFT_RESET_SPI |
  2009. SOFT_RESET_SX |
  2010. SOFT_RESET_TC |
  2011. SOFT_RESET_TA |
  2012. SOFT_RESET_VGT |
  2013. SOFT_RESET_IA;
  2014. }
  2015. if (reset_mask & RADEON_RESET_CP) {
  2016. grbm_soft_reset |= SOFT_RESET_CP | SOFT_RESET_VGT;
  2017. srbm_soft_reset |= SOFT_RESET_GRBM;
  2018. }
  2019. if (reset_mask & RADEON_RESET_DMA)
  2020. srbm_soft_reset |= SOFT_RESET_DMA;
  2021. if (reset_mask & RADEON_RESET_DMA1)
  2022. srbm_soft_reset |= SOFT_RESET_DMA1;
  2023. if (reset_mask & RADEON_RESET_DISPLAY)
  2024. srbm_soft_reset |= SOFT_RESET_DC;
  2025. if (reset_mask & RADEON_RESET_RLC)
  2026. grbm_soft_reset |= SOFT_RESET_RLC;
  2027. if (reset_mask & RADEON_RESET_SEM)
  2028. srbm_soft_reset |= SOFT_RESET_SEM;
  2029. if (reset_mask & RADEON_RESET_IH)
  2030. srbm_soft_reset |= SOFT_RESET_IH;
  2031. if (reset_mask & RADEON_RESET_GRBM)
  2032. srbm_soft_reset |= SOFT_RESET_GRBM;
  2033. if (reset_mask & RADEON_RESET_VMC)
  2034. srbm_soft_reset |= SOFT_RESET_VMC;
  2035. if (reset_mask & RADEON_RESET_MC)
  2036. srbm_soft_reset |= SOFT_RESET_MC;
  2037. if (grbm_soft_reset) {
  2038. tmp = RREG32(GRBM_SOFT_RESET);
  2039. tmp |= grbm_soft_reset;
  2040. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2041. WREG32(GRBM_SOFT_RESET, tmp);
  2042. tmp = RREG32(GRBM_SOFT_RESET);
  2043. udelay(50);
  2044. tmp &= ~grbm_soft_reset;
  2045. WREG32(GRBM_SOFT_RESET, tmp);
  2046. tmp = RREG32(GRBM_SOFT_RESET);
  2047. }
  2048. if (srbm_soft_reset) {
  2049. tmp = RREG32(SRBM_SOFT_RESET);
  2050. tmp |= srbm_soft_reset;
  2051. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2052. WREG32(SRBM_SOFT_RESET, tmp);
  2053. tmp = RREG32(SRBM_SOFT_RESET);
  2054. udelay(50);
  2055. tmp &= ~srbm_soft_reset;
  2056. WREG32(SRBM_SOFT_RESET, tmp);
  2057. tmp = RREG32(SRBM_SOFT_RESET);
  2058. }
  2059. /* Wait a little for things to settle down */
  2060. udelay(50);
  2061. evergreen_mc_resume(rdev, &save);
  2062. udelay(50);
  2063. evergreen_print_gpu_status_regs(rdev);
  2064. }
  2065. int si_asic_reset(struct radeon_device *rdev)
  2066. {
  2067. u32 reset_mask;
  2068. reset_mask = si_gpu_check_soft_reset(rdev);
  2069. if (reset_mask)
  2070. r600_set_bios_scratch_engine_hung(rdev, true);
  2071. si_gpu_soft_reset(rdev, reset_mask);
  2072. reset_mask = si_gpu_check_soft_reset(rdev);
  2073. if (!reset_mask)
  2074. r600_set_bios_scratch_engine_hung(rdev, false);
  2075. return 0;
  2076. }
  2077. /* MC */
  2078. static void si_mc_program(struct radeon_device *rdev)
  2079. {
  2080. struct evergreen_mc_save save;
  2081. u32 tmp;
  2082. int i, j;
  2083. /* Initialize HDP */
  2084. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  2085. WREG32((0x2c14 + j), 0x00000000);
  2086. WREG32((0x2c18 + j), 0x00000000);
  2087. WREG32((0x2c1c + j), 0x00000000);
  2088. WREG32((0x2c20 + j), 0x00000000);
  2089. WREG32((0x2c24 + j), 0x00000000);
  2090. }
  2091. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  2092. evergreen_mc_stop(rdev, &save);
  2093. if (radeon_mc_wait_for_idle(rdev)) {
  2094. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2095. }
  2096. /* Lockout access through VGA aperture*/
  2097. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  2098. /* Update configuration */
  2099. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  2100. rdev->mc.vram_start >> 12);
  2101. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  2102. rdev->mc.vram_end >> 12);
  2103. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  2104. rdev->vram_scratch.gpu_addr >> 12);
  2105. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  2106. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  2107. WREG32(MC_VM_FB_LOCATION, tmp);
  2108. /* XXX double check these! */
  2109. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  2110. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  2111. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  2112. WREG32(MC_VM_AGP_BASE, 0);
  2113. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  2114. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  2115. if (radeon_mc_wait_for_idle(rdev)) {
  2116. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2117. }
  2118. evergreen_mc_resume(rdev, &save);
  2119. /* we need to own VRAM, so turn off the VGA renderer here
  2120. * to stop it overwriting our objects */
  2121. rv515_vga_render_disable(rdev);
  2122. }
  2123. /* SI MC address space is 40 bits */
  2124. static void si_vram_location(struct radeon_device *rdev,
  2125. struct radeon_mc *mc, u64 base)
  2126. {
  2127. mc->vram_start = base;
  2128. if (mc->mc_vram_size > (0xFFFFFFFFFFULL - base + 1)) {
  2129. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  2130. mc->real_vram_size = mc->aper_size;
  2131. mc->mc_vram_size = mc->aper_size;
  2132. }
  2133. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  2134. dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  2135. mc->mc_vram_size >> 20, mc->vram_start,
  2136. mc->vram_end, mc->real_vram_size >> 20);
  2137. }
  2138. static void si_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  2139. {
  2140. u64 size_af, size_bf;
  2141. size_af = ((0xFFFFFFFFFFULL - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  2142. size_bf = mc->vram_start & ~mc->gtt_base_align;
  2143. if (size_bf > size_af) {
  2144. if (mc->gtt_size > size_bf) {
  2145. dev_warn(rdev->dev, "limiting GTT\n");
  2146. mc->gtt_size = size_bf;
  2147. }
  2148. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  2149. } else {
  2150. if (mc->gtt_size > size_af) {
  2151. dev_warn(rdev->dev, "limiting GTT\n");
  2152. mc->gtt_size = size_af;
  2153. }
  2154. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  2155. }
  2156. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  2157. dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  2158. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  2159. }
  2160. static void si_vram_gtt_location(struct radeon_device *rdev,
  2161. struct radeon_mc *mc)
  2162. {
  2163. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  2164. /* leave room for at least 1024M GTT */
  2165. dev_warn(rdev->dev, "limiting VRAM\n");
  2166. mc->real_vram_size = 0xFFC0000000ULL;
  2167. mc->mc_vram_size = 0xFFC0000000ULL;
  2168. }
  2169. si_vram_location(rdev, &rdev->mc, 0);
  2170. rdev->mc.gtt_base_align = 0;
  2171. si_gtt_location(rdev, mc);
  2172. }
  2173. static int si_mc_init(struct radeon_device *rdev)
  2174. {
  2175. u32 tmp;
  2176. int chansize, numchan;
  2177. /* Get VRAM informations */
  2178. rdev->mc.vram_is_ddr = true;
  2179. tmp = RREG32(MC_ARB_RAMCFG);
  2180. if (tmp & CHANSIZE_OVERRIDE) {
  2181. chansize = 16;
  2182. } else if (tmp & CHANSIZE_MASK) {
  2183. chansize = 64;
  2184. } else {
  2185. chansize = 32;
  2186. }
  2187. tmp = RREG32(MC_SHARED_CHMAP);
  2188. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2189. case 0:
  2190. default:
  2191. numchan = 1;
  2192. break;
  2193. case 1:
  2194. numchan = 2;
  2195. break;
  2196. case 2:
  2197. numchan = 4;
  2198. break;
  2199. case 3:
  2200. numchan = 8;
  2201. break;
  2202. case 4:
  2203. numchan = 3;
  2204. break;
  2205. case 5:
  2206. numchan = 6;
  2207. break;
  2208. case 6:
  2209. numchan = 10;
  2210. break;
  2211. case 7:
  2212. numchan = 12;
  2213. break;
  2214. case 8:
  2215. numchan = 16;
  2216. break;
  2217. }
  2218. rdev->mc.vram_width = numchan * chansize;
  2219. /* Could aper size report 0 ? */
  2220. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2221. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2222. /* size in MB on si */
  2223. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2224. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2225. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2226. si_vram_gtt_location(rdev, &rdev->mc);
  2227. radeon_update_bandwidth_info(rdev);
  2228. return 0;
  2229. }
  2230. /*
  2231. * GART
  2232. */
  2233. void si_pcie_gart_tlb_flush(struct radeon_device *rdev)
  2234. {
  2235. /* flush hdp cache */
  2236. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2237. /* bits 0-15 are the VM contexts0-15 */
  2238. WREG32(VM_INVALIDATE_REQUEST, 1);
  2239. }
  2240. static int si_pcie_gart_enable(struct radeon_device *rdev)
  2241. {
  2242. int r, i;
  2243. if (rdev->gart.robj == NULL) {
  2244. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  2245. return -EINVAL;
  2246. }
  2247. r = radeon_gart_table_vram_pin(rdev);
  2248. if (r)
  2249. return r;
  2250. radeon_gart_restore(rdev);
  2251. /* Setup TLB control */
  2252. WREG32(MC_VM_MX_L1_TLB_CNTL,
  2253. (0xA << 7) |
  2254. ENABLE_L1_TLB |
  2255. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2256. ENABLE_ADVANCED_DRIVER_MODEL |
  2257. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2258. /* Setup L2 cache */
  2259. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  2260. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2261. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2262. EFFECTIVE_L2_QUEUE_SIZE(7) |
  2263. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  2264. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  2265. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  2266. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  2267. /* setup context0 */
  2268. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  2269. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  2270. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  2271. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  2272. (u32)(rdev->dummy_page.addr >> 12));
  2273. WREG32(VM_CONTEXT0_CNTL2, 0);
  2274. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  2275. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  2276. WREG32(0x15D4, 0);
  2277. WREG32(0x15D8, 0);
  2278. WREG32(0x15DC, 0);
  2279. /* empty context1-15 */
  2280. /* set vm size, must be a multiple of 4 */
  2281. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  2282. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  2283. /* Assign the pt base to something valid for now; the pts used for
  2284. * the VMs are determined by the application and setup and assigned
  2285. * on the fly in the vm part of radeon_gart.c
  2286. */
  2287. for (i = 1; i < 16; i++) {
  2288. if (i < 8)
  2289. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  2290. rdev->gart.table_addr >> 12);
  2291. else
  2292. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  2293. rdev->gart.table_addr >> 12);
  2294. }
  2295. /* enable context1-15 */
  2296. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  2297. (u32)(rdev->dummy_page.addr >> 12));
  2298. WREG32(VM_CONTEXT1_CNTL2, 4);
  2299. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  2300. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2301. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  2302. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2303. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  2304. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2305. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  2306. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2307. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  2308. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2309. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  2310. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2311. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  2312. si_pcie_gart_tlb_flush(rdev);
  2313. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  2314. (unsigned)(rdev->mc.gtt_size >> 20),
  2315. (unsigned long long)rdev->gart.table_addr);
  2316. rdev->gart.ready = true;
  2317. return 0;
  2318. }
  2319. static void si_pcie_gart_disable(struct radeon_device *rdev)
  2320. {
  2321. /* Disable all tables */
  2322. WREG32(VM_CONTEXT0_CNTL, 0);
  2323. WREG32(VM_CONTEXT1_CNTL, 0);
  2324. /* Setup TLB control */
  2325. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2326. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2327. /* Setup L2 cache */
  2328. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2329. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2330. EFFECTIVE_L2_QUEUE_SIZE(7) |
  2331. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  2332. WREG32(VM_L2_CNTL2, 0);
  2333. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  2334. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  2335. radeon_gart_table_vram_unpin(rdev);
  2336. }
  2337. static void si_pcie_gart_fini(struct radeon_device *rdev)
  2338. {
  2339. si_pcie_gart_disable(rdev);
  2340. radeon_gart_table_vram_free(rdev);
  2341. radeon_gart_fini(rdev);
  2342. }
  2343. /* vm parser */
  2344. static bool si_vm_reg_valid(u32 reg)
  2345. {
  2346. /* context regs are fine */
  2347. if (reg >= 0x28000)
  2348. return true;
  2349. /* check config regs */
  2350. switch (reg) {
  2351. case GRBM_GFX_INDEX:
  2352. case CP_STRMOUT_CNTL:
  2353. case VGT_VTX_VECT_EJECT_REG:
  2354. case VGT_CACHE_INVALIDATION:
  2355. case VGT_ESGS_RING_SIZE:
  2356. case VGT_GSVS_RING_SIZE:
  2357. case VGT_GS_VERTEX_REUSE:
  2358. case VGT_PRIMITIVE_TYPE:
  2359. case VGT_INDEX_TYPE:
  2360. case VGT_NUM_INDICES:
  2361. case VGT_NUM_INSTANCES:
  2362. case VGT_TF_RING_SIZE:
  2363. case VGT_HS_OFFCHIP_PARAM:
  2364. case VGT_TF_MEMORY_BASE:
  2365. case PA_CL_ENHANCE:
  2366. case PA_SU_LINE_STIPPLE_VALUE:
  2367. case PA_SC_LINE_STIPPLE_STATE:
  2368. case PA_SC_ENHANCE:
  2369. case SQC_CACHES:
  2370. case SPI_STATIC_THREAD_MGMT_1:
  2371. case SPI_STATIC_THREAD_MGMT_2:
  2372. case SPI_STATIC_THREAD_MGMT_3:
  2373. case SPI_PS_MAX_WAVE_ID:
  2374. case SPI_CONFIG_CNTL:
  2375. case SPI_CONFIG_CNTL_1:
  2376. case TA_CNTL_AUX:
  2377. return true;
  2378. default:
  2379. DRM_ERROR("Invalid register 0x%x in CS\n", reg);
  2380. return false;
  2381. }
  2382. }
  2383. static int si_vm_packet3_ce_check(struct radeon_device *rdev,
  2384. u32 *ib, struct radeon_cs_packet *pkt)
  2385. {
  2386. switch (pkt->opcode) {
  2387. case PACKET3_NOP:
  2388. case PACKET3_SET_BASE:
  2389. case PACKET3_SET_CE_DE_COUNTERS:
  2390. case PACKET3_LOAD_CONST_RAM:
  2391. case PACKET3_WRITE_CONST_RAM:
  2392. case PACKET3_WRITE_CONST_RAM_OFFSET:
  2393. case PACKET3_DUMP_CONST_RAM:
  2394. case PACKET3_INCREMENT_CE_COUNTER:
  2395. case PACKET3_WAIT_ON_DE_COUNTER:
  2396. case PACKET3_CE_WRITE:
  2397. break;
  2398. default:
  2399. DRM_ERROR("Invalid CE packet3: 0x%x\n", pkt->opcode);
  2400. return -EINVAL;
  2401. }
  2402. return 0;
  2403. }
  2404. static int si_vm_packet3_gfx_check(struct radeon_device *rdev,
  2405. u32 *ib, struct radeon_cs_packet *pkt)
  2406. {
  2407. u32 idx = pkt->idx + 1;
  2408. u32 idx_value = ib[idx];
  2409. u32 start_reg, end_reg, reg, i;
  2410. u32 command, info;
  2411. switch (pkt->opcode) {
  2412. case PACKET3_NOP:
  2413. case PACKET3_SET_BASE:
  2414. case PACKET3_CLEAR_STATE:
  2415. case PACKET3_INDEX_BUFFER_SIZE:
  2416. case PACKET3_DISPATCH_DIRECT:
  2417. case PACKET3_DISPATCH_INDIRECT:
  2418. case PACKET3_ALLOC_GDS:
  2419. case PACKET3_WRITE_GDS_RAM:
  2420. case PACKET3_ATOMIC_GDS:
  2421. case PACKET3_ATOMIC:
  2422. case PACKET3_OCCLUSION_QUERY:
  2423. case PACKET3_SET_PREDICATION:
  2424. case PACKET3_COND_EXEC:
  2425. case PACKET3_PRED_EXEC:
  2426. case PACKET3_DRAW_INDIRECT:
  2427. case PACKET3_DRAW_INDEX_INDIRECT:
  2428. case PACKET3_INDEX_BASE:
  2429. case PACKET3_DRAW_INDEX_2:
  2430. case PACKET3_CONTEXT_CONTROL:
  2431. case PACKET3_INDEX_TYPE:
  2432. case PACKET3_DRAW_INDIRECT_MULTI:
  2433. case PACKET3_DRAW_INDEX_AUTO:
  2434. case PACKET3_DRAW_INDEX_IMMD:
  2435. case PACKET3_NUM_INSTANCES:
  2436. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  2437. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2438. case PACKET3_DRAW_INDEX_OFFSET_2:
  2439. case PACKET3_DRAW_INDEX_MULTI_ELEMENT:
  2440. case PACKET3_DRAW_INDEX_INDIRECT_MULTI:
  2441. case PACKET3_MPEG_INDEX:
  2442. case PACKET3_WAIT_REG_MEM:
  2443. case PACKET3_MEM_WRITE:
  2444. case PACKET3_PFP_SYNC_ME:
  2445. case PACKET3_SURFACE_SYNC:
  2446. case PACKET3_EVENT_WRITE:
  2447. case PACKET3_EVENT_WRITE_EOP:
  2448. case PACKET3_EVENT_WRITE_EOS:
  2449. case PACKET3_SET_CONTEXT_REG:
  2450. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2451. case PACKET3_SET_SH_REG:
  2452. case PACKET3_SET_SH_REG_OFFSET:
  2453. case PACKET3_INCREMENT_DE_COUNTER:
  2454. case PACKET3_WAIT_ON_CE_COUNTER:
  2455. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  2456. case PACKET3_ME_WRITE:
  2457. break;
  2458. case PACKET3_COPY_DATA:
  2459. if ((idx_value & 0xf00) == 0) {
  2460. reg = ib[idx + 3] * 4;
  2461. if (!si_vm_reg_valid(reg))
  2462. return -EINVAL;
  2463. }
  2464. break;
  2465. case PACKET3_WRITE_DATA:
  2466. if ((idx_value & 0xf00) == 0) {
  2467. start_reg = ib[idx + 1] * 4;
  2468. if (idx_value & 0x10000) {
  2469. if (!si_vm_reg_valid(start_reg))
  2470. return -EINVAL;
  2471. } else {
  2472. for (i = 0; i < (pkt->count - 2); i++) {
  2473. reg = start_reg + (4 * i);
  2474. if (!si_vm_reg_valid(reg))
  2475. return -EINVAL;
  2476. }
  2477. }
  2478. }
  2479. break;
  2480. case PACKET3_COND_WRITE:
  2481. if (idx_value & 0x100) {
  2482. reg = ib[idx + 5] * 4;
  2483. if (!si_vm_reg_valid(reg))
  2484. return -EINVAL;
  2485. }
  2486. break;
  2487. case PACKET3_COPY_DW:
  2488. if (idx_value & 0x2) {
  2489. reg = ib[idx + 3] * 4;
  2490. if (!si_vm_reg_valid(reg))
  2491. return -EINVAL;
  2492. }
  2493. break;
  2494. case PACKET3_SET_CONFIG_REG:
  2495. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  2496. end_reg = 4 * pkt->count + start_reg - 4;
  2497. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  2498. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  2499. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  2500. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  2501. return -EINVAL;
  2502. }
  2503. for (i = 0; i < pkt->count; i++) {
  2504. reg = start_reg + (4 * i);
  2505. if (!si_vm_reg_valid(reg))
  2506. return -EINVAL;
  2507. }
  2508. break;
  2509. case PACKET3_CP_DMA:
  2510. command = ib[idx + 4];
  2511. info = ib[idx + 1];
  2512. if (command & PACKET3_CP_DMA_CMD_SAS) {
  2513. /* src address space is register */
  2514. if (((info & 0x60000000) >> 29) == 0) {
  2515. start_reg = idx_value << 2;
  2516. if (command & PACKET3_CP_DMA_CMD_SAIC) {
  2517. reg = start_reg;
  2518. if (!si_vm_reg_valid(reg)) {
  2519. DRM_ERROR("CP DMA Bad SRC register\n");
  2520. return -EINVAL;
  2521. }
  2522. } else {
  2523. for (i = 0; i < (command & 0x1fffff); i++) {
  2524. reg = start_reg + (4 * i);
  2525. if (!si_vm_reg_valid(reg)) {
  2526. DRM_ERROR("CP DMA Bad SRC register\n");
  2527. return -EINVAL;
  2528. }
  2529. }
  2530. }
  2531. }
  2532. }
  2533. if (command & PACKET3_CP_DMA_CMD_DAS) {
  2534. /* dst address space is register */
  2535. if (((info & 0x00300000) >> 20) == 0) {
  2536. start_reg = ib[idx + 2];
  2537. if (command & PACKET3_CP_DMA_CMD_DAIC) {
  2538. reg = start_reg;
  2539. if (!si_vm_reg_valid(reg)) {
  2540. DRM_ERROR("CP DMA Bad DST register\n");
  2541. return -EINVAL;
  2542. }
  2543. } else {
  2544. for (i = 0; i < (command & 0x1fffff); i++) {
  2545. reg = start_reg + (4 * i);
  2546. if (!si_vm_reg_valid(reg)) {
  2547. DRM_ERROR("CP DMA Bad DST register\n");
  2548. return -EINVAL;
  2549. }
  2550. }
  2551. }
  2552. }
  2553. }
  2554. break;
  2555. default:
  2556. DRM_ERROR("Invalid GFX packet3: 0x%x\n", pkt->opcode);
  2557. return -EINVAL;
  2558. }
  2559. return 0;
  2560. }
  2561. static int si_vm_packet3_compute_check(struct radeon_device *rdev,
  2562. u32 *ib, struct radeon_cs_packet *pkt)
  2563. {
  2564. u32 idx = pkt->idx + 1;
  2565. u32 idx_value = ib[idx];
  2566. u32 start_reg, reg, i;
  2567. switch (pkt->opcode) {
  2568. case PACKET3_NOP:
  2569. case PACKET3_SET_BASE:
  2570. case PACKET3_CLEAR_STATE:
  2571. case PACKET3_DISPATCH_DIRECT:
  2572. case PACKET3_DISPATCH_INDIRECT:
  2573. case PACKET3_ALLOC_GDS:
  2574. case PACKET3_WRITE_GDS_RAM:
  2575. case PACKET3_ATOMIC_GDS:
  2576. case PACKET3_ATOMIC:
  2577. case PACKET3_OCCLUSION_QUERY:
  2578. case PACKET3_SET_PREDICATION:
  2579. case PACKET3_COND_EXEC:
  2580. case PACKET3_PRED_EXEC:
  2581. case PACKET3_CONTEXT_CONTROL:
  2582. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2583. case PACKET3_WAIT_REG_MEM:
  2584. case PACKET3_MEM_WRITE:
  2585. case PACKET3_PFP_SYNC_ME:
  2586. case PACKET3_SURFACE_SYNC:
  2587. case PACKET3_EVENT_WRITE:
  2588. case PACKET3_EVENT_WRITE_EOP:
  2589. case PACKET3_EVENT_WRITE_EOS:
  2590. case PACKET3_SET_CONTEXT_REG:
  2591. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2592. case PACKET3_SET_SH_REG:
  2593. case PACKET3_SET_SH_REG_OFFSET:
  2594. case PACKET3_INCREMENT_DE_COUNTER:
  2595. case PACKET3_WAIT_ON_CE_COUNTER:
  2596. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  2597. case PACKET3_ME_WRITE:
  2598. break;
  2599. case PACKET3_COPY_DATA:
  2600. if ((idx_value & 0xf00) == 0) {
  2601. reg = ib[idx + 3] * 4;
  2602. if (!si_vm_reg_valid(reg))
  2603. return -EINVAL;
  2604. }
  2605. break;
  2606. case PACKET3_WRITE_DATA:
  2607. if ((idx_value & 0xf00) == 0) {
  2608. start_reg = ib[idx + 1] * 4;
  2609. if (idx_value & 0x10000) {
  2610. if (!si_vm_reg_valid(start_reg))
  2611. return -EINVAL;
  2612. } else {
  2613. for (i = 0; i < (pkt->count - 2); i++) {
  2614. reg = start_reg + (4 * i);
  2615. if (!si_vm_reg_valid(reg))
  2616. return -EINVAL;
  2617. }
  2618. }
  2619. }
  2620. break;
  2621. case PACKET3_COND_WRITE:
  2622. if (idx_value & 0x100) {
  2623. reg = ib[idx + 5] * 4;
  2624. if (!si_vm_reg_valid(reg))
  2625. return -EINVAL;
  2626. }
  2627. break;
  2628. case PACKET3_COPY_DW:
  2629. if (idx_value & 0x2) {
  2630. reg = ib[idx + 3] * 4;
  2631. if (!si_vm_reg_valid(reg))
  2632. return -EINVAL;
  2633. }
  2634. break;
  2635. default:
  2636. DRM_ERROR("Invalid Compute packet3: 0x%x\n", pkt->opcode);
  2637. return -EINVAL;
  2638. }
  2639. return 0;
  2640. }
  2641. int si_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  2642. {
  2643. int ret = 0;
  2644. u32 idx = 0;
  2645. struct radeon_cs_packet pkt;
  2646. do {
  2647. pkt.idx = idx;
  2648. pkt.type = RADEON_CP_PACKET_GET_TYPE(ib->ptr[idx]);
  2649. pkt.count = RADEON_CP_PACKET_GET_COUNT(ib->ptr[idx]);
  2650. pkt.one_reg_wr = 0;
  2651. switch (pkt.type) {
  2652. case RADEON_PACKET_TYPE0:
  2653. dev_err(rdev->dev, "Packet0 not allowed!\n");
  2654. ret = -EINVAL;
  2655. break;
  2656. case RADEON_PACKET_TYPE2:
  2657. idx += 1;
  2658. break;
  2659. case RADEON_PACKET_TYPE3:
  2660. pkt.opcode = RADEON_CP_PACKET3_GET_OPCODE(ib->ptr[idx]);
  2661. if (ib->is_const_ib)
  2662. ret = si_vm_packet3_ce_check(rdev, ib->ptr, &pkt);
  2663. else {
  2664. switch (ib->ring) {
  2665. case RADEON_RING_TYPE_GFX_INDEX:
  2666. ret = si_vm_packet3_gfx_check(rdev, ib->ptr, &pkt);
  2667. break;
  2668. case CAYMAN_RING_TYPE_CP1_INDEX:
  2669. case CAYMAN_RING_TYPE_CP2_INDEX:
  2670. ret = si_vm_packet3_compute_check(rdev, ib->ptr, &pkt);
  2671. break;
  2672. default:
  2673. dev_err(rdev->dev, "Non-PM4 ring %d !\n", ib->ring);
  2674. ret = -EINVAL;
  2675. break;
  2676. }
  2677. }
  2678. idx += pkt.count + 2;
  2679. break;
  2680. default:
  2681. dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type);
  2682. ret = -EINVAL;
  2683. break;
  2684. }
  2685. if (ret)
  2686. break;
  2687. } while (idx < ib->length_dw);
  2688. return ret;
  2689. }
  2690. /*
  2691. * vm
  2692. */
  2693. int si_vm_init(struct radeon_device *rdev)
  2694. {
  2695. /* number of VMs */
  2696. rdev->vm_manager.nvm = 16;
  2697. /* base offset of vram pages */
  2698. rdev->vm_manager.vram_base_offset = 0;
  2699. return 0;
  2700. }
  2701. void si_vm_fini(struct radeon_device *rdev)
  2702. {
  2703. }
  2704. /**
  2705. * si_vm_set_page - update the page tables using the CP
  2706. *
  2707. * @rdev: radeon_device pointer
  2708. * @pe: addr of the page entry
  2709. * @addr: dst addr to write into pe
  2710. * @count: number of page entries to update
  2711. * @incr: increase next addr by incr bytes
  2712. * @flags: access flags
  2713. *
  2714. * Update the page tables using the CP (cayman-si).
  2715. */
  2716. void si_vm_set_page(struct radeon_device *rdev, uint64_t pe,
  2717. uint64_t addr, unsigned count,
  2718. uint32_t incr, uint32_t flags)
  2719. {
  2720. struct radeon_ring *ring = &rdev->ring[rdev->asic->vm.pt_ring_index];
  2721. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  2722. uint64_t value;
  2723. unsigned ndw;
  2724. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  2725. while (count) {
  2726. ndw = 2 + count * 2;
  2727. if (ndw > 0x3FFE)
  2728. ndw = 0x3FFE;
  2729. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, ndw));
  2730. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2731. WRITE_DATA_DST_SEL(1)));
  2732. radeon_ring_write(ring, pe);
  2733. radeon_ring_write(ring, upper_32_bits(pe));
  2734. for (; ndw > 2; ndw -= 2, --count, pe += 8) {
  2735. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2736. value = radeon_vm_map_gart(rdev, addr);
  2737. value &= 0xFFFFFFFFFFFFF000ULL;
  2738. } else if (flags & RADEON_VM_PAGE_VALID) {
  2739. value = addr;
  2740. } else {
  2741. value = 0;
  2742. }
  2743. addr += incr;
  2744. value |= r600_flags;
  2745. radeon_ring_write(ring, value);
  2746. radeon_ring_write(ring, upper_32_bits(value));
  2747. }
  2748. }
  2749. } else {
  2750. /* DMA */
  2751. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2752. while (count) {
  2753. ndw = count * 2;
  2754. if (ndw > 0xFFFFE)
  2755. ndw = 0xFFFFE;
  2756. /* for non-physically contiguous pages (system) */
  2757. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, ndw));
  2758. radeon_ring_write(ring, pe);
  2759. radeon_ring_write(ring, upper_32_bits(pe) & 0xff);
  2760. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  2761. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2762. value = radeon_vm_map_gart(rdev, addr);
  2763. value &= 0xFFFFFFFFFFFFF000ULL;
  2764. } else if (flags & RADEON_VM_PAGE_VALID) {
  2765. value = addr;
  2766. } else {
  2767. value = 0;
  2768. }
  2769. addr += incr;
  2770. value |= r600_flags;
  2771. radeon_ring_write(ring, value);
  2772. radeon_ring_write(ring, upper_32_bits(value));
  2773. }
  2774. }
  2775. } else {
  2776. while (count) {
  2777. ndw = count * 2;
  2778. if (ndw > 0xFFFFE)
  2779. ndw = 0xFFFFE;
  2780. if (flags & RADEON_VM_PAGE_VALID)
  2781. value = addr;
  2782. else
  2783. value = 0;
  2784. /* for physically contiguous pages (vram) */
  2785. radeon_ring_write(ring, DMA_PTE_PDE_PACKET(ndw));
  2786. radeon_ring_write(ring, pe); /* dst addr */
  2787. radeon_ring_write(ring, upper_32_bits(pe) & 0xff);
  2788. radeon_ring_write(ring, r600_flags); /* mask */
  2789. radeon_ring_write(ring, 0);
  2790. radeon_ring_write(ring, value); /* value */
  2791. radeon_ring_write(ring, upper_32_bits(value));
  2792. radeon_ring_write(ring, incr); /* increment size */
  2793. radeon_ring_write(ring, 0);
  2794. pe += ndw * 4;
  2795. addr += (ndw / 2) * incr;
  2796. count -= ndw / 2;
  2797. }
  2798. }
  2799. }
  2800. }
  2801. void si_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  2802. {
  2803. struct radeon_ring *ring = &rdev->ring[ridx];
  2804. if (vm == NULL)
  2805. return;
  2806. /* write new base address */
  2807. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2808. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2809. WRITE_DATA_DST_SEL(0)));
  2810. if (vm->id < 8) {
  2811. radeon_ring_write(ring,
  2812. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  2813. } else {
  2814. radeon_ring_write(ring,
  2815. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  2816. }
  2817. radeon_ring_write(ring, 0);
  2818. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  2819. /* flush hdp cache */
  2820. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2821. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2822. WRITE_DATA_DST_SEL(0)));
  2823. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2824. radeon_ring_write(ring, 0);
  2825. radeon_ring_write(ring, 0x1);
  2826. /* bits 0-15 are the VM contexts0-15 */
  2827. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2828. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2829. WRITE_DATA_DST_SEL(0)));
  2830. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  2831. radeon_ring_write(ring, 0);
  2832. radeon_ring_write(ring, 1 << vm->id);
  2833. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2834. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2835. radeon_ring_write(ring, 0x0);
  2836. }
  2837. void si_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  2838. {
  2839. struct radeon_ring *ring = &rdev->ring[ridx];
  2840. if (vm == NULL)
  2841. return;
  2842. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  2843. if (vm->id < 8) {
  2844. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2));
  2845. } else {
  2846. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2));
  2847. }
  2848. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  2849. /* flush hdp cache */
  2850. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  2851. radeon_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL >> 2));
  2852. radeon_ring_write(ring, 1);
  2853. /* bits 0-7 are the VM contexts0-7 */
  2854. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  2855. radeon_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST >> 2));
  2856. radeon_ring_write(ring, 1 << vm->id);
  2857. }
  2858. /*
  2859. * RLC
  2860. */
  2861. void si_rlc_fini(struct radeon_device *rdev)
  2862. {
  2863. int r;
  2864. /* save restore block */
  2865. if (rdev->rlc.save_restore_obj) {
  2866. r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
  2867. if (unlikely(r != 0))
  2868. dev_warn(rdev->dev, "(%d) reserve RLC sr bo failed\n", r);
  2869. radeon_bo_unpin(rdev->rlc.save_restore_obj);
  2870. radeon_bo_unreserve(rdev->rlc.save_restore_obj);
  2871. radeon_bo_unref(&rdev->rlc.save_restore_obj);
  2872. rdev->rlc.save_restore_obj = NULL;
  2873. }
  2874. /* clear state block */
  2875. if (rdev->rlc.clear_state_obj) {
  2876. r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
  2877. if (unlikely(r != 0))
  2878. dev_warn(rdev->dev, "(%d) reserve RLC c bo failed\n", r);
  2879. radeon_bo_unpin(rdev->rlc.clear_state_obj);
  2880. radeon_bo_unreserve(rdev->rlc.clear_state_obj);
  2881. radeon_bo_unref(&rdev->rlc.clear_state_obj);
  2882. rdev->rlc.clear_state_obj = NULL;
  2883. }
  2884. }
  2885. int si_rlc_init(struct radeon_device *rdev)
  2886. {
  2887. int r;
  2888. /* save restore block */
  2889. if (rdev->rlc.save_restore_obj == NULL) {
  2890. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  2891. RADEON_GEM_DOMAIN_VRAM, NULL,
  2892. &rdev->rlc.save_restore_obj);
  2893. if (r) {
  2894. dev_warn(rdev->dev, "(%d) create RLC sr bo failed\n", r);
  2895. return r;
  2896. }
  2897. }
  2898. r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
  2899. if (unlikely(r != 0)) {
  2900. si_rlc_fini(rdev);
  2901. return r;
  2902. }
  2903. r = radeon_bo_pin(rdev->rlc.save_restore_obj, RADEON_GEM_DOMAIN_VRAM,
  2904. &rdev->rlc.save_restore_gpu_addr);
  2905. radeon_bo_unreserve(rdev->rlc.save_restore_obj);
  2906. if (r) {
  2907. dev_warn(rdev->dev, "(%d) pin RLC sr bo failed\n", r);
  2908. si_rlc_fini(rdev);
  2909. return r;
  2910. }
  2911. /* clear state block */
  2912. if (rdev->rlc.clear_state_obj == NULL) {
  2913. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  2914. RADEON_GEM_DOMAIN_VRAM, NULL,
  2915. &rdev->rlc.clear_state_obj);
  2916. if (r) {
  2917. dev_warn(rdev->dev, "(%d) create RLC c bo failed\n", r);
  2918. si_rlc_fini(rdev);
  2919. return r;
  2920. }
  2921. }
  2922. r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
  2923. if (unlikely(r != 0)) {
  2924. si_rlc_fini(rdev);
  2925. return r;
  2926. }
  2927. r = radeon_bo_pin(rdev->rlc.clear_state_obj, RADEON_GEM_DOMAIN_VRAM,
  2928. &rdev->rlc.clear_state_gpu_addr);
  2929. radeon_bo_unreserve(rdev->rlc.clear_state_obj);
  2930. if (r) {
  2931. dev_warn(rdev->dev, "(%d) pin RLC c bo failed\n", r);
  2932. si_rlc_fini(rdev);
  2933. return r;
  2934. }
  2935. return 0;
  2936. }
  2937. static void si_rlc_stop(struct radeon_device *rdev)
  2938. {
  2939. WREG32(RLC_CNTL, 0);
  2940. }
  2941. static void si_rlc_start(struct radeon_device *rdev)
  2942. {
  2943. WREG32(RLC_CNTL, RLC_ENABLE);
  2944. }
  2945. static int si_rlc_resume(struct radeon_device *rdev)
  2946. {
  2947. u32 i;
  2948. const __be32 *fw_data;
  2949. if (!rdev->rlc_fw)
  2950. return -EINVAL;
  2951. si_rlc_stop(rdev);
  2952. WREG32(RLC_RL_BASE, 0);
  2953. WREG32(RLC_RL_SIZE, 0);
  2954. WREG32(RLC_LB_CNTL, 0);
  2955. WREG32(RLC_LB_CNTR_MAX, 0xffffffff);
  2956. WREG32(RLC_LB_CNTR_INIT, 0);
  2957. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  2958. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  2959. WREG32(RLC_MC_CNTL, 0);
  2960. WREG32(RLC_UCODE_CNTL, 0);
  2961. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2962. for (i = 0; i < SI_RLC_UCODE_SIZE; i++) {
  2963. WREG32(RLC_UCODE_ADDR, i);
  2964. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2965. }
  2966. WREG32(RLC_UCODE_ADDR, 0);
  2967. si_rlc_start(rdev);
  2968. return 0;
  2969. }
  2970. static void si_enable_interrupts(struct radeon_device *rdev)
  2971. {
  2972. u32 ih_cntl = RREG32(IH_CNTL);
  2973. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2974. ih_cntl |= ENABLE_INTR;
  2975. ih_rb_cntl |= IH_RB_ENABLE;
  2976. WREG32(IH_CNTL, ih_cntl);
  2977. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2978. rdev->ih.enabled = true;
  2979. }
  2980. static void si_disable_interrupts(struct radeon_device *rdev)
  2981. {
  2982. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2983. u32 ih_cntl = RREG32(IH_CNTL);
  2984. ih_rb_cntl &= ~IH_RB_ENABLE;
  2985. ih_cntl &= ~ENABLE_INTR;
  2986. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2987. WREG32(IH_CNTL, ih_cntl);
  2988. /* set rptr, wptr to 0 */
  2989. WREG32(IH_RB_RPTR, 0);
  2990. WREG32(IH_RB_WPTR, 0);
  2991. rdev->ih.enabled = false;
  2992. rdev->ih.rptr = 0;
  2993. }
  2994. static void si_disable_interrupt_state(struct radeon_device *rdev)
  2995. {
  2996. u32 tmp;
  2997. WREG32(CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2998. WREG32(CP_INT_CNTL_RING1, 0);
  2999. WREG32(CP_INT_CNTL_RING2, 0);
  3000. tmp = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3001. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, tmp);
  3002. tmp = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3003. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, tmp);
  3004. WREG32(GRBM_INT_CNTL, 0);
  3005. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  3006. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  3007. if (rdev->num_crtc >= 4) {
  3008. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  3009. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  3010. }
  3011. if (rdev->num_crtc >= 6) {
  3012. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  3013. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  3014. }
  3015. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  3016. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  3017. if (rdev->num_crtc >= 4) {
  3018. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  3019. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  3020. }
  3021. if (rdev->num_crtc >= 6) {
  3022. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  3023. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  3024. }
  3025. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  3026. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3027. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3028. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3029. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3030. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3031. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3032. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3033. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3034. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3035. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3036. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3037. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3038. }
  3039. static int si_irq_init(struct radeon_device *rdev)
  3040. {
  3041. int ret = 0;
  3042. int rb_bufsz;
  3043. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3044. /* allocate ring */
  3045. ret = r600_ih_ring_alloc(rdev);
  3046. if (ret)
  3047. return ret;
  3048. /* disable irqs */
  3049. si_disable_interrupts(rdev);
  3050. /* init rlc */
  3051. ret = si_rlc_resume(rdev);
  3052. if (ret) {
  3053. r600_ih_ring_fini(rdev);
  3054. return ret;
  3055. }
  3056. /* setup interrupt control */
  3057. /* set dummy read address to ring address */
  3058. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3059. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3060. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3061. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3062. */
  3063. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3064. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3065. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3066. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3067. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3068. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  3069. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3070. IH_WPTR_OVERFLOW_CLEAR |
  3071. (rb_bufsz << 1));
  3072. if (rdev->wb.enabled)
  3073. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3074. /* set the writeback address whether it's enabled or not */
  3075. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3076. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3077. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3078. /* set rptr, wptr to 0 */
  3079. WREG32(IH_RB_RPTR, 0);
  3080. WREG32(IH_RB_WPTR, 0);
  3081. /* Default settings for IH_CNTL (disabled at first) */
  3082. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  3083. /* RPTR_REARM only works if msi's are enabled */
  3084. if (rdev->msi_enabled)
  3085. ih_cntl |= RPTR_REARM;
  3086. WREG32(IH_CNTL, ih_cntl);
  3087. /* force the active interrupt state to all disabled */
  3088. si_disable_interrupt_state(rdev);
  3089. pci_set_master(rdev->pdev);
  3090. /* enable irqs */
  3091. si_enable_interrupts(rdev);
  3092. return ret;
  3093. }
  3094. int si_irq_set(struct radeon_device *rdev)
  3095. {
  3096. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3097. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  3098. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  3099. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  3100. u32 grbm_int_cntl = 0;
  3101. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  3102. u32 dma_cntl, dma_cntl1;
  3103. if (!rdev->irq.installed) {
  3104. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3105. return -EINVAL;
  3106. }
  3107. /* don't enable anything if the ih is disabled */
  3108. if (!rdev->ih.enabled) {
  3109. si_disable_interrupts(rdev);
  3110. /* force the active interrupt state to all disabled */
  3111. si_disable_interrupt_state(rdev);
  3112. return 0;
  3113. }
  3114. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3115. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3116. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3117. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3118. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3119. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3120. dma_cntl = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3121. dma_cntl1 = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3122. /* enable CP interrupts on all rings */
  3123. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3124. DRM_DEBUG("si_irq_set: sw int gfx\n");
  3125. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3126. }
  3127. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  3128. DRM_DEBUG("si_irq_set: sw int cp1\n");
  3129. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  3130. }
  3131. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  3132. DRM_DEBUG("si_irq_set: sw int cp2\n");
  3133. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  3134. }
  3135. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3136. DRM_DEBUG("si_irq_set: sw int dma\n");
  3137. dma_cntl |= TRAP_ENABLE;
  3138. }
  3139. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  3140. DRM_DEBUG("si_irq_set: sw int dma1\n");
  3141. dma_cntl1 |= TRAP_ENABLE;
  3142. }
  3143. if (rdev->irq.crtc_vblank_int[0] ||
  3144. atomic_read(&rdev->irq.pflip[0])) {
  3145. DRM_DEBUG("si_irq_set: vblank 0\n");
  3146. crtc1 |= VBLANK_INT_MASK;
  3147. }
  3148. if (rdev->irq.crtc_vblank_int[1] ||
  3149. atomic_read(&rdev->irq.pflip[1])) {
  3150. DRM_DEBUG("si_irq_set: vblank 1\n");
  3151. crtc2 |= VBLANK_INT_MASK;
  3152. }
  3153. if (rdev->irq.crtc_vblank_int[2] ||
  3154. atomic_read(&rdev->irq.pflip[2])) {
  3155. DRM_DEBUG("si_irq_set: vblank 2\n");
  3156. crtc3 |= VBLANK_INT_MASK;
  3157. }
  3158. if (rdev->irq.crtc_vblank_int[3] ||
  3159. atomic_read(&rdev->irq.pflip[3])) {
  3160. DRM_DEBUG("si_irq_set: vblank 3\n");
  3161. crtc4 |= VBLANK_INT_MASK;
  3162. }
  3163. if (rdev->irq.crtc_vblank_int[4] ||
  3164. atomic_read(&rdev->irq.pflip[4])) {
  3165. DRM_DEBUG("si_irq_set: vblank 4\n");
  3166. crtc5 |= VBLANK_INT_MASK;
  3167. }
  3168. if (rdev->irq.crtc_vblank_int[5] ||
  3169. atomic_read(&rdev->irq.pflip[5])) {
  3170. DRM_DEBUG("si_irq_set: vblank 5\n");
  3171. crtc6 |= VBLANK_INT_MASK;
  3172. }
  3173. if (rdev->irq.hpd[0]) {
  3174. DRM_DEBUG("si_irq_set: hpd 1\n");
  3175. hpd1 |= DC_HPDx_INT_EN;
  3176. }
  3177. if (rdev->irq.hpd[1]) {
  3178. DRM_DEBUG("si_irq_set: hpd 2\n");
  3179. hpd2 |= DC_HPDx_INT_EN;
  3180. }
  3181. if (rdev->irq.hpd[2]) {
  3182. DRM_DEBUG("si_irq_set: hpd 3\n");
  3183. hpd3 |= DC_HPDx_INT_EN;
  3184. }
  3185. if (rdev->irq.hpd[3]) {
  3186. DRM_DEBUG("si_irq_set: hpd 4\n");
  3187. hpd4 |= DC_HPDx_INT_EN;
  3188. }
  3189. if (rdev->irq.hpd[4]) {
  3190. DRM_DEBUG("si_irq_set: hpd 5\n");
  3191. hpd5 |= DC_HPDx_INT_EN;
  3192. }
  3193. if (rdev->irq.hpd[5]) {
  3194. DRM_DEBUG("si_irq_set: hpd 6\n");
  3195. hpd6 |= DC_HPDx_INT_EN;
  3196. }
  3197. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  3198. WREG32(CP_INT_CNTL_RING1, cp_int_cntl1);
  3199. WREG32(CP_INT_CNTL_RING2, cp_int_cntl2);
  3200. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, dma_cntl);
  3201. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, dma_cntl1);
  3202. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3203. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  3204. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  3205. if (rdev->num_crtc >= 4) {
  3206. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  3207. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  3208. }
  3209. if (rdev->num_crtc >= 6) {
  3210. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  3211. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  3212. }
  3213. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  3214. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  3215. if (rdev->num_crtc >= 4) {
  3216. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  3217. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  3218. }
  3219. if (rdev->num_crtc >= 6) {
  3220. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  3221. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  3222. }
  3223. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3224. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3225. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3226. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3227. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3228. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3229. return 0;
  3230. }
  3231. static inline void si_irq_ack(struct radeon_device *rdev)
  3232. {
  3233. u32 tmp;
  3234. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3235. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3236. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  3237. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  3238. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  3239. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  3240. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  3241. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  3242. if (rdev->num_crtc >= 4) {
  3243. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  3244. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  3245. }
  3246. if (rdev->num_crtc >= 6) {
  3247. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  3248. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  3249. }
  3250. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  3251. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3252. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  3253. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3254. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  3255. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  3256. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  3257. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  3258. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  3259. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  3260. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  3261. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  3262. if (rdev->num_crtc >= 4) {
  3263. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  3264. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3265. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  3266. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3267. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  3268. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  3269. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  3270. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  3271. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  3272. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  3273. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  3274. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  3275. }
  3276. if (rdev->num_crtc >= 6) {
  3277. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  3278. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3279. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  3280. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3281. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  3282. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  3283. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  3284. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  3285. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  3286. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  3287. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  3288. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  3289. }
  3290. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  3291. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3292. tmp |= DC_HPDx_INT_ACK;
  3293. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3294. }
  3295. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  3296. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3297. tmp |= DC_HPDx_INT_ACK;
  3298. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3299. }
  3300. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3301. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3302. tmp |= DC_HPDx_INT_ACK;
  3303. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3304. }
  3305. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3306. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3307. tmp |= DC_HPDx_INT_ACK;
  3308. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3309. }
  3310. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3311. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3312. tmp |= DC_HPDx_INT_ACK;
  3313. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3314. }
  3315. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3316. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3317. tmp |= DC_HPDx_INT_ACK;
  3318. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3319. }
  3320. }
  3321. static void si_irq_disable(struct radeon_device *rdev)
  3322. {
  3323. si_disable_interrupts(rdev);
  3324. /* Wait and acknowledge irq */
  3325. mdelay(1);
  3326. si_irq_ack(rdev);
  3327. si_disable_interrupt_state(rdev);
  3328. }
  3329. static void si_irq_suspend(struct radeon_device *rdev)
  3330. {
  3331. si_irq_disable(rdev);
  3332. si_rlc_stop(rdev);
  3333. }
  3334. static void si_irq_fini(struct radeon_device *rdev)
  3335. {
  3336. si_irq_suspend(rdev);
  3337. r600_ih_ring_fini(rdev);
  3338. }
  3339. static inline u32 si_get_ih_wptr(struct radeon_device *rdev)
  3340. {
  3341. u32 wptr, tmp;
  3342. if (rdev->wb.enabled)
  3343. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3344. else
  3345. wptr = RREG32(IH_RB_WPTR);
  3346. if (wptr & RB_OVERFLOW) {
  3347. /* When a ring buffer overflow happen start parsing interrupt
  3348. * from the last not overwritten vector (wptr + 16). Hopefully
  3349. * this should allow us to catchup.
  3350. */
  3351. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3352. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3353. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3354. tmp = RREG32(IH_RB_CNTL);
  3355. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3356. WREG32(IH_RB_CNTL, tmp);
  3357. }
  3358. return (wptr & rdev->ih.ptr_mask);
  3359. }
  3360. /* SI IV Ring
  3361. * Each IV ring entry is 128 bits:
  3362. * [7:0] - interrupt source id
  3363. * [31:8] - reserved
  3364. * [59:32] - interrupt source data
  3365. * [63:60] - reserved
  3366. * [71:64] - RINGID
  3367. * [79:72] - VMID
  3368. * [127:80] - reserved
  3369. */
  3370. int si_irq_process(struct radeon_device *rdev)
  3371. {
  3372. u32 wptr;
  3373. u32 rptr;
  3374. u32 src_id, src_data, ring_id;
  3375. u32 ring_index;
  3376. bool queue_hotplug = false;
  3377. if (!rdev->ih.enabled || rdev->shutdown)
  3378. return IRQ_NONE;
  3379. wptr = si_get_ih_wptr(rdev);
  3380. restart_ih:
  3381. /* is somebody else already processing irqs? */
  3382. if (atomic_xchg(&rdev->ih.lock, 1))
  3383. return IRQ_NONE;
  3384. rptr = rdev->ih.rptr;
  3385. DRM_DEBUG("si_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3386. /* Order reading of wptr vs. reading of IH ring data */
  3387. rmb();
  3388. /* display interrupts */
  3389. si_irq_ack(rdev);
  3390. while (rptr != wptr) {
  3391. /* wptr/rptr are in bytes! */
  3392. ring_index = rptr / 4;
  3393. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3394. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3395. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  3396. switch (src_id) {
  3397. case 1: /* D1 vblank/vline */
  3398. switch (src_data) {
  3399. case 0: /* D1 vblank */
  3400. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3401. if (rdev->irq.crtc_vblank_int[0]) {
  3402. drm_handle_vblank(rdev->ddev, 0);
  3403. rdev->pm.vblank_sync = true;
  3404. wake_up(&rdev->irq.vblank_queue);
  3405. }
  3406. if (atomic_read(&rdev->irq.pflip[0]))
  3407. radeon_crtc_handle_flip(rdev, 0);
  3408. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3409. DRM_DEBUG("IH: D1 vblank\n");
  3410. }
  3411. break;
  3412. case 1: /* D1 vline */
  3413. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  3414. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3415. DRM_DEBUG("IH: D1 vline\n");
  3416. }
  3417. break;
  3418. default:
  3419. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3420. break;
  3421. }
  3422. break;
  3423. case 2: /* D2 vblank/vline */
  3424. switch (src_data) {
  3425. case 0: /* D2 vblank */
  3426. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  3427. if (rdev->irq.crtc_vblank_int[1]) {
  3428. drm_handle_vblank(rdev->ddev, 1);
  3429. rdev->pm.vblank_sync = true;
  3430. wake_up(&rdev->irq.vblank_queue);
  3431. }
  3432. if (atomic_read(&rdev->irq.pflip[1]))
  3433. radeon_crtc_handle_flip(rdev, 1);
  3434. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  3435. DRM_DEBUG("IH: D2 vblank\n");
  3436. }
  3437. break;
  3438. case 1: /* D2 vline */
  3439. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  3440. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  3441. DRM_DEBUG("IH: D2 vline\n");
  3442. }
  3443. break;
  3444. default:
  3445. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3446. break;
  3447. }
  3448. break;
  3449. case 3: /* D3 vblank/vline */
  3450. switch (src_data) {
  3451. case 0: /* D3 vblank */
  3452. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  3453. if (rdev->irq.crtc_vblank_int[2]) {
  3454. drm_handle_vblank(rdev->ddev, 2);
  3455. rdev->pm.vblank_sync = true;
  3456. wake_up(&rdev->irq.vblank_queue);
  3457. }
  3458. if (atomic_read(&rdev->irq.pflip[2]))
  3459. radeon_crtc_handle_flip(rdev, 2);
  3460. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  3461. DRM_DEBUG("IH: D3 vblank\n");
  3462. }
  3463. break;
  3464. case 1: /* D3 vline */
  3465. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  3466. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  3467. DRM_DEBUG("IH: D3 vline\n");
  3468. }
  3469. break;
  3470. default:
  3471. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3472. break;
  3473. }
  3474. break;
  3475. case 4: /* D4 vblank/vline */
  3476. switch (src_data) {
  3477. case 0: /* D4 vblank */
  3478. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  3479. if (rdev->irq.crtc_vblank_int[3]) {
  3480. drm_handle_vblank(rdev->ddev, 3);
  3481. rdev->pm.vblank_sync = true;
  3482. wake_up(&rdev->irq.vblank_queue);
  3483. }
  3484. if (atomic_read(&rdev->irq.pflip[3]))
  3485. radeon_crtc_handle_flip(rdev, 3);
  3486. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  3487. DRM_DEBUG("IH: D4 vblank\n");
  3488. }
  3489. break;
  3490. case 1: /* D4 vline */
  3491. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  3492. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  3493. DRM_DEBUG("IH: D4 vline\n");
  3494. }
  3495. break;
  3496. default:
  3497. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3498. break;
  3499. }
  3500. break;
  3501. case 5: /* D5 vblank/vline */
  3502. switch (src_data) {
  3503. case 0: /* D5 vblank */
  3504. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  3505. if (rdev->irq.crtc_vblank_int[4]) {
  3506. drm_handle_vblank(rdev->ddev, 4);
  3507. rdev->pm.vblank_sync = true;
  3508. wake_up(&rdev->irq.vblank_queue);
  3509. }
  3510. if (atomic_read(&rdev->irq.pflip[4]))
  3511. radeon_crtc_handle_flip(rdev, 4);
  3512. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  3513. DRM_DEBUG("IH: D5 vblank\n");
  3514. }
  3515. break;
  3516. case 1: /* D5 vline */
  3517. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  3518. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  3519. DRM_DEBUG("IH: D5 vline\n");
  3520. }
  3521. break;
  3522. default:
  3523. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3524. break;
  3525. }
  3526. break;
  3527. case 6: /* D6 vblank/vline */
  3528. switch (src_data) {
  3529. case 0: /* D6 vblank */
  3530. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  3531. if (rdev->irq.crtc_vblank_int[5]) {
  3532. drm_handle_vblank(rdev->ddev, 5);
  3533. rdev->pm.vblank_sync = true;
  3534. wake_up(&rdev->irq.vblank_queue);
  3535. }
  3536. if (atomic_read(&rdev->irq.pflip[5]))
  3537. radeon_crtc_handle_flip(rdev, 5);
  3538. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  3539. DRM_DEBUG("IH: D6 vblank\n");
  3540. }
  3541. break;
  3542. case 1: /* D6 vline */
  3543. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  3544. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  3545. DRM_DEBUG("IH: D6 vline\n");
  3546. }
  3547. break;
  3548. default:
  3549. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3550. break;
  3551. }
  3552. break;
  3553. case 42: /* HPD hotplug */
  3554. switch (src_data) {
  3555. case 0:
  3556. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  3557. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  3558. queue_hotplug = true;
  3559. DRM_DEBUG("IH: HPD1\n");
  3560. }
  3561. break;
  3562. case 1:
  3563. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  3564. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  3565. queue_hotplug = true;
  3566. DRM_DEBUG("IH: HPD2\n");
  3567. }
  3568. break;
  3569. case 2:
  3570. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3571. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  3572. queue_hotplug = true;
  3573. DRM_DEBUG("IH: HPD3\n");
  3574. }
  3575. break;
  3576. case 3:
  3577. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3578. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  3579. queue_hotplug = true;
  3580. DRM_DEBUG("IH: HPD4\n");
  3581. }
  3582. break;
  3583. case 4:
  3584. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3585. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  3586. queue_hotplug = true;
  3587. DRM_DEBUG("IH: HPD5\n");
  3588. }
  3589. break;
  3590. case 5:
  3591. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3592. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  3593. queue_hotplug = true;
  3594. DRM_DEBUG("IH: HPD6\n");
  3595. }
  3596. break;
  3597. default:
  3598. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3599. break;
  3600. }
  3601. break;
  3602. case 146:
  3603. case 147:
  3604. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  3605. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  3606. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  3607. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  3608. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  3609. /* reset addr and status */
  3610. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  3611. break;
  3612. case 176: /* RINGID0 CP_INT */
  3613. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3614. break;
  3615. case 177: /* RINGID1 CP_INT */
  3616. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3617. break;
  3618. case 178: /* RINGID2 CP_INT */
  3619. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3620. break;
  3621. case 181: /* CP EOP event */
  3622. DRM_DEBUG("IH: CP EOP\n");
  3623. switch (ring_id) {
  3624. case 0:
  3625. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3626. break;
  3627. case 1:
  3628. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3629. break;
  3630. case 2:
  3631. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3632. break;
  3633. }
  3634. break;
  3635. case 224: /* DMA trap event */
  3636. DRM_DEBUG("IH: DMA trap\n");
  3637. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  3638. break;
  3639. case 233: /* GUI IDLE */
  3640. DRM_DEBUG("IH: GUI idle\n");
  3641. break;
  3642. case 244: /* DMA trap event */
  3643. DRM_DEBUG("IH: DMA1 trap\n");
  3644. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  3645. break;
  3646. default:
  3647. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3648. break;
  3649. }
  3650. /* wptr/rptr are in bytes! */
  3651. rptr += 16;
  3652. rptr &= rdev->ih.ptr_mask;
  3653. }
  3654. if (queue_hotplug)
  3655. schedule_work(&rdev->hotplug_work);
  3656. rdev->ih.rptr = rptr;
  3657. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3658. atomic_set(&rdev->ih.lock, 0);
  3659. /* make sure wptr hasn't changed while processing */
  3660. wptr = si_get_ih_wptr(rdev);
  3661. if (wptr != rptr)
  3662. goto restart_ih;
  3663. return IRQ_HANDLED;
  3664. }
  3665. /**
  3666. * si_copy_dma - copy pages using the DMA engine
  3667. *
  3668. * @rdev: radeon_device pointer
  3669. * @src_offset: src GPU address
  3670. * @dst_offset: dst GPU address
  3671. * @num_gpu_pages: number of GPU pages to xfer
  3672. * @fence: radeon fence object
  3673. *
  3674. * Copy GPU paging using the DMA engine (SI).
  3675. * Used by the radeon ttm implementation to move pages if
  3676. * registered as the asic copy callback.
  3677. */
  3678. int si_copy_dma(struct radeon_device *rdev,
  3679. uint64_t src_offset, uint64_t dst_offset,
  3680. unsigned num_gpu_pages,
  3681. struct radeon_fence **fence)
  3682. {
  3683. struct radeon_semaphore *sem = NULL;
  3684. int ring_index = rdev->asic->copy.dma_ring_index;
  3685. struct radeon_ring *ring = &rdev->ring[ring_index];
  3686. u32 size_in_bytes, cur_size_in_bytes;
  3687. int i, num_loops;
  3688. int r = 0;
  3689. r = radeon_semaphore_create(rdev, &sem);
  3690. if (r) {
  3691. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3692. return r;
  3693. }
  3694. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  3695. num_loops = DIV_ROUND_UP(size_in_bytes, 0xfffff);
  3696. r = radeon_ring_lock(rdev, ring, num_loops * 5 + 11);
  3697. if (r) {
  3698. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3699. radeon_semaphore_free(rdev, &sem, NULL);
  3700. return r;
  3701. }
  3702. if (radeon_fence_need_sync(*fence, ring->idx)) {
  3703. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  3704. ring->idx);
  3705. radeon_fence_note_sync(*fence, ring->idx);
  3706. } else {
  3707. radeon_semaphore_free(rdev, &sem, NULL);
  3708. }
  3709. for (i = 0; i < num_loops; i++) {
  3710. cur_size_in_bytes = size_in_bytes;
  3711. if (cur_size_in_bytes > 0xFFFFF)
  3712. cur_size_in_bytes = 0xFFFFF;
  3713. size_in_bytes -= cur_size_in_bytes;
  3714. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 1, 0, 0, cur_size_in_bytes));
  3715. radeon_ring_write(ring, dst_offset & 0xffffffff);
  3716. radeon_ring_write(ring, src_offset & 0xffffffff);
  3717. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  3718. radeon_ring_write(ring, upper_32_bits(src_offset) & 0xff);
  3719. src_offset += cur_size_in_bytes;
  3720. dst_offset += cur_size_in_bytes;
  3721. }
  3722. r = radeon_fence_emit(rdev, fence, ring->idx);
  3723. if (r) {
  3724. radeon_ring_unlock_undo(rdev, ring);
  3725. return r;
  3726. }
  3727. radeon_ring_unlock_commit(rdev, ring);
  3728. radeon_semaphore_free(rdev, &sem, *fence);
  3729. return r;
  3730. }
  3731. /*
  3732. * startup/shutdown callbacks
  3733. */
  3734. static int si_startup(struct radeon_device *rdev)
  3735. {
  3736. struct radeon_ring *ring;
  3737. int r;
  3738. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  3739. !rdev->rlc_fw || !rdev->mc_fw) {
  3740. r = si_init_microcode(rdev);
  3741. if (r) {
  3742. DRM_ERROR("Failed to load firmware!\n");
  3743. return r;
  3744. }
  3745. }
  3746. r = si_mc_load_microcode(rdev);
  3747. if (r) {
  3748. DRM_ERROR("Failed to load MC firmware!\n");
  3749. return r;
  3750. }
  3751. r = r600_vram_scratch_init(rdev);
  3752. if (r)
  3753. return r;
  3754. si_mc_program(rdev);
  3755. r = si_pcie_gart_enable(rdev);
  3756. if (r)
  3757. return r;
  3758. si_gpu_init(rdev);
  3759. #if 0
  3760. r = evergreen_blit_init(rdev);
  3761. if (r) {
  3762. r600_blit_fini(rdev);
  3763. rdev->asic->copy = NULL;
  3764. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  3765. }
  3766. #endif
  3767. /* allocate rlc buffers */
  3768. r = si_rlc_init(rdev);
  3769. if (r) {
  3770. DRM_ERROR("Failed to init rlc BOs!\n");
  3771. return r;
  3772. }
  3773. /* allocate wb buffer */
  3774. r = radeon_wb_init(rdev);
  3775. if (r)
  3776. return r;
  3777. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3778. if (r) {
  3779. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3780. return r;
  3781. }
  3782. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3783. if (r) {
  3784. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3785. return r;
  3786. }
  3787. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3788. if (r) {
  3789. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3790. return r;
  3791. }
  3792. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  3793. if (r) {
  3794. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  3795. return r;
  3796. }
  3797. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  3798. if (r) {
  3799. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  3800. return r;
  3801. }
  3802. /* Enable IRQ */
  3803. r = si_irq_init(rdev);
  3804. if (r) {
  3805. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  3806. radeon_irq_kms_fini(rdev);
  3807. return r;
  3808. }
  3809. si_irq_set(rdev);
  3810. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3811. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  3812. CP_RB0_RPTR, CP_RB0_WPTR,
  3813. 0, 0xfffff, RADEON_CP_PACKET2);
  3814. if (r)
  3815. return r;
  3816. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  3817. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  3818. CP_RB1_RPTR, CP_RB1_WPTR,
  3819. 0, 0xfffff, RADEON_CP_PACKET2);
  3820. if (r)
  3821. return r;
  3822. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  3823. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  3824. CP_RB2_RPTR, CP_RB2_WPTR,
  3825. 0, 0xfffff, RADEON_CP_PACKET2);
  3826. if (r)
  3827. return r;
  3828. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  3829. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  3830. DMA_RB_RPTR + DMA0_REGISTER_OFFSET,
  3831. DMA_RB_WPTR + DMA0_REGISTER_OFFSET,
  3832. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
  3833. if (r)
  3834. return r;
  3835. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  3836. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  3837. DMA_RB_RPTR + DMA1_REGISTER_OFFSET,
  3838. DMA_RB_WPTR + DMA1_REGISTER_OFFSET,
  3839. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
  3840. if (r)
  3841. return r;
  3842. r = si_cp_load_microcode(rdev);
  3843. if (r)
  3844. return r;
  3845. r = si_cp_resume(rdev);
  3846. if (r)
  3847. return r;
  3848. r = cayman_dma_resume(rdev);
  3849. if (r)
  3850. return r;
  3851. r = radeon_ib_pool_init(rdev);
  3852. if (r) {
  3853. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3854. return r;
  3855. }
  3856. r = radeon_vm_manager_init(rdev);
  3857. if (r) {
  3858. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  3859. return r;
  3860. }
  3861. return 0;
  3862. }
  3863. int si_resume(struct radeon_device *rdev)
  3864. {
  3865. int r;
  3866. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  3867. * posting will perform necessary task to bring back GPU into good
  3868. * shape.
  3869. */
  3870. /* post card */
  3871. atom_asic_init(rdev->mode_info.atom_context);
  3872. rdev->accel_working = true;
  3873. r = si_startup(rdev);
  3874. if (r) {
  3875. DRM_ERROR("si startup failed on resume\n");
  3876. rdev->accel_working = false;
  3877. return r;
  3878. }
  3879. return r;
  3880. }
  3881. int si_suspend(struct radeon_device *rdev)
  3882. {
  3883. si_cp_enable(rdev, false);
  3884. cayman_dma_stop(rdev);
  3885. si_irq_suspend(rdev);
  3886. radeon_wb_disable(rdev);
  3887. si_pcie_gart_disable(rdev);
  3888. return 0;
  3889. }
  3890. /* Plan is to move initialization in that function and use
  3891. * helper function so that radeon_device_init pretty much
  3892. * do nothing more than calling asic specific function. This
  3893. * should also allow to remove a bunch of callback function
  3894. * like vram_info.
  3895. */
  3896. int si_init(struct radeon_device *rdev)
  3897. {
  3898. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3899. int r;
  3900. /* Read BIOS */
  3901. if (!radeon_get_bios(rdev)) {
  3902. if (ASIC_IS_AVIVO(rdev))
  3903. return -EINVAL;
  3904. }
  3905. /* Must be an ATOMBIOS */
  3906. if (!rdev->is_atom_bios) {
  3907. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  3908. return -EINVAL;
  3909. }
  3910. r = radeon_atombios_init(rdev);
  3911. if (r)
  3912. return r;
  3913. /* Post card if necessary */
  3914. if (!radeon_card_posted(rdev)) {
  3915. if (!rdev->bios) {
  3916. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  3917. return -EINVAL;
  3918. }
  3919. DRM_INFO("GPU not posted. posting now...\n");
  3920. atom_asic_init(rdev->mode_info.atom_context);
  3921. }
  3922. /* Initialize scratch registers */
  3923. si_scratch_init(rdev);
  3924. /* Initialize surface registers */
  3925. radeon_surface_init(rdev);
  3926. /* Initialize clocks */
  3927. radeon_get_clock_info(rdev->ddev);
  3928. /* Fence driver */
  3929. r = radeon_fence_driver_init(rdev);
  3930. if (r)
  3931. return r;
  3932. /* initialize memory controller */
  3933. r = si_mc_init(rdev);
  3934. if (r)
  3935. return r;
  3936. /* Memory manager */
  3937. r = radeon_bo_init(rdev);
  3938. if (r)
  3939. return r;
  3940. r = radeon_irq_kms_init(rdev);
  3941. if (r)
  3942. return r;
  3943. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3944. ring->ring_obj = NULL;
  3945. r600_ring_init(rdev, ring, 1024 * 1024);
  3946. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  3947. ring->ring_obj = NULL;
  3948. r600_ring_init(rdev, ring, 1024 * 1024);
  3949. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  3950. ring->ring_obj = NULL;
  3951. r600_ring_init(rdev, ring, 1024 * 1024);
  3952. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  3953. ring->ring_obj = NULL;
  3954. r600_ring_init(rdev, ring, 64 * 1024);
  3955. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  3956. ring->ring_obj = NULL;
  3957. r600_ring_init(rdev, ring, 64 * 1024);
  3958. rdev->ih.ring_obj = NULL;
  3959. r600_ih_ring_init(rdev, 64 * 1024);
  3960. r = r600_pcie_gart_init(rdev);
  3961. if (r)
  3962. return r;
  3963. rdev->accel_working = true;
  3964. r = si_startup(rdev);
  3965. if (r) {
  3966. dev_err(rdev->dev, "disabling GPU acceleration\n");
  3967. si_cp_fini(rdev);
  3968. cayman_dma_fini(rdev);
  3969. si_irq_fini(rdev);
  3970. si_rlc_fini(rdev);
  3971. radeon_wb_fini(rdev);
  3972. radeon_ib_pool_fini(rdev);
  3973. radeon_vm_manager_fini(rdev);
  3974. radeon_irq_kms_fini(rdev);
  3975. si_pcie_gart_fini(rdev);
  3976. rdev->accel_working = false;
  3977. }
  3978. /* Don't start up if the MC ucode is missing.
  3979. * The default clocks and voltages before the MC ucode
  3980. * is loaded are not suffient for advanced operations.
  3981. */
  3982. if (!rdev->mc_fw) {
  3983. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  3984. return -EINVAL;
  3985. }
  3986. return 0;
  3987. }
  3988. void si_fini(struct radeon_device *rdev)
  3989. {
  3990. #if 0
  3991. r600_blit_fini(rdev);
  3992. #endif
  3993. si_cp_fini(rdev);
  3994. cayman_dma_fini(rdev);
  3995. si_irq_fini(rdev);
  3996. si_rlc_fini(rdev);
  3997. radeon_wb_fini(rdev);
  3998. radeon_vm_manager_fini(rdev);
  3999. radeon_ib_pool_fini(rdev);
  4000. radeon_irq_kms_fini(rdev);
  4001. si_pcie_gart_fini(rdev);
  4002. r600_vram_scratch_fini(rdev);
  4003. radeon_gem_fini(rdev);
  4004. radeon_fence_driver_fini(rdev);
  4005. radeon_bo_fini(rdev);
  4006. radeon_atombios_fini(rdev);
  4007. kfree(rdev->bios);
  4008. rdev->bios = NULL;
  4009. }
  4010. /**
  4011. * si_get_gpu_clock - return GPU clock counter snapshot
  4012. *
  4013. * @rdev: radeon_device pointer
  4014. *
  4015. * Fetches a GPU clock counter snapshot (SI).
  4016. * Returns the 64 bit clock counter snapshot.
  4017. */
  4018. uint64_t si_get_gpu_clock(struct radeon_device *rdev)
  4019. {
  4020. uint64_t clock;
  4021. mutex_lock(&rdev->gpu_clock_mutex);
  4022. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4023. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  4024. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4025. mutex_unlock(&rdev->gpu_clock_mutex);
  4026. return clock;
  4027. }