radeon_pm.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #define RADEON_IDLE_LOOP_MS 100
  27. #define RADEON_RECLOCK_DELAY_MS 200
  28. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  29. #define RADEON_WAIT_IDLE_TIMEOUT 200
  30. static void radeon_pm_idle_work_handler(struct work_struct *work);
  31. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  32. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  33. {
  34. struct radeon_bo *bo, *n;
  35. if (list_empty(&rdev->gem.objects))
  36. return;
  37. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  38. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  39. ttm_bo_unmap_virtual(&bo->tbo);
  40. }
  41. if (rdev->gart.table.vram.robj)
  42. ttm_bo_unmap_virtual(&rdev->gart.table.vram.robj->tbo);
  43. if (rdev->stollen_vga_memory)
  44. ttm_bo_unmap_virtual(&rdev->stollen_vga_memory->tbo);
  45. if (rdev->r600_blit.shader_obj)
  46. ttm_bo_unmap_virtual(&rdev->r600_blit.shader_obj->tbo);
  47. }
  48. static void radeon_pm_set_clocks(struct radeon_device *rdev, int static_switch)
  49. {
  50. int i;
  51. if (!static_switch)
  52. radeon_get_power_state(rdev, rdev->pm.planned_action);
  53. mutex_lock(&rdev->ddev->struct_mutex);
  54. mutex_lock(&rdev->vram_mutex);
  55. mutex_lock(&rdev->cp.mutex);
  56. /* gui idle int has issues on older chips it seems */
  57. if (rdev->family >= CHIP_R600) {
  58. /* wait for GPU idle */
  59. rdev->pm.gui_idle = false;
  60. rdev->irq.gui_idle = true;
  61. radeon_irq_set(rdev);
  62. wait_event_interruptible_timeout(
  63. rdev->irq.idle_queue, rdev->pm.gui_idle,
  64. msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT));
  65. rdev->irq.gui_idle = false;
  66. radeon_irq_set(rdev);
  67. } else {
  68. struct radeon_fence *fence;
  69. radeon_ring_alloc(rdev, 64);
  70. radeon_fence_create(rdev, &fence);
  71. radeon_fence_emit(rdev, fence);
  72. radeon_ring_commit(rdev);
  73. radeon_fence_wait(fence, false);
  74. radeon_fence_unref(&fence);
  75. }
  76. radeon_unmap_vram_bos(rdev);
  77. if (!static_switch) {
  78. for (i = 0; i < rdev->num_crtc; i++) {
  79. if (rdev->pm.active_crtcs & (1 << i)) {
  80. rdev->pm.req_vblank |= (1 << i);
  81. drm_vblank_get(rdev->ddev, i);
  82. }
  83. }
  84. }
  85. radeon_set_power_state(rdev, static_switch);
  86. if (!static_switch) {
  87. for (i = 0; i < rdev->num_crtc; i++) {
  88. if (rdev->pm.req_vblank & (1 << i)) {
  89. rdev->pm.req_vblank &= ~(1 << i);
  90. drm_vblank_put(rdev->ddev, i);
  91. }
  92. }
  93. }
  94. /* update display watermarks based on new power state */
  95. radeon_update_bandwidth_info(rdev);
  96. if (rdev->pm.active_crtc_count)
  97. radeon_bandwidth_update(rdev);
  98. rdev->pm.planned_action = PM_ACTION_NONE;
  99. mutex_unlock(&rdev->cp.mutex);
  100. mutex_unlock(&rdev->vram_mutex);
  101. mutex_unlock(&rdev->ddev->struct_mutex);
  102. }
  103. static ssize_t radeon_get_power_state_static(struct device *dev,
  104. struct device_attribute *attr,
  105. char *buf)
  106. {
  107. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  108. struct radeon_device *rdev = ddev->dev_private;
  109. return snprintf(buf, PAGE_SIZE, "%d.%d\n", rdev->pm.current_power_state_index,
  110. rdev->pm.current_clock_mode_index);
  111. }
  112. static ssize_t radeon_set_power_state_static(struct device *dev,
  113. struct device_attribute *attr,
  114. const char *buf,
  115. size_t count)
  116. {
  117. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  118. struct radeon_device *rdev = ddev->dev_private;
  119. int ps, cm;
  120. if (sscanf(buf, "%u.%u", &ps, &cm) != 2) {
  121. DRM_ERROR("Invalid power state!\n");
  122. return count;
  123. }
  124. mutex_lock(&rdev->pm.mutex);
  125. if ((ps >= 0) && (ps < rdev->pm.num_power_states) &&
  126. (cm >= 0) && (cm < rdev->pm.power_state[ps].num_clock_modes)) {
  127. if ((rdev->pm.active_crtc_count > 1) &&
  128. (rdev->pm.power_state[ps].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)) {
  129. DRM_ERROR("Invalid power state for multi-head: %d.%d\n", ps, cm);
  130. } else {
  131. /* disable dynpm */
  132. rdev->pm.state = PM_STATE_DISABLED;
  133. rdev->pm.planned_action = PM_ACTION_NONE;
  134. rdev->pm.requested_power_state_index = ps;
  135. rdev->pm.requested_clock_mode_index = cm;
  136. radeon_pm_set_clocks(rdev, true);
  137. }
  138. } else
  139. DRM_ERROR("Invalid power state: %d.%d\n\n", ps, cm);
  140. mutex_unlock(&rdev->pm.mutex);
  141. return count;
  142. }
  143. static ssize_t radeon_get_dynpm(struct device *dev,
  144. struct device_attribute *attr,
  145. char *buf)
  146. {
  147. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  148. struct radeon_device *rdev = ddev->dev_private;
  149. return snprintf(buf, PAGE_SIZE, "%s\n",
  150. (rdev->pm.state == PM_STATE_DISABLED) ? "disabled" : "enabled");
  151. }
  152. static ssize_t radeon_set_dynpm(struct device *dev,
  153. struct device_attribute *attr,
  154. const char *buf,
  155. size_t count)
  156. {
  157. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  158. struct radeon_device *rdev = ddev->dev_private;
  159. int tmp = simple_strtoul(buf, NULL, 10);
  160. if (tmp == 0) {
  161. /* update power mode info */
  162. radeon_pm_compute_clocks(rdev);
  163. /* disable dynpm */
  164. mutex_lock(&rdev->pm.mutex);
  165. rdev->pm.state = PM_STATE_DISABLED;
  166. rdev->pm.planned_action = PM_ACTION_NONE;
  167. mutex_unlock(&rdev->pm.mutex);
  168. DRM_INFO("radeon: dynamic power management disabled\n");
  169. } else if (tmp == 1) {
  170. if (rdev->pm.num_power_states > 1) {
  171. /* enable dynpm */
  172. mutex_lock(&rdev->pm.mutex);
  173. rdev->pm.state = PM_STATE_PAUSED;
  174. rdev->pm.planned_action = PM_ACTION_DEFAULT;
  175. radeon_get_power_state(rdev, rdev->pm.planned_action);
  176. mutex_unlock(&rdev->pm.mutex);
  177. /* update power mode info */
  178. radeon_pm_compute_clocks(rdev);
  179. DRM_INFO("radeon: dynamic power management enabled\n");
  180. } else
  181. DRM_ERROR("dynpm not valid on this system\n");
  182. } else
  183. DRM_ERROR("Invalid setting: %d\n", tmp);
  184. return count;
  185. }
  186. static DEVICE_ATTR(power_state, S_IRUGO | S_IWUSR, radeon_get_power_state_static, radeon_set_power_state_static);
  187. static DEVICE_ATTR(dynpm, S_IRUGO | S_IWUSR, radeon_get_dynpm, radeon_set_dynpm);
  188. static const char *pm_state_names[4] = {
  189. "PM_STATE_DISABLED",
  190. "PM_STATE_MINIMUM",
  191. "PM_STATE_PAUSED",
  192. "PM_STATE_ACTIVE"
  193. };
  194. static const char *pm_state_types[5] = {
  195. "",
  196. "Powersave",
  197. "Battery",
  198. "Balanced",
  199. "Performance",
  200. };
  201. static void radeon_print_power_mode_info(struct radeon_device *rdev)
  202. {
  203. int i, j;
  204. bool is_default;
  205. DRM_INFO("%d Power State(s)\n", rdev->pm.num_power_states);
  206. for (i = 0; i < rdev->pm.num_power_states; i++) {
  207. if (rdev->pm.default_power_state_index == i)
  208. is_default = true;
  209. else
  210. is_default = false;
  211. DRM_INFO("State %d %s %s\n", i,
  212. pm_state_types[rdev->pm.power_state[i].type],
  213. is_default ? "(default)" : "");
  214. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  215. DRM_INFO("\t%d PCIE Lanes\n", rdev->pm.power_state[i].pcie_lanes);
  216. if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
  217. DRM_INFO("\tSingle display only\n");
  218. DRM_INFO("\t%d Clock Mode(s)\n", rdev->pm.power_state[i].num_clock_modes);
  219. for (j = 0; j < rdev->pm.power_state[i].num_clock_modes; j++) {
  220. if (rdev->flags & RADEON_IS_IGP)
  221. DRM_INFO("\t\t%d engine: %d\n",
  222. j,
  223. rdev->pm.power_state[i].clock_info[j].sclk * 10);
  224. else
  225. DRM_INFO("\t\t%d engine/memory: %d/%d\n",
  226. j,
  227. rdev->pm.power_state[i].clock_info[j].sclk * 10,
  228. rdev->pm.power_state[i].clock_info[j].mclk * 10);
  229. }
  230. }
  231. }
  232. void radeon_sync_with_vblank(struct radeon_device *rdev)
  233. {
  234. if (rdev->pm.active_crtcs) {
  235. rdev->pm.vblank_sync = false;
  236. wait_event_timeout(
  237. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  238. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  239. }
  240. }
  241. int radeon_pm_init(struct radeon_device *rdev)
  242. {
  243. rdev->pm.state = PM_STATE_DISABLED;
  244. rdev->pm.planned_action = PM_ACTION_NONE;
  245. rdev->pm.can_upclock = true;
  246. rdev->pm.can_downclock = true;
  247. if (rdev->bios) {
  248. if (rdev->is_atom_bios)
  249. radeon_atombios_get_power_modes(rdev);
  250. else
  251. radeon_combios_get_power_modes(rdev);
  252. radeon_print_power_mode_info(rdev);
  253. }
  254. if (radeon_debugfs_pm_init(rdev)) {
  255. DRM_ERROR("Failed to register debugfs file for PM!\n");
  256. }
  257. /* where's the best place to put this? */
  258. device_create_file(rdev->dev, &dev_attr_power_state);
  259. device_create_file(rdev->dev, &dev_attr_dynpm);
  260. INIT_DELAYED_WORK(&rdev->pm.idle_work, radeon_pm_idle_work_handler);
  261. if ((radeon_dynpm != -1 && radeon_dynpm) && (rdev->pm.num_power_states > 1)) {
  262. rdev->pm.state = PM_STATE_PAUSED;
  263. DRM_INFO("radeon: dynamic power management enabled\n");
  264. }
  265. DRM_INFO("radeon: power management initialized\n");
  266. return 0;
  267. }
  268. void radeon_pm_fini(struct radeon_device *rdev)
  269. {
  270. if (rdev->pm.state != PM_STATE_DISABLED) {
  271. /* cancel work */
  272. cancel_delayed_work_sync(&rdev->pm.idle_work);
  273. /* reset default clocks */
  274. rdev->pm.state = PM_STATE_DISABLED;
  275. rdev->pm.planned_action = PM_ACTION_DEFAULT;
  276. radeon_pm_set_clocks(rdev, false);
  277. } else if ((rdev->pm.current_power_state_index !=
  278. rdev->pm.default_power_state_index) ||
  279. (rdev->pm.current_clock_mode_index != 0)) {
  280. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  281. rdev->pm.requested_clock_mode_index = 0;
  282. mutex_lock(&rdev->pm.mutex);
  283. radeon_pm_set_clocks(rdev, true);
  284. mutex_unlock(&rdev->pm.mutex);
  285. }
  286. device_remove_file(rdev->dev, &dev_attr_power_state);
  287. device_remove_file(rdev->dev, &dev_attr_dynpm);
  288. if (rdev->pm.i2c_bus)
  289. radeon_i2c_destroy(rdev->pm.i2c_bus);
  290. }
  291. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  292. {
  293. struct drm_device *ddev = rdev->ddev;
  294. struct drm_crtc *crtc;
  295. struct radeon_crtc *radeon_crtc;
  296. if (rdev->pm.state == PM_STATE_DISABLED)
  297. return;
  298. mutex_lock(&rdev->pm.mutex);
  299. rdev->pm.active_crtcs = 0;
  300. rdev->pm.active_crtc_count = 0;
  301. list_for_each_entry(crtc,
  302. &ddev->mode_config.crtc_list, head) {
  303. radeon_crtc = to_radeon_crtc(crtc);
  304. if (radeon_crtc->enabled) {
  305. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  306. rdev->pm.active_crtc_count++;
  307. }
  308. }
  309. if (rdev->pm.active_crtc_count > 1) {
  310. if (rdev->pm.state == PM_STATE_ACTIVE) {
  311. cancel_delayed_work(&rdev->pm.idle_work);
  312. rdev->pm.state = PM_STATE_PAUSED;
  313. rdev->pm.planned_action = PM_ACTION_UPCLOCK;
  314. radeon_pm_set_clocks(rdev, false);
  315. DRM_DEBUG("radeon: dynamic power management deactivated\n");
  316. }
  317. } else if (rdev->pm.active_crtc_count == 1) {
  318. /* TODO: Increase clocks if needed for current mode */
  319. if (rdev->pm.state == PM_STATE_MINIMUM) {
  320. rdev->pm.state = PM_STATE_ACTIVE;
  321. rdev->pm.planned_action = PM_ACTION_UPCLOCK;
  322. radeon_pm_set_clocks(rdev, false);
  323. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  324. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  325. } else if (rdev->pm.state == PM_STATE_PAUSED) {
  326. rdev->pm.state = PM_STATE_ACTIVE;
  327. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  328. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  329. DRM_DEBUG("radeon: dynamic power management activated\n");
  330. }
  331. } else { /* count == 0 */
  332. if (rdev->pm.state != PM_STATE_MINIMUM) {
  333. cancel_delayed_work(&rdev->pm.idle_work);
  334. rdev->pm.state = PM_STATE_MINIMUM;
  335. rdev->pm.planned_action = PM_ACTION_MINIMUM;
  336. radeon_pm_set_clocks(rdev, false);
  337. }
  338. }
  339. mutex_unlock(&rdev->pm.mutex);
  340. }
  341. bool radeon_pm_in_vbl(struct radeon_device *rdev)
  342. {
  343. u32 stat_crtc = 0, vbl = 0, position = 0;
  344. bool in_vbl = true;
  345. if (ASIC_IS_DCE4(rdev)) {
  346. if (rdev->pm.active_crtcs & (1 << 0)) {
  347. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  348. EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff;
  349. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  350. EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff;
  351. }
  352. if (rdev->pm.active_crtcs & (1 << 1)) {
  353. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  354. EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff;
  355. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  356. EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff;
  357. }
  358. if (rdev->pm.active_crtcs & (1 << 2)) {
  359. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  360. EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff;
  361. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  362. EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff;
  363. }
  364. if (rdev->pm.active_crtcs & (1 << 3)) {
  365. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  366. EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff;
  367. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  368. EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff;
  369. }
  370. if (rdev->pm.active_crtcs & (1 << 4)) {
  371. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  372. EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff;
  373. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  374. EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff;
  375. }
  376. if (rdev->pm.active_crtcs & (1 << 5)) {
  377. vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
  378. EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff;
  379. position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
  380. EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff;
  381. }
  382. } else if (ASIC_IS_AVIVO(rdev)) {
  383. if (rdev->pm.active_crtcs & (1 << 0)) {
  384. vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END) & 0xfff;
  385. position = RREG32(AVIVO_D1CRTC_STATUS_POSITION) & 0xfff;
  386. }
  387. if (rdev->pm.active_crtcs & (1 << 1)) {
  388. vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END) & 0xfff;
  389. position = RREG32(AVIVO_D2CRTC_STATUS_POSITION) & 0xfff;
  390. }
  391. if (position < vbl && position > 1)
  392. in_vbl = false;
  393. } else {
  394. if (rdev->pm.active_crtcs & (1 << 0)) {
  395. stat_crtc = RREG32(RADEON_CRTC_STATUS);
  396. if (!(stat_crtc & 1))
  397. in_vbl = false;
  398. }
  399. if (rdev->pm.active_crtcs & (1 << 1)) {
  400. stat_crtc = RREG32(RADEON_CRTC2_STATUS);
  401. if (!(stat_crtc & 1))
  402. in_vbl = false;
  403. }
  404. }
  405. if (position < vbl && position > 1)
  406. in_vbl = false;
  407. return in_vbl;
  408. }
  409. bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  410. {
  411. u32 stat_crtc = 0;
  412. bool in_vbl = radeon_pm_in_vbl(rdev);
  413. if (in_vbl == false)
  414. DRM_INFO("not in vbl for pm change %08x at %s\n", stat_crtc,
  415. finish ? "exit" : "entry");
  416. return in_vbl;
  417. }
  418. static void radeon_pm_idle_work_handler(struct work_struct *work)
  419. {
  420. struct radeon_device *rdev;
  421. int resched;
  422. rdev = container_of(work, struct radeon_device,
  423. pm.idle_work.work);
  424. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  425. mutex_lock(&rdev->pm.mutex);
  426. if (rdev->pm.state == PM_STATE_ACTIVE) {
  427. unsigned long irq_flags;
  428. int not_processed = 0;
  429. read_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  430. if (!list_empty(&rdev->fence_drv.emited)) {
  431. struct list_head *ptr;
  432. list_for_each(ptr, &rdev->fence_drv.emited) {
  433. /* count up to 3, that's enought info */
  434. if (++not_processed >= 3)
  435. break;
  436. }
  437. }
  438. read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  439. if (not_processed >= 3) { /* should upclock */
  440. if (rdev->pm.planned_action == PM_ACTION_DOWNCLOCK) {
  441. rdev->pm.planned_action = PM_ACTION_NONE;
  442. } else if (rdev->pm.planned_action == PM_ACTION_NONE &&
  443. rdev->pm.can_upclock) {
  444. rdev->pm.planned_action =
  445. PM_ACTION_UPCLOCK;
  446. rdev->pm.action_timeout = jiffies +
  447. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  448. }
  449. } else if (not_processed == 0) { /* should downclock */
  450. if (rdev->pm.planned_action == PM_ACTION_UPCLOCK) {
  451. rdev->pm.planned_action = PM_ACTION_NONE;
  452. } else if (rdev->pm.planned_action == PM_ACTION_NONE &&
  453. rdev->pm.can_downclock) {
  454. rdev->pm.planned_action =
  455. PM_ACTION_DOWNCLOCK;
  456. rdev->pm.action_timeout = jiffies +
  457. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  458. }
  459. }
  460. if (rdev->pm.planned_action != PM_ACTION_NONE &&
  461. jiffies > rdev->pm.action_timeout) {
  462. radeon_pm_set_clocks(rdev, false);
  463. }
  464. }
  465. mutex_unlock(&rdev->pm.mutex);
  466. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  467. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  468. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  469. }
  470. /*
  471. * Debugfs info
  472. */
  473. #if defined(CONFIG_DEBUG_FS)
  474. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  475. {
  476. struct drm_info_node *node = (struct drm_info_node *) m->private;
  477. struct drm_device *dev = node->minor->dev;
  478. struct radeon_device *rdev = dev->dev_private;
  479. seq_printf(m, "state: %s\n", pm_state_names[rdev->pm.state]);
  480. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk);
  481. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  482. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk);
  483. if (rdev->asic->get_memory_clock)
  484. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  485. if (rdev->asic->get_pcie_lanes)
  486. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  487. return 0;
  488. }
  489. static struct drm_info_list radeon_pm_info_list[] = {
  490. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  491. };
  492. #endif
  493. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  494. {
  495. #if defined(CONFIG_DEBUG_FS)
  496. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  497. #else
  498. return 0;
  499. #endif
  500. }