ixp4xx_eth.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516
  1. /*
  2. * Intel IXP4xx Ethernet driver for Linux
  3. *
  4. * Copyright (C) 2007 Krzysztof Halasa <khc@pm.waw.pl>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of version 2 of the GNU General Public License
  8. * as published by the Free Software Foundation.
  9. *
  10. * Ethernet port config (0x00 is not present on IXP42X):
  11. *
  12. * logical port 0x00 0x10 0x20
  13. * NPE 0 (NPE-A) 1 (NPE-B) 2 (NPE-C)
  14. * physical PortId 2 0 1
  15. * TX queue 23 24 25
  16. * RX-free queue 26 27 28
  17. * TX-done queue is always 31, per-port RX and TX-ready queues are configurable
  18. *
  19. *
  20. * Queue entries:
  21. * bits 0 -> 1 - NPE ID (RX and TX-done)
  22. * bits 0 -> 2 - priority (TX, per 802.1D)
  23. * bits 3 -> 4 - port ID (user-set?)
  24. * bits 5 -> 31 - physical descriptor address
  25. */
  26. #include <linux/delay.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/dmapool.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/io.h>
  31. #include <linux/kernel.h>
  32. #include <linux/net_tstamp.h>
  33. #include <linux/phy.h>
  34. #include <linux/platform_device.h>
  35. #include <linux/ptp_classify.h>
  36. #include <linux/slab.h>
  37. #include <linux/module.h>
  38. #include <mach/ixp46x_ts.h>
  39. #include <mach/npe.h>
  40. #include <mach/qmgr.h>
  41. #define DEBUG_DESC 0
  42. #define DEBUG_RX 0
  43. #define DEBUG_TX 0
  44. #define DEBUG_PKT_BYTES 0
  45. #define DEBUG_MDIO 0
  46. #define DEBUG_CLOSE 0
  47. #define DRV_NAME "ixp4xx_eth"
  48. #define MAX_NPES 3
  49. #define RX_DESCS 64 /* also length of all RX queues */
  50. #define TX_DESCS 16 /* also length of all TX queues */
  51. #define TXDONE_QUEUE_LEN 64 /* dwords */
  52. #define POOL_ALLOC_SIZE (sizeof(struct desc) * (RX_DESCS + TX_DESCS))
  53. #define REGS_SIZE 0x1000
  54. #define MAX_MRU 1536 /* 0x600 */
  55. #define RX_BUFF_SIZE ALIGN((NET_IP_ALIGN) + MAX_MRU, 4)
  56. #define NAPI_WEIGHT 16
  57. #define MDIO_INTERVAL (3 * HZ)
  58. #define MAX_MDIO_RETRIES 100 /* microseconds, typically 30 cycles */
  59. #define MAX_CLOSE_WAIT 1000 /* microseconds, typically 2-3 cycles */
  60. #define NPE_ID(port_id) ((port_id) >> 4)
  61. #define PHYSICAL_ID(port_id) ((NPE_ID(port_id) + 2) % 3)
  62. #define TX_QUEUE(port_id) (NPE_ID(port_id) + 23)
  63. #define RXFREE_QUEUE(port_id) (NPE_ID(port_id) + 26)
  64. #define TXDONE_QUEUE 31
  65. #define PTP_SLAVE_MODE 1
  66. #define PTP_MASTER_MODE 2
  67. #define PORT2CHANNEL(p) NPE_ID(p->id)
  68. /* TX Control Registers */
  69. #define TX_CNTRL0_TX_EN 0x01
  70. #define TX_CNTRL0_HALFDUPLEX 0x02
  71. #define TX_CNTRL0_RETRY 0x04
  72. #define TX_CNTRL0_PAD_EN 0x08
  73. #define TX_CNTRL0_APPEND_FCS 0x10
  74. #define TX_CNTRL0_2DEFER 0x20
  75. #define TX_CNTRL0_RMII 0x40 /* reduced MII */
  76. #define TX_CNTRL1_RETRIES 0x0F /* 4 bits */
  77. /* RX Control Registers */
  78. #define RX_CNTRL0_RX_EN 0x01
  79. #define RX_CNTRL0_PADSTRIP_EN 0x02
  80. #define RX_CNTRL0_SEND_FCS 0x04
  81. #define RX_CNTRL0_PAUSE_EN 0x08
  82. #define RX_CNTRL0_LOOP_EN 0x10
  83. #define RX_CNTRL0_ADDR_FLTR_EN 0x20
  84. #define RX_CNTRL0_RX_RUNT_EN 0x40
  85. #define RX_CNTRL0_BCAST_DIS 0x80
  86. #define RX_CNTRL1_DEFER_EN 0x01
  87. /* Core Control Register */
  88. #define CORE_RESET 0x01
  89. #define CORE_RX_FIFO_FLUSH 0x02
  90. #define CORE_TX_FIFO_FLUSH 0x04
  91. #define CORE_SEND_JAM 0x08
  92. #define CORE_MDC_EN 0x10 /* MDIO using NPE-B ETH-0 only */
  93. #define DEFAULT_TX_CNTRL0 (TX_CNTRL0_TX_EN | TX_CNTRL0_RETRY | \
  94. TX_CNTRL0_PAD_EN | TX_CNTRL0_APPEND_FCS | \
  95. TX_CNTRL0_2DEFER)
  96. #define DEFAULT_RX_CNTRL0 RX_CNTRL0_RX_EN
  97. #define DEFAULT_CORE_CNTRL CORE_MDC_EN
  98. /* NPE message codes */
  99. #define NPE_GETSTATUS 0x00
  100. #define NPE_EDB_SETPORTADDRESS 0x01
  101. #define NPE_EDB_GETMACADDRESSDATABASE 0x02
  102. #define NPE_EDB_SETMACADDRESSSDATABASE 0x03
  103. #define NPE_GETSTATS 0x04
  104. #define NPE_RESETSTATS 0x05
  105. #define NPE_SETMAXFRAMELENGTHS 0x06
  106. #define NPE_VLAN_SETRXTAGMODE 0x07
  107. #define NPE_VLAN_SETDEFAULTRXVID 0x08
  108. #define NPE_VLAN_SETPORTVLANTABLEENTRY 0x09
  109. #define NPE_VLAN_SETPORTVLANTABLERANGE 0x0A
  110. #define NPE_VLAN_SETRXQOSENTRY 0x0B
  111. #define NPE_VLAN_SETPORTIDEXTRACTIONMODE 0x0C
  112. #define NPE_STP_SETBLOCKINGSTATE 0x0D
  113. #define NPE_FW_SETFIREWALLMODE 0x0E
  114. #define NPE_PC_SETFRAMECONTROLDURATIONID 0x0F
  115. #define NPE_PC_SETAPMACTABLE 0x11
  116. #define NPE_SETLOOPBACK_MODE 0x12
  117. #define NPE_PC_SETBSSIDTABLE 0x13
  118. #define NPE_ADDRESS_FILTER_CONFIG 0x14
  119. #define NPE_APPENDFCSCONFIG 0x15
  120. #define NPE_NOTIFY_MAC_RECOVERY_DONE 0x16
  121. #define NPE_MAC_RECOVERY_START 0x17
  122. #ifdef __ARMEB__
  123. typedef struct sk_buff buffer_t;
  124. #define free_buffer dev_kfree_skb
  125. #define free_buffer_irq dev_kfree_skb_irq
  126. #else
  127. typedef void buffer_t;
  128. #define free_buffer kfree
  129. #define free_buffer_irq kfree
  130. #endif
  131. struct eth_regs {
  132. u32 tx_control[2], __res1[2]; /* 000 */
  133. u32 rx_control[2], __res2[2]; /* 010 */
  134. u32 random_seed, __res3[3]; /* 020 */
  135. u32 partial_empty_threshold, __res4; /* 030 */
  136. u32 partial_full_threshold, __res5; /* 038 */
  137. u32 tx_start_bytes, __res6[3]; /* 040 */
  138. u32 tx_deferral, rx_deferral, __res7[2];/* 050 */
  139. u32 tx_2part_deferral[2], __res8[2]; /* 060 */
  140. u32 slot_time, __res9[3]; /* 070 */
  141. u32 mdio_command[4]; /* 080 */
  142. u32 mdio_status[4]; /* 090 */
  143. u32 mcast_mask[6], __res10[2]; /* 0A0 */
  144. u32 mcast_addr[6], __res11[2]; /* 0C0 */
  145. u32 int_clock_threshold, __res12[3]; /* 0E0 */
  146. u32 hw_addr[6], __res13[61]; /* 0F0 */
  147. u32 core_control; /* 1FC */
  148. };
  149. struct port {
  150. struct resource *mem_res;
  151. struct eth_regs __iomem *regs;
  152. struct npe *npe;
  153. struct net_device *netdev;
  154. struct napi_struct napi;
  155. struct phy_device *phydev;
  156. struct eth_plat_info *plat;
  157. buffer_t *rx_buff_tab[RX_DESCS], *tx_buff_tab[TX_DESCS];
  158. struct desc *desc_tab; /* coherent */
  159. u32 desc_tab_phys;
  160. int id; /* logical port ID */
  161. int speed, duplex;
  162. u8 firmware[4];
  163. int hwts_tx_en;
  164. int hwts_rx_en;
  165. };
  166. /* NPE message structure */
  167. struct msg {
  168. #ifdef __ARMEB__
  169. u8 cmd, eth_id, byte2, byte3;
  170. u8 byte4, byte5, byte6, byte7;
  171. #else
  172. u8 byte3, byte2, eth_id, cmd;
  173. u8 byte7, byte6, byte5, byte4;
  174. #endif
  175. };
  176. /* Ethernet packet descriptor */
  177. struct desc {
  178. u32 next; /* pointer to next buffer, unused */
  179. #ifdef __ARMEB__
  180. u16 buf_len; /* buffer length */
  181. u16 pkt_len; /* packet length */
  182. u32 data; /* pointer to data buffer in RAM */
  183. u8 dest_id;
  184. u8 src_id;
  185. u16 flags;
  186. u8 qos;
  187. u8 padlen;
  188. u16 vlan_tci;
  189. #else
  190. u16 pkt_len; /* packet length */
  191. u16 buf_len; /* buffer length */
  192. u32 data; /* pointer to data buffer in RAM */
  193. u16 flags;
  194. u8 src_id;
  195. u8 dest_id;
  196. u16 vlan_tci;
  197. u8 padlen;
  198. u8 qos;
  199. #endif
  200. #ifdef __ARMEB__
  201. u8 dst_mac_0, dst_mac_1, dst_mac_2, dst_mac_3;
  202. u8 dst_mac_4, dst_mac_5, src_mac_0, src_mac_1;
  203. u8 src_mac_2, src_mac_3, src_mac_4, src_mac_5;
  204. #else
  205. u8 dst_mac_3, dst_mac_2, dst_mac_1, dst_mac_0;
  206. u8 src_mac_1, src_mac_0, dst_mac_5, dst_mac_4;
  207. u8 src_mac_5, src_mac_4, src_mac_3, src_mac_2;
  208. #endif
  209. };
  210. #define rx_desc_phys(port, n) ((port)->desc_tab_phys + \
  211. (n) * sizeof(struct desc))
  212. #define rx_desc_ptr(port, n) (&(port)->desc_tab[n])
  213. #define tx_desc_phys(port, n) ((port)->desc_tab_phys + \
  214. ((n) + RX_DESCS) * sizeof(struct desc))
  215. #define tx_desc_ptr(port, n) (&(port)->desc_tab[(n) + RX_DESCS])
  216. #ifndef __ARMEB__
  217. static inline void memcpy_swab32(u32 *dest, u32 *src, int cnt)
  218. {
  219. int i;
  220. for (i = 0; i < cnt; i++)
  221. dest[i] = swab32(src[i]);
  222. }
  223. #endif
  224. static spinlock_t mdio_lock;
  225. static struct eth_regs __iomem *mdio_regs; /* mdio command and status only */
  226. static struct mii_bus *mdio_bus;
  227. static int ports_open;
  228. static struct port *npe_port_tab[MAX_NPES];
  229. static struct dma_pool *dma_pool;
  230. static struct sock_filter ptp_filter[] = {
  231. PTP_FILTER
  232. };
  233. static int ixp_ptp_match(struct sk_buff *skb, u16 uid_hi, u32 uid_lo, u16 seqid)
  234. {
  235. u8 *data = skb->data;
  236. unsigned int offset;
  237. u16 *hi, *id;
  238. u32 lo;
  239. if (sk_run_filter(skb, ptp_filter) != PTP_CLASS_V1_IPV4)
  240. return 0;
  241. offset = ETH_HLEN + IPV4_HLEN(data) + UDP_HLEN;
  242. if (skb->len < offset + OFF_PTP_SEQUENCE_ID + sizeof(seqid))
  243. return 0;
  244. hi = (u16 *)(data + offset + OFF_PTP_SOURCE_UUID);
  245. id = (u16 *)(data + offset + OFF_PTP_SEQUENCE_ID);
  246. memcpy(&lo, &hi[1], sizeof(lo));
  247. return (uid_hi == ntohs(*hi) &&
  248. uid_lo == ntohl(lo) &&
  249. seqid == ntohs(*id));
  250. }
  251. static void ixp_rx_timestamp(struct port *port, struct sk_buff *skb)
  252. {
  253. struct skb_shared_hwtstamps *shhwtstamps;
  254. struct ixp46x_ts_regs *regs;
  255. u64 ns;
  256. u32 ch, hi, lo, val;
  257. u16 uid, seq;
  258. if (!port->hwts_rx_en)
  259. return;
  260. ch = PORT2CHANNEL(port);
  261. regs = (struct ixp46x_ts_regs __iomem *) IXP4XX_TIMESYNC_BASE_VIRT;
  262. val = __raw_readl(&regs->channel[ch].ch_event);
  263. if (!(val & RX_SNAPSHOT_LOCKED))
  264. return;
  265. lo = __raw_readl(&regs->channel[ch].src_uuid_lo);
  266. hi = __raw_readl(&regs->channel[ch].src_uuid_hi);
  267. uid = hi & 0xffff;
  268. seq = (hi >> 16) & 0xffff;
  269. if (!ixp_ptp_match(skb, htons(uid), htonl(lo), htons(seq)))
  270. goto out;
  271. lo = __raw_readl(&regs->channel[ch].rx_snap_lo);
  272. hi = __raw_readl(&regs->channel[ch].rx_snap_hi);
  273. ns = ((u64) hi) << 32;
  274. ns |= lo;
  275. ns <<= TICKS_NS_SHIFT;
  276. shhwtstamps = skb_hwtstamps(skb);
  277. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  278. shhwtstamps->hwtstamp = ns_to_ktime(ns);
  279. out:
  280. __raw_writel(RX_SNAPSHOT_LOCKED, &regs->channel[ch].ch_event);
  281. }
  282. static void ixp_tx_timestamp(struct port *port, struct sk_buff *skb)
  283. {
  284. struct skb_shared_hwtstamps shhwtstamps;
  285. struct ixp46x_ts_regs *regs;
  286. struct skb_shared_info *shtx;
  287. u64 ns;
  288. u32 ch, cnt, hi, lo, val;
  289. shtx = skb_shinfo(skb);
  290. if (unlikely(shtx->tx_flags & SKBTX_HW_TSTAMP && port->hwts_tx_en))
  291. shtx->tx_flags |= SKBTX_IN_PROGRESS;
  292. else
  293. return;
  294. ch = PORT2CHANNEL(port);
  295. regs = (struct ixp46x_ts_regs __iomem *) IXP4XX_TIMESYNC_BASE_VIRT;
  296. /*
  297. * This really stinks, but we have to poll for the Tx time stamp.
  298. * Usually, the time stamp is ready after 4 to 6 microseconds.
  299. */
  300. for (cnt = 0; cnt < 100; cnt++) {
  301. val = __raw_readl(&regs->channel[ch].ch_event);
  302. if (val & TX_SNAPSHOT_LOCKED)
  303. break;
  304. udelay(1);
  305. }
  306. if (!(val & TX_SNAPSHOT_LOCKED)) {
  307. shtx->tx_flags &= ~SKBTX_IN_PROGRESS;
  308. return;
  309. }
  310. lo = __raw_readl(&regs->channel[ch].tx_snap_lo);
  311. hi = __raw_readl(&regs->channel[ch].tx_snap_hi);
  312. ns = ((u64) hi) << 32;
  313. ns |= lo;
  314. ns <<= TICKS_NS_SHIFT;
  315. memset(&shhwtstamps, 0, sizeof(shhwtstamps));
  316. shhwtstamps.hwtstamp = ns_to_ktime(ns);
  317. skb_tstamp_tx(skb, &shhwtstamps);
  318. __raw_writel(TX_SNAPSHOT_LOCKED, &regs->channel[ch].ch_event);
  319. }
  320. static int hwtstamp_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  321. {
  322. struct hwtstamp_config cfg;
  323. struct ixp46x_ts_regs *regs;
  324. struct port *port = netdev_priv(netdev);
  325. int ch;
  326. if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
  327. return -EFAULT;
  328. if (cfg.flags) /* reserved for future extensions */
  329. return -EINVAL;
  330. ch = PORT2CHANNEL(port);
  331. regs = (struct ixp46x_ts_regs __iomem *) IXP4XX_TIMESYNC_BASE_VIRT;
  332. if (cfg.tx_type != HWTSTAMP_TX_OFF && cfg.tx_type != HWTSTAMP_TX_ON)
  333. return -ERANGE;
  334. switch (cfg.rx_filter) {
  335. case HWTSTAMP_FILTER_NONE:
  336. port->hwts_rx_en = 0;
  337. break;
  338. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  339. port->hwts_rx_en = PTP_SLAVE_MODE;
  340. __raw_writel(0, &regs->channel[ch].ch_control);
  341. break;
  342. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  343. port->hwts_rx_en = PTP_MASTER_MODE;
  344. __raw_writel(MASTER_MODE, &regs->channel[ch].ch_control);
  345. break;
  346. default:
  347. return -ERANGE;
  348. }
  349. port->hwts_tx_en = cfg.tx_type == HWTSTAMP_TX_ON;
  350. /* Clear out any old time stamps. */
  351. __raw_writel(TX_SNAPSHOT_LOCKED | RX_SNAPSHOT_LOCKED,
  352. &regs->channel[ch].ch_event);
  353. return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
  354. }
  355. static int ixp4xx_mdio_cmd(struct mii_bus *bus, int phy_id, int location,
  356. int write, u16 cmd)
  357. {
  358. int cycles = 0;
  359. if (__raw_readl(&mdio_regs->mdio_command[3]) & 0x80) {
  360. printk(KERN_ERR "%s: MII not ready to transmit\n", bus->name);
  361. return -1;
  362. }
  363. if (write) {
  364. __raw_writel(cmd & 0xFF, &mdio_regs->mdio_command[0]);
  365. __raw_writel(cmd >> 8, &mdio_regs->mdio_command[1]);
  366. }
  367. __raw_writel(((phy_id << 5) | location) & 0xFF,
  368. &mdio_regs->mdio_command[2]);
  369. __raw_writel((phy_id >> 3) | (write << 2) | 0x80 /* GO */,
  370. &mdio_regs->mdio_command[3]);
  371. while ((cycles < MAX_MDIO_RETRIES) &&
  372. (__raw_readl(&mdio_regs->mdio_command[3]) & 0x80)) {
  373. udelay(1);
  374. cycles++;
  375. }
  376. if (cycles == MAX_MDIO_RETRIES) {
  377. printk(KERN_ERR "%s #%i: MII write failed\n", bus->name,
  378. phy_id);
  379. return -1;
  380. }
  381. #if DEBUG_MDIO
  382. printk(KERN_DEBUG "%s #%i: mdio_%s() took %i cycles\n", bus->name,
  383. phy_id, write ? "write" : "read", cycles);
  384. #endif
  385. if (write)
  386. return 0;
  387. if (__raw_readl(&mdio_regs->mdio_status[3]) & 0x80) {
  388. #if DEBUG_MDIO
  389. printk(KERN_DEBUG "%s #%i: MII read failed\n", bus->name,
  390. phy_id);
  391. #endif
  392. return 0xFFFF; /* don't return error */
  393. }
  394. return (__raw_readl(&mdio_regs->mdio_status[0]) & 0xFF) |
  395. ((__raw_readl(&mdio_regs->mdio_status[1]) & 0xFF) << 8);
  396. }
  397. static int ixp4xx_mdio_read(struct mii_bus *bus, int phy_id, int location)
  398. {
  399. unsigned long flags;
  400. int ret;
  401. spin_lock_irqsave(&mdio_lock, flags);
  402. ret = ixp4xx_mdio_cmd(bus, phy_id, location, 0, 0);
  403. spin_unlock_irqrestore(&mdio_lock, flags);
  404. #if DEBUG_MDIO
  405. printk(KERN_DEBUG "%s #%i: MII read [%i] -> 0x%X\n", bus->name,
  406. phy_id, location, ret);
  407. #endif
  408. return ret;
  409. }
  410. static int ixp4xx_mdio_write(struct mii_bus *bus, int phy_id, int location,
  411. u16 val)
  412. {
  413. unsigned long flags;
  414. int ret;
  415. spin_lock_irqsave(&mdio_lock, flags);
  416. ret = ixp4xx_mdio_cmd(bus, phy_id, location, 1, val);
  417. spin_unlock_irqrestore(&mdio_lock, flags);
  418. #if DEBUG_MDIO
  419. printk(KERN_DEBUG "%s #%i: MII write [%i] <- 0x%X, err = %i\n",
  420. bus->name, phy_id, location, val, ret);
  421. #endif
  422. return ret;
  423. }
  424. static int ixp4xx_mdio_register(void)
  425. {
  426. int err;
  427. if (!(mdio_bus = mdiobus_alloc()))
  428. return -ENOMEM;
  429. if (cpu_is_ixp43x()) {
  430. /* IXP43x lacks NPE-B and uses NPE-C for MII PHY access */
  431. if (!(ixp4xx_read_feature_bits() & IXP4XX_FEATURE_NPEC_ETH))
  432. return -ENODEV;
  433. mdio_regs = (struct eth_regs __iomem *)IXP4XX_EthC_BASE_VIRT;
  434. } else {
  435. /* All MII PHY accesses use NPE-B Ethernet registers */
  436. if (!(ixp4xx_read_feature_bits() & IXP4XX_FEATURE_NPEB_ETH0))
  437. return -ENODEV;
  438. mdio_regs = (struct eth_regs __iomem *)IXP4XX_EthB_BASE_VIRT;
  439. }
  440. __raw_writel(DEFAULT_CORE_CNTRL, &mdio_regs->core_control);
  441. spin_lock_init(&mdio_lock);
  442. mdio_bus->name = "IXP4xx MII Bus";
  443. mdio_bus->read = &ixp4xx_mdio_read;
  444. mdio_bus->write = &ixp4xx_mdio_write;
  445. snprintf(mdio_bus->id, MII_BUS_ID_SIZE, "ixp4xx-eth-0");
  446. if ((err = mdiobus_register(mdio_bus)))
  447. mdiobus_free(mdio_bus);
  448. return err;
  449. }
  450. static void ixp4xx_mdio_remove(void)
  451. {
  452. mdiobus_unregister(mdio_bus);
  453. mdiobus_free(mdio_bus);
  454. }
  455. static void ixp4xx_adjust_link(struct net_device *dev)
  456. {
  457. struct port *port = netdev_priv(dev);
  458. struct phy_device *phydev = port->phydev;
  459. if (!phydev->link) {
  460. if (port->speed) {
  461. port->speed = 0;
  462. printk(KERN_INFO "%s: link down\n", dev->name);
  463. }
  464. return;
  465. }
  466. if (port->speed == phydev->speed && port->duplex == phydev->duplex)
  467. return;
  468. port->speed = phydev->speed;
  469. port->duplex = phydev->duplex;
  470. if (port->duplex)
  471. __raw_writel(DEFAULT_TX_CNTRL0 & ~TX_CNTRL0_HALFDUPLEX,
  472. &port->regs->tx_control[0]);
  473. else
  474. __raw_writel(DEFAULT_TX_CNTRL0 | TX_CNTRL0_HALFDUPLEX,
  475. &port->regs->tx_control[0]);
  476. printk(KERN_INFO "%s: link up, speed %u Mb/s, %s duplex\n",
  477. dev->name, port->speed, port->duplex ? "full" : "half");
  478. }
  479. static inline void debug_pkt(struct net_device *dev, const char *func,
  480. u8 *data, int len)
  481. {
  482. #if DEBUG_PKT_BYTES
  483. int i;
  484. printk(KERN_DEBUG "%s: %s(%i) ", dev->name, func, len);
  485. for (i = 0; i < len; i++) {
  486. if (i >= DEBUG_PKT_BYTES)
  487. break;
  488. printk("%s%02X",
  489. ((i == 6) || (i == 12) || (i >= 14)) ? " " : "",
  490. data[i]);
  491. }
  492. printk("\n");
  493. #endif
  494. }
  495. static inline void debug_desc(u32 phys, struct desc *desc)
  496. {
  497. #if DEBUG_DESC
  498. printk(KERN_DEBUG "%X: %X %3X %3X %08X %2X < %2X %4X %X"
  499. " %X %X %02X%02X%02X%02X%02X%02X < %02X%02X%02X%02X%02X%02X\n",
  500. phys, desc->next, desc->buf_len, desc->pkt_len,
  501. desc->data, desc->dest_id, desc->src_id, desc->flags,
  502. desc->qos, desc->padlen, desc->vlan_tci,
  503. desc->dst_mac_0, desc->dst_mac_1, desc->dst_mac_2,
  504. desc->dst_mac_3, desc->dst_mac_4, desc->dst_mac_5,
  505. desc->src_mac_0, desc->src_mac_1, desc->src_mac_2,
  506. desc->src_mac_3, desc->src_mac_4, desc->src_mac_5);
  507. #endif
  508. }
  509. static inline int queue_get_desc(unsigned int queue, struct port *port,
  510. int is_tx)
  511. {
  512. u32 phys, tab_phys, n_desc;
  513. struct desc *tab;
  514. if (!(phys = qmgr_get_entry(queue)))
  515. return -1;
  516. phys &= ~0x1F; /* mask out non-address bits */
  517. tab_phys = is_tx ? tx_desc_phys(port, 0) : rx_desc_phys(port, 0);
  518. tab = is_tx ? tx_desc_ptr(port, 0) : rx_desc_ptr(port, 0);
  519. n_desc = (phys - tab_phys) / sizeof(struct desc);
  520. BUG_ON(n_desc >= (is_tx ? TX_DESCS : RX_DESCS));
  521. debug_desc(phys, &tab[n_desc]);
  522. BUG_ON(tab[n_desc].next);
  523. return n_desc;
  524. }
  525. static inline void queue_put_desc(unsigned int queue, u32 phys,
  526. struct desc *desc)
  527. {
  528. debug_desc(phys, desc);
  529. BUG_ON(phys & 0x1F);
  530. qmgr_put_entry(queue, phys);
  531. /* Don't check for queue overflow here, we've allocated sufficient
  532. length and queues >= 32 don't support this check anyway. */
  533. }
  534. static inline void dma_unmap_tx(struct port *port, struct desc *desc)
  535. {
  536. #ifdef __ARMEB__
  537. dma_unmap_single(&port->netdev->dev, desc->data,
  538. desc->buf_len, DMA_TO_DEVICE);
  539. #else
  540. dma_unmap_single(&port->netdev->dev, desc->data & ~3,
  541. ALIGN((desc->data & 3) + desc->buf_len, 4),
  542. DMA_TO_DEVICE);
  543. #endif
  544. }
  545. static void eth_rx_irq(void *pdev)
  546. {
  547. struct net_device *dev = pdev;
  548. struct port *port = netdev_priv(dev);
  549. #if DEBUG_RX
  550. printk(KERN_DEBUG "%s: eth_rx_irq\n", dev->name);
  551. #endif
  552. qmgr_disable_irq(port->plat->rxq);
  553. napi_schedule(&port->napi);
  554. }
  555. static int eth_poll(struct napi_struct *napi, int budget)
  556. {
  557. struct port *port = container_of(napi, struct port, napi);
  558. struct net_device *dev = port->netdev;
  559. unsigned int rxq = port->plat->rxq, rxfreeq = RXFREE_QUEUE(port->id);
  560. int received = 0;
  561. #if DEBUG_RX
  562. printk(KERN_DEBUG "%s: eth_poll\n", dev->name);
  563. #endif
  564. while (received < budget) {
  565. struct sk_buff *skb;
  566. struct desc *desc;
  567. int n;
  568. #ifdef __ARMEB__
  569. struct sk_buff *temp;
  570. u32 phys;
  571. #endif
  572. if ((n = queue_get_desc(rxq, port, 0)) < 0) {
  573. #if DEBUG_RX
  574. printk(KERN_DEBUG "%s: eth_poll napi_complete\n",
  575. dev->name);
  576. #endif
  577. napi_complete(napi);
  578. qmgr_enable_irq(rxq);
  579. if (!qmgr_stat_below_low_watermark(rxq) &&
  580. napi_reschedule(napi)) { /* not empty again */
  581. #if DEBUG_RX
  582. printk(KERN_DEBUG "%s: eth_poll"
  583. " napi_reschedule successed\n",
  584. dev->name);
  585. #endif
  586. qmgr_disable_irq(rxq);
  587. continue;
  588. }
  589. #if DEBUG_RX
  590. printk(KERN_DEBUG "%s: eth_poll all done\n",
  591. dev->name);
  592. #endif
  593. return received; /* all work done */
  594. }
  595. desc = rx_desc_ptr(port, n);
  596. #ifdef __ARMEB__
  597. if ((skb = netdev_alloc_skb(dev, RX_BUFF_SIZE))) {
  598. phys = dma_map_single(&dev->dev, skb->data,
  599. RX_BUFF_SIZE, DMA_FROM_DEVICE);
  600. if (dma_mapping_error(&dev->dev, phys)) {
  601. dev_kfree_skb(skb);
  602. skb = NULL;
  603. }
  604. }
  605. #else
  606. skb = netdev_alloc_skb(dev,
  607. ALIGN(NET_IP_ALIGN + desc->pkt_len, 4));
  608. #endif
  609. if (!skb) {
  610. dev->stats.rx_dropped++;
  611. /* put the desc back on RX-ready queue */
  612. desc->buf_len = MAX_MRU;
  613. desc->pkt_len = 0;
  614. queue_put_desc(rxfreeq, rx_desc_phys(port, n), desc);
  615. continue;
  616. }
  617. /* process received frame */
  618. #ifdef __ARMEB__
  619. temp = skb;
  620. skb = port->rx_buff_tab[n];
  621. dma_unmap_single(&dev->dev, desc->data - NET_IP_ALIGN,
  622. RX_BUFF_SIZE, DMA_FROM_DEVICE);
  623. #else
  624. dma_sync_single_for_cpu(&dev->dev, desc->data - NET_IP_ALIGN,
  625. RX_BUFF_SIZE, DMA_FROM_DEVICE);
  626. memcpy_swab32((u32 *)skb->data, (u32 *)port->rx_buff_tab[n],
  627. ALIGN(NET_IP_ALIGN + desc->pkt_len, 4) / 4);
  628. #endif
  629. skb_reserve(skb, NET_IP_ALIGN);
  630. skb_put(skb, desc->pkt_len);
  631. debug_pkt(dev, "eth_poll", skb->data, skb->len);
  632. ixp_rx_timestamp(port, skb);
  633. skb->protocol = eth_type_trans(skb, dev);
  634. dev->stats.rx_packets++;
  635. dev->stats.rx_bytes += skb->len;
  636. netif_receive_skb(skb);
  637. /* put the new buffer on RX-free queue */
  638. #ifdef __ARMEB__
  639. port->rx_buff_tab[n] = temp;
  640. desc->data = phys + NET_IP_ALIGN;
  641. #endif
  642. desc->buf_len = MAX_MRU;
  643. desc->pkt_len = 0;
  644. queue_put_desc(rxfreeq, rx_desc_phys(port, n), desc);
  645. received++;
  646. }
  647. #if DEBUG_RX
  648. printk(KERN_DEBUG "eth_poll(): end, not all work done\n");
  649. #endif
  650. return received; /* not all work done */
  651. }
  652. static void eth_txdone_irq(void *unused)
  653. {
  654. u32 phys;
  655. #if DEBUG_TX
  656. printk(KERN_DEBUG DRV_NAME ": eth_txdone_irq\n");
  657. #endif
  658. while ((phys = qmgr_get_entry(TXDONE_QUEUE)) != 0) {
  659. u32 npe_id, n_desc;
  660. struct port *port;
  661. struct desc *desc;
  662. int start;
  663. npe_id = phys & 3;
  664. BUG_ON(npe_id >= MAX_NPES);
  665. port = npe_port_tab[npe_id];
  666. BUG_ON(!port);
  667. phys &= ~0x1F; /* mask out non-address bits */
  668. n_desc = (phys - tx_desc_phys(port, 0)) / sizeof(struct desc);
  669. BUG_ON(n_desc >= TX_DESCS);
  670. desc = tx_desc_ptr(port, n_desc);
  671. debug_desc(phys, desc);
  672. if (port->tx_buff_tab[n_desc]) { /* not the draining packet */
  673. port->netdev->stats.tx_packets++;
  674. port->netdev->stats.tx_bytes += desc->pkt_len;
  675. dma_unmap_tx(port, desc);
  676. #if DEBUG_TX
  677. printk(KERN_DEBUG "%s: eth_txdone_irq free %p\n",
  678. port->netdev->name, port->tx_buff_tab[n_desc]);
  679. #endif
  680. free_buffer_irq(port->tx_buff_tab[n_desc]);
  681. port->tx_buff_tab[n_desc] = NULL;
  682. }
  683. start = qmgr_stat_below_low_watermark(port->plat->txreadyq);
  684. queue_put_desc(port->plat->txreadyq, phys, desc);
  685. if (start) { /* TX-ready queue was empty */
  686. #if DEBUG_TX
  687. printk(KERN_DEBUG "%s: eth_txdone_irq xmit ready\n",
  688. port->netdev->name);
  689. #endif
  690. netif_wake_queue(port->netdev);
  691. }
  692. }
  693. }
  694. static int eth_xmit(struct sk_buff *skb, struct net_device *dev)
  695. {
  696. struct port *port = netdev_priv(dev);
  697. unsigned int txreadyq = port->plat->txreadyq;
  698. int len, offset, bytes, n;
  699. void *mem;
  700. u32 phys;
  701. struct desc *desc;
  702. #if DEBUG_TX
  703. printk(KERN_DEBUG "%s: eth_xmit\n", dev->name);
  704. #endif
  705. if (unlikely(skb->len > MAX_MRU)) {
  706. dev_kfree_skb(skb);
  707. dev->stats.tx_errors++;
  708. return NETDEV_TX_OK;
  709. }
  710. debug_pkt(dev, "eth_xmit", skb->data, skb->len);
  711. len = skb->len;
  712. #ifdef __ARMEB__
  713. offset = 0; /* no need to keep alignment */
  714. bytes = len;
  715. mem = skb->data;
  716. #else
  717. offset = (int)skb->data & 3; /* keep 32-bit alignment */
  718. bytes = ALIGN(offset + len, 4);
  719. if (!(mem = kmalloc(bytes, GFP_ATOMIC))) {
  720. dev_kfree_skb(skb);
  721. dev->stats.tx_dropped++;
  722. return NETDEV_TX_OK;
  723. }
  724. memcpy_swab32(mem, (u32 *)((int)skb->data & ~3), bytes / 4);
  725. #endif
  726. phys = dma_map_single(&dev->dev, mem, bytes, DMA_TO_DEVICE);
  727. if (dma_mapping_error(&dev->dev, phys)) {
  728. dev_kfree_skb(skb);
  729. #ifndef __ARMEB__
  730. kfree(mem);
  731. #endif
  732. dev->stats.tx_dropped++;
  733. return NETDEV_TX_OK;
  734. }
  735. n = queue_get_desc(txreadyq, port, 1);
  736. BUG_ON(n < 0);
  737. desc = tx_desc_ptr(port, n);
  738. #ifdef __ARMEB__
  739. port->tx_buff_tab[n] = skb;
  740. #else
  741. port->tx_buff_tab[n] = mem;
  742. #endif
  743. desc->data = phys + offset;
  744. desc->buf_len = desc->pkt_len = len;
  745. /* NPE firmware pads short frames with zeros internally */
  746. wmb();
  747. queue_put_desc(TX_QUEUE(port->id), tx_desc_phys(port, n), desc);
  748. if (qmgr_stat_below_low_watermark(txreadyq)) { /* empty */
  749. #if DEBUG_TX
  750. printk(KERN_DEBUG "%s: eth_xmit queue full\n", dev->name);
  751. #endif
  752. netif_stop_queue(dev);
  753. /* we could miss TX ready interrupt */
  754. /* really empty in fact */
  755. if (!qmgr_stat_below_low_watermark(txreadyq)) {
  756. #if DEBUG_TX
  757. printk(KERN_DEBUG "%s: eth_xmit ready again\n",
  758. dev->name);
  759. #endif
  760. netif_wake_queue(dev);
  761. }
  762. }
  763. #if DEBUG_TX
  764. printk(KERN_DEBUG "%s: eth_xmit end\n", dev->name);
  765. #endif
  766. ixp_tx_timestamp(port, skb);
  767. skb_tx_timestamp(skb);
  768. #ifndef __ARMEB__
  769. dev_kfree_skb(skb);
  770. #endif
  771. return NETDEV_TX_OK;
  772. }
  773. static void eth_set_mcast_list(struct net_device *dev)
  774. {
  775. struct port *port = netdev_priv(dev);
  776. struct netdev_hw_addr *ha;
  777. u8 diffs[ETH_ALEN], *addr;
  778. int i;
  779. static const u8 allmulti[] = { 0x01, 0x00, 0x00, 0x00, 0x00, 0x00 };
  780. if (dev->flags & IFF_ALLMULTI) {
  781. for (i = 0; i < ETH_ALEN; i++) {
  782. __raw_writel(allmulti[i], &port->regs->mcast_addr[i]);
  783. __raw_writel(allmulti[i], &port->regs->mcast_mask[i]);
  784. }
  785. __raw_writel(DEFAULT_RX_CNTRL0 | RX_CNTRL0_ADDR_FLTR_EN,
  786. &port->regs->rx_control[0]);
  787. return;
  788. }
  789. if ((dev->flags & IFF_PROMISC) || netdev_mc_empty(dev)) {
  790. __raw_writel(DEFAULT_RX_CNTRL0 & ~RX_CNTRL0_ADDR_FLTR_EN,
  791. &port->regs->rx_control[0]);
  792. return;
  793. }
  794. memset(diffs, 0, ETH_ALEN);
  795. addr = NULL;
  796. netdev_for_each_mc_addr(ha, dev) {
  797. if (!addr)
  798. addr = ha->addr; /* first MAC address */
  799. for (i = 0; i < ETH_ALEN; i++)
  800. diffs[i] |= addr[i] ^ ha->addr[i];
  801. }
  802. for (i = 0; i < ETH_ALEN; i++) {
  803. __raw_writel(addr[i], &port->regs->mcast_addr[i]);
  804. __raw_writel(~diffs[i], &port->regs->mcast_mask[i]);
  805. }
  806. __raw_writel(DEFAULT_RX_CNTRL0 | RX_CNTRL0_ADDR_FLTR_EN,
  807. &port->regs->rx_control[0]);
  808. }
  809. static int eth_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
  810. {
  811. struct port *port = netdev_priv(dev);
  812. if (!netif_running(dev))
  813. return -EINVAL;
  814. if (cpu_is_ixp46x() && cmd == SIOCSHWTSTAMP)
  815. return hwtstamp_ioctl(dev, req, cmd);
  816. return phy_mii_ioctl(port->phydev, req, cmd);
  817. }
  818. /* ethtool support */
  819. static void ixp4xx_get_drvinfo(struct net_device *dev,
  820. struct ethtool_drvinfo *info)
  821. {
  822. struct port *port = netdev_priv(dev);
  823. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  824. snprintf(info->fw_version, sizeof(info->fw_version), "%u:%u:%u:%u",
  825. port->firmware[0], port->firmware[1],
  826. port->firmware[2], port->firmware[3]);
  827. strlcpy(info->bus_info, "internal", sizeof(info->bus_info));
  828. }
  829. static int ixp4xx_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  830. {
  831. struct port *port = netdev_priv(dev);
  832. return phy_ethtool_gset(port->phydev, cmd);
  833. }
  834. static int ixp4xx_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  835. {
  836. struct port *port = netdev_priv(dev);
  837. return phy_ethtool_sset(port->phydev, cmd);
  838. }
  839. static int ixp4xx_nway_reset(struct net_device *dev)
  840. {
  841. struct port *port = netdev_priv(dev);
  842. return phy_start_aneg(port->phydev);
  843. }
  844. int ixp46x_phc_index = -1;
  845. EXPORT_SYMBOL_GPL(ixp46x_phc_index);
  846. static int ixp4xx_get_ts_info(struct net_device *dev,
  847. struct ethtool_ts_info *info)
  848. {
  849. if (!cpu_is_ixp46x()) {
  850. info->so_timestamping =
  851. SOF_TIMESTAMPING_TX_SOFTWARE |
  852. SOF_TIMESTAMPING_RX_SOFTWARE |
  853. SOF_TIMESTAMPING_SOFTWARE;
  854. info->phc_index = -1;
  855. return 0;
  856. }
  857. info->so_timestamping =
  858. SOF_TIMESTAMPING_TX_HARDWARE |
  859. SOF_TIMESTAMPING_RX_HARDWARE |
  860. SOF_TIMESTAMPING_RAW_HARDWARE;
  861. info->phc_index = ixp46x_phc_index;
  862. info->tx_types =
  863. (1 << HWTSTAMP_TX_OFF) |
  864. (1 << HWTSTAMP_TX_ON);
  865. info->rx_filters =
  866. (1 << HWTSTAMP_FILTER_NONE) |
  867. (1 << HWTSTAMP_FILTER_PTP_V1_L4_SYNC) |
  868. (1 << HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ);
  869. return 0;
  870. }
  871. static const struct ethtool_ops ixp4xx_ethtool_ops = {
  872. .get_drvinfo = ixp4xx_get_drvinfo,
  873. .get_settings = ixp4xx_get_settings,
  874. .set_settings = ixp4xx_set_settings,
  875. .nway_reset = ixp4xx_nway_reset,
  876. .get_link = ethtool_op_get_link,
  877. .get_ts_info = ixp4xx_get_ts_info,
  878. };
  879. static int request_queues(struct port *port)
  880. {
  881. int err;
  882. err = qmgr_request_queue(RXFREE_QUEUE(port->id), RX_DESCS, 0, 0,
  883. "%s:RX-free", port->netdev->name);
  884. if (err)
  885. return err;
  886. err = qmgr_request_queue(port->plat->rxq, RX_DESCS, 0, 0,
  887. "%s:RX", port->netdev->name);
  888. if (err)
  889. goto rel_rxfree;
  890. err = qmgr_request_queue(TX_QUEUE(port->id), TX_DESCS, 0, 0,
  891. "%s:TX", port->netdev->name);
  892. if (err)
  893. goto rel_rx;
  894. err = qmgr_request_queue(port->plat->txreadyq, TX_DESCS, 0, 0,
  895. "%s:TX-ready", port->netdev->name);
  896. if (err)
  897. goto rel_tx;
  898. /* TX-done queue handles skbs sent out by the NPEs */
  899. if (!ports_open) {
  900. err = qmgr_request_queue(TXDONE_QUEUE, TXDONE_QUEUE_LEN, 0, 0,
  901. "%s:TX-done", DRV_NAME);
  902. if (err)
  903. goto rel_txready;
  904. }
  905. return 0;
  906. rel_txready:
  907. qmgr_release_queue(port->plat->txreadyq);
  908. rel_tx:
  909. qmgr_release_queue(TX_QUEUE(port->id));
  910. rel_rx:
  911. qmgr_release_queue(port->plat->rxq);
  912. rel_rxfree:
  913. qmgr_release_queue(RXFREE_QUEUE(port->id));
  914. printk(KERN_DEBUG "%s: unable to request hardware queues\n",
  915. port->netdev->name);
  916. return err;
  917. }
  918. static void release_queues(struct port *port)
  919. {
  920. qmgr_release_queue(RXFREE_QUEUE(port->id));
  921. qmgr_release_queue(port->plat->rxq);
  922. qmgr_release_queue(TX_QUEUE(port->id));
  923. qmgr_release_queue(port->plat->txreadyq);
  924. if (!ports_open)
  925. qmgr_release_queue(TXDONE_QUEUE);
  926. }
  927. static int init_queues(struct port *port)
  928. {
  929. int i;
  930. if (!ports_open) {
  931. dma_pool = dma_pool_create(DRV_NAME, &port->netdev->dev,
  932. POOL_ALLOC_SIZE, 32, 0);
  933. if (!dma_pool)
  934. return -ENOMEM;
  935. }
  936. if (!(port->desc_tab = dma_pool_alloc(dma_pool, GFP_KERNEL,
  937. &port->desc_tab_phys)))
  938. return -ENOMEM;
  939. memset(port->desc_tab, 0, POOL_ALLOC_SIZE);
  940. memset(port->rx_buff_tab, 0, sizeof(port->rx_buff_tab)); /* tables */
  941. memset(port->tx_buff_tab, 0, sizeof(port->tx_buff_tab));
  942. /* Setup RX buffers */
  943. for (i = 0; i < RX_DESCS; i++) {
  944. struct desc *desc = rx_desc_ptr(port, i);
  945. buffer_t *buff; /* skb or kmalloc()ated memory */
  946. void *data;
  947. #ifdef __ARMEB__
  948. if (!(buff = netdev_alloc_skb(port->netdev, RX_BUFF_SIZE)))
  949. return -ENOMEM;
  950. data = buff->data;
  951. #else
  952. if (!(buff = kmalloc(RX_BUFF_SIZE, GFP_KERNEL)))
  953. return -ENOMEM;
  954. data = buff;
  955. #endif
  956. desc->buf_len = MAX_MRU;
  957. desc->data = dma_map_single(&port->netdev->dev, data,
  958. RX_BUFF_SIZE, DMA_FROM_DEVICE);
  959. if (dma_mapping_error(&port->netdev->dev, desc->data)) {
  960. free_buffer(buff);
  961. return -EIO;
  962. }
  963. desc->data += NET_IP_ALIGN;
  964. port->rx_buff_tab[i] = buff;
  965. }
  966. return 0;
  967. }
  968. static void destroy_queues(struct port *port)
  969. {
  970. int i;
  971. if (port->desc_tab) {
  972. for (i = 0; i < RX_DESCS; i++) {
  973. struct desc *desc = rx_desc_ptr(port, i);
  974. buffer_t *buff = port->rx_buff_tab[i];
  975. if (buff) {
  976. dma_unmap_single(&port->netdev->dev,
  977. desc->data - NET_IP_ALIGN,
  978. RX_BUFF_SIZE, DMA_FROM_DEVICE);
  979. free_buffer(buff);
  980. }
  981. }
  982. for (i = 0; i < TX_DESCS; i++) {
  983. struct desc *desc = tx_desc_ptr(port, i);
  984. buffer_t *buff = port->tx_buff_tab[i];
  985. if (buff) {
  986. dma_unmap_tx(port, desc);
  987. free_buffer(buff);
  988. }
  989. }
  990. dma_pool_free(dma_pool, port->desc_tab, port->desc_tab_phys);
  991. port->desc_tab = NULL;
  992. }
  993. if (!ports_open && dma_pool) {
  994. dma_pool_destroy(dma_pool);
  995. dma_pool = NULL;
  996. }
  997. }
  998. static int eth_open(struct net_device *dev)
  999. {
  1000. struct port *port = netdev_priv(dev);
  1001. struct npe *npe = port->npe;
  1002. struct msg msg;
  1003. int i, err;
  1004. if (!npe_running(npe)) {
  1005. err = npe_load_firmware(npe, npe_name(npe), &dev->dev);
  1006. if (err)
  1007. return err;
  1008. if (npe_recv_message(npe, &msg, "ETH_GET_STATUS")) {
  1009. printk(KERN_ERR "%s: %s not responding\n", dev->name,
  1010. npe_name(npe));
  1011. return -EIO;
  1012. }
  1013. port->firmware[0] = msg.byte4;
  1014. port->firmware[1] = msg.byte5;
  1015. port->firmware[2] = msg.byte6;
  1016. port->firmware[3] = msg.byte7;
  1017. }
  1018. memset(&msg, 0, sizeof(msg));
  1019. msg.cmd = NPE_VLAN_SETRXQOSENTRY;
  1020. msg.eth_id = port->id;
  1021. msg.byte5 = port->plat->rxq | 0x80;
  1022. msg.byte7 = port->plat->rxq << 4;
  1023. for (i = 0; i < 8; i++) {
  1024. msg.byte3 = i;
  1025. if (npe_send_recv_message(port->npe, &msg, "ETH_SET_RXQ"))
  1026. return -EIO;
  1027. }
  1028. msg.cmd = NPE_EDB_SETPORTADDRESS;
  1029. msg.eth_id = PHYSICAL_ID(port->id);
  1030. msg.byte2 = dev->dev_addr[0];
  1031. msg.byte3 = dev->dev_addr[1];
  1032. msg.byte4 = dev->dev_addr[2];
  1033. msg.byte5 = dev->dev_addr[3];
  1034. msg.byte6 = dev->dev_addr[4];
  1035. msg.byte7 = dev->dev_addr[5];
  1036. if (npe_send_recv_message(port->npe, &msg, "ETH_SET_MAC"))
  1037. return -EIO;
  1038. memset(&msg, 0, sizeof(msg));
  1039. msg.cmd = NPE_FW_SETFIREWALLMODE;
  1040. msg.eth_id = port->id;
  1041. if (npe_send_recv_message(port->npe, &msg, "ETH_SET_FIREWALL_MODE"))
  1042. return -EIO;
  1043. if ((err = request_queues(port)) != 0)
  1044. return err;
  1045. if ((err = init_queues(port)) != 0) {
  1046. destroy_queues(port);
  1047. release_queues(port);
  1048. return err;
  1049. }
  1050. port->speed = 0; /* force "link up" message */
  1051. phy_start(port->phydev);
  1052. for (i = 0; i < ETH_ALEN; i++)
  1053. __raw_writel(dev->dev_addr[i], &port->regs->hw_addr[i]);
  1054. __raw_writel(0x08, &port->regs->random_seed);
  1055. __raw_writel(0x12, &port->regs->partial_empty_threshold);
  1056. __raw_writel(0x30, &port->regs->partial_full_threshold);
  1057. __raw_writel(0x08, &port->regs->tx_start_bytes);
  1058. __raw_writel(0x15, &port->regs->tx_deferral);
  1059. __raw_writel(0x08, &port->regs->tx_2part_deferral[0]);
  1060. __raw_writel(0x07, &port->regs->tx_2part_deferral[1]);
  1061. __raw_writel(0x80, &port->regs->slot_time);
  1062. __raw_writel(0x01, &port->regs->int_clock_threshold);
  1063. /* Populate queues with buffers, no failure after this point */
  1064. for (i = 0; i < TX_DESCS; i++)
  1065. queue_put_desc(port->plat->txreadyq,
  1066. tx_desc_phys(port, i), tx_desc_ptr(port, i));
  1067. for (i = 0; i < RX_DESCS; i++)
  1068. queue_put_desc(RXFREE_QUEUE(port->id),
  1069. rx_desc_phys(port, i), rx_desc_ptr(port, i));
  1070. __raw_writel(TX_CNTRL1_RETRIES, &port->regs->tx_control[1]);
  1071. __raw_writel(DEFAULT_TX_CNTRL0, &port->regs->tx_control[0]);
  1072. __raw_writel(0, &port->regs->rx_control[1]);
  1073. __raw_writel(DEFAULT_RX_CNTRL0, &port->regs->rx_control[0]);
  1074. napi_enable(&port->napi);
  1075. eth_set_mcast_list(dev);
  1076. netif_start_queue(dev);
  1077. qmgr_set_irq(port->plat->rxq, QUEUE_IRQ_SRC_NOT_EMPTY,
  1078. eth_rx_irq, dev);
  1079. if (!ports_open) {
  1080. qmgr_set_irq(TXDONE_QUEUE, QUEUE_IRQ_SRC_NOT_EMPTY,
  1081. eth_txdone_irq, NULL);
  1082. qmgr_enable_irq(TXDONE_QUEUE);
  1083. }
  1084. ports_open++;
  1085. /* we may already have RX data, enables IRQ */
  1086. napi_schedule(&port->napi);
  1087. return 0;
  1088. }
  1089. static int eth_close(struct net_device *dev)
  1090. {
  1091. struct port *port = netdev_priv(dev);
  1092. struct msg msg;
  1093. int buffs = RX_DESCS; /* allocated RX buffers */
  1094. int i;
  1095. ports_open--;
  1096. qmgr_disable_irq(port->plat->rxq);
  1097. napi_disable(&port->napi);
  1098. netif_stop_queue(dev);
  1099. while (queue_get_desc(RXFREE_QUEUE(port->id), port, 0) >= 0)
  1100. buffs--;
  1101. memset(&msg, 0, sizeof(msg));
  1102. msg.cmd = NPE_SETLOOPBACK_MODE;
  1103. msg.eth_id = port->id;
  1104. msg.byte3 = 1;
  1105. if (npe_send_recv_message(port->npe, &msg, "ETH_ENABLE_LOOPBACK"))
  1106. printk(KERN_CRIT "%s: unable to enable loopback\n", dev->name);
  1107. i = 0;
  1108. do { /* drain RX buffers */
  1109. while (queue_get_desc(port->plat->rxq, port, 0) >= 0)
  1110. buffs--;
  1111. if (!buffs)
  1112. break;
  1113. if (qmgr_stat_empty(TX_QUEUE(port->id))) {
  1114. /* we have to inject some packet */
  1115. struct desc *desc;
  1116. u32 phys;
  1117. int n = queue_get_desc(port->plat->txreadyq, port, 1);
  1118. BUG_ON(n < 0);
  1119. desc = tx_desc_ptr(port, n);
  1120. phys = tx_desc_phys(port, n);
  1121. desc->buf_len = desc->pkt_len = 1;
  1122. wmb();
  1123. queue_put_desc(TX_QUEUE(port->id), phys, desc);
  1124. }
  1125. udelay(1);
  1126. } while (++i < MAX_CLOSE_WAIT);
  1127. if (buffs)
  1128. printk(KERN_CRIT "%s: unable to drain RX queue, %i buffer(s)"
  1129. " left in NPE\n", dev->name, buffs);
  1130. #if DEBUG_CLOSE
  1131. if (!buffs)
  1132. printk(KERN_DEBUG "Draining RX queue took %i cycles\n", i);
  1133. #endif
  1134. buffs = TX_DESCS;
  1135. while (queue_get_desc(TX_QUEUE(port->id), port, 1) >= 0)
  1136. buffs--; /* cancel TX */
  1137. i = 0;
  1138. do {
  1139. while (queue_get_desc(port->plat->txreadyq, port, 1) >= 0)
  1140. buffs--;
  1141. if (!buffs)
  1142. break;
  1143. } while (++i < MAX_CLOSE_WAIT);
  1144. if (buffs)
  1145. printk(KERN_CRIT "%s: unable to drain TX queue, %i buffer(s) "
  1146. "left in NPE\n", dev->name, buffs);
  1147. #if DEBUG_CLOSE
  1148. if (!buffs)
  1149. printk(KERN_DEBUG "Draining TX queues took %i cycles\n", i);
  1150. #endif
  1151. msg.byte3 = 0;
  1152. if (npe_send_recv_message(port->npe, &msg, "ETH_DISABLE_LOOPBACK"))
  1153. printk(KERN_CRIT "%s: unable to disable loopback\n",
  1154. dev->name);
  1155. phy_stop(port->phydev);
  1156. if (!ports_open)
  1157. qmgr_disable_irq(TXDONE_QUEUE);
  1158. destroy_queues(port);
  1159. release_queues(port);
  1160. return 0;
  1161. }
  1162. static const struct net_device_ops ixp4xx_netdev_ops = {
  1163. .ndo_open = eth_open,
  1164. .ndo_stop = eth_close,
  1165. .ndo_start_xmit = eth_xmit,
  1166. .ndo_set_rx_mode = eth_set_mcast_list,
  1167. .ndo_do_ioctl = eth_ioctl,
  1168. .ndo_change_mtu = eth_change_mtu,
  1169. .ndo_set_mac_address = eth_mac_addr,
  1170. .ndo_validate_addr = eth_validate_addr,
  1171. };
  1172. static int eth_init_one(struct platform_device *pdev)
  1173. {
  1174. struct port *port;
  1175. struct net_device *dev;
  1176. struct eth_plat_info *plat = dev_get_platdata(&pdev->dev);
  1177. u32 regs_phys;
  1178. char phy_id[MII_BUS_ID_SIZE + 3];
  1179. int err;
  1180. if (ptp_filter_init(ptp_filter, ARRAY_SIZE(ptp_filter))) {
  1181. pr_err("ixp4xx_eth: bad ptp filter\n");
  1182. return -EINVAL;
  1183. }
  1184. if (!(dev = alloc_etherdev(sizeof(struct port))))
  1185. return -ENOMEM;
  1186. SET_NETDEV_DEV(dev, &pdev->dev);
  1187. port = netdev_priv(dev);
  1188. port->netdev = dev;
  1189. port->id = pdev->id;
  1190. switch (port->id) {
  1191. case IXP4XX_ETH_NPEA:
  1192. port->regs = (struct eth_regs __iomem *)IXP4XX_EthA_BASE_VIRT;
  1193. regs_phys = IXP4XX_EthA_BASE_PHYS;
  1194. break;
  1195. case IXP4XX_ETH_NPEB:
  1196. port->regs = (struct eth_regs __iomem *)IXP4XX_EthB_BASE_VIRT;
  1197. regs_phys = IXP4XX_EthB_BASE_PHYS;
  1198. break;
  1199. case IXP4XX_ETH_NPEC:
  1200. port->regs = (struct eth_regs __iomem *)IXP4XX_EthC_BASE_VIRT;
  1201. regs_phys = IXP4XX_EthC_BASE_PHYS;
  1202. break;
  1203. default:
  1204. err = -ENODEV;
  1205. goto err_free;
  1206. }
  1207. dev->netdev_ops = &ixp4xx_netdev_ops;
  1208. dev->ethtool_ops = &ixp4xx_ethtool_ops;
  1209. dev->tx_queue_len = 100;
  1210. netif_napi_add(dev, &port->napi, eth_poll, NAPI_WEIGHT);
  1211. if (!(port->npe = npe_request(NPE_ID(port->id)))) {
  1212. err = -EIO;
  1213. goto err_free;
  1214. }
  1215. port->mem_res = request_mem_region(regs_phys, REGS_SIZE, dev->name);
  1216. if (!port->mem_res) {
  1217. err = -EBUSY;
  1218. goto err_npe_rel;
  1219. }
  1220. port->plat = plat;
  1221. npe_port_tab[NPE_ID(port->id)] = port;
  1222. memcpy(dev->dev_addr, plat->hwaddr, ETH_ALEN);
  1223. platform_set_drvdata(pdev, dev);
  1224. __raw_writel(DEFAULT_CORE_CNTRL | CORE_RESET,
  1225. &port->regs->core_control);
  1226. udelay(50);
  1227. __raw_writel(DEFAULT_CORE_CNTRL, &port->regs->core_control);
  1228. udelay(50);
  1229. snprintf(phy_id, MII_BUS_ID_SIZE + 3, PHY_ID_FMT,
  1230. mdio_bus->id, plat->phy);
  1231. port->phydev = phy_connect(dev, phy_id, &ixp4xx_adjust_link,
  1232. PHY_INTERFACE_MODE_MII);
  1233. if (IS_ERR(port->phydev)) {
  1234. err = PTR_ERR(port->phydev);
  1235. goto err_free_mem;
  1236. }
  1237. port->phydev->irq = PHY_POLL;
  1238. if ((err = register_netdev(dev)))
  1239. goto err_phy_dis;
  1240. printk(KERN_INFO "%s: MII PHY %i on %s\n", dev->name, plat->phy,
  1241. npe_name(port->npe));
  1242. return 0;
  1243. err_phy_dis:
  1244. phy_disconnect(port->phydev);
  1245. err_free_mem:
  1246. npe_port_tab[NPE_ID(port->id)] = NULL;
  1247. release_resource(port->mem_res);
  1248. err_npe_rel:
  1249. npe_release(port->npe);
  1250. err_free:
  1251. free_netdev(dev);
  1252. return err;
  1253. }
  1254. static int eth_remove_one(struct platform_device *pdev)
  1255. {
  1256. struct net_device *dev = platform_get_drvdata(pdev);
  1257. struct port *port = netdev_priv(dev);
  1258. unregister_netdev(dev);
  1259. phy_disconnect(port->phydev);
  1260. npe_port_tab[NPE_ID(port->id)] = NULL;
  1261. npe_release(port->npe);
  1262. release_resource(port->mem_res);
  1263. free_netdev(dev);
  1264. return 0;
  1265. }
  1266. static struct platform_driver ixp4xx_eth_driver = {
  1267. .driver.name = DRV_NAME,
  1268. .probe = eth_init_one,
  1269. .remove = eth_remove_one,
  1270. };
  1271. static int __init eth_init_module(void)
  1272. {
  1273. int err;
  1274. if ((err = ixp4xx_mdio_register()))
  1275. return err;
  1276. return platform_driver_register(&ixp4xx_eth_driver);
  1277. }
  1278. static void __exit eth_cleanup_module(void)
  1279. {
  1280. platform_driver_unregister(&ixp4xx_eth_driver);
  1281. ixp4xx_mdio_remove();
  1282. }
  1283. MODULE_AUTHOR("Krzysztof Halasa");
  1284. MODULE_DESCRIPTION("Intel IXP4xx Ethernet driver");
  1285. MODULE_LICENSE("GPL v2");
  1286. MODULE_ALIAS("platform:ixp4xx_eth");
  1287. module_init(eth_init_module);
  1288. module_exit(eth_cleanup_module);