sh_mmcif.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200
  1. /*
  2. * include/linux/mmc/sh_mmcif.h
  3. *
  4. * platform data for eMMC driver
  5. *
  6. * Copyright (C) 2010 Renesas Solutions Corp.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License.
  11. *
  12. */
  13. #ifndef __SH_MMCIF_H__
  14. #define __SH_MMCIF_H__
  15. #include <linux/platform_device.h>
  16. #include <linux/io.h>
  17. /*
  18. * MMCIF : CE_CLK_CTRL [19:16]
  19. * 1000 : Peripheral clock / 512
  20. * 0111 : Peripheral clock / 256
  21. * 0110 : Peripheral clock / 128
  22. * 0101 : Peripheral clock / 64
  23. * 0100 : Peripheral clock / 32
  24. * 0011 : Peripheral clock / 16
  25. * 0010 : Peripheral clock / 8
  26. * 0001 : Peripheral clock / 4
  27. * 0000 : Peripheral clock / 2
  28. * 1111 : Peripheral clock (sup_pclk set '1')
  29. */
  30. struct sh_mmcif_plat_data {
  31. void (*set_pwr)(struct platform_device *pdev, int state);
  32. void (*down_pwr)(struct platform_device *pdev);
  33. u8 sup_pclk; /* 1 :SH7757, 0: SH7724/SH7372 */
  34. unsigned long caps;
  35. u32 ocr;
  36. };
  37. #define MMCIF_CE_CMD_SET 0x00000000
  38. #define MMCIF_CE_ARG 0x00000008
  39. #define MMCIF_CE_ARG_CMD12 0x0000000C
  40. #define MMCIF_CE_CMD_CTRL 0x00000010
  41. #define MMCIF_CE_BLOCK_SET 0x00000014
  42. #define MMCIF_CE_CLK_CTRL 0x00000018
  43. #define MMCIF_CE_BUF_ACC 0x0000001C
  44. #define MMCIF_CE_RESP3 0x00000020
  45. #define MMCIF_CE_RESP2 0x00000024
  46. #define MMCIF_CE_RESP1 0x00000028
  47. #define MMCIF_CE_RESP0 0x0000002C
  48. #define MMCIF_CE_RESP_CMD12 0x00000030
  49. #define MMCIF_CE_DATA 0x00000034
  50. #define MMCIF_CE_INT 0x00000040
  51. #define MMCIF_CE_INT_MASK 0x00000044
  52. #define MMCIF_CE_HOST_STS1 0x00000048
  53. #define MMCIF_CE_HOST_STS2 0x0000004C
  54. #define MMCIF_CE_VERSION 0x0000007C
  55. extern inline u32 sh_mmcif_readl(void __iomem *addr, int reg)
  56. {
  57. return readl(addr + reg);
  58. }
  59. extern inline void sh_mmcif_writel(void __iomem *addr, int reg, u32 val)
  60. {
  61. writel(val, addr + reg);
  62. }
  63. #define SH_MMCIF_BBS 512 /* boot block size */
  64. extern inline void sh_mmcif_boot_cmd_send(void __iomem *base,
  65. unsigned long cmd, unsigned long arg)
  66. {
  67. sh_mmcif_writel(base, MMCIF_CE_INT, 0);
  68. sh_mmcif_writel(base, MMCIF_CE_ARG, arg);
  69. sh_mmcif_writel(base, MMCIF_CE_CMD_SET, cmd);
  70. }
  71. extern inline int sh_mmcif_boot_cmd_poll(void __iomem *base, unsigned long mask)
  72. {
  73. unsigned long tmp;
  74. int cnt;
  75. for (cnt = 0; cnt < 1000000; cnt++) {
  76. tmp = sh_mmcif_readl(base, MMCIF_CE_INT);
  77. if (tmp & mask) {
  78. sh_mmcif_writel(base, MMCIF_CE_INT, tmp & ~mask);
  79. return 0;
  80. }
  81. }
  82. return -1;
  83. }
  84. extern inline int sh_mmcif_boot_cmd(void __iomem *base,
  85. unsigned long cmd, unsigned long arg)
  86. {
  87. sh_mmcif_boot_cmd_send(base, cmd, arg);
  88. return sh_mmcif_boot_cmd_poll(base, 0x00010000);
  89. }
  90. extern inline int sh_mmcif_boot_do_read_single(void __iomem *base,
  91. unsigned int block_nr,
  92. unsigned long *buf)
  93. {
  94. int k;
  95. /* CMD13 - Status */
  96. sh_mmcif_boot_cmd(base, 0x0d400000, 0x00010000);
  97. if (sh_mmcif_readl(base, MMCIF_CE_RESP0) != 0x0900)
  98. return -1;
  99. /* CMD17 - Read */
  100. sh_mmcif_boot_cmd(base, 0x11480000, block_nr * SH_MMCIF_BBS);
  101. if (sh_mmcif_boot_cmd_poll(base, 0x00100000) < 0)
  102. return -1;
  103. for (k = 0; k < (SH_MMCIF_BBS / 4); k++)
  104. buf[k] = sh_mmcif_readl(base, MMCIF_CE_DATA);
  105. return 0;
  106. }
  107. extern inline int sh_mmcif_boot_do_read(void __iomem *base,
  108. unsigned long first_block,
  109. unsigned long nr_blocks,
  110. void *buf)
  111. {
  112. unsigned long k;
  113. int ret = 0;
  114. /* CMD16 - Set the block size */
  115. sh_mmcif_boot_cmd(base, 0x10400000, SH_MMCIF_BBS);
  116. for (k = 0; !ret && k < nr_blocks; k++)
  117. ret = sh_mmcif_boot_do_read_single(base, first_block + k,
  118. buf + (k * SH_MMCIF_BBS));
  119. return ret;
  120. }
  121. extern inline void sh_mmcif_boot_init(void __iomem *base)
  122. {
  123. unsigned long tmp;
  124. /* reset */
  125. tmp = sh_mmcif_readl(base, MMCIF_CE_VERSION);
  126. sh_mmcif_writel(base, MMCIF_CE_VERSION, tmp | 0x80000000);
  127. sh_mmcif_writel(base, MMCIF_CE_VERSION, tmp & ~0x80000000);
  128. /* byte swap */
  129. sh_mmcif_writel(base, MMCIF_CE_BUF_ACC, 0x00010000);
  130. /* Set block size in MMCIF hardware */
  131. sh_mmcif_writel(base, MMCIF_CE_BLOCK_SET, SH_MMCIF_BBS);
  132. /* Enable the clock, set it to Bus clock/256 (about 325Khz)*/
  133. sh_mmcif_writel(base, MMCIF_CE_CLK_CTRL, 0x01072fff);
  134. /* CMD0 */
  135. sh_mmcif_boot_cmd(base, 0x00000040, 0);
  136. /* CMD1 - Get OCR */
  137. do {
  138. sh_mmcif_boot_cmd(base, 0x01405040, 0x40300000); /* CMD1 */
  139. } while ((sh_mmcif_readl(base, MMCIF_CE_RESP0) & 0x80000000)
  140. != 0x80000000);
  141. /* CMD2 - Get CID */
  142. sh_mmcif_boot_cmd(base, 0x02806040, 0);
  143. /* CMD3 - Set card relative address */
  144. sh_mmcif_boot_cmd(base, 0x03400040, 0x00010000);
  145. }
  146. extern inline void sh_mmcif_boot_slurp(void __iomem *base,
  147. unsigned char *buf,
  148. unsigned long no_bytes)
  149. {
  150. unsigned long tmp;
  151. /* In data transfer mode: Set clock to Bus clock/4 (about 20Mhz) */
  152. sh_mmcif_writel(base, MMCIF_CE_CLK_CTRL, 0x01012fff);
  153. /* CMD9 - Get CSD */
  154. sh_mmcif_boot_cmd(base, 0x09806000, 0x00010000);
  155. /* CMD7 - Select the card */
  156. sh_mmcif_boot_cmd(base, 0x07400000, 0x00010000);
  157. tmp = no_bytes / SH_MMCIF_BBS;
  158. tmp += (no_bytes % SH_MMCIF_BBS) ? 1 : 0;
  159. sh_mmcif_boot_do_read(base, 512, tmp, buf);
  160. }
  161. #endif /* __SH_MMCIF_H__ */