ipr.h 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883
  1. /*
  2. * ipr.h -- driver for IBM Power Linux RAID adapters
  3. *
  4. * Written By: Brian King <brking@us.ibm.com>, IBM Corporation
  5. *
  6. * Copyright (C) 2003, 2004 IBM Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. * Alan Cox <alan@lxorguk.ukuu.org.uk> - Removed several careless u32/dma_addr_t errors
  23. * that broke 64bit platforms.
  24. */
  25. #ifndef _IPR_H
  26. #define _IPR_H
  27. #include <asm/unaligned.h>
  28. #include <linux/types.h>
  29. #include <linux/completion.h>
  30. #include <linux/libata.h>
  31. #include <linux/list.h>
  32. #include <linux/kref.h>
  33. #include <scsi/scsi.h>
  34. #include <scsi/scsi_cmnd.h>
  35. /*
  36. * Literals
  37. */
  38. #define IPR_DRIVER_VERSION "2.5.1"
  39. #define IPR_DRIVER_DATE "(August 10, 2010)"
  40. /*
  41. * IPR_MAX_CMD_PER_LUN: This defines the maximum number of outstanding
  42. * ops per device for devices not running tagged command queuing.
  43. * This can be adjusted at runtime through sysfs device attributes.
  44. */
  45. #define IPR_MAX_CMD_PER_LUN 6
  46. #define IPR_MAX_CMD_PER_ATA_LUN 1
  47. /*
  48. * IPR_NUM_BASE_CMD_BLKS: This defines the maximum number of
  49. * ops the mid-layer can send to the adapter.
  50. */
  51. #define IPR_NUM_BASE_CMD_BLKS 100
  52. #define PCI_DEVICE_ID_IBM_OBSIDIAN_E 0x0339
  53. #define PCI_DEVICE_ID_IBM_CROC_FPGA_E2 0x033D
  54. #define PCI_DEVICE_ID_IBM_CROC_ASIC_E2 0x034A
  55. #define IPR_SUBS_DEV_ID_2780 0x0264
  56. #define IPR_SUBS_DEV_ID_5702 0x0266
  57. #define IPR_SUBS_DEV_ID_5703 0x0278
  58. #define IPR_SUBS_DEV_ID_572E 0x028D
  59. #define IPR_SUBS_DEV_ID_573E 0x02D3
  60. #define IPR_SUBS_DEV_ID_573D 0x02D4
  61. #define IPR_SUBS_DEV_ID_571A 0x02C0
  62. #define IPR_SUBS_DEV_ID_571B 0x02BE
  63. #define IPR_SUBS_DEV_ID_571E 0x02BF
  64. #define IPR_SUBS_DEV_ID_571F 0x02D5
  65. #define IPR_SUBS_DEV_ID_572A 0x02C1
  66. #define IPR_SUBS_DEV_ID_572B 0x02C2
  67. #define IPR_SUBS_DEV_ID_572F 0x02C3
  68. #define IPR_SUBS_DEV_ID_574E 0x030A
  69. #define IPR_SUBS_DEV_ID_575B 0x030D
  70. #define IPR_SUBS_DEV_ID_575C 0x0338
  71. #define IPR_SUBS_DEV_ID_57B3 0x033A
  72. #define IPR_SUBS_DEV_ID_57B7 0x0360
  73. #define IPR_SUBS_DEV_ID_57B8 0x02C2
  74. #define IPR_SUBS_DEV_ID_57B4 0x033B
  75. #define IPR_SUBS_DEV_ID_57B2 0x035F
  76. #define IPR_SUBS_DEV_ID_57C6 0x0357
  77. #define IPR_SUBS_DEV_ID_57CC 0x035C
  78. #define IPR_SUBS_DEV_ID_57B5 0x033C
  79. #define IPR_SUBS_DEV_ID_57CE 0x035E
  80. #define IPR_SUBS_DEV_ID_57B1 0x0355
  81. #define IPR_SUBS_DEV_ID_574D 0x0356
  82. #define IPR_SUBS_DEV_ID_575D 0x035D
  83. #define IPR_NAME "ipr"
  84. /*
  85. * Return codes
  86. */
  87. #define IPR_RC_JOB_CONTINUE 1
  88. #define IPR_RC_JOB_RETURN 2
  89. /*
  90. * IOASCs
  91. */
  92. #define IPR_IOASC_NR_INIT_CMD_REQUIRED 0x02040200
  93. #define IPR_IOASC_NR_IOA_RESET_REQUIRED 0x02048000
  94. #define IPR_IOASC_SYNC_REQUIRED 0x023f0000
  95. #define IPR_IOASC_MED_DO_NOT_REALLOC 0x03110C00
  96. #define IPR_IOASC_HW_SEL_TIMEOUT 0x04050000
  97. #define IPR_IOASC_HW_DEV_BUS_STATUS 0x04448500
  98. #define IPR_IOASC_IOASC_MASK 0xFFFFFF00
  99. #define IPR_IOASC_SCSI_STATUS_MASK 0x000000FF
  100. #define IPR_IOASC_IR_INVALID_REQ_TYPE_OR_PKT 0x05240000
  101. #define IPR_IOASC_IR_RESOURCE_HANDLE 0x05250000
  102. #define IPR_IOASC_IR_NO_CMDS_TO_2ND_IOA 0x05258100
  103. #define IPR_IOASA_IR_DUAL_IOA_DISABLED 0x052C8000
  104. #define IPR_IOASC_BUS_WAS_RESET 0x06290000
  105. #define IPR_IOASC_BUS_WAS_RESET_BY_OTHER 0x06298000
  106. #define IPR_IOASC_ABORTED_CMD_TERM_BY_HOST 0x0B5A0000
  107. #define IPR_FIRST_DRIVER_IOASC 0x10000000
  108. #define IPR_IOASC_IOA_WAS_RESET 0x10000001
  109. #define IPR_IOASC_PCI_ACCESS_ERROR 0x10000002
  110. /* Driver data flags */
  111. #define IPR_USE_LONG_TRANSOP_TIMEOUT 0x00000001
  112. #define IPR_USE_PCI_WARM_RESET 0x00000002
  113. #define IPR_DEFAULT_MAX_ERROR_DUMP 984
  114. #define IPR_NUM_LOG_HCAMS 2
  115. #define IPR_NUM_CFG_CHG_HCAMS 2
  116. #define IPR_NUM_HCAMS (IPR_NUM_LOG_HCAMS + IPR_NUM_CFG_CHG_HCAMS)
  117. #define IPR_MAX_SIS64_TARGETS_PER_BUS 1024
  118. #define IPR_MAX_SIS64_LUNS_PER_TARGET 0xffffffff
  119. #define IPR_MAX_NUM_TARGETS_PER_BUS 256
  120. #define IPR_MAX_NUM_LUNS_PER_TARGET 256
  121. #define IPR_MAX_NUM_VSET_LUNS_PER_TARGET 8
  122. #define IPR_VSET_BUS 0xff
  123. #define IPR_IOA_BUS 0xff
  124. #define IPR_IOA_TARGET 0xff
  125. #define IPR_IOA_LUN 0xff
  126. #define IPR_MAX_NUM_BUSES 16
  127. #define IPR_MAX_BUS_TO_SCAN IPR_MAX_NUM_BUSES
  128. #define IPR_NUM_RESET_RELOAD_RETRIES 3
  129. /* We need resources for HCAMS, IOA reset, IOA bringdown, and ERP */
  130. #define IPR_NUM_INTERNAL_CMD_BLKS (IPR_NUM_HCAMS + \
  131. ((IPR_NUM_RESET_RELOAD_RETRIES + 1) * 2) + 4)
  132. #define IPR_MAX_COMMANDS IPR_NUM_BASE_CMD_BLKS
  133. #define IPR_NUM_CMD_BLKS (IPR_NUM_BASE_CMD_BLKS + \
  134. IPR_NUM_INTERNAL_CMD_BLKS)
  135. #define IPR_MAX_PHYSICAL_DEVS 192
  136. #define IPR_DEFAULT_SIS64_DEVS 1024
  137. #define IPR_MAX_SIS64_DEVS 4096
  138. #define IPR_MAX_SGLIST 64
  139. #define IPR_IOA_MAX_SECTORS 32767
  140. #define IPR_VSET_MAX_SECTORS 512
  141. #define IPR_MAX_CDB_LEN 16
  142. #define IPR_MAX_HRRQ_RETRIES 3
  143. #define IPR_DEFAULT_BUS_WIDTH 16
  144. #define IPR_80MBs_SCSI_RATE ((80 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  145. #define IPR_U160_SCSI_RATE ((160 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  146. #define IPR_U320_SCSI_RATE ((320 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  147. #define IPR_MAX_SCSI_RATE(width) ((320 * 10) / ((width) / 8))
  148. #define IPR_IOA_RES_HANDLE 0xffffffff
  149. #define IPR_INVALID_RES_HANDLE 0
  150. #define IPR_IOA_RES_ADDR 0x00ffffff
  151. /*
  152. * Adapter Commands
  153. */
  154. #define IPR_QUERY_RSRC_STATE 0xC2
  155. #define IPR_RESET_DEVICE 0xC3
  156. #define IPR_RESET_TYPE_SELECT 0x80
  157. #define IPR_LUN_RESET 0x40
  158. #define IPR_TARGET_RESET 0x20
  159. #define IPR_BUS_RESET 0x10
  160. #define IPR_ATA_PHY_RESET 0x80
  161. #define IPR_ID_HOST_RR_Q 0xC4
  162. #define IPR_QUERY_IOA_CONFIG 0xC5
  163. #define IPR_CANCEL_ALL_REQUESTS 0xCE
  164. #define IPR_HOST_CONTROLLED_ASYNC 0xCF
  165. #define IPR_HCAM_CDB_OP_CODE_CONFIG_CHANGE 0x01
  166. #define IPR_HCAM_CDB_OP_CODE_LOG_DATA 0x02
  167. #define IPR_SET_SUPPORTED_DEVICES 0xFB
  168. #define IPR_SET_ALL_SUPPORTED_DEVICES 0x80
  169. #define IPR_IOA_SHUTDOWN 0xF7
  170. #define IPR_WR_BUF_DOWNLOAD_AND_SAVE 0x05
  171. /*
  172. * Timeouts
  173. */
  174. #define IPR_SHUTDOWN_TIMEOUT (ipr_fastfail ? 60 * HZ : 10 * 60 * HZ)
  175. #define IPR_VSET_RW_TIMEOUT (ipr_fastfail ? 30 * HZ : 2 * 60 * HZ)
  176. #define IPR_ABBREV_SHUTDOWN_TIMEOUT (10 * HZ)
  177. #define IPR_DUAL_IOA_ABBR_SHUTDOWN_TO (2 * 60 * HZ)
  178. #define IPR_DEVICE_RESET_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  179. #define IPR_CANCEL_ALL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  180. #define IPR_ABORT_TASK_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  181. #define IPR_INTERNAL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  182. #define IPR_WRITE_BUFFER_TIMEOUT (10 * 60 * HZ)
  183. #define IPR_SET_SUP_DEVICE_TIMEOUT (2 * 60 * HZ)
  184. #define IPR_REQUEST_SENSE_TIMEOUT (10 * HZ)
  185. #define IPR_OPERATIONAL_TIMEOUT (5 * 60)
  186. #define IPR_LONG_OPERATIONAL_TIMEOUT (12 * 60)
  187. #define IPR_WAIT_FOR_RESET_TIMEOUT (2 * HZ)
  188. #define IPR_CHECK_FOR_RESET_TIMEOUT (HZ / 10)
  189. #define IPR_WAIT_FOR_BIST_TIMEOUT (2 * HZ)
  190. #define IPR_PCI_RESET_TIMEOUT (HZ / 2)
  191. #define IPR_DUMP_TIMEOUT (15 * HZ)
  192. /*
  193. * SCSI Literals
  194. */
  195. #define IPR_VENDOR_ID_LEN 8
  196. #define IPR_PROD_ID_LEN 16
  197. #define IPR_SERIAL_NUM_LEN 8
  198. /*
  199. * Hardware literals
  200. */
  201. #define IPR_FMT2_MBX_ADDR_MASK 0x0fffffff
  202. #define IPR_FMT2_MBX_BAR_SEL_MASK 0xf0000000
  203. #define IPR_FMT2_MKR_BAR_SEL_SHIFT 28
  204. #define IPR_GET_FMT2_BAR_SEL(mbx) \
  205. (((mbx) & IPR_FMT2_MBX_BAR_SEL_MASK) >> IPR_FMT2_MKR_BAR_SEL_SHIFT)
  206. #define IPR_SDT_FMT2_BAR0_SEL 0x0
  207. #define IPR_SDT_FMT2_BAR1_SEL 0x1
  208. #define IPR_SDT_FMT2_BAR2_SEL 0x2
  209. #define IPR_SDT_FMT2_BAR3_SEL 0x3
  210. #define IPR_SDT_FMT2_BAR4_SEL 0x4
  211. #define IPR_SDT_FMT2_BAR5_SEL 0x5
  212. #define IPR_SDT_FMT2_EXP_ROM_SEL 0x8
  213. #define IPR_FMT2_SDT_READY_TO_USE 0xC4D4E3F2
  214. #define IPR_FMT3_SDT_READY_TO_USE 0xC4D4E3F3
  215. #define IPR_DOORBELL 0x82800000
  216. #define IPR_RUNTIME_RESET 0x40000000
  217. #define IPR_IPL_INIT_MIN_STAGE_TIME 5
  218. #define IPR_IPL_INIT_DEFAULT_STAGE_TIME 15
  219. #define IPR_IPL_INIT_STAGE_UNKNOWN 0x0
  220. #define IPR_IPL_INIT_STAGE_TRANSOP 0xB0000000
  221. #define IPR_IPL_INIT_STAGE_MASK 0xff000000
  222. #define IPR_IPL_INIT_STAGE_TIME_MASK 0x0000ffff
  223. #define IPR_PCII_IPL_STAGE_CHANGE (0x80000000 >> 0)
  224. #define IPR_PCII_IOA_TRANS_TO_OPER (0x80000000 >> 0)
  225. #define IPR_PCII_IOARCB_XFER_FAILED (0x80000000 >> 3)
  226. #define IPR_PCII_IOA_UNIT_CHECKED (0x80000000 >> 4)
  227. #define IPR_PCII_NO_HOST_RRQ (0x80000000 >> 5)
  228. #define IPR_PCII_CRITICAL_OPERATION (0x80000000 >> 6)
  229. #define IPR_PCII_IO_DEBUG_ACKNOWLEDGE (0x80000000 >> 7)
  230. #define IPR_PCII_IOARRIN_LOST (0x80000000 >> 27)
  231. #define IPR_PCII_MMIO_ERROR (0x80000000 >> 28)
  232. #define IPR_PCII_PROC_ERR_STATE (0x80000000 >> 29)
  233. #define IPR_PCII_HRRQ_UPDATED (0x80000000 >> 30)
  234. #define IPR_PCII_CORE_ISSUED_RST_REQ (0x80000000 >> 31)
  235. #define IPR_PCII_ERROR_INTERRUPTS \
  236. (IPR_PCII_IOARCB_XFER_FAILED | IPR_PCII_IOA_UNIT_CHECKED | \
  237. IPR_PCII_NO_HOST_RRQ | IPR_PCII_IOARRIN_LOST | IPR_PCII_MMIO_ERROR)
  238. #define IPR_PCII_OPER_INTERRUPTS \
  239. (IPR_PCII_ERROR_INTERRUPTS | IPR_PCII_HRRQ_UPDATED | IPR_PCII_IOA_TRANS_TO_OPER)
  240. #define IPR_UPROCI_RESET_ALERT (0x80000000 >> 7)
  241. #define IPR_UPROCI_IO_DEBUG_ALERT (0x80000000 >> 9)
  242. #define IPR_UPROCI_SIS64_START_BIST (0x80000000 >> 23)
  243. #define IPR_LDUMP_MAX_LONG_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  244. #define IPR_LDUMP_MAX_SHORT_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  245. /*
  246. * Dump literals
  247. */
  248. #define IPR_MAX_IOA_DUMP_SIZE (4 * 1024 * 1024)
  249. #define IPR_NUM_SDT_ENTRIES 511
  250. #define IPR_MAX_NUM_DUMP_PAGES ((IPR_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
  251. /*
  252. * Misc literals
  253. */
  254. #define IPR_NUM_IOADL_ENTRIES IPR_MAX_SGLIST
  255. /*
  256. * Adapter interface types
  257. */
  258. struct ipr_res_addr {
  259. u8 reserved;
  260. u8 bus;
  261. u8 target;
  262. u8 lun;
  263. #define IPR_GET_PHYS_LOC(res_addr) \
  264. (((res_addr).bus << 16) | ((res_addr).target << 8) | (res_addr).lun)
  265. }__attribute__((packed, aligned (4)));
  266. struct ipr_std_inq_vpids {
  267. u8 vendor_id[IPR_VENDOR_ID_LEN];
  268. u8 product_id[IPR_PROD_ID_LEN];
  269. }__attribute__((packed));
  270. struct ipr_vpd {
  271. struct ipr_std_inq_vpids vpids;
  272. u8 sn[IPR_SERIAL_NUM_LEN];
  273. }__attribute__((packed));
  274. struct ipr_ext_vpd {
  275. struct ipr_vpd vpd;
  276. __be32 wwid[2];
  277. }__attribute__((packed));
  278. struct ipr_ext_vpd64 {
  279. struct ipr_vpd vpd;
  280. __be32 wwid[4];
  281. }__attribute__((packed));
  282. struct ipr_std_inq_data {
  283. u8 peri_qual_dev_type;
  284. #define IPR_STD_INQ_PERI_QUAL(peri) ((peri) >> 5)
  285. #define IPR_STD_INQ_PERI_DEV_TYPE(peri) ((peri) & 0x1F)
  286. u8 removeable_medium_rsvd;
  287. #define IPR_STD_INQ_REMOVEABLE_MEDIUM 0x80
  288. #define IPR_IS_DASD_DEVICE(std_inq) \
  289. ((IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_DISK) && \
  290. !(((std_inq).removeable_medium_rsvd) & IPR_STD_INQ_REMOVEABLE_MEDIUM))
  291. #define IPR_IS_SES_DEVICE(std_inq) \
  292. (IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_ENCLOSURE)
  293. u8 version;
  294. u8 aen_naca_fmt;
  295. u8 additional_len;
  296. u8 sccs_rsvd;
  297. u8 bq_enc_multi;
  298. u8 sync_cmdq_flags;
  299. struct ipr_std_inq_vpids vpids;
  300. u8 ros_rsvd_ram_rsvd[4];
  301. u8 serial_num[IPR_SERIAL_NUM_LEN];
  302. }__attribute__ ((packed));
  303. #define IPR_RES_TYPE_AF_DASD 0x00
  304. #define IPR_RES_TYPE_GENERIC_SCSI 0x01
  305. #define IPR_RES_TYPE_VOLUME_SET 0x02
  306. #define IPR_RES_TYPE_REMOTE_AF_DASD 0x03
  307. #define IPR_RES_TYPE_GENERIC_ATA 0x04
  308. #define IPR_RES_TYPE_ARRAY 0x05
  309. #define IPR_RES_TYPE_IOAFP 0xff
  310. struct ipr_config_table_entry {
  311. u8 proto;
  312. #define IPR_PROTO_SATA 0x02
  313. #define IPR_PROTO_SATA_ATAPI 0x03
  314. #define IPR_PROTO_SAS_STP 0x06
  315. #define IPR_PROTO_SAS_STP_ATAPI 0x07
  316. u8 array_id;
  317. u8 flags;
  318. #define IPR_IS_IOA_RESOURCE 0x80
  319. u8 rsvd_subtype;
  320. #define IPR_QUEUEING_MODEL(res) ((((res)->flags) & 0x70) >> 4)
  321. #define IPR_QUEUE_FROZEN_MODEL 0
  322. #define IPR_QUEUE_NACA_MODEL 1
  323. struct ipr_res_addr res_addr;
  324. __be32 res_handle;
  325. __be32 lun_wwn[2];
  326. struct ipr_std_inq_data std_inq_data;
  327. }__attribute__ ((packed, aligned (4)));
  328. struct ipr_config_table_entry64 {
  329. u8 res_type;
  330. u8 proto;
  331. u8 vset_num;
  332. u8 array_id;
  333. __be16 flags;
  334. __be16 res_flags;
  335. #define IPR_QUEUEING_MODEL64(res) ((((res)->res_flags) & 0x7000) >> 12)
  336. __be32 res_handle;
  337. u8 dev_id_type;
  338. u8 reserved[3];
  339. __be64 dev_id;
  340. __be64 lun;
  341. __be64 lun_wwn[2];
  342. #define IPR_MAX_RES_PATH_LENGTH 24
  343. __be64 res_path;
  344. struct ipr_std_inq_data std_inq_data;
  345. u8 reserved2[4];
  346. __be64 reserved3[2];
  347. u8 reserved4[8];
  348. }__attribute__ ((packed, aligned (8)));
  349. struct ipr_config_table_hdr {
  350. u8 num_entries;
  351. u8 flags;
  352. #define IPR_UCODE_DOWNLOAD_REQ 0x10
  353. __be16 reserved;
  354. }__attribute__((packed, aligned (4)));
  355. struct ipr_config_table_hdr64 {
  356. __be16 num_entries;
  357. __be16 reserved;
  358. u8 flags;
  359. u8 reserved2[11];
  360. }__attribute__((packed, aligned (4)));
  361. struct ipr_config_table {
  362. struct ipr_config_table_hdr hdr;
  363. struct ipr_config_table_entry dev[0];
  364. }__attribute__((packed, aligned (4)));
  365. struct ipr_config_table64 {
  366. struct ipr_config_table_hdr64 hdr64;
  367. struct ipr_config_table_entry64 dev[0];
  368. }__attribute__((packed, aligned (8)));
  369. struct ipr_config_table_entry_wrapper {
  370. union {
  371. struct ipr_config_table_entry *cfgte;
  372. struct ipr_config_table_entry64 *cfgte64;
  373. } u;
  374. };
  375. struct ipr_hostrcb_cfg_ch_not {
  376. union {
  377. struct ipr_config_table_entry cfgte;
  378. struct ipr_config_table_entry64 cfgte64;
  379. } u;
  380. u8 reserved[936];
  381. }__attribute__((packed, aligned (4)));
  382. struct ipr_supported_device {
  383. __be16 data_length;
  384. u8 reserved;
  385. u8 num_records;
  386. struct ipr_std_inq_vpids vpids;
  387. u8 reserved2[16];
  388. }__attribute__((packed, aligned (4)));
  389. /* Command packet structure */
  390. struct ipr_cmd_pkt {
  391. __be16 reserved; /* Reserved by IOA */
  392. u8 request_type;
  393. #define IPR_RQTYPE_SCSICDB 0x00
  394. #define IPR_RQTYPE_IOACMD 0x01
  395. #define IPR_RQTYPE_HCAM 0x02
  396. #define IPR_RQTYPE_ATA_PASSTHRU 0x04
  397. u8 reserved2;
  398. u8 flags_hi;
  399. #define IPR_FLAGS_HI_WRITE_NOT_READ 0x80
  400. #define IPR_FLAGS_HI_NO_ULEN_CHK 0x20
  401. #define IPR_FLAGS_HI_SYNC_OVERRIDE 0x10
  402. #define IPR_FLAGS_HI_SYNC_COMPLETE 0x08
  403. #define IPR_FLAGS_HI_NO_LINK_DESC 0x04
  404. u8 flags_lo;
  405. #define IPR_FLAGS_LO_ALIGNED_BFR 0x20
  406. #define IPR_FLAGS_LO_DELAY_AFTER_RST 0x10
  407. #define IPR_FLAGS_LO_UNTAGGED_TASK 0x00
  408. #define IPR_FLAGS_LO_SIMPLE_TASK 0x02
  409. #define IPR_FLAGS_LO_ORDERED_TASK 0x04
  410. #define IPR_FLAGS_LO_HEAD_OF_Q_TASK 0x06
  411. #define IPR_FLAGS_LO_ACA_TASK 0x08
  412. u8 cdb[16];
  413. __be16 timeout;
  414. }__attribute__ ((packed, aligned(4)));
  415. struct ipr_ioarcb_ata_regs { /* 22 bytes */
  416. u8 flags;
  417. #define IPR_ATA_FLAG_PACKET_CMD 0x80
  418. #define IPR_ATA_FLAG_XFER_TYPE_DMA 0x40
  419. #define IPR_ATA_FLAG_STATUS_ON_GOOD_COMPLETION 0x20
  420. u8 reserved[3];
  421. __be16 data;
  422. u8 feature;
  423. u8 nsect;
  424. u8 lbal;
  425. u8 lbam;
  426. u8 lbah;
  427. u8 device;
  428. u8 command;
  429. u8 reserved2[3];
  430. u8 hob_feature;
  431. u8 hob_nsect;
  432. u8 hob_lbal;
  433. u8 hob_lbam;
  434. u8 hob_lbah;
  435. u8 ctl;
  436. }__attribute__ ((packed, aligned(4)));
  437. struct ipr_ioadl_desc {
  438. __be32 flags_and_data_len;
  439. #define IPR_IOADL_FLAGS_MASK 0xff000000
  440. #define IPR_IOADL_GET_FLAGS(x) (be32_to_cpu(x) & IPR_IOADL_FLAGS_MASK)
  441. #define IPR_IOADL_DATA_LEN_MASK 0x00ffffff
  442. #define IPR_IOADL_GET_DATA_LEN(x) (be32_to_cpu(x) & IPR_IOADL_DATA_LEN_MASK)
  443. #define IPR_IOADL_FLAGS_READ 0x48000000
  444. #define IPR_IOADL_FLAGS_READ_LAST 0x49000000
  445. #define IPR_IOADL_FLAGS_WRITE 0x68000000
  446. #define IPR_IOADL_FLAGS_WRITE_LAST 0x69000000
  447. #define IPR_IOADL_FLAGS_LAST 0x01000000
  448. __be32 address;
  449. }__attribute__((packed, aligned (8)));
  450. struct ipr_ioadl64_desc {
  451. __be32 flags;
  452. __be32 data_len;
  453. __be64 address;
  454. }__attribute__((packed, aligned (16)));
  455. struct ipr_ata64_ioadl {
  456. struct ipr_ioarcb_ata_regs regs;
  457. u16 reserved[5];
  458. struct ipr_ioadl64_desc ioadl64[IPR_NUM_IOADL_ENTRIES];
  459. }__attribute__((packed, aligned (16)));
  460. struct ipr_ioarcb_add_data {
  461. union {
  462. struct ipr_ioarcb_ata_regs regs;
  463. struct ipr_ioadl_desc ioadl[5];
  464. __be32 add_cmd_parms[10];
  465. } u;
  466. }__attribute__ ((packed, aligned (4)));
  467. struct ipr_ioarcb_sis64_add_addr_ecb {
  468. __be64 ioasa_host_pci_addr;
  469. __be64 data_ioadl_addr;
  470. __be64 reserved;
  471. __be32 ext_control_buf[4];
  472. }__attribute__((packed, aligned (8)));
  473. /* IOA Request Control Block 128 bytes */
  474. struct ipr_ioarcb {
  475. union {
  476. __be32 ioarcb_host_pci_addr;
  477. __be64 ioarcb_host_pci_addr64;
  478. } a;
  479. __be32 res_handle;
  480. __be32 host_response_handle;
  481. __be32 reserved1;
  482. __be32 reserved2;
  483. __be32 reserved3;
  484. __be32 data_transfer_length;
  485. __be32 read_data_transfer_length;
  486. __be32 write_ioadl_addr;
  487. __be32 ioadl_len;
  488. __be32 read_ioadl_addr;
  489. __be32 read_ioadl_len;
  490. __be32 ioasa_host_pci_addr;
  491. __be16 ioasa_len;
  492. __be16 reserved4;
  493. struct ipr_cmd_pkt cmd_pkt;
  494. __be16 add_cmd_parms_offset;
  495. __be16 add_cmd_parms_len;
  496. union {
  497. struct ipr_ioarcb_add_data add_data;
  498. struct ipr_ioarcb_sis64_add_addr_ecb sis64_addr_data;
  499. } u;
  500. }__attribute__((packed, aligned (4)));
  501. struct ipr_ioasa_vset {
  502. __be32 failing_lba_hi;
  503. __be32 failing_lba_lo;
  504. __be32 reserved;
  505. }__attribute__((packed, aligned (4)));
  506. struct ipr_ioasa_af_dasd {
  507. __be32 failing_lba;
  508. __be32 reserved[2];
  509. }__attribute__((packed, aligned (4)));
  510. struct ipr_ioasa_gpdd {
  511. u8 end_state;
  512. u8 bus_phase;
  513. __be16 reserved;
  514. __be32 ioa_data[2];
  515. }__attribute__((packed, aligned (4)));
  516. struct ipr_ioasa_gata {
  517. u8 error;
  518. u8 nsect; /* Interrupt reason */
  519. u8 lbal;
  520. u8 lbam;
  521. u8 lbah;
  522. u8 device;
  523. u8 status;
  524. u8 alt_status; /* ATA CTL */
  525. u8 hob_nsect;
  526. u8 hob_lbal;
  527. u8 hob_lbam;
  528. u8 hob_lbah;
  529. }__attribute__((packed, aligned (4)));
  530. struct ipr_auto_sense {
  531. __be16 auto_sense_len;
  532. __be16 ioa_data_len;
  533. __be32 data[SCSI_SENSE_BUFFERSIZE/sizeof(__be32)];
  534. };
  535. struct ipr_ioasa_hdr {
  536. __be32 ioasc;
  537. #define IPR_IOASC_SENSE_KEY(ioasc) ((ioasc) >> 24)
  538. #define IPR_IOASC_SENSE_CODE(ioasc) (((ioasc) & 0x00ff0000) >> 16)
  539. #define IPR_IOASC_SENSE_QUAL(ioasc) (((ioasc) & 0x0000ff00) >> 8)
  540. #define IPR_IOASC_SENSE_STATUS(ioasc) ((ioasc) & 0x000000ff)
  541. __be16 ret_stat_len; /* Length of the returned IOASA */
  542. __be16 avail_stat_len; /* Total Length of status available. */
  543. __be32 residual_data_len; /* number of bytes in the host data */
  544. /* buffers that were not used by the IOARCB command. */
  545. __be32 ilid;
  546. #define IPR_NO_ILID 0
  547. #define IPR_DRIVER_ILID 0xffffffff
  548. __be32 fd_ioasc;
  549. __be32 fd_phys_locator;
  550. __be32 fd_res_handle;
  551. __be32 ioasc_specific; /* status code specific field */
  552. #define IPR_ADDITIONAL_STATUS_FMT 0x80000000
  553. #define IPR_AUTOSENSE_VALID 0x40000000
  554. #define IPR_ATA_DEVICE_WAS_RESET 0x20000000
  555. #define IPR_IOASC_SPECIFIC_MASK 0x00ffffff
  556. #define IPR_FIELD_POINTER_VALID (0x80000000 >> 8)
  557. #define IPR_FIELD_POINTER_MASK 0x0000ffff
  558. }__attribute__((packed, aligned (4)));
  559. struct ipr_ioasa {
  560. struct ipr_ioasa_hdr hdr;
  561. union {
  562. struct ipr_ioasa_vset vset;
  563. struct ipr_ioasa_af_dasd dasd;
  564. struct ipr_ioasa_gpdd gpdd;
  565. struct ipr_ioasa_gata gata;
  566. } u;
  567. struct ipr_auto_sense auto_sense;
  568. }__attribute__((packed, aligned (4)));
  569. struct ipr_ioasa64 {
  570. struct ipr_ioasa_hdr hdr;
  571. u8 fd_res_path[8];
  572. union {
  573. struct ipr_ioasa_vset vset;
  574. struct ipr_ioasa_af_dasd dasd;
  575. struct ipr_ioasa_gpdd gpdd;
  576. struct ipr_ioasa_gata gata;
  577. } u;
  578. struct ipr_auto_sense auto_sense;
  579. }__attribute__((packed, aligned (4)));
  580. struct ipr_mode_parm_hdr {
  581. u8 length;
  582. u8 medium_type;
  583. u8 device_spec_parms;
  584. u8 block_desc_len;
  585. }__attribute__((packed));
  586. struct ipr_mode_pages {
  587. struct ipr_mode_parm_hdr hdr;
  588. u8 data[255 - sizeof(struct ipr_mode_parm_hdr)];
  589. }__attribute__((packed));
  590. struct ipr_mode_page_hdr {
  591. u8 ps_page_code;
  592. #define IPR_MODE_PAGE_PS 0x80
  593. #define IPR_GET_MODE_PAGE_CODE(hdr) ((hdr)->ps_page_code & 0x3F)
  594. u8 page_length;
  595. }__attribute__ ((packed));
  596. struct ipr_dev_bus_entry {
  597. struct ipr_res_addr res_addr;
  598. u8 flags;
  599. #define IPR_SCSI_ATTR_ENABLE_QAS 0x80
  600. #define IPR_SCSI_ATTR_DISABLE_QAS 0x40
  601. #define IPR_SCSI_ATTR_QAS_MASK 0xC0
  602. #define IPR_SCSI_ATTR_ENABLE_TM 0x20
  603. #define IPR_SCSI_ATTR_NO_TERM_PWR 0x10
  604. #define IPR_SCSI_ATTR_TM_SUPPORTED 0x08
  605. #define IPR_SCSI_ATTR_LVD_TO_SE_NOT_ALLOWED 0x04
  606. u8 scsi_id;
  607. u8 bus_width;
  608. u8 extended_reset_delay;
  609. #define IPR_EXTENDED_RESET_DELAY 7
  610. __be32 max_xfer_rate;
  611. u8 spinup_delay;
  612. u8 reserved3;
  613. __be16 reserved4;
  614. }__attribute__((packed, aligned (4)));
  615. struct ipr_mode_page28 {
  616. struct ipr_mode_page_hdr hdr;
  617. u8 num_entries;
  618. u8 entry_length;
  619. struct ipr_dev_bus_entry bus[0];
  620. }__attribute__((packed));
  621. struct ipr_mode_page24 {
  622. struct ipr_mode_page_hdr hdr;
  623. u8 flags;
  624. #define IPR_ENABLE_DUAL_IOA_AF 0x80
  625. }__attribute__((packed));
  626. struct ipr_ioa_vpd {
  627. struct ipr_std_inq_data std_inq_data;
  628. u8 ascii_part_num[12];
  629. u8 reserved[40];
  630. u8 ascii_plant_code[4];
  631. }__attribute__((packed));
  632. struct ipr_inquiry_page3 {
  633. u8 peri_qual_dev_type;
  634. u8 page_code;
  635. u8 reserved1;
  636. u8 page_length;
  637. u8 ascii_len;
  638. u8 reserved2[3];
  639. u8 load_id[4];
  640. u8 major_release;
  641. u8 card_type;
  642. u8 minor_release[2];
  643. u8 ptf_number[4];
  644. u8 patch_number[4];
  645. }__attribute__((packed));
  646. struct ipr_inquiry_cap {
  647. u8 peri_qual_dev_type;
  648. u8 page_code;
  649. u8 reserved1;
  650. u8 page_length;
  651. u8 ascii_len;
  652. u8 reserved2;
  653. u8 sis_version[2];
  654. u8 cap;
  655. #define IPR_CAP_DUAL_IOA_RAID 0x80
  656. u8 reserved3[15];
  657. }__attribute__((packed));
  658. #define IPR_INQUIRY_PAGE0_ENTRIES 20
  659. struct ipr_inquiry_page0 {
  660. u8 peri_qual_dev_type;
  661. u8 page_code;
  662. u8 reserved1;
  663. u8 len;
  664. u8 page[IPR_INQUIRY_PAGE0_ENTRIES];
  665. }__attribute__((packed));
  666. struct ipr_hostrcb_device_data_entry {
  667. struct ipr_vpd vpd;
  668. struct ipr_res_addr dev_res_addr;
  669. struct ipr_vpd new_vpd;
  670. struct ipr_vpd ioa_last_with_dev_vpd;
  671. struct ipr_vpd cfc_last_with_dev_vpd;
  672. __be32 ioa_data[5];
  673. }__attribute__((packed, aligned (4)));
  674. struct ipr_hostrcb_device_data_entry_enhanced {
  675. struct ipr_ext_vpd vpd;
  676. u8 ccin[4];
  677. struct ipr_res_addr dev_res_addr;
  678. struct ipr_ext_vpd new_vpd;
  679. u8 new_ccin[4];
  680. struct ipr_ext_vpd ioa_last_with_dev_vpd;
  681. struct ipr_ext_vpd cfc_last_with_dev_vpd;
  682. }__attribute__((packed, aligned (4)));
  683. struct ipr_hostrcb64_device_data_entry_enhanced {
  684. struct ipr_ext_vpd vpd;
  685. u8 ccin[4];
  686. u8 res_path[8];
  687. struct ipr_ext_vpd new_vpd;
  688. u8 new_ccin[4];
  689. struct ipr_ext_vpd ioa_last_with_dev_vpd;
  690. struct ipr_ext_vpd cfc_last_with_dev_vpd;
  691. }__attribute__((packed, aligned (4)));
  692. struct ipr_hostrcb_array_data_entry {
  693. struct ipr_vpd vpd;
  694. struct ipr_res_addr expected_dev_res_addr;
  695. struct ipr_res_addr dev_res_addr;
  696. }__attribute__((packed, aligned (4)));
  697. struct ipr_hostrcb64_array_data_entry {
  698. struct ipr_ext_vpd vpd;
  699. u8 ccin[4];
  700. u8 expected_res_path[8];
  701. u8 res_path[8];
  702. }__attribute__((packed, aligned (4)));
  703. struct ipr_hostrcb_array_data_entry_enhanced {
  704. struct ipr_ext_vpd vpd;
  705. u8 ccin[4];
  706. struct ipr_res_addr expected_dev_res_addr;
  707. struct ipr_res_addr dev_res_addr;
  708. }__attribute__((packed, aligned (4)));
  709. struct ipr_hostrcb_type_ff_error {
  710. __be32 ioa_data[758];
  711. }__attribute__((packed, aligned (4)));
  712. struct ipr_hostrcb_type_01_error {
  713. __be32 seek_counter;
  714. __be32 read_counter;
  715. u8 sense_data[32];
  716. __be32 ioa_data[236];
  717. }__attribute__((packed, aligned (4)));
  718. struct ipr_hostrcb_type_02_error {
  719. struct ipr_vpd ioa_vpd;
  720. struct ipr_vpd cfc_vpd;
  721. struct ipr_vpd ioa_last_attached_to_cfc_vpd;
  722. struct ipr_vpd cfc_last_attached_to_ioa_vpd;
  723. __be32 ioa_data[3];
  724. }__attribute__((packed, aligned (4)));
  725. struct ipr_hostrcb_type_12_error {
  726. struct ipr_ext_vpd ioa_vpd;
  727. struct ipr_ext_vpd cfc_vpd;
  728. struct ipr_ext_vpd ioa_last_attached_to_cfc_vpd;
  729. struct ipr_ext_vpd cfc_last_attached_to_ioa_vpd;
  730. __be32 ioa_data[3];
  731. }__attribute__((packed, aligned (4)));
  732. struct ipr_hostrcb_type_03_error {
  733. struct ipr_vpd ioa_vpd;
  734. struct ipr_vpd cfc_vpd;
  735. __be32 errors_detected;
  736. __be32 errors_logged;
  737. u8 ioa_data[12];
  738. struct ipr_hostrcb_device_data_entry dev[3];
  739. }__attribute__((packed, aligned (4)));
  740. struct ipr_hostrcb_type_13_error {
  741. struct ipr_ext_vpd ioa_vpd;
  742. struct ipr_ext_vpd cfc_vpd;
  743. __be32 errors_detected;
  744. __be32 errors_logged;
  745. struct ipr_hostrcb_device_data_entry_enhanced dev[3];
  746. }__attribute__((packed, aligned (4)));
  747. struct ipr_hostrcb_type_23_error {
  748. struct ipr_ext_vpd ioa_vpd;
  749. struct ipr_ext_vpd cfc_vpd;
  750. __be32 errors_detected;
  751. __be32 errors_logged;
  752. struct ipr_hostrcb64_device_data_entry_enhanced dev[3];
  753. }__attribute__((packed, aligned (4)));
  754. struct ipr_hostrcb_type_04_error {
  755. struct ipr_vpd ioa_vpd;
  756. struct ipr_vpd cfc_vpd;
  757. u8 ioa_data[12];
  758. struct ipr_hostrcb_array_data_entry array_member[10];
  759. __be32 exposed_mode_adn;
  760. __be32 array_id;
  761. struct ipr_vpd incomp_dev_vpd;
  762. __be32 ioa_data2;
  763. struct ipr_hostrcb_array_data_entry array_member2[8];
  764. struct ipr_res_addr last_func_vset_res_addr;
  765. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  766. u8 protection_level[8];
  767. }__attribute__((packed, aligned (4)));
  768. struct ipr_hostrcb_type_14_error {
  769. struct ipr_ext_vpd ioa_vpd;
  770. struct ipr_ext_vpd cfc_vpd;
  771. __be32 exposed_mode_adn;
  772. __be32 array_id;
  773. struct ipr_res_addr last_func_vset_res_addr;
  774. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  775. u8 protection_level[8];
  776. __be32 num_entries;
  777. struct ipr_hostrcb_array_data_entry_enhanced array_member[18];
  778. }__attribute__((packed, aligned (4)));
  779. struct ipr_hostrcb_type_24_error {
  780. struct ipr_ext_vpd ioa_vpd;
  781. struct ipr_ext_vpd cfc_vpd;
  782. u8 reserved[2];
  783. u8 exposed_mode_adn;
  784. #define IPR_INVALID_ARRAY_DEV_NUM 0xff
  785. u8 array_id;
  786. u8 last_res_path[8];
  787. u8 protection_level[8];
  788. struct ipr_ext_vpd64 array_vpd;
  789. u8 description[16];
  790. u8 reserved2[3];
  791. u8 num_entries;
  792. struct ipr_hostrcb64_array_data_entry array_member[32];
  793. }__attribute__((packed, aligned (4)));
  794. struct ipr_hostrcb_type_07_error {
  795. u8 failure_reason[64];
  796. struct ipr_vpd vpd;
  797. u32 data[222];
  798. }__attribute__((packed, aligned (4)));
  799. struct ipr_hostrcb_type_17_error {
  800. u8 failure_reason[64];
  801. struct ipr_ext_vpd vpd;
  802. u32 data[476];
  803. }__attribute__((packed, aligned (4)));
  804. struct ipr_hostrcb_config_element {
  805. u8 type_status;
  806. #define IPR_PATH_CFG_TYPE_MASK 0xF0
  807. #define IPR_PATH_CFG_NOT_EXIST 0x00
  808. #define IPR_PATH_CFG_IOA_PORT 0x10
  809. #define IPR_PATH_CFG_EXP_PORT 0x20
  810. #define IPR_PATH_CFG_DEVICE_PORT 0x30
  811. #define IPR_PATH_CFG_DEVICE_LUN 0x40
  812. #define IPR_PATH_CFG_STATUS_MASK 0x0F
  813. #define IPR_PATH_CFG_NO_PROB 0x00
  814. #define IPR_PATH_CFG_DEGRADED 0x01
  815. #define IPR_PATH_CFG_FAILED 0x02
  816. #define IPR_PATH_CFG_SUSPECT 0x03
  817. #define IPR_PATH_NOT_DETECTED 0x04
  818. #define IPR_PATH_INCORRECT_CONN 0x05
  819. u8 cascaded_expander;
  820. u8 phy;
  821. u8 link_rate;
  822. #define IPR_PHY_LINK_RATE_MASK 0x0F
  823. __be32 wwid[2];
  824. }__attribute__((packed, aligned (4)));
  825. struct ipr_hostrcb64_config_element {
  826. __be16 length;
  827. u8 descriptor_id;
  828. #define IPR_DESCRIPTOR_MASK 0xC0
  829. #define IPR_DESCRIPTOR_SIS64 0x00
  830. u8 reserved;
  831. u8 type_status;
  832. u8 reserved2[2];
  833. u8 link_rate;
  834. u8 res_path[8];
  835. __be32 wwid[2];
  836. }__attribute__((packed, aligned (8)));
  837. struct ipr_hostrcb_fabric_desc {
  838. __be16 length;
  839. u8 ioa_port;
  840. u8 cascaded_expander;
  841. u8 phy;
  842. u8 path_state;
  843. #define IPR_PATH_ACTIVE_MASK 0xC0
  844. #define IPR_PATH_NO_INFO 0x00
  845. #define IPR_PATH_ACTIVE 0x40
  846. #define IPR_PATH_NOT_ACTIVE 0x80
  847. #define IPR_PATH_STATE_MASK 0x0F
  848. #define IPR_PATH_STATE_NO_INFO 0x00
  849. #define IPR_PATH_HEALTHY 0x01
  850. #define IPR_PATH_DEGRADED 0x02
  851. #define IPR_PATH_FAILED 0x03
  852. __be16 num_entries;
  853. struct ipr_hostrcb_config_element elem[1];
  854. }__attribute__((packed, aligned (4)));
  855. struct ipr_hostrcb64_fabric_desc {
  856. __be16 length;
  857. u8 descriptor_id;
  858. u8 reserved[2];
  859. u8 path_state;
  860. u8 reserved2[2];
  861. u8 res_path[8];
  862. u8 reserved3[6];
  863. __be16 num_entries;
  864. struct ipr_hostrcb64_config_element elem[1];
  865. }__attribute__((packed, aligned (8)));
  866. #define for_each_fabric_cfg(fabric, cfg) \
  867. for (cfg = (fabric)->elem; \
  868. cfg < ((fabric)->elem + be16_to_cpu((fabric)->num_entries)); \
  869. cfg++)
  870. struct ipr_hostrcb_type_20_error {
  871. u8 failure_reason[64];
  872. u8 reserved[3];
  873. u8 num_entries;
  874. struct ipr_hostrcb_fabric_desc desc[1];
  875. }__attribute__((packed, aligned (4)));
  876. struct ipr_hostrcb_type_30_error {
  877. u8 failure_reason[64];
  878. u8 reserved[3];
  879. u8 num_entries;
  880. struct ipr_hostrcb64_fabric_desc desc[1];
  881. }__attribute__((packed, aligned (4)));
  882. struct ipr_hostrcb_error {
  883. __be32 fd_ioasc;
  884. struct ipr_res_addr fd_res_addr;
  885. __be32 fd_res_handle;
  886. __be32 prc;
  887. union {
  888. struct ipr_hostrcb_type_ff_error type_ff_error;
  889. struct ipr_hostrcb_type_01_error type_01_error;
  890. struct ipr_hostrcb_type_02_error type_02_error;
  891. struct ipr_hostrcb_type_03_error type_03_error;
  892. struct ipr_hostrcb_type_04_error type_04_error;
  893. struct ipr_hostrcb_type_07_error type_07_error;
  894. struct ipr_hostrcb_type_12_error type_12_error;
  895. struct ipr_hostrcb_type_13_error type_13_error;
  896. struct ipr_hostrcb_type_14_error type_14_error;
  897. struct ipr_hostrcb_type_17_error type_17_error;
  898. struct ipr_hostrcb_type_20_error type_20_error;
  899. } u;
  900. }__attribute__((packed, aligned (4)));
  901. struct ipr_hostrcb64_error {
  902. __be32 fd_ioasc;
  903. __be32 ioa_fw_level;
  904. __be32 fd_res_handle;
  905. __be32 prc;
  906. __be64 fd_dev_id;
  907. __be64 fd_lun;
  908. u8 fd_res_path[8];
  909. __be64 time_stamp;
  910. u8 reserved[16];
  911. union {
  912. struct ipr_hostrcb_type_ff_error type_ff_error;
  913. struct ipr_hostrcb_type_12_error type_12_error;
  914. struct ipr_hostrcb_type_17_error type_17_error;
  915. struct ipr_hostrcb_type_23_error type_23_error;
  916. struct ipr_hostrcb_type_24_error type_24_error;
  917. struct ipr_hostrcb_type_30_error type_30_error;
  918. } u;
  919. }__attribute__((packed, aligned (8)));
  920. struct ipr_hostrcb_raw {
  921. __be32 data[sizeof(struct ipr_hostrcb_error)/sizeof(__be32)];
  922. }__attribute__((packed, aligned (4)));
  923. struct ipr_hcam {
  924. u8 op_code;
  925. #define IPR_HOST_RCB_OP_CODE_CONFIG_CHANGE 0xE1
  926. #define IPR_HOST_RCB_OP_CODE_LOG_DATA 0xE2
  927. u8 notify_type;
  928. #define IPR_HOST_RCB_NOTIF_TYPE_EXISTING_CHANGED 0x00
  929. #define IPR_HOST_RCB_NOTIF_TYPE_NEW_ENTRY 0x01
  930. #define IPR_HOST_RCB_NOTIF_TYPE_REM_ENTRY 0x02
  931. #define IPR_HOST_RCB_NOTIF_TYPE_ERROR_LOG_ENTRY 0x10
  932. #define IPR_HOST_RCB_NOTIF_TYPE_INFORMATION_ENTRY 0x11
  933. u8 notifications_lost;
  934. #define IPR_HOST_RCB_NO_NOTIFICATIONS_LOST 0
  935. #define IPR_HOST_RCB_NOTIFICATIONS_LOST 0x80
  936. u8 flags;
  937. #define IPR_HOSTRCB_INTERNAL_OPER 0x80
  938. #define IPR_HOSTRCB_ERR_RESP_SENT 0x40
  939. u8 overlay_id;
  940. #define IPR_HOST_RCB_OVERLAY_ID_1 0x01
  941. #define IPR_HOST_RCB_OVERLAY_ID_2 0x02
  942. #define IPR_HOST_RCB_OVERLAY_ID_3 0x03
  943. #define IPR_HOST_RCB_OVERLAY_ID_4 0x04
  944. #define IPR_HOST_RCB_OVERLAY_ID_6 0x06
  945. #define IPR_HOST_RCB_OVERLAY_ID_7 0x07
  946. #define IPR_HOST_RCB_OVERLAY_ID_12 0x12
  947. #define IPR_HOST_RCB_OVERLAY_ID_13 0x13
  948. #define IPR_HOST_RCB_OVERLAY_ID_14 0x14
  949. #define IPR_HOST_RCB_OVERLAY_ID_16 0x16
  950. #define IPR_HOST_RCB_OVERLAY_ID_17 0x17
  951. #define IPR_HOST_RCB_OVERLAY_ID_20 0x20
  952. #define IPR_HOST_RCB_OVERLAY_ID_23 0x23
  953. #define IPR_HOST_RCB_OVERLAY_ID_24 0x24
  954. #define IPR_HOST_RCB_OVERLAY_ID_26 0x26
  955. #define IPR_HOST_RCB_OVERLAY_ID_30 0x30
  956. #define IPR_HOST_RCB_OVERLAY_ID_DEFAULT 0xFF
  957. u8 reserved1[3];
  958. __be32 ilid;
  959. __be32 time_since_last_ioa_reset;
  960. __be32 reserved2;
  961. __be32 length;
  962. union {
  963. struct ipr_hostrcb_error error;
  964. struct ipr_hostrcb64_error error64;
  965. struct ipr_hostrcb_cfg_ch_not ccn;
  966. struct ipr_hostrcb_raw raw;
  967. } u;
  968. }__attribute__((packed, aligned (4)));
  969. struct ipr_hostrcb {
  970. struct ipr_hcam hcam;
  971. dma_addr_t hostrcb_dma;
  972. struct list_head queue;
  973. struct ipr_ioa_cfg *ioa_cfg;
  974. char rp_buffer[IPR_MAX_RES_PATH_LENGTH];
  975. };
  976. /* IPR smart dump table structures */
  977. struct ipr_sdt_entry {
  978. __be32 start_token;
  979. __be32 end_token;
  980. u8 reserved[4];
  981. u8 flags;
  982. #define IPR_SDT_ENDIAN 0x80
  983. #define IPR_SDT_VALID_ENTRY 0x20
  984. u8 resv;
  985. __be16 priority;
  986. }__attribute__((packed, aligned (4)));
  987. struct ipr_sdt_header {
  988. __be32 state;
  989. __be32 num_entries;
  990. __be32 num_entries_used;
  991. __be32 dump_size;
  992. }__attribute__((packed, aligned (4)));
  993. struct ipr_sdt {
  994. struct ipr_sdt_header hdr;
  995. struct ipr_sdt_entry entry[IPR_NUM_SDT_ENTRIES];
  996. }__attribute__((packed, aligned (4)));
  997. struct ipr_uc_sdt {
  998. struct ipr_sdt_header hdr;
  999. struct ipr_sdt_entry entry[1];
  1000. }__attribute__((packed, aligned (4)));
  1001. /*
  1002. * Driver types
  1003. */
  1004. struct ipr_bus_attributes {
  1005. u8 bus;
  1006. u8 qas_enabled;
  1007. u8 bus_width;
  1008. u8 reserved;
  1009. u32 max_xfer_rate;
  1010. };
  1011. struct ipr_sata_port {
  1012. struct ipr_ioa_cfg *ioa_cfg;
  1013. struct ata_port *ap;
  1014. struct ipr_resource_entry *res;
  1015. struct ipr_ioasa_gata ioasa;
  1016. };
  1017. struct ipr_resource_entry {
  1018. u8 needs_sync_complete:1;
  1019. u8 in_erp:1;
  1020. u8 add_to_ml:1;
  1021. u8 del_from_ml:1;
  1022. u8 resetting_device:1;
  1023. u32 bus; /* AKA channel */
  1024. u32 target; /* AKA id */
  1025. u32 lun;
  1026. #define IPR_ARRAY_VIRTUAL_BUS 0x1
  1027. #define IPR_VSET_VIRTUAL_BUS 0x2
  1028. #define IPR_IOAFP_VIRTUAL_BUS 0x3
  1029. #define IPR_GET_RES_PHYS_LOC(res) \
  1030. (((res)->bus << 24) | ((res)->target << 8) | (res)->lun)
  1031. u8 ata_class;
  1032. u8 flags;
  1033. __be16 res_flags;
  1034. u8 type;
  1035. u8 qmodel;
  1036. struct ipr_std_inq_data std_inq_data;
  1037. __be32 res_handle;
  1038. __be64 dev_id;
  1039. __be64 lun_wwn;
  1040. struct scsi_lun dev_lun;
  1041. u8 res_path[8];
  1042. struct ipr_ioa_cfg *ioa_cfg;
  1043. struct scsi_device *sdev;
  1044. struct ipr_sata_port *sata_port;
  1045. struct list_head queue;
  1046. }; /* struct ipr_resource_entry */
  1047. struct ipr_resource_hdr {
  1048. u16 num_entries;
  1049. u16 reserved;
  1050. };
  1051. struct ipr_misc_cbs {
  1052. struct ipr_ioa_vpd ioa_vpd;
  1053. struct ipr_inquiry_page0 page0_data;
  1054. struct ipr_inquiry_page3 page3_data;
  1055. struct ipr_inquiry_cap cap;
  1056. struct ipr_mode_pages mode_pages;
  1057. struct ipr_supported_device supp_dev;
  1058. };
  1059. struct ipr_interrupt_offsets {
  1060. unsigned long set_interrupt_mask_reg;
  1061. unsigned long clr_interrupt_mask_reg;
  1062. unsigned long clr_interrupt_mask_reg32;
  1063. unsigned long sense_interrupt_mask_reg;
  1064. unsigned long sense_interrupt_mask_reg32;
  1065. unsigned long clr_interrupt_reg;
  1066. unsigned long clr_interrupt_reg32;
  1067. unsigned long sense_interrupt_reg;
  1068. unsigned long sense_interrupt_reg32;
  1069. unsigned long ioarrin_reg;
  1070. unsigned long sense_uproc_interrupt_reg;
  1071. unsigned long sense_uproc_interrupt_reg32;
  1072. unsigned long set_uproc_interrupt_reg;
  1073. unsigned long set_uproc_interrupt_reg32;
  1074. unsigned long clr_uproc_interrupt_reg;
  1075. unsigned long clr_uproc_interrupt_reg32;
  1076. unsigned long init_feedback_reg;
  1077. unsigned long dump_addr_reg;
  1078. unsigned long dump_data_reg;
  1079. #define IPR_ENDIAN_SWAP_KEY 0x00080800
  1080. unsigned long endian_swap_reg;
  1081. };
  1082. struct ipr_interrupts {
  1083. void __iomem *set_interrupt_mask_reg;
  1084. void __iomem *clr_interrupt_mask_reg;
  1085. void __iomem *clr_interrupt_mask_reg32;
  1086. void __iomem *sense_interrupt_mask_reg;
  1087. void __iomem *sense_interrupt_mask_reg32;
  1088. void __iomem *clr_interrupt_reg;
  1089. void __iomem *clr_interrupt_reg32;
  1090. void __iomem *sense_interrupt_reg;
  1091. void __iomem *sense_interrupt_reg32;
  1092. void __iomem *ioarrin_reg;
  1093. void __iomem *sense_uproc_interrupt_reg;
  1094. void __iomem *sense_uproc_interrupt_reg32;
  1095. void __iomem *set_uproc_interrupt_reg;
  1096. void __iomem *set_uproc_interrupt_reg32;
  1097. void __iomem *clr_uproc_interrupt_reg;
  1098. void __iomem *clr_uproc_interrupt_reg32;
  1099. void __iomem *init_feedback_reg;
  1100. void __iomem *dump_addr_reg;
  1101. void __iomem *dump_data_reg;
  1102. void __iomem *endian_swap_reg;
  1103. };
  1104. struct ipr_chip_cfg_t {
  1105. u32 mailbox;
  1106. u8 cache_line_size;
  1107. struct ipr_interrupt_offsets regs;
  1108. };
  1109. struct ipr_chip_t {
  1110. u16 vendor;
  1111. u16 device;
  1112. u16 intr_type;
  1113. #define IPR_USE_LSI 0x00
  1114. #define IPR_USE_MSI 0x01
  1115. u16 sis_type;
  1116. #define IPR_SIS32 0x00
  1117. #define IPR_SIS64 0x01
  1118. u16 bist_method;
  1119. #define IPR_PCI_CFG 0x00
  1120. #define IPR_MMIO 0x01
  1121. const struct ipr_chip_cfg_t *cfg;
  1122. };
  1123. enum ipr_shutdown_type {
  1124. IPR_SHUTDOWN_NORMAL = 0x00,
  1125. IPR_SHUTDOWN_PREPARE_FOR_NORMAL = 0x40,
  1126. IPR_SHUTDOWN_ABBREV = 0x80,
  1127. IPR_SHUTDOWN_NONE = 0x100
  1128. };
  1129. struct ipr_trace_entry {
  1130. u32 time;
  1131. u8 op_code;
  1132. u8 ata_op_code;
  1133. u8 type;
  1134. #define IPR_TRACE_START 0x00
  1135. #define IPR_TRACE_FINISH 0xff
  1136. u8 cmd_index;
  1137. __be32 res_handle;
  1138. union {
  1139. u32 ioasc;
  1140. u32 add_data;
  1141. u32 res_addr;
  1142. } u;
  1143. };
  1144. struct ipr_sglist {
  1145. u32 order;
  1146. u32 num_sg;
  1147. u32 num_dma_sg;
  1148. u32 buffer_len;
  1149. struct scatterlist scatterlist[1];
  1150. };
  1151. enum ipr_sdt_state {
  1152. INACTIVE,
  1153. WAIT_FOR_DUMP,
  1154. GET_DUMP,
  1155. ABORT_DUMP,
  1156. DUMP_OBTAINED
  1157. };
  1158. /* Per-controller data */
  1159. struct ipr_ioa_cfg {
  1160. char eye_catcher[8];
  1161. #define IPR_EYECATCHER "iprcfg"
  1162. struct list_head queue;
  1163. u8 allow_interrupts:1;
  1164. u8 in_reset_reload:1;
  1165. u8 in_ioa_bringdown:1;
  1166. u8 ioa_unit_checked:1;
  1167. u8 ioa_is_dead:1;
  1168. u8 dump_taken:1;
  1169. u8 allow_cmds:1;
  1170. u8 allow_ml_add_del:1;
  1171. u8 needs_hard_reset:1;
  1172. u8 dual_raid:1;
  1173. u8 needs_warm_reset:1;
  1174. u8 msi_received:1;
  1175. u8 sis64:1;
  1176. u8 revid;
  1177. /*
  1178. * Bitmaps for SIS64 generated target values
  1179. */
  1180. unsigned long *target_ids;
  1181. unsigned long *array_ids;
  1182. unsigned long *vset_ids;
  1183. u16 type; /* CCIN of the card */
  1184. u8 log_level;
  1185. #define IPR_MAX_LOG_LEVEL 4
  1186. #define IPR_DEFAULT_LOG_LEVEL 2
  1187. #define IPR_NUM_TRACE_INDEX_BITS 8
  1188. #define IPR_NUM_TRACE_ENTRIES (1 << IPR_NUM_TRACE_INDEX_BITS)
  1189. #define IPR_TRACE_SIZE (sizeof(struct ipr_trace_entry) * IPR_NUM_TRACE_ENTRIES)
  1190. char trace_start[8];
  1191. #define IPR_TRACE_START_LABEL "trace"
  1192. struct ipr_trace_entry *trace;
  1193. u32 trace_index:IPR_NUM_TRACE_INDEX_BITS;
  1194. /*
  1195. * Queue for free command blocks
  1196. */
  1197. char ipr_free_label[8];
  1198. #define IPR_FREEQ_LABEL "free-q"
  1199. struct list_head free_q;
  1200. /*
  1201. * Queue for command blocks outstanding to the adapter
  1202. */
  1203. char ipr_pending_label[8];
  1204. #define IPR_PENDQ_LABEL "pend-q"
  1205. struct list_head pending_q;
  1206. char cfg_table_start[8];
  1207. #define IPR_CFG_TBL_START "cfg"
  1208. union {
  1209. struct ipr_config_table *cfg_table;
  1210. struct ipr_config_table64 *cfg_table64;
  1211. } u;
  1212. dma_addr_t cfg_table_dma;
  1213. u32 cfg_table_size;
  1214. u32 max_devs_supported;
  1215. char resource_table_label[8];
  1216. #define IPR_RES_TABLE_LABEL "res_tbl"
  1217. struct ipr_resource_entry *res_entries;
  1218. struct list_head free_res_q;
  1219. struct list_head used_res_q;
  1220. char ipr_hcam_label[8];
  1221. #define IPR_HCAM_LABEL "hcams"
  1222. struct ipr_hostrcb *hostrcb[IPR_NUM_HCAMS];
  1223. dma_addr_t hostrcb_dma[IPR_NUM_HCAMS];
  1224. struct list_head hostrcb_free_q;
  1225. struct list_head hostrcb_pending_q;
  1226. __be32 *host_rrq;
  1227. dma_addr_t host_rrq_dma;
  1228. #define IPR_HRRQ_REQ_RESP_HANDLE_MASK 0xfffffffc
  1229. #define IPR_HRRQ_RESP_BIT_SET 0x00000002
  1230. #define IPR_HRRQ_TOGGLE_BIT 0x00000001
  1231. #define IPR_HRRQ_REQ_RESP_HANDLE_SHIFT 2
  1232. volatile __be32 *hrrq_start;
  1233. volatile __be32 *hrrq_end;
  1234. volatile __be32 *hrrq_curr;
  1235. volatile u32 toggle_bit;
  1236. struct ipr_bus_attributes bus_attr[IPR_MAX_NUM_BUSES];
  1237. unsigned int transop_timeout;
  1238. const struct ipr_chip_cfg_t *chip_cfg;
  1239. const struct ipr_chip_t *ipr_chip;
  1240. void __iomem *hdw_dma_regs; /* iomapped PCI memory space */
  1241. unsigned long hdw_dma_regs_pci; /* raw PCI memory space */
  1242. void __iomem *ioa_mailbox;
  1243. struct ipr_interrupts regs;
  1244. u16 saved_pcix_cmd_reg;
  1245. u16 reset_retries;
  1246. u32 errors_logged;
  1247. u32 doorbell;
  1248. struct Scsi_Host *host;
  1249. struct pci_dev *pdev;
  1250. struct ipr_sglist *ucode_sglist;
  1251. u8 saved_mode_page_len;
  1252. struct work_struct work_q;
  1253. wait_queue_head_t reset_wait_q;
  1254. wait_queue_head_t msi_wait_q;
  1255. struct ipr_dump *dump;
  1256. enum ipr_sdt_state sdt_state;
  1257. struct ipr_misc_cbs *vpd_cbs;
  1258. dma_addr_t vpd_cbs_dma;
  1259. struct pci_pool *ipr_cmd_pool;
  1260. struct ipr_cmnd *reset_cmd;
  1261. int (*reset) (struct ipr_cmnd *);
  1262. struct ata_host ata_host;
  1263. char ipr_cmd_label[8];
  1264. #define IPR_CMD_LABEL "ipr_cmd"
  1265. struct ipr_cmnd *ipr_cmnd_list[IPR_NUM_CMD_BLKS];
  1266. dma_addr_t ipr_cmnd_list_dma[IPR_NUM_CMD_BLKS];
  1267. }; /* struct ipr_ioa_cfg */
  1268. struct ipr_cmnd {
  1269. struct ipr_ioarcb ioarcb;
  1270. union {
  1271. struct ipr_ioadl_desc ioadl[IPR_NUM_IOADL_ENTRIES];
  1272. struct ipr_ioadl64_desc ioadl64[IPR_NUM_IOADL_ENTRIES];
  1273. struct ipr_ata64_ioadl ata_ioadl;
  1274. } i;
  1275. union {
  1276. struct ipr_ioasa ioasa;
  1277. struct ipr_ioasa64 ioasa64;
  1278. } s;
  1279. struct list_head queue;
  1280. struct scsi_cmnd *scsi_cmd;
  1281. struct ata_queued_cmd *qc;
  1282. struct completion completion;
  1283. struct timer_list timer;
  1284. void (*done) (struct ipr_cmnd *);
  1285. int (*job_step) (struct ipr_cmnd *);
  1286. int (*job_step_failed) (struct ipr_cmnd *);
  1287. u16 cmd_index;
  1288. u8 sense_buffer[SCSI_SENSE_BUFFERSIZE];
  1289. dma_addr_t sense_buffer_dma;
  1290. unsigned short dma_use_sg;
  1291. dma_addr_t dma_addr;
  1292. struct ipr_cmnd *sibling;
  1293. union {
  1294. enum ipr_shutdown_type shutdown_type;
  1295. struct ipr_hostrcb *hostrcb;
  1296. unsigned long time_left;
  1297. unsigned long scratch;
  1298. struct ipr_resource_entry *res;
  1299. struct scsi_device *sdev;
  1300. } u;
  1301. struct ipr_ioa_cfg *ioa_cfg;
  1302. };
  1303. struct ipr_ses_table_entry {
  1304. char product_id[17];
  1305. char compare_product_id_byte[17];
  1306. u32 max_bus_speed_limit; /* MB/sec limit for this backplane */
  1307. };
  1308. struct ipr_dump_header {
  1309. u32 eye_catcher;
  1310. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  1311. u32 len;
  1312. u32 num_entries;
  1313. u32 first_entry_offset;
  1314. u32 status;
  1315. #define IPR_DUMP_STATUS_SUCCESS 0
  1316. #define IPR_DUMP_STATUS_QUAL_SUCCESS 2
  1317. #define IPR_DUMP_STATUS_FAILED 0xffffffff
  1318. u32 os;
  1319. #define IPR_DUMP_OS_LINUX 0x4C4E5558
  1320. u32 driver_name;
  1321. #define IPR_DUMP_DRIVER_NAME 0x49505232
  1322. }__attribute__((packed, aligned (4)));
  1323. struct ipr_dump_entry_header {
  1324. u32 eye_catcher;
  1325. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  1326. u32 len;
  1327. u32 num_elems;
  1328. u32 offset;
  1329. u32 data_type;
  1330. #define IPR_DUMP_DATA_TYPE_ASCII 0x41534349
  1331. #define IPR_DUMP_DATA_TYPE_BINARY 0x42494E41
  1332. u32 id;
  1333. #define IPR_DUMP_IOA_DUMP_ID 0x494F4131
  1334. #define IPR_DUMP_LOCATION_ID 0x4C4F4341
  1335. #define IPR_DUMP_TRACE_ID 0x54524143
  1336. #define IPR_DUMP_DRIVER_VERSION_ID 0x44525652
  1337. #define IPR_DUMP_DRIVER_TYPE_ID 0x54595045
  1338. #define IPR_DUMP_IOA_CTRL_BLK 0x494F4342
  1339. #define IPR_DUMP_PEND_OPS 0x414F5053
  1340. u32 status;
  1341. }__attribute__((packed, aligned (4)));
  1342. struct ipr_dump_location_entry {
  1343. struct ipr_dump_entry_header hdr;
  1344. u8 location[20];
  1345. }__attribute__((packed));
  1346. struct ipr_dump_trace_entry {
  1347. struct ipr_dump_entry_header hdr;
  1348. u32 trace[IPR_TRACE_SIZE / sizeof(u32)];
  1349. }__attribute__((packed, aligned (4)));
  1350. struct ipr_dump_version_entry {
  1351. struct ipr_dump_entry_header hdr;
  1352. u8 version[sizeof(IPR_DRIVER_VERSION)];
  1353. };
  1354. struct ipr_dump_ioa_type_entry {
  1355. struct ipr_dump_entry_header hdr;
  1356. u32 type;
  1357. u32 fw_version;
  1358. };
  1359. struct ipr_driver_dump {
  1360. struct ipr_dump_header hdr;
  1361. struct ipr_dump_version_entry version_entry;
  1362. struct ipr_dump_location_entry location_entry;
  1363. struct ipr_dump_ioa_type_entry ioa_type_entry;
  1364. struct ipr_dump_trace_entry trace_entry;
  1365. }__attribute__((packed));
  1366. struct ipr_ioa_dump {
  1367. struct ipr_dump_entry_header hdr;
  1368. struct ipr_sdt sdt;
  1369. __be32 *ioa_data[IPR_MAX_NUM_DUMP_PAGES];
  1370. u32 reserved;
  1371. u32 next_page_index;
  1372. u32 page_offset;
  1373. u32 format;
  1374. }__attribute__((packed, aligned (4)));
  1375. struct ipr_dump {
  1376. struct kref kref;
  1377. struct ipr_ioa_cfg *ioa_cfg;
  1378. struct ipr_driver_dump driver_dump;
  1379. struct ipr_ioa_dump ioa_dump;
  1380. };
  1381. struct ipr_error_table_t {
  1382. u32 ioasc;
  1383. int log_ioasa;
  1384. int log_hcam;
  1385. char *error;
  1386. };
  1387. struct ipr_software_inq_lid_info {
  1388. __be32 load_id;
  1389. __be32 timestamp[3];
  1390. }__attribute__((packed, aligned (4)));
  1391. struct ipr_ucode_image_header {
  1392. __be32 header_length;
  1393. __be32 lid_table_offset;
  1394. u8 major_release;
  1395. u8 card_type;
  1396. u8 minor_release[2];
  1397. u8 reserved[20];
  1398. char eyecatcher[16];
  1399. __be32 num_lids;
  1400. struct ipr_software_inq_lid_info lid[1];
  1401. }__attribute__((packed, aligned (4)));
  1402. /*
  1403. * Macros
  1404. */
  1405. #define IPR_DBG_CMD(CMD) if (ipr_debug) { CMD; }
  1406. #ifdef CONFIG_SCSI_IPR_TRACE
  1407. #define ipr_create_trace_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1408. #define ipr_remove_trace_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1409. #else
  1410. #define ipr_create_trace_file(kobj, attr) 0
  1411. #define ipr_remove_trace_file(kobj, attr) do { } while(0)
  1412. #endif
  1413. #ifdef CONFIG_SCSI_IPR_DUMP
  1414. #define ipr_create_dump_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1415. #define ipr_remove_dump_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1416. #else
  1417. #define ipr_create_dump_file(kobj, attr) 0
  1418. #define ipr_remove_dump_file(kobj, attr) do { } while(0)
  1419. #endif
  1420. /*
  1421. * Error logging macros
  1422. */
  1423. #define ipr_err(...) printk(KERN_ERR IPR_NAME ": "__VA_ARGS__)
  1424. #define ipr_info(...) printk(KERN_INFO IPR_NAME ": "__VA_ARGS__)
  1425. #define ipr_dbg(...) IPR_DBG_CMD(printk(KERN_INFO IPR_NAME ": "__VA_ARGS__))
  1426. #define ipr_res_printk(level, ioa_cfg, bus, target, lun, fmt, ...) \
  1427. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
  1428. bus, target, lun, ##__VA_ARGS__)
  1429. #define ipr_res_err(ioa_cfg, res, fmt, ...) \
  1430. ipr_res_printk(KERN_ERR, ioa_cfg, (res)->bus, (res)->target, (res)->lun, fmt, ##__VA_ARGS__)
  1431. #define ipr_ra_printk(level, ioa_cfg, ra, fmt, ...) \
  1432. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
  1433. (ra).bus, (ra).target, (ra).lun, ##__VA_ARGS__)
  1434. #define ipr_ra_err(ioa_cfg, ra, fmt, ...) \
  1435. ipr_ra_printk(KERN_ERR, ioa_cfg, ra, fmt, ##__VA_ARGS__)
  1436. #define ipr_phys_res_err(ioa_cfg, res, fmt, ...) \
  1437. { \
  1438. if ((res).bus >= IPR_MAX_NUM_BUSES) { \
  1439. ipr_err(fmt": unknown\n", ##__VA_ARGS__); \
  1440. } else { \
  1441. ipr_err(fmt": %d:%d:%d:%d\n", \
  1442. ##__VA_ARGS__, (ioa_cfg)->host->host_no, \
  1443. (res).bus, (res).target, (res).lun); \
  1444. } \
  1445. }
  1446. #define ipr_hcam_err(hostrcb, fmt, ...) \
  1447. { \
  1448. if (ipr_is_device(hostrcb)) { \
  1449. if ((hostrcb)->ioa_cfg->sis64) { \
  1450. printk(KERN_ERR IPR_NAME ": %s: " fmt, \
  1451. ipr_format_res_path(hostrcb->hcam.u.error64.fd_res_path, \
  1452. hostrcb->rp_buffer, \
  1453. sizeof(hostrcb->rp_buffer)), \
  1454. __VA_ARGS__); \
  1455. } else { \
  1456. ipr_ra_err((hostrcb)->ioa_cfg, \
  1457. (hostrcb)->hcam.u.error.fd_res_addr, \
  1458. fmt, __VA_ARGS__); \
  1459. } \
  1460. } else { \
  1461. dev_err(&(hostrcb)->ioa_cfg->pdev->dev, fmt, __VA_ARGS__); \
  1462. } \
  1463. }
  1464. #define ipr_trace ipr_dbg("%s: %s: Line: %d\n",\
  1465. __FILE__, __func__, __LINE__)
  1466. #define ENTER IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Entering %s\n", __func__))
  1467. #define LEAVE IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Leaving %s\n", __func__))
  1468. #define ipr_err_separator \
  1469. ipr_err("----------------------------------------------------------\n")
  1470. /*
  1471. * Inlines
  1472. */
  1473. /**
  1474. * ipr_is_ioa_resource - Determine if a resource is the IOA
  1475. * @res: resource entry struct
  1476. *
  1477. * Return value:
  1478. * 1 if IOA / 0 if not IOA
  1479. **/
  1480. static inline int ipr_is_ioa_resource(struct ipr_resource_entry *res)
  1481. {
  1482. return res->type == IPR_RES_TYPE_IOAFP;
  1483. }
  1484. /**
  1485. * ipr_is_af_dasd_device - Determine if a resource is an AF DASD
  1486. * @res: resource entry struct
  1487. *
  1488. * Return value:
  1489. * 1 if AF DASD / 0 if not AF DASD
  1490. **/
  1491. static inline int ipr_is_af_dasd_device(struct ipr_resource_entry *res)
  1492. {
  1493. return res->type == IPR_RES_TYPE_AF_DASD ||
  1494. res->type == IPR_RES_TYPE_REMOTE_AF_DASD;
  1495. }
  1496. /**
  1497. * ipr_is_vset_device - Determine if a resource is a VSET
  1498. * @res: resource entry struct
  1499. *
  1500. * Return value:
  1501. * 1 if VSET / 0 if not VSET
  1502. **/
  1503. static inline int ipr_is_vset_device(struct ipr_resource_entry *res)
  1504. {
  1505. return res->type == IPR_RES_TYPE_VOLUME_SET;
  1506. }
  1507. /**
  1508. * ipr_is_gscsi - Determine if a resource is a generic scsi resource
  1509. * @res: resource entry struct
  1510. *
  1511. * Return value:
  1512. * 1 if GSCSI / 0 if not GSCSI
  1513. **/
  1514. static inline int ipr_is_gscsi(struct ipr_resource_entry *res)
  1515. {
  1516. return res->type == IPR_RES_TYPE_GENERIC_SCSI;
  1517. }
  1518. /**
  1519. * ipr_is_scsi_disk - Determine if a resource is a SCSI disk
  1520. * @res: resource entry struct
  1521. *
  1522. * Return value:
  1523. * 1 if SCSI disk / 0 if not SCSI disk
  1524. **/
  1525. static inline int ipr_is_scsi_disk(struct ipr_resource_entry *res)
  1526. {
  1527. if (ipr_is_af_dasd_device(res) ||
  1528. (ipr_is_gscsi(res) && IPR_IS_DASD_DEVICE(res->std_inq_data)))
  1529. return 1;
  1530. else
  1531. return 0;
  1532. }
  1533. /**
  1534. * ipr_is_gata - Determine if a resource is a generic ATA resource
  1535. * @res: resource entry struct
  1536. *
  1537. * Return value:
  1538. * 1 if GATA / 0 if not GATA
  1539. **/
  1540. static inline int ipr_is_gata(struct ipr_resource_entry *res)
  1541. {
  1542. return res->type == IPR_RES_TYPE_GENERIC_ATA;
  1543. }
  1544. /**
  1545. * ipr_is_naca_model - Determine if a resource is using NACA queueing model
  1546. * @res: resource entry struct
  1547. *
  1548. * Return value:
  1549. * 1 if NACA queueing model / 0 if not NACA queueing model
  1550. **/
  1551. static inline int ipr_is_naca_model(struct ipr_resource_entry *res)
  1552. {
  1553. if (ipr_is_gscsi(res) && res->qmodel == IPR_QUEUE_NACA_MODEL)
  1554. return 1;
  1555. return 0;
  1556. }
  1557. /**
  1558. * ipr_is_device - Determine if the hostrcb structure is related to a device
  1559. * @hostrcb: host resource control blocks struct
  1560. *
  1561. * Return value:
  1562. * 1 if AF / 0 if not AF
  1563. **/
  1564. static inline int ipr_is_device(struct ipr_hostrcb *hostrcb)
  1565. {
  1566. struct ipr_res_addr *res_addr;
  1567. u8 *res_path;
  1568. if (hostrcb->ioa_cfg->sis64) {
  1569. res_path = &hostrcb->hcam.u.error64.fd_res_path[0];
  1570. if ((res_path[0] == 0x00 || res_path[0] == 0x80 ||
  1571. res_path[0] == 0x81) && res_path[2] != 0xFF)
  1572. return 1;
  1573. } else {
  1574. res_addr = &hostrcb->hcam.u.error.fd_res_addr;
  1575. if ((res_addr->bus < IPR_MAX_NUM_BUSES) &&
  1576. (res_addr->target < (IPR_MAX_NUM_TARGETS_PER_BUS - 1)))
  1577. return 1;
  1578. }
  1579. return 0;
  1580. }
  1581. /**
  1582. * ipr_sdt_is_fmt2 - Determine if a SDT address is in format 2
  1583. * @sdt_word: SDT address
  1584. *
  1585. * Return value:
  1586. * 1 if format 2 / 0 if not
  1587. **/
  1588. static inline int ipr_sdt_is_fmt2(u32 sdt_word)
  1589. {
  1590. u32 bar_sel = IPR_GET_FMT2_BAR_SEL(sdt_word);
  1591. switch (bar_sel) {
  1592. case IPR_SDT_FMT2_BAR0_SEL:
  1593. case IPR_SDT_FMT2_BAR1_SEL:
  1594. case IPR_SDT_FMT2_BAR2_SEL:
  1595. case IPR_SDT_FMT2_BAR3_SEL:
  1596. case IPR_SDT_FMT2_BAR4_SEL:
  1597. case IPR_SDT_FMT2_BAR5_SEL:
  1598. case IPR_SDT_FMT2_EXP_ROM_SEL:
  1599. return 1;
  1600. };
  1601. return 0;
  1602. }
  1603. #ifndef writeq
  1604. static inline void writeq(u64 val, void __iomem *addr)
  1605. {
  1606. writel(((u32) (val >> 32)), addr);
  1607. writel(((u32) (val)), (addr + 4));
  1608. }
  1609. #endif
  1610. #endif /* _IPR_H */