i915_gem_gtt.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/i915_drm.h>
  26. #include "i915_drv.h"
  27. #include "i915_trace.h"
  28. #include "intel_drv.h"
  29. typedef uint32_t gtt_pte_t;
  30. /* PPGTT stuff */
  31. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  32. #define GEN6_PDE_VALID (1 << 0)
  33. /* gen6+ has bit 11-4 for physical addr bit 39-32 */
  34. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  35. #define GEN6_PTE_VALID (1 << 0)
  36. #define GEN6_PTE_UNCACHED (1 << 1)
  37. #define HSW_PTE_UNCACHED (0)
  38. #define GEN6_PTE_CACHE_LLC (2 << 1)
  39. #define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
  40. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  41. static inline gtt_pte_t pte_encode(struct drm_device *dev,
  42. dma_addr_t addr,
  43. enum i915_cache_level level)
  44. {
  45. gtt_pte_t pte = GEN6_PTE_VALID;
  46. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  47. switch (level) {
  48. case I915_CACHE_LLC_MLC:
  49. /* Haswell doesn't set L3 this way */
  50. if (IS_HASWELL(dev))
  51. pte |= GEN6_PTE_CACHE_LLC;
  52. else
  53. pte |= GEN6_PTE_CACHE_LLC_MLC;
  54. break;
  55. case I915_CACHE_LLC:
  56. pte |= GEN6_PTE_CACHE_LLC;
  57. break;
  58. case I915_CACHE_NONE:
  59. if (IS_HASWELL(dev))
  60. pte |= HSW_PTE_UNCACHED;
  61. else
  62. pte |= GEN6_PTE_UNCACHED;
  63. break;
  64. default:
  65. BUG();
  66. }
  67. return pte;
  68. }
  69. /* PPGTT support for Sandybdrige/Gen6 and later */
  70. static void i915_ppgtt_clear_range(struct i915_hw_ppgtt *ppgtt,
  71. unsigned first_entry,
  72. unsigned num_entries)
  73. {
  74. gtt_pte_t *pt_vaddr;
  75. gtt_pte_t scratch_pte;
  76. unsigned act_pd = first_entry / I915_PPGTT_PT_ENTRIES;
  77. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  78. unsigned last_pte, i;
  79. scratch_pte = pte_encode(ppgtt->dev, ppgtt->scratch_page_dma_addr,
  80. I915_CACHE_LLC);
  81. while (num_entries) {
  82. last_pte = first_pte + num_entries;
  83. if (last_pte > I915_PPGTT_PT_ENTRIES)
  84. last_pte = I915_PPGTT_PT_ENTRIES;
  85. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pd]);
  86. for (i = first_pte; i < last_pte; i++)
  87. pt_vaddr[i] = scratch_pte;
  88. kunmap_atomic(pt_vaddr);
  89. num_entries -= last_pte - first_pte;
  90. first_pte = 0;
  91. act_pd++;
  92. }
  93. }
  94. int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  95. {
  96. struct drm_i915_private *dev_priv = dev->dev_private;
  97. struct i915_hw_ppgtt *ppgtt;
  98. unsigned first_pd_entry_in_global_pt;
  99. int i;
  100. int ret = -ENOMEM;
  101. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  102. * entries. For aliasing ppgtt support we just steal them at the end for
  103. * now. */
  104. first_pd_entry_in_global_pt = dev_priv->mm.gtt->gtt_total_entries - I915_PPGTT_PD_ENTRIES;
  105. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  106. if (!ppgtt)
  107. return ret;
  108. ppgtt->dev = dev;
  109. ppgtt->num_pd_entries = I915_PPGTT_PD_ENTRIES;
  110. ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
  111. GFP_KERNEL);
  112. if (!ppgtt->pt_pages)
  113. goto err_ppgtt;
  114. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  115. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  116. if (!ppgtt->pt_pages[i])
  117. goto err_pt_alloc;
  118. }
  119. if (dev_priv->mm.gtt->needs_dmar) {
  120. ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t)
  121. *ppgtt->num_pd_entries,
  122. GFP_KERNEL);
  123. if (!ppgtt->pt_dma_addr)
  124. goto err_pt_alloc;
  125. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  126. dma_addr_t pt_addr;
  127. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i],
  128. 0, 4096,
  129. PCI_DMA_BIDIRECTIONAL);
  130. if (pci_dma_mapping_error(dev->pdev,
  131. pt_addr)) {
  132. ret = -EIO;
  133. goto err_pd_pin;
  134. }
  135. ppgtt->pt_dma_addr[i] = pt_addr;
  136. }
  137. }
  138. ppgtt->scratch_page_dma_addr = dev_priv->mm.gtt->scratch_page_dma;
  139. i915_ppgtt_clear_range(ppgtt, 0,
  140. ppgtt->num_pd_entries*I915_PPGTT_PT_ENTRIES);
  141. ppgtt->pd_offset = (first_pd_entry_in_global_pt)*sizeof(gtt_pte_t);
  142. dev_priv->mm.aliasing_ppgtt = ppgtt;
  143. return 0;
  144. err_pd_pin:
  145. if (ppgtt->pt_dma_addr) {
  146. for (i--; i >= 0; i--)
  147. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  148. 4096, PCI_DMA_BIDIRECTIONAL);
  149. }
  150. err_pt_alloc:
  151. kfree(ppgtt->pt_dma_addr);
  152. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  153. if (ppgtt->pt_pages[i])
  154. __free_page(ppgtt->pt_pages[i]);
  155. }
  156. kfree(ppgtt->pt_pages);
  157. err_ppgtt:
  158. kfree(ppgtt);
  159. return ret;
  160. }
  161. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  162. {
  163. struct drm_i915_private *dev_priv = dev->dev_private;
  164. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  165. int i;
  166. if (!ppgtt)
  167. return;
  168. if (ppgtt->pt_dma_addr) {
  169. for (i = 0; i < ppgtt->num_pd_entries; i++)
  170. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  171. 4096, PCI_DMA_BIDIRECTIONAL);
  172. }
  173. kfree(ppgtt->pt_dma_addr);
  174. for (i = 0; i < ppgtt->num_pd_entries; i++)
  175. __free_page(ppgtt->pt_pages[i]);
  176. kfree(ppgtt->pt_pages);
  177. kfree(ppgtt);
  178. }
  179. static void i915_ppgtt_insert_sg_entries(struct i915_hw_ppgtt *ppgtt,
  180. const struct sg_table *pages,
  181. unsigned first_entry,
  182. enum i915_cache_level cache_level)
  183. {
  184. gtt_pte_t *pt_vaddr;
  185. unsigned act_pd = first_entry / I915_PPGTT_PT_ENTRIES;
  186. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  187. unsigned i, j, m, segment_len;
  188. dma_addr_t page_addr;
  189. struct scatterlist *sg;
  190. /* init sg walking */
  191. sg = pages->sgl;
  192. i = 0;
  193. segment_len = sg_dma_len(sg) >> PAGE_SHIFT;
  194. m = 0;
  195. while (i < pages->nents) {
  196. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pd]);
  197. for (j = first_pte; j < I915_PPGTT_PT_ENTRIES; j++) {
  198. page_addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  199. pt_vaddr[j] = pte_encode(ppgtt->dev, page_addr,
  200. cache_level);
  201. /* grab the next page */
  202. if (++m == segment_len) {
  203. if (++i == pages->nents)
  204. break;
  205. sg = sg_next(sg);
  206. segment_len = sg_dma_len(sg) >> PAGE_SHIFT;
  207. m = 0;
  208. }
  209. }
  210. kunmap_atomic(pt_vaddr);
  211. first_pte = 0;
  212. act_pd++;
  213. }
  214. }
  215. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  216. struct drm_i915_gem_object *obj,
  217. enum i915_cache_level cache_level)
  218. {
  219. i915_ppgtt_insert_sg_entries(ppgtt,
  220. obj->pages,
  221. obj->gtt_space->start >> PAGE_SHIFT,
  222. cache_level);
  223. }
  224. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  225. struct drm_i915_gem_object *obj)
  226. {
  227. i915_ppgtt_clear_range(ppgtt,
  228. obj->gtt_space->start >> PAGE_SHIFT,
  229. obj->base.size >> PAGE_SHIFT);
  230. }
  231. void i915_gem_init_ppgtt(struct drm_device *dev)
  232. {
  233. drm_i915_private_t *dev_priv = dev->dev_private;
  234. uint32_t pd_offset;
  235. struct intel_ring_buffer *ring;
  236. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  237. gtt_pte_t __iomem *pd_addr;
  238. uint32_t pd_entry;
  239. int i;
  240. if (!dev_priv->mm.aliasing_ppgtt)
  241. return;
  242. pd_addr = (gtt_pte_t __iomem*)dev_priv->mm.gsm + ppgtt->pd_offset/sizeof(gtt_pte_t);
  243. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  244. dma_addr_t pt_addr;
  245. if (dev_priv->mm.gtt->needs_dmar)
  246. pt_addr = ppgtt->pt_dma_addr[i];
  247. else
  248. pt_addr = page_to_phys(ppgtt->pt_pages[i]);
  249. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  250. pd_entry |= GEN6_PDE_VALID;
  251. writel(pd_entry, pd_addr + i);
  252. }
  253. readl(pd_addr);
  254. pd_offset = ppgtt->pd_offset;
  255. pd_offset /= 64; /* in cachelines, */
  256. pd_offset <<= 16;
  257. if (INTEL_INFO(dev)->gen == 6) {
  258. uint32_t ecochk, gab_ctl, ecobits;
  259. ecobits = I915_READ(GAC_ECO_BITS);
  260. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
  261. gab_ctl = I915_READ(GAB_CTL);
  262. I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
  263. ecochk = I915_READ(GAM_ECOCHK);
  264. I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
  265. ECOCHK_PPGTT_CACHE64B);
  266. I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  267. } else if (INTEL_INFO(dev)->gen >= 7) {
  268. I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
  269. /* GFX_MODE is per-ring on gen7+ */
  270. }
  271. for_each_ring(ring, dev_priv, i) {
  272. if (INTEL_INFO(dev)->gen >= 7)
  273. I915_WRITE(RING_MODE_GEN7(ring),
  274. _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  275. I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
  276. I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
  277. }
  278. }
  279. static bool do_idling(struct drm_i915_private *dev_priv)
  280. {
  281. bool ret = dev_priv->mm.interruptible;
  282. if (unlikely(dev_priv->mm.gtt->do_idle_maps)) {
  283. dev_priv->mm.interruptible = false;
  284. if (i915_gpu_idle(dev_priv->dev)) {
  285. DRM_ERROR("Couldn't idle GPU\n");
  286. /* Wait a bit, in hopes it avoids the hang */
  287. udelay(10);
  288. }
  289. }
  290. return ret;
  291. }
  292. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  293. {
  294. if (unlikely(dev_priv->mm.gtt->do_idle_maps))
  295. dev_priv->mm.interruptible = interruptible;
  296. }
  297. static void i915_ggtt_clear_range(struct drm_device *dev,
  298. unsigned first_entry,
  299. unsigned num_entries)
  300. {
  301. struct drm_i915_private *dev_priv = dev->dev_private;
  302. gtt_pte_t scratch_pte;
  303. gtt_pte_t __iomem *gtt_base = (gtt_pte_t __iomem *) dev_priv->mm.gsm + first_entry;
  304. const int max_entries = dev_priv->mm.gtt->gtt_total_entries - first_entry;
  305. int i;
  306. if (INTEL_INFO(dev)->gen < 6) {
  307. intel_gtt_clear_range(first_entry, num_entries);
  308. return;
  309. }
  310. if (WARN(num_entries > max_entries,
  311. "First entry = %d; Num entries = %d (max=%d)\n",
  312. first_entry, num_entries, max_entries))
  313. num_entries = max_entries;
  314. scratch_pte = pte_encode(dev, dev_priv->mm.gtt->scratch_page_dma, I915_CACHE_LLC);
  315. for (i = 0; i < num_entries; i++)
  316. iowrite32(scratch_pte, &gtt_base[i]);
  317. readl(gtt_base);
  318. }
  319. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  320. {
  321. struct drm_i915_private *dev_priv = dev->dev_private;
  322. struct drm_i915_gem_object *obj;
  323. /* First fill our portion of the GTT with scratch pages */
  324. i915_ggtt_clear_range(dev, dev_priv->mm.gtt_start / PAGE_SIZE,
  325. dev_priv->mm.gtt_total / PAGE_SIZE);
  326. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  327. i915_gem_clflush_object(obj);
  328. i915_gem_gtt_bind_object(obj, obj->cache_level);
  329. }
  330. i915_gem_chipset_flush(dev);
  331. }
  332. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  333. {
  334. if (obj->has_dma_mapping)
  335. return 0;
  336. if (!dma_map_sg(&obj->base.dev->pdev->dev,
  337. obj->pages->sgl, obj->pages->nents,
  338. PCI_DMA_BIDIRECTIONAL))
  339. return -ENOSPC;
  340. return 0;
  341. }
  342. /*
  343. * Binds an object into the global gtt with the specified cache level. The object
  344. * will be accessible to the GPU via commands whose operands reference offsets
  345. * within the global GTT as well as accessible by the GPU through the GMADR
  346. * mapped BAR (dev_priv->mm.gtt->gtt).
  347. */
  348. static void gen6_ggtt_bind_object(struct drm_i915_gem_object *obj,
  349. enum i915_cache_level level)
  350. {
  351. struct drm_device *dev = obj->base.dev;
  352. struct drm_i915_private *dev_priv = dev->dev_private;
  353. struct sg_table *st = obj->pages;
  354. struct scatterlist *sg = st->sgl;
  355. const int first_entry = obj->gtt_space->start >> PAGE_SHIFT;
  356. const int max_entries = dev_priv->mm.gtt->gtt_total_entries - first_entry;
  357. gtt_pte_t __iomem *gtt_entries =
  358. (gtt_pte_t __iomem *)dev_priv->mm.gsm + first_entry;
  359. int unused, i = 0;
  360. unsigned int len, m = 0;
  361. dma_addr_t addr;
  362. for_each_sg(st->sgl, sg, st->nents, unused) {
  363. len = sg_dma_len(sg) >> PAGE_SHIFT;
  364. for (m = 0; m < len; m++) {
  365. addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  366. iowrite32(pte_encode(dev, addr, level), &gtt_entries[i]);
  367. i++;
  368. }
  369. }
  370. BUG_ON(i > max_entries);
  371. BUG_ON(i != obj->base.size / PAGE_SIZE);
  372. /* XXX: This serves as a posting read to make sure that the PTE has
  373. * actually been updated. There is some concern that even though
  374. * registers and PTEs are within the same BAR that they are potentially
  375. * of NUMA access patterns. Therefore, even with the way we assume
  376. * hardware should work, we must keep this posting read for paranoia.
  377. */
  378. if (i != 0)
  379. WARN_ON(readl(&gtt_entries[i-1]) != pte_encode(dev, addr, level));
  380. /* This next bit makes the above posting read even more important. We
  381. * want to flush the TLBs only after we're certain all the PTE updates
  382. * have finished.
  383. */
  384. I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
  385. POSTING_READ(GFX_FLSH_CNTL_GEN6);
  386. }
  387. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  388. enum i915_cache_level cache_level)
  389. {
  390. struct drm_device *dev = obj->base.dev;
  391. if (INTEL_INFO(dev)->gen < 6) {
  392. unsigned int flags = (cache_level == I915_CACHE_NONE) ?
  393. AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
  394. intel_gtt_insert_sg_entries(obj->pages,
  395. obj->gtt_space->start >> PAGE_SHIFT,
  396. flags);
  397. } else {
  398. gen6_ggtt_bind_object(obj, cache_level);
  399. }
  400. obj->has_global_gtt_mapping = 1;
  401. }
  402. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  403. {
  404. i915_ggtt_clear_range(obj->base.dev,
  405. obj->gtt_space->start >> PAGE_SHIFT,
  406. obj->base.size >> PAGE_SHIFT);
  407. obj->has_global_gtt_mapping = 0;
  408. }
  409. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  410. {
  411. struct drm_device *dev = obj->base.dev;
  412. struct drm_i915_private *dev_priv = dev->dev_private;
  413. bool interruptible;
  414. interruptible = do_idling(dev_priv);
  415. if (!obj->has_dma_mapping)
  416. dma_unmap_sg(&dev->pdev->dev,
  417. obj->pages->sgl, obj->pages->nents,
  418. PCI_DMA_BIDIRECTIONAL);
  419. undo_idling(dev_priv, interruptible);
  420. }
  421. static void i915_gtt_color_adjust(struct drm_mm_node *node,
  422. unsigned long color,
  423. unsigned long *start,
  424. unsigned long *end)
  425. {
  426. if (node->color != color)
  427. *start += 4096;
  428. if (!list_empty(&node->node_list)) {
  429. node = list_entry(node->node_list.next,
  430. struct drm_mm_node,
  431. node_list);
  432. if (node->allocated && node->color != color)
  433. *end -= 4096;
  434. }
  435. }
  436. void i915_gem_setup_global_gtt(struct drm_device *dev,
  437. unsigned long start,
  438. unsigned long mappable_end,
  439. unsigned long end)
  440. {
  441. drm_i915_private_t *dev_priv = dev->dev_private;
  442. struct drm_mm_node *entry;
  443. struct drm_i915_gem_object *obj;
  444. unsigned long hole_start, hole_end;
  445. BUG_ON(mappable_end > end);
  446. /* Subtract the guard page ... */
  447. drm_mm_init(&dev_priv->mm.gtt_space, start, end - start - PAGE_SIZE);
  448. if (!HAS_LLC(dev))
  449. dev_priv->mm.gtt_space.color_adjust = i915_gtt_color_adjust;
  450. /* Mark any preallocated objects as occupied */
  451. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  452. DRM_DEBUG_KMS("reserving preallocated space: %x + %zx\n",
  453. obj->gtt_offset, obj->base.size);
  454. BUG_ON(obj->gtt_space != I915_GTT_RESERVED);
  455. obj->gtt_space = drm_mm_create_block(&dev_priv->mm.gtt_space,
  456. obj->gtt_offset,
  457. obj->base.size,
  458. false);
  459. obj->has_global_gtt_mapping = 1;
  460. }
  461. dev_priv->mm.gtt_start = start;
  462. dev_priv->mm.gtt_mappable_end = mappable_end;
  463. dev_priv->mm.gtt_total = end - start;
  464. /* Clear any non-preallocated blocks */
  465. drm_mm_for_each_hole(entry, &dev_priv->mm.gtt_space,
  466. hole_start, hole_end) {
  467. DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
  468. hole_start, hole_end);
  469. i915_ggtt_clear_range(dev,
  470. hole_start / PAGE_SIZE,
  471. (hole_end-hole_start) / PAGE_SIZE);
  472. }
  473. /* And finally clear the reserved guard page */
  474. i915_ggtt_clear_range(dev, end / PAGE_SIZE - 1, 1);
  475. }
  476. static bool
  477. intel_enable_ppgtt(struct drm_device *dev)
  478. {
  479. if (i915_enable_ppgtt >= 0)
  480. return i915_enable_ppgtt;
  481. #ifdef CONFIG_INTEL_IOMMU
  482. /* Disable ppgtt on SNB if VT-d is on. */
  483. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  484. return false;
  485. #endif
  486. return true;
  487. }
  488. void i915_gem_init_global_gtt(struct drm_device *dev)
  489. {
  490. struct drm_i915_private *dev_priv = dev->dev_private;
  491. unsigned long gtt_size, mappable_size;
  492. int ret;
  493. gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
  494. mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  495. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  496. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  497. * aperture accordingly when using aliasing ppgtt. */
  498. gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  499. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  500. ret = i915_gem_init_aliasing_ppgtt(dev);
  501. if (ret) {
  502. mutex_unlock(&dev->struct_mutex);
  503. return;
  504. }
  505. } else {
  506. /* Let GEM Manage all of the aperture.
  507. *
  508. * However, leave one page at the end still bound to the scratch
  509. * page. There are a number of places where the hardware
  510. * apparently prefetches past the end of the object, and we've
  511. * seen multiple hangs with the GPU head pointer stuck in a
  512. * batchbuffer bound at the last page of the aperture. One page
  513. * should be enough to keep any prefetching inside of the
  514. * aperture.
  515. */
  516. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  517. }
  518. }
  519. static int setup_scratch_page(struct drm_device *dev)
  520. {
  521. struct drm_i915_private *dev_priv = dev->dev_private;
  522. struct page *page;
  523. dma_addr_t dma_addr;
  524. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  525. if (page == NULL)
  526. return -ENOMEM;
  527. get_page(page);
  528. set_pages_uc(page, 1);
  529. #ifdef CONFIG_INTEL_IOMMU
  530. dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
  531. PCI_DMA_BIDIRECTIONAL);
  532. if (pci_dma_mapping_error(dev->pdev, dma_addr))
  533. return -EINVAL;
  534. #else
  535. dma_addr = page_to_phys(page);
  536. #endif
  537. dev_priv->mm.gtt->scratch_page = page;
  538. dev_priv->mm.gtt->scratch_page_dma = dma_addr;
  539. return 0;
  540. }
  541. static void teardown_scratch_page(struct drm_device *dev)
  542. {
  543. struct drm_i915_private *dev_priv = dev->dev_private;
  544. set_pages_wb(dev_priv->mm.gtt->scratch_page, 1);
  545. pci_unmap_page(dev->pdev, dev_priv->mm.gtt->scratch_page_dma,
  546. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  547. put_page(dev_priv->mm.gtt->scratch_page);
  548. __free_page(dev_priv->mm.gtt->scratch_page);
  549. }
  550. static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
  551. {
  552. snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
  553. snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
  554. return snb_gmch_ctl << 20;
  555. }
  556. static inline unsigned int gen6_get_stolen_size(u16 snb_gmch_ctl)
  557. {
  558. snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
  559. snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
  560. return snb_gmch_ctl << 25; /* 32 MB units */
  561. }
  562. static inline unsigned int gen7_get_stolen_size(u16 snb_gmch_ctl)
  563. {
  564. static const int stolen_decoder[] = {
  565. 0, 0, 0, 0, 0, 32, 48, 64, 128, 256, 96, 160, 224, 352};
  566. snb_gmch_ctl >>= IVB_GMCH_GMS_SHIFT;
  567. snb_gmch_ctl &= IVB_GMCH_GMS_MASK;
  568. return stolen_decoder[snb_gmch_ctl] << 20;
  569. }
  570. int i915_gem_gtt_init(struct drm_device *dev)
  571. {
  572. struct drm_i915_private *dev_priv = dev->dev_private;
  573. phys_addr_t gtt_bus_addr;
  574. u16 snb_gmch_ctl;
  575. int ret;
  576. /* On modern platforms we need not worry ourself with the legacy
  577. * hostbridge query stuff. Skip it entirely
  578. */
  579. if (INTEL_INFO(dev)->gen < 6) {
  580. ret = intel_gmch_probe(dev_priv->bridge_dev, dev->pdev, NULL);
  581. if (!ret) {
  582. DRM_ERROR("failed to set up gmch\n");
  583. return -EIO;
  584. }
  585. dev_priv->mm.gtt = intel_gtt_get();
  586. if (!dev_priv->mm.gtt) {
  587. DRM_ERROR("Failed to initialize GTT\n");
  588. intel_gmch_remove();
  589. return -ENODEV;
  590. }
  591. return 0;
  592. }
  593. dev_priv->mm.gtt = kzalloc(sizeof(*dev_priv->mm.gtt), GFP_KERNEL);
  594. if (!dev_priv->mm.gtt)
  595. return -ENOMEM;
  596. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
  597. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
  598. #ifdef CONFIG_INTEL_IOMMU
  599. dev_priv->mm.gtt->needs_dmar = 1;
  600. #endif
  601. /* For GEN6+ the PTEs for the ggtt live at 2MB + BAR0 */
  602. gtt_bus_addr = pci_resource_start(dev->pdev, 0) + (2<<20);
  603. dev_priv->mm.gtt->gma_bus_addr = pci_resource_start(dev->pdev, 2);
  604. /* i9xx_setup */
  605. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  606. dev_priv->mm.gtt->gtt_total_entries =
  607. gen6_get_total_gtt_size(snb_gmch_ctl) / sizeof(gtt_pte_t);
  608. if (INTEL_INFO(dev)->gen < 7)
  609. dev_priv->mm.gtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
  610. else
  611. dev_priv->mm.gtt->stolen_size = gen7_get_stolen_size(snb_gmch_ctl);
  612. dev_priv->mm.gtt->gtt_mappable_entries = pci_resource_len(dev->pdev, 2) >> PAGE_SHIFT;
  613. /* 64/512MB is the current min/max we actually know of, but this is just a
  614. * coarse sanity check.
  615. */
  616. if ((dev_priv->mm.gtt->gtt_mappable_entries >> 8) < 64 ||
  617. dev_priv->mm.gtt->gtt_mappable_entries > dev_priv->mm.gtt->gtt_total_entries) {
  618. DRM_ERROR("Unknown GMADR entries (%d)\n",
  619. dev_priv->mm.gtt->gtt_mappable_entries);
  620. ret = -ENXIO;
  621. goto err_out;
  622. }
  623. ret = setup_scratch_page(dev);
  624. if (ret) {
  625. DRM_ERROR("Scratch setup failed\n");
  626. goto err_out;
  627. }
  628. dev_priv->mm.gsm = ioremap_wc(gtt_bus_addr,
  629. dev_priv->mm.gtt->gtt_total_entries * sizeof(gtt_pte_t));
  630. if (!dev_priv->mm.gsm) {
  631. DRM_ERROR("Failed to map the gtt page table\n");
  632. teardown_scratch_page(dev);
  633. ret = -ENOMEM;
  634. goto err_out;
  635. }
  636. /* GMADR is the PCI aperture used by SW to access tiled GFX surfaces in a linear fashion. */
  637. DRM_INFO("Memory usable by graphics device = %dM\n", dev_priv->mm.gtt->gtt_total_entries >> 8);
  638. DRM_DEBUG_DRIVER("GMADR size = %dM\n", dev_priv->mm.gtt->gtt_mappable_entries >> 8);
  639. DRM_DEBUG_DRIVER("GTT stolen size = %dM\n", dev_priv->mm.gtt->stolen_size >> 20);
  640. return 0;
  641. err_out:
  642. kfree(dev_priv->mm.gtt);
  643. if (INTEL_INFO(dev)->gen < 6)
  644. intel_gmch_remove();
  645. return ret;
  646. }
  647. void i915_gem_gtt_fini(struct drm_device *dev)
  648. {
  649. struct drm_i915_private *dev_priv = dev->dev_private;
  650. iounmap(dev_priv->mm.gsm);
  651. teardown_scratch_page(dev);
  652. if (INTEL_INFO(dev)->gen < 6)
  653. intel_gmch_remove();
  654. kfree(dev_priv->mm.gtt);
  655. }