device.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX4_DEVICE_H
  33. #define MLX4_DEVICE_H
  34. #include <linux/pci.h>
  35. #include <linux/completion.h>
  36. #include <linux/radix-tree.h>
  37. #include <linux/atomic.h>
  38. #define MAX_MSIX_P_PORT 17
  39. #define MAX_MSIX 64
  40. #define MSIX_LEGACY_SZ 4
  41. #define MIN_MSIX_P_PORT 5
  42. enum {
  43. MLX4_FLAG_MSI_X = 1 << 0,
  44. MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
  45. MLX4_FLAG_MASTER = 1 << 2,
  46. MLX4_FLAG_SLAVE = 1 << 3,
  47. MLX4_FLAG_SRIOV = 1 << 4,
  48. };
  49. enum {
  50. MLX4_MAX_PORTS = 2
  51. };
  52. enum {
  53. MLX4_BOARD_ID_LEN = 64
  54. };
  55. enum {
  56. MLX4_MAX_NUM_PF = 16,
  57. MLX4_MAX_NUM_VF = 64,
  58. MLX4_MFUNC_MAX = 80,
  59. MLX4_MAX_EQ_NUM = 1024,
  60. MLX4_MFUNC_EQ_NUM = 4,
  61. MLX4_MFUNC_MAX_EQES = 8,
  62. MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
  63. };
  64. enum {
  65. MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
  66. MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
  67. MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
  68. MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
  69. MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
  70. MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
  71. MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
  72. MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
  73. MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
  74. MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
  75. MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
  76. MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
  77. MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
  78. MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
  79. MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
  80. MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
  81. MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
  82. MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
  83. MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
  84. MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
  85. MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
  86. MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
  87. MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
  88. MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
  89. MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
  90. MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
  91. MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
  92. };
  93. enum {
  94. MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
  95. MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
  96. MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2
  97. };
  98. #define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
  99. enum {
  100. MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
  101. MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
  102. MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
  103. MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
  104. MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
  105. };
  106. enum mlx4_event {
  107. MLX4_EVENT_TYPE_COMP = 0x00,
  108. MLX4_EVENT_TYPE_PATH_MIG = 0x01,
  109. MLX4_EVENT_TYPE_COMM_EST = 0x02,
  110. MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
  111. MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
  112. MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
  113. MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
  114. MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  115. MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
  116. MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  117. MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  118. MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  119. MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  120. MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
  121. MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
  122. MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
  123. MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
  124. MLX4_EVENT_TYPE_CMD = 0x0a,
  125. MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
  126. MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
  127. MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
  128. MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
  129. MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
  130. MLX4_EVENT_TYPE_NONE = 0xff,
  131. };
  132. enum {
  133. MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
  134. MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
  135. };
  136. enum {
  137. MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
  138. };
  139. enum {
  140. MLX4_PERM_LOCAL_READ = 1 << 10,
  141. MLX4_PERM_LOCAL_WRITE = 1 << 11,
  142. MLX4_PERM_REMOTE_READ = 1 << 12,
  143. MLX4_PERM_REMOTE_WRITE = 1 << 13,
  144. MLX4_PERM_ATOMIC = 1 << 14
  145. };
  146. enum {
  147. MLX4_OPCODE_NOP = 0x00,
  148. MLX4_OPCODE_SEND_INVAL = 0x01,
  149. MLX4_OPCODE_RDMA_WRITE = 0x08,
  150. MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
  151. MLX4_OPCODE_SEND = 0x0a,
  152. MLX4_OPCODE_SEND_IMM = 0x0b,
  153. MLX4_OPCODE_LSO = 0x0e,
  154. MLX4_OPCODE_RDMA_READ = 0x10,
  155. MLX4_OPCODE_ATOMIC_CS = 0x11,
  156. MLX4_OPCODE_ATOMIC_FA = 0x12,
  157. MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
  158. MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
  159. MLX4_OPCODE_BIND_MW = 0x18,
  160. MLX4_OPCODE_FMR = 0x19,
  161. MLX4_OPCODE_LOCAL_INVAL = 0x1b,
  162. MLX4_OPCODE_CONFIG_CMD = 0x1f,
  163. MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  164. MLX4_RECV_OPCODE_SEND = 0x01,
  165. MLX4_RECV_OPCODE_SEND_IMM = 0x02,
  166. MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
  167. MLX4_CQE_OPCODE_ERROR = 0x1e,
  168. MLX4_CQE_OPCODE_RESIZE = 0x16,
  169. };
  170. enum {
  171. MLX4_STAT_RATE_OFFSET = 5
  172. };
  173. enum mlx4_protocol {
  174. MLX4_PROT_IB_IPV6 = 0,
  175. MLX4_PROT_ETH,
  176. MLX4_PROT_IB_IPV4,
  177. MLX4_PROT_FCOE
  178. };
  179. enum {
  180. MLX4_MTT_FLAG_PRESENT = 1
  181. };
  182. enum mlx4_qp_region {
  183. MLX4_QP_REGION_FW = 0,
  184. MLX4_QP_REGION_ETH_ADDR,
  185. MLX4_QP_REGION_FC_ADDR,
  186. MLX4_QP_REGION_FC_EXCH,
  187. MLX4_NUM_QP_REGION
  188. };
  189. enum mlx4_port_type {
  190. MLX4_PORT_TYPE_NONE = 0,
  191. MLX4_PORT_TYPE_IB = 1,
  192. MLX4_PORT_TYPE_ETH = 2,
  193. MLX4_PORT_TYPE_AUTO = 3
  194. };
  195. enum mlx4_special_vlan_idx {
  196. MLX4_NO_VLAN_IDX = 0,
  197. MLX4_VLAN_MISS_IDX,
  198. MLX4_VLAN_REGULAR
  199. };
  200. enum mlx4_steer_type {
  201. MLX4_MC_STEER = 0,
  202. MLX4_UC_STEER,
  203. MLX4_NUM_STEERS
  204. };
  205. enum {
  206. MLX4_NUM_FEXCH = 64 * 1024,
  207. };
  208. enum {
  209. MLX4_MAX_FAST_REG_PAGES = 511,
  210. };
  211. enum {
  212. MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
  213. MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
  214. MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
  215. };
  216. /* Port mgmt change event handling */
  217. enum {
  218. MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
  219. MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
  220. MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
  221. MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
  222. MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
  223. };
  224. #define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
  225. MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
  226. static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
  227. {
  228. return (major << 32) | (minor << 16) | subminor;
  229. }
  230. struct mlx4_phys_caps {
  231. u32 num_phys_eqs;
  232. };
  233. struct mlx4_caps {
  234. u64 fw_ver;
  235. u32 function;
  236. int num_ports;
  237. int vl_cap[MLX4_MAX_PORTS + 1];
  238. int ib_mtu_cap[MLX4_MAX_PORTS + 1];
  239. __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
  240. u64 def_mac[MLX4_MAX_PORTS + 1];
  241. int eth_mtu_cap[MLX4_MAX_PORTS + 1];
  242. int gid_table_len[MLX4_MAX_PORTS + 1];
  243. int pkey_table_len[MLX4_MAX_PORTS + 1];
  244. int trans_type[MLX4_MAX_PORTS + 1];
  245. int vendor_oui[MLX4_MAX_PORTS + 1];
  246. int wavelength[MLX4_MAX_PORTS + 1];
  247. u64 trans_code[MLX4_MAX_PORTS + 1];
  248. int local_ca_ack_delay;
  249. int num_uars;
  250. u32 uar_page_size;
  251. int bf_reg_size;
  252. int bf_regs_per_page;
  253. int max_sq_sg;
  254. int max_rq_sg;
  255. int num_qps;
  256. int max_wqes;
  257. int max_sq_desc_sz;
  258. int max_rq_desc_sz;
  259. int max_qp_init_rdma;
  260. int max_qp_dest_rdma;
  261. int sqp_start;
  262. int num_srqs;
  263. int max_srq_wqes;
  264. int max_srq_sge;
  265. int reserved_srqs;
  266. int num_cqs;
  267. int max_cqes;
  268. int reserved_cqs;
  269. int num_eqs;
  270. int reserved_eqs;
  271. int num_comp_vectors;
  272. int comp_pool;
  273. int num_mpts;
  274. int max_fmr_maps;
  275. int num_mtts;
  276. int fmr_reserved_mtts;
  277. int reserved_mtts;
  278. int reserved_mrws;
  279. int reserved_uars;
  280. int num_mgms;
  281. int num_amgms;
  282. int reserved_mcgs;
  283. int num_qp_per_mgm;
  284. int num_pds;
  285. int reserved_pds;
  286. int max_xrcds;
  287. int reserved_xrcds;
  288. int mtt_entry_sz;
  289. u32 max_msg_sz;
  290. u32 page_size_cap;
  291. u64 flags;
  292. u64 flags2;
  293. u32 bmme_flags;
  294. u32 reserved_lkey;
  295. u16 stat_rate_support;
  296. u8 port_width_cap[MLX4_MAX_PORTS + 1];
  297. int max_gso_sz;
  298. int max_rss_tbl_sz;
  299. int reserved_qps_cnt[MLX4_NUM_QP_REGION];
  300. int reserved_qps;
  301. int reserved_qps_base[MLX4_NUM_QP_REGION];
  302. int log_num_macs;
  303. int log_num_vlans;
  304. int log_num_prios;
  305. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  306. u8 supported_type[MLX4_MAX_PORTS + 1];
  307. u8 suggested_type[MLX4_MAX_PORTS + 1];
  308. u8 default_sense[MLX4_MAX_PORTS + 1];
  309. u32 port_mask[MLX4_MAX_PORTS + 1];
  310. enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
  311. u32 max_counters;
  312. u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
  313. };
  314. struct mlx4_buf_list {
  315. void *buf;
  316. dma_addr_t map;
  317. };
  318. struct mlx4_buf {
  319. struct mlx4_buf_list direct;
  320. struct mlx4_buf_list *page_list;
  321. int nbufs;
  322. int npages;
  323. int page_shift;
  324. };
  325. struct mlx4_mtt {
  326. u32 offset;
  327. int order;
  328. int page_shift;
  329. };
  330. enum {
  331. MLX4_DB_PER_PAGE = PAGE_SIZE / 4
  332. };
  333. struct mlx4_db_pgdir {
  334. struct list_head list;
  335. DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
  336. DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
  337. unsigned long *bits[2];
  338. __be32 *db_page;
  339. dma_addr_t db_dma;
  340. };
  341. struct mlx4_ib_user_db_page;
  342. struct mlx4_db {
  343. __be32 *db;
  344. union {
  345. struct mlx4_db_pgdir *pgdir;
  346. struct mlx4_ib_user_db_page *user_page;
  347. } u;
  348. dma_addr_t dma;
  349. int index;
  350. int order;
  351. };
  352. struct mlx4_hwq_resources {
  353. struct mlx4_db db;
  354. struct mlx4_mtt mtt;
  355. struct mlx4_buf buf;
  356. };
  357. struct mlx4_mr {
  358. struct mlx4_mtt mtt;
  359. u64 iova;
  360. u64 size;
  361. u32 key;
  362. u32 pd;
  363. u32 access;
  364. int enabled;
  365. };
  366. struct mlx4_fmr {
  367. struct mlx4_mr mr;
  368. struct mlx4_mpt_entry *mpt;
  369. __be64 *mtts;
  370. dma_addr_t dma_handle;
  371. int max_pages;
  372. int max_maps;
  373. int maps;
  374. u8 page_shift;
  375. };
  376. struct mlx4_uar {
  377. unsigned long pfn;
  378. int index;
  379. struct list_head bf_list;
  380. unsigned free_bf_bmap;
  381. void __iomem *map;
  382. void __iomem *bf_map;
  383. };
  384. struct mlx4_bf {
  385. unsigned long offset;
  386. int buf_size;
  387. struct mlx4_uar *uar;
  388. void __iomem *reg;
  389. };
  390. struct mlx4_cq {
  391. void (*comp) (struct mlx4_cq *);
  392. void (*event) (struct mlx4_cq *, enum mlx4_event);
  393. struct mlx4_uar *uar;
  394. u32 cons_index;
  395. __be32 *set_ci_db;
  396. __be32 *arm_db;
  397. int arm_sn;
  398. int cqn;
  399. unsigned vector;
  400. atomic_t refcount;
  401. struct completion free;
  402. };
  403. struct mlx4_qp {
  404. void (*event) (struct mlx4_qp *, enum mlx4_event);
  405. int qpn;
  406. atomic_t refcount;
  407. struct completion free;
  408. };
  409. struct mlx4_srq {
  410. void (*event) (struct mlx4_srq *, enum mlx4_event);
  411. int srqn;
  412. int max;
  413. int max_gs;
  414. int wqe_shift;
  415. atomic_t refcount;
  416. struct completion free;
  417. };
  418. struct mlx4_av {
  419. __be32 port_pd;
  420. u8 reserved1;
  421. u8 g_slid;
  422. __be16 dlid;
  423. u8 reserved2;
  424. u8 gid_index;
  425. u8 stat_rate;
  426. u8 hop_limit;
  427. __be32 sl_tclass_flowlabel;
  428. u8 dgid[16];
  429. };
  430. struct mlx4_eth_av {
  431. __be32 port_pd;
  432. u8 reserved1;
  433. u8 smac_idx;
  434. u16 reserved2;
  435. u8 reserved3;
  436. u8 gid_index;
  437. u8 stat_rate;
  438. u8 hop_limit;
  439. __be32 sl_tclass_flowlabel;
  440. u8 dgid[16];
  441. u32 reserved4[2];
  442. __be16 vlan;
  443. u8 mac[6];
  444. };
  445. union mlx4_ext_av {
  446. struct mlx4_av ib;
  447. struct mlx4_eth_av eth;
  448. };
  449. struct mlx4_counter {
  450. u8 reserved1[3];
  451. u8 counter_mode;
  452. __be32 num_ifc;
  453. u32 reserved2[2];
  454. __be64 rx_frames;
  455. __be64 rx_bytes;
  456. __be64 tx_frames;
  457. __be64 tx_bytes;
  458. };
  459. struct mlx4_dev {
  460. struct pci_dev *pdev;
  461. unsigned long flags;
  462. unsigned long num_slaves;
  463. struct mlx4_caps caps;
  464. struct mlx4_phys_caps phys_caps;
  465. struct radix_tree_root qp_table_tree;
  466. u8 rev_id;
  467. char board_id[MLX4_BOARD_ID_LEN];
  468. int num_vfs;
  469. };
  470. struct mlx4_eqe {
  471. u8 reserved1;
  472. u8 type;
  473. u8 reserved2;
  474. u8 subtype;
  475. union {
  476. u32 raw[6];
  477. struct {
  478. __be32 cqn;
  479. } __packed comp;
  480. struct {
  481. u16 reserved1;
  482. __be16 token;
  483. u32 reserved2;
  484. u8 reserved3[3];
  485. u8 status;
  486. __be64 out_param;
  487. } __packed cmd;
  488. struct {
  489. __be32 qpn;
  490. } __packed qp;
  491. struct {
  492. __be32 srqn;
  493. } __packed srq;
  494. struct {
  495. __be32 cqn;
  496. u32 reserved1;
  497. u8 reserved2[3];
  498. u8 syndrome;
  499. } __packed cq_err;
  500. struct {
  501. u32 reserved1[2];
  502. __be32 port;
  503. } __packed port_change;
  504. struct {
  505. #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
  506. u32 reserved;
  507. u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
  508. } __packed comm_channel_arm;
  509. struct {
  510. u8 port;
  511. u8 reserved[3];
  512. __be64 mac;
  513. } __packed mac_update;
  514. struct {
  515. __be32 slave_id;
  516. } __packed flr_event;
  517. struct {
  518. __be16 current_temperature;
  519. __be16 warning_threshold;
  520. } __packed warming;
  521. struct {
  522. u8 reserved[3];
  523. u8 port;
  524. union {
  525. struct {
  526. __be16 mstr_sm_lid;
  527. __be16 port_lid;
  528. __be32 changed_attr;
  529. u8 reserved[3];
  530. u8 mstr_sm_sl;
  531. __be64 gid_prefix;
  532. } __packed port_info;
  533. struct {
  534. __be32 block_ptr;
  535. __be32 tbl_entries_mask;
  536. } __packed tbl_change_info;
  537. } params;
  538. } __packed port_mgmt_change;
  539. } event;
  540. u8 slave_id;
  541. u8 reserved3[2];
  542. u8 owner;
  543. } __packed;
  544. struct mlx4_init_port_param {
  545. int set_guid0;
  546. int set_node_guid;
  547. int set_si_guid;
  548. u16 mtu;
  549. int port_width_cap;
  550. u16 vl_cap;
  551. u16 max_gid;
  552. u16 max_pkey;
  553. u64 guid0;
  554. u64 node_guid;
  555. u64 si_guid;
  556. };
  557. #define mlx4_foreach_port(port, dev, type) \
  558. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  559. if ((type) == (dev)->caps.port_mask[(port)])
  560. #define mlx4_foreach_ib_transport_port(port, dev) \
  561. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  562. if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
  563. ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
  564. #define MLX4_INVALID_SLAVE_ID 0xFF
  565. void handle_port_mgmt_change_event(struct work_struct *work);
  566. static inline int mlx4_is_master(struct mlx4_dev *dev)
  567. {
  568. return dev->flags & MLX4_FLAG_MASTER;
  569. }
  570. static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
  571. {
  572. return (qpn < dev->caps.sqp_start + 8);
  573. }
  574. static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
  575. {
  576. return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
  577. }
  578. static inline int mlx4_is_slave(struct mlx4_dev *dev)
  579. {
  580. return dev->flags & MLX4_FLAG_SLAVE;
  581. }
  582. int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
  583. struct mlx4_buf *buf);
  584. void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
  585. static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
  586. {
  587. if (BITS_PER_LONG == 64 || buf->nbufs == 1)
  588. return buf->direct.buf + offset;
  589. else
  590. return buf->page_list[offset >> PAGE_SHIFT].buf +
  591. (offset & (PAGE_SIZE - 1));
  592. }
  593. int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
  594. void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
  595. int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
  596. void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
  597. int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
  598. void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
  599. int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf);
  600. void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
  601. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  602. struct mlx4_mtt *mtt);
  603. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  604. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  605. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  606. int npages, int page_shift, struct mlx4_mr *mr);
  607. void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
  608. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
  609. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  610. int start_index, int npages, u64 *page_list);
  611. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  612. struct mlx4_buf *buf);
  613. int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
  614. void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
  615. int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
  616. int size, int max_direct);
  617. void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
  618. int size);
  619. int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
  620. struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
  621. unsigned vector, int collapsed);
  622. void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
  623. int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
  624. void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
  625. int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
  626. void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
  627. int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
  628. struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
  629. void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
  630. int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
  631. int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
  632. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
  633. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
  634. int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  635. int block_mcast_loopback, enum mlx4_protocol prot);
  636. int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  637. enum mlx4_protocol prot);
  638. int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  639. int block_mcast_loopback, enum mlx4_protocol protocol);
  640. int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  641. enum mlx4_protocol protocol);
  642. int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  643. int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  644. int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  645. int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  646. int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
  647. int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  648. void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  649. int mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
  650. int mlx4_get_eth_qp(struct mlx4_dev *dev, u8 port, u64 mac, int *qpn);
  651. void mlx4_put_eth_qp(struct mlx4_dev *dev, u8 port, u64 mac, int qpn);
  652. void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
  653. int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
  654. u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
  655. int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
  656. u8 promisc);
  657. int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
  658. int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
  659. u8 *pg, u16 *ratelimit);
  660. int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
  661. int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
  662. void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
  663. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  664. int npages, u64 iova, u32 *lkey, u32 *rkey);
  665. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  666. int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
  667. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  668. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  669. u32 *lkey, u32 *rkey);
  670. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  671. int mlx4_SYNC_TPT(struct mlx4_dev *dev);
  672. int mlx4_test_interrupts(struct mlx4_dev *dev);
  673. int mlx4_assign_eq(struct mlx4_dev *dev, char* name , int* vector);
  674. void mlx4_release_eq(struct mlx4_dev *dev, int vec);
  675. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
  676. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
  677. int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
  678. void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
  679. #endif /* MLX4_DEVICE_H */