ipi.h 2.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115
  1. #ifndef __ASM_IPI_H
  2. #define __ASM_IPI_H
  3. /*
  4. * Copyright 2004 James Cleverdon, IBM.
  5. * Subject to the GNU Public License, v.2
  6. *
  7. * Generic APIC InterProcessor Interrupt code.
  8. *
  9. * Moved to include file by James Cleverdon from
  10. * arch/x86-64/kernel/smp.c
  11. *
  12. * Copyrights from kernel/smp.c:
  13. *
  14. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  15. * (c) 1998-99, 2000 Ingo Molnar <mingo@redhat.com>
  16. * (c) 2002,2003 Andi Kleen, SuSE Labs.
  17. * Subject to the GNU Public License, v.2
  18. */
  19. #include <asm/hw_irq.h>
  20. #include <asm/apic.h>
  21. /*
  22. * the following functions deal with sending IPIs between CPUs.
  23. *
  24. * We use 'broadcast', CPU->CPU IPIs and self-IPIs too.
  25. */
  26. static inline unsigned int __prepare_ICR (unsigned int shortcut, int vector, unsigned int dest)
  27. {
  28. unsigned int icr = shortcut | dest;
  29. switch (vector) {
  30. default:
  31. icr |= APIC_DM_FIXED | vector;
  32. break;
  33. case NMI_VECTOR:
  34. icr |= APIC_DM_NMI;
  35. break;
  36. }
  37. return icr;
  38. }
  39. static inline int __prepare_ICR2 (unsigned int mask)
  40. {
  41. return SET_APIC_DEST_FIELD(mask);
  42. }
  43. static inline void __send_IPI_shortcut(unsigned int shortcut, int vector, unsigned int dest)
  44. {
  45. /*
  46. * Subtle. In the case of the 'never do double writes' workaround
  47. * we have to lock out interrupts to be safe. As we don't care
  48. * of the value read we use an atomic rmw access to avoid costly
  49. * cli/sti. Otherwise we use an even cheaper single atomic write
  50. * to the APIC.
  51. */
  52. unsigned int cfg;
  53. /*
  54. * Wait for idle.
  55. */
  56. apic_wait_icr_idle();
  57. /*
  58. * No need to touch the target chip field
  59. */
  60. cfg = __prepare_ICR(shortcut, vector, dest);
  61. /*
  62. * Send the IPI. The write to APIC_ICR fires this off.
  63. */
  64. apic_write(APIC_ICR, cfg);
  65. }
  66. static inline void send_IPI_mask_sequence(cpumask_t mask, int vector)
  67. {
  68. unsigned long cfg, flags;
  69. unsigned long query_cpu;
  70. /*
  71. * Hack. The clustered APIC addressing mode doesn't allow us to send
  72. * to an arbitrary mask, so I do a unicast to each CPU instead.
  73. * - mbligh
  74. */
  75. local_irq_save(flags);
  76. for_each_cpu_mask(query_cpu, mask) {
  77. /*
  78. * Wait for idle.
  79. */
  80. apic_wait_icr_idle();
  81. /*
  82. * prepare target chip field
  83. */
  84. cfg = __prepare_ICR2(x86_cpu_to_apicid[query_cpu]);
  85. apic_write(APIC_ICR2, cfg);
  86. /*
  87. * program the ICR
  88. */
  89. cfg = __prepare_ICR(0, vector, APIC_DEST_PHYSICAL);
  90. /*
  91. * Send the IPI. The write to APIC_ICR fires this off.
  92. */
  93. apic_write(APIC_ICR, cfg);
  94. }
  95. local_irq_restore(flags);
  96. }
  97. #endif /* __ASM_IPI_H */