genapic_flat.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214
  1. /*
  2. * Copyright 2004 James Cleverdon, IBM.
  3. * Subject to the GNU Public License, v.2
  4. *
  5. * Flat APIC subarch code.
  6. *
  7. * Hacked for x86-64 by James Cleverdon from i386 architecture code by
  8. * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
  9. * James Cleverdon.
  10. */
  11. #include <linux/threads.h>
  12. #include <linux/cpumask.h>
  13. #include <linux/string.h>
  14. #include <linux/kernel.h>
  15. #include <linux/ctype.h>
  16. #include <linux/init.h>
  17. #include <asm/smp.h>
  18. #include <asm/ipi.h>
  19. #include <asm/genapic.h>
  20. static cpumask_t flat_target_cpus(void)
  21. {
  22. return cpu_online_map;
  23. }
  24. static cpumask_t flat_vector_allocation_domain(int cpu)
  25. {
  26. /* Careful. Some cpus do not strictly honor the set of cpus
  27. * specified in the interrupt destination when using lowest
  28. * priority interrupt delivery mode.
  29. *
  30. * In particular there was a hyperthreading cpu observed to
  31. * deliver interrupts to the wrong hyperthread when only one
  32. * hyperthread was specified in the interrupt desitination.
  33. */
  34. cpumask_t domain = { { [0] = APIC_ALL_CPUS, } };
  35. return domain;
  36. }
  37. /*
  38. * Set up the logical destination ID.
  39. *
  40. * Intel recommends to set DFR, LDR and TPR before enabling
  41. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  42. * document number 292116). So here it goes...
  43. */
  44. static void flat_init_apic_ldr(void)
  45. {
  46. unsigned long val;
  47. unsigned long num, id;
  48. num = smp_processor_id();
  49. id = 1UL << num;
  50. x86_cpu_to_log_apicid[num] = id;
  51. apic_write(APIC_DFR, APIC_DFR_FLAT);
  52. val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
  53. val |= SET_APIC_LOGICAL_ID(id);
  54. apic_write(APIC_LDR, val);
  55. }
  56. static void flat_send_IPI_mask(cpumask_t cpumask, int vector)
  57. {
  58. unsigned long mask = cpus_addr(cpumask)[0];
  59. unsigned long cfg;
  60. unsigned long flags;
  61. local_irq_save(flags);
  62. /*
  63. * Wait for idle.
  64. */
  65. apic_wait_icr_idle();
  66. /*
  67. * prepare target chip field
  68. */
  69. cfg = __prepare_ICR2(mask);
  70. apic_write(APIC_ICR2, cfg);
  71. /*
  72. * program the ICR
  73. */
  74. cfg = __prepare_ICR(0, vector, APIC_DEST_LOGICAL);
  75. /*
  76. * Send the IPI. The write to APIC_ICR fires this off.
  77. */
  78. apic_write(APIC_ICR, cfg);
  79. local_irq_restore(flags);
  80. }
  81. static void flat_send_IPI_allbutself(int vector)
  82. {
  83. #ifdef CONFIG_HOTPLUG_CPU
  84. int hotplug = 1;
  85. #else
  86. int hotplug = 0;
  87. #endif
  88. if (hotplug || vector == NMI_VECTOR) {
  89. cpumask_t allbutme = cpu_online_map;
  90. cpu_clear(smp_processor_id(), allbutme);
  91. if (!cpus_empty(allbutme))
  92. flat_send_IPI_mask(allbutme, vector);
  93. } else if (num_online_cpus() > 1) {
  94. __send_IPI_shortcut(APIC_DEST_ALLBUT, vector,APIC_DEST_LOGICAL);
  95. }
  96. }
  97. static void flat_send_IPI_all(int vector)
  98. {
  99. if (vector == NMI_VECTOR)
  100. flat_send_IPI_mask(cpu_online_map, vector);
  101. else
  102. __send_IPI_shortcut(APIC_DEST_ALLINC, vector, APIC_DEST_LOGICAL);
  103. }
  104. static int flat_apic_id_registered(void)
  105. {
  106. return physid_isset(GET_APIC_ID(apic_read(APIC_ID)), phys_cpu_present_map);
  107. }
  108. static unsigned int flat_cpu_mask_to_apicid(cpumask_t cpumask)
  109. {
  110. return cpus_addr(cpumask)[0] & APIC_ALL_CPUS;
  111. }
  112. static unsigned int phys_pkg_id(int index_msb)
  113. {
  114. return hard_smp_processor_id() >> index_msb;
  115. }
  116. struct genapic apic_flat = {
  117. .name = "flat",
  118. .int_delivery_mode = dest_LowestPrio,
  119. .int_dest_mode = (APIC_DEST_LOGICAL != 0),
  120. .target_cpus = flat_target_cpus,
  121. .vector_allocation_domain = flat_vector_allocation_domain,
  122. .apic_id_registered = flat_apic_id_registered,
  123. .init_apic_ldr = flat_init_apic_ldr,
  124. .send_IPI_all = flat_send_IPI_all,
  125. .send_IPI_allbutself = flat_send_IPI_allbutself,
  126. .send_IPI_mask = flat_send_IPI_mask,
  127. .cpu_mask_to_apicid = flat_cpu_mask_to_apicid,
  128. .phys_pkg_id = phys_pkg_id,
  129. };
  130. /*
  131. * Physflat mode is used when there are more than 8 CPUs on a AMD system.
  132. * We cannot use logical delivery in this case because the mask
  133. * overflows, so use physical mode.
  134. */
  135. static cpumask_t physflat_target_cpus(void)
  136. {
  137. return cpu_online_map;
  138. }
  139. static cpumask_t physflat_vector_allocation_domain(int cpu)
  140. {
  141. cpumask_t domain = CPU_MASK_NONE;
  142. cpu_set(cpu, domain);
  143. return domain;
  144. }
  145. static void physflat_send_IPI_mask(cpumask_t cpumask, int vector)
  146. {
  147. send_IPI_mask_sequence(cpumask, vector);
  148. }
  149. static void physflat_send_IPI_allbutself(int vector)
  150. {
  151. cpumask_t allbutme = cpu_online_map;
  152. cpu_clear(smp_processor_id(), allbutme);
  153. physflat_send_IPI_mask(allbutme, vector);
  154. }
  155. static void physflat_send_IPI_all(int vector)
  156. {
  157. physflat_send_IPI_mask(cpu_online_map, vector);
  158. }
  159. static unsigned int physflat_cpu_mask_to_apicid(cpumask_t cpumask)
  160. {
  161. int cpu;
  162. /*
  163. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  164. * May as well be the first.
  165. */
  166. cpu = first_cpu(cpumask);
  167. if ((unsigned)cpu < NR_CPUS)
  168. return x86_cpu_to_apicid[cpu];
  169. else
  170. return BAD_APICID;
  171. }
  172. struct genapic apic_physflat = {
  173. .name = "physical flat",
  174. .int_delivery_mode = dest_Fixed,
  175. .int_dest_mode = (APIC_DEST_PHYSICAL != 0),
  176. .target_cpus = physflat_target_cpus,
  177. .vector_allocation_domain = physflat_vector_allocation_domain,
  178. .apic_id_registered = flat_apic_id_registered,
  179. .init_apic_ldr = flat_init_apic_ldr,/*not needed, but shouldn't hurt*/
  180. .send_IPI_all = physflat_send_IPI_all,
  181. .send_IPI_allbutself = physflat_send_IPI_allbutself,
  182. .send_IPI_mask = physflat_send_IPI_mask,
  183. .cpu_mask_to_apicid = physflat_cpu_mask_to_apicid,
  184. .phys_pkg_id = phys_pkg_id,
  185. };