timer.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <linux/of.h>
  40. #include <linux/of_address.h>
  41. #include <linux/of_irq.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/platform_data/dmtimer-omap.h>
  44. #include <asm/mach/time.h>
  45. #include <asm/smp_twd.h>
  46. #include <asm/sched_clock.h>
  47. #include <asm/arch_timer.h>
  48. #include "omap_hwmod.h"
  49. #include "omap_device.h"
  50. #include <plat/counter-32k.h>
  51. #include <plat/dmtimer.h>
  52. #include "omap-pm.h"
  53. #include "soc.h"
  54. #include "common.h"
  55. #include "powerdomain.h"
  56. #define REALTIME_COUNTER_BASE 0x48243200
  57. #define INCREMENTER_NUMERATOR_OFFSET 0x10
  58. #define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
  59. #define NUMERATOR_DENUMERATOR_MASK 0xfffff000
  60. /* Clockevent code */
  61. static struct omap_dm_timer clkev;
  62. static struct clock_event_device clockevent_gpt;
  63. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  64. {
  65. struct clock_event_device *evt = &clockevent_gpt;
  66. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  67. evt->event_handler(evt);
  68. return IRQ_HANDLED;
  69. }
  70. static struct irqaction omap2_gp_timer_irq = {
  71. .name = "gp_timer",
  72. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  73. .handler = omap2_gp_timer_interrupt,
  74. };
  75. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  76. struct clock_event_device *evt)
  77. {
  78. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  79. 0xffffffff - cycles, OMAP_TIMER_POSTED);
  80. return 0;
  81. }
  82. static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
  83. struct clock_event_device *evt)
  84. {
  85. u32 period;
  86. __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
  87. switch (mode) {
  88. case CLOCK_EVT_MODE_PERIODIC:
  89. period = clkev.rate / HZ;
  90. period -= 1;
  91. /* Looks like we need to first set the load value separately */
  92. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
  93. 0xffffffff - period, OMAP_TIMER_POSTED);
  94. __omap_dm_timer_load_start(&clkev,
  95. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  96. 0xffffffff - period, OMAP_TIMER_POSTED);
  97. break;
  98. case CLOCK_EVT_MODE_ONESHOT:
  99. break;
  100. case CLOCK_EVT_MODE_UNUSED:
  101. case CLOCK_EVT_MODE_SHUTDOWN:
  102. case CLOCK_EVT_MODE_RESUME:
  103. break;
  104. }
  105. }
  106. static struct clock_event_device clockevent_gpt = {
  107. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  108. .shift = 32,
  109. .rating = 300,
  110. .set_next_event = omap2_gp_timer_set_next_event,
  111. .set_mode = omap2_gp_timer_set_mode,
  112. };
  113. static struct property device_disabled = {
  114. .name = "status",
  115. .length = sizeof("disabled"),
  116. .value = "disabled",
  117. };
  118. static struct of_device_id omap_timer_match[] __initdata = {
  119. { .compatible = "ti,omap2-timer", },
  120. { }
  121. };
  122. /**
  123. * omap_get_timer_dt - get a timer using device-tree
  124. * @match - device-tree match structure for matching a device type
  125. * @property - optional timer property to match
  126. *
  127. * Helper function to get a timer during early boot using device-tree for use
  128. * as kernel system timer. Optionally, the property argument can be used to
  129. * select a timer with a specific property. Once a timer is found then mark
  130. * the timer node in device-tree as disabled, to prevent the kernel from
  131. * registering this timer as a platform device and so no one else can use it.
  132. */
  133. static struct device_node * __init omap_get_timer_dt(struct of_device_id *match,
  134. const char *property)
  135. {
  136. struct device_node *np;
  137. for_each_matching_node(np, match) {
  138. if (!of_device_is_available(np))
  139. continue;
  140. if (property && !of_get_property(np, property, NULL))
  141. continue;
  142. of_add_property(np, &device_disabled);
  143. return np;
  144. }
  145. return NULL;
  146. }
  147. /**
  148. * omap_dmtimer_init - initialisation function when device tree is used
  149. *
  150. * For secure OMAP3 devices, timers with device type "timer-secure" cannot
  151. * be used by the kernel as they are reserved. Therefore, to prevent the
  152. * kernel registering these devices remove them dynamically from the device
  153. * tree on boot.
  154. */
  155. static void __init omap_dmtimer_init(void)
  156. {
  157. struct device_node *np;
  158. if (!cpu_is_omap34xx())
  159. return;
  160. /* If we are a secure device, remove any secure timer nodes */
  161. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) {
  162. np = omap_get_timer_dt(omap_timer_match, "ti,timer-secure");
  163. if (np)
  164. of_node_put(np);
  165. }
  166. }
  167. /**
  168. * omap_dm_timer_get_errata - get errata flags for a timer
  169. *
  170. * Get the timer errata flags that are specific to the OMAP device being used.
  171. */
  172. static u32 __init omap_dm_timer_get_errata(void)
  173. {
  174. if (cpu_is_omap24xx())
  175. return 0;
  176. return OMAP_TIMER_ERRATA_I103_I767;
  177. }
  178. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  179. int gptimer_id,
  180. const char *fck_source,
  181. const char *property,
  182. const char **timer_name,
  183. int posted)
  184. {
  185. char name[10]; /* 10 = sizeof("gptXX_Xck0") */
  186. const char *oh_name;
  187. struct device_node *np;
  188. struct omap_hwmod *oh;
  189. struct resource irq, mem;
  190. struct clk *src;
  191. int r = 0;
  192. if (of_have_populated_dt()) {
  193. np = omap_get_timer_dt(omap_timer_match, NULL);
  194. if (!np)
  195. return -ENODEV;
  196. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  197. if (!oh_name)
  198. return -ENODEV;
  199. timer->irq = irq_of_parse_and_map(np, 0);
  200. if (!timer->irq)
  201. return -ENXIO;
  202. timer->io_base = of_iomap(np, 0);
  203. of_node_put(np);
  204. } else {
  205. if (omap_dm_timer_reserve_systimer(gptimer_id))
  206. return -ENODEV;
  207. sprintf(name, "timer%d", gptimer_id);
  208. oh_name = name;
  209. }
  210. oh = omap_hwmod_lookup(oh_name);
  211. if (!oh)
  212. return -ENODEV;
  213. *timer_name = oh->name;
  214. if (!of_have_populated_dt()) {
  215. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL,
  216. &irq);
  217. if (r)
  218. return -ENXIO;
  219. timer->irq = irq.start;
  220. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL,
  221. &mem);
  222. if (r)
  223. return -ENXIO;
  224. /* Static mapping, never released */
  225. timer->io_base = ioremap(mem.start, mem.end - mem.start);
  226. }
  227. if (!timer->io_base)
  228. return -ENXIO;
  229. /* After the dmtimer is using hwmod these clocks won't be needed */
  230. timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
  231. if (IS_ERR(timer->fclk))
  232. return PTR_ERR(timer->fclk);
  233. src = clk_get(NULL, fck_source);
  234. if (IS_ERR(src))
  235. return PTR_ERR(src);
  236. if (clk_get_parent(timer->fclk) != src) {
  237. r = clk_set_parent(timer->fclk, src);
  238. if (r < 0) {
  239. pr_warn("%s: %s cannot set source\n", __func__,
  240. oh->name);
  241. clk_put(src);
  242. return r;
  243. }
  244. }
  245. clk_put(src);
  246. omap_hwmod_setup_one(oh_name);
  247. omap_hwmod_enable(oh);
  248. __omap_dm_timer_init_regs(timer);
  249. if (posted)
  250. __omap_dm_timer_enable_posted(timer);
  251. /* Check that the intended posted configuration matches the actual */
  252. if (posted != timer->posted)
  253. return -EINVAL;
  254. timer->rate = clk_get_rate(timer->fclk);
  255. timer->reserved = 1;
  256. return r;
  257. }
  258. static void __init omap2_gp_clockevent_init(int gptimer_id,
  259. const char *fck_source,
  260. const char *property)
  261. {
  262. int res;
  263. clkev.errata = omap_dm_timer_get_errata();
  264. /*
  265. * For clock-event timers we never read the timer counter and
  266. * so we are not impacted by errata i103 and i767. Therefore,
  267. * we can safely ignore this errata for clock-event timers.
  268. */
  269. __omap_dm_timer_override_errata(&clkev, OMAP_TIMER_ERRATA_I103_I767);
  270. res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source, property,
  271. &clockevent_gpt.name, OMAP_TIMER_POSTED);
  272. BUG_ON(res);
  273. omap2_gp_timer_irq.dev_id = &clkev;
  274. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  275. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  276. clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
  277. clockevent_gpt.shift);
  278. clockevent_gpt.max_delta_ns =
  279. clockevent_delta2ns(0xffffffff, &clockevent_gpt);
  280. clockevent_gpt.min_delta_ns =
  281. clockevent_delta2ns(3, &clockevent_gpt);
  282. /* Timer internal resynch latency. */
  283. clockevent_gpt.cpumask = cpu_possible_mask;
  284. clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
  285. clockevents_register_device(&clockevent_gpt);
  286. pr_info("OMAP clockevent source: %s at %lu Hz\n", clockevent_gpt.name,
  287. clkev.rate);
  288. }
  289. /* Clocksource code */
  290. static struct omap_dm_timer clksrc;
  291. static bool use_gptimer_clksrc;
  292. /*
  293. * clocksource
  294. */
  295. static cycle_t clocksource_read_cycles(struct clocksource *cs)
  296. {
  297. return (cycle_t)__omap_dm_timer_read_counter(&clksrc,
  298. OMAP_TIMER_NONPOSTED);
  299. }
  300. static struct clocksource clocksource_gpt = {
  301. .rating = 300,
  302. .read = clocksource_read_cycles,
  303. .mask = CLOCKSOURCE_MASK(32),
  304. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  305. };
  306. static u32 notrace dmtimer_read_sched_clock(void)
  307. {
  308. if (clksrc.reserved)
  309. return __omap_dm_timer_read_counter(&clksrc,
  310. OMAP_TIMER_NONPOSTED);
  311. return 0;
  312. }
  313. static struct of_device_id omap_counter_match[] __initdata = {
  314. { .compatible = "ti,omap-counter32k", },
  315. { }
  316. };
  317. /* Setup free-running counter for clocksource */
  318. static int __init __maybe_unused omap2_sync32k_clocksource_init(void)
  319. {
  320. int ret;
  321. struct device_node *np = NULL;
  322. struct omap_hwmod *oh;
  323. void __iomem *vbase;
  324. const char *oh_name = "counter_32k";
  325. /*
  326. * If device-tree is present, then search the DT blob
  327. * to see if the 32kHz counter is supported.
  328. */
  329. if (of_have_populated_dt()) {
  330. np = omap_get_timer_dt(omap_counter_match, NULL);
  331. if (!np)
  332. return -ENODEV;
  333. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  334. if (!oh_name)
  335. return -ENODEV;
  336. }
  337. /*
  338. * First check hwmod data is available for sync32k counter
  339. */
  340. oh = omap_hwmod_lookup(oh_name);
  341. if (!oh || oh->slaves_cnt == 0)
  342. return -ENODEV;
  343. omap_hwmod_setup_one(oh_name);
  344. if (np) {
  345. vbase = of_iomap(np, 0);
  346. of_node_put(np);
  347. } else {
  348. vbase = omap_hwmod_get_mpu_rt_va(oh);
  349. }
  350. if (!vbase) {
  351. pr_warn("%s: failed to get counter_32k resource\n", __func__);
  352. return -ENXIO;
  353. }
  354. ret = omap_hwmod_enable(oh);
  355. if (ret) {
  356. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  357. __func__, ret);
  358. return ret;
  359. }
  360. ret = omap_init_clocksource_32k(vbase);
  361. if (ret) {
  362. pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
  363. __func__, ret);
  364. omap_hwmod_idle(oh);
  365. }
  366. return ret;
  367. }
  368. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  369. const char *fck_source)
  370. {
  371. int res;
  372. clksrc.errata = omap_dm_timer_get_errata();
  373. res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source, NULL,
  374. &clocksource_gpt.name,
  375. OMAP_TIMER_NONPOSTED);
  376. BUG_ON(res);
  377. __omap_dm_timer_load_start(&clksrc,
  378. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0,
  379. OMAP_TIMER_NONPOSTED);
  380. setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
  381. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  382. pr_err("Could not register clocksource %s\n",
  383. clocksource_gpt.name);
  384. else
  385. pr_info("OMAP clocksource: %s at %lu Hz\n",
  386. clocksource_gpt.name, clksrc.rate);
  387. }
  388. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  389. /*
  390. * The realtime counter also called master counter, is a free-running
  391. * counter, which is related to real time. It produces the count used
  392. * by the CPU local timer peripherals in the MPU cluster. The timer counts
  393. * at a rate of 6.144 MHz. Because the device operates on different clocks
  394. * in different power modes, the master counter shifts operation between
  395. * clocks, adjusting the increment per clock in hardware accordingly to
  396. * maintain a constant count rate.
  397. */
  398. static void __init realtime_counter_init(void)
  399. {
  400. void __iomem *base;
  401. static struct clk *sys_clk;
  402. unsigned long rate;
  403. unsigned int reg, num, den;
  404. base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
  405. if (!base) {
  406. pr_err("%s: ioremap failed\n", __func__);
  407. return;
  408. }
  409. sys_clk = clk_get(NULL, "sys_clkin_ck");
  410. if (IS_ERR(sys_clk)) {
  411. pr_err("%s: failed to get system clock handle\n", __func__);
  412. iounmap(base);
  413. return;
  414. }
  415. rate = clk_get_rate(sys_clk);
  416. /* Numerator/denumerator values refer TRM Realtime Counter section */
  417. switch (rate) {
  418. case 1200000:
  419. num = 64;
  420. den = 125;
  421. break;
  422. case 1300000:
  423. num = 768;
  424. den = 1625;
  425. break;
  426. case 19200000:
  427. num = 8;
  428. den = 25;
  429. break;
  430. case 2600000:
  431. num = 384;
  432. den = 1625;
  433. break;
  434. case 2700000:
  435. num = 256;
  436. den = 1125;
  437. break;
  438. case 38400000:
  439. default:
  440. /* Program it for 38.4 MHz */
  441. num = 4;
  442. den = 25;
  443. break;
  444. }
  445. /* Program numerator and denumerator registers */
  446. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  447. NUMERATOR_DENUMERATOR_MASK;
  448. reg |= num;
  449. __raw_writel(reg, base + INCREMENTER_NUMERATOR_OFFSET);
  450. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  451. NUMERATOR_DENUMERATOR_MASK;
  452. reg |= den;
  453. __raw_writel(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
  454. iounmap(base);
  455. }
  456. #else
  457. static inline void __init realtime_counter_init(void)
  458. {}
  459. #endif
  460. #define OMAP_SYS_GP_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  461. clksrc_nr, clksrc_src) \
  462. void __init omap##name##_gptimer_timer_init(void) \
  463. { \
  464. omap_dmtimer_init(); \
  465. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  466. omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src); \
  467. }
  468. #define OMAP_SYS_32K_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  469. clksrc_nr, clksrc_src) \
  470. void __init omap##name##_sync32k_timer_init(void) \
  471. { \
  472. omap_dmtimer_init(); \
  473. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  474. /* Enable the use of clocksource="gp_timer" kernel parameter */ \
  475. if (use_gptimer_clksrc) \
  476. omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src);\
  477. else \
  478. omap2_sync32k_clocksource_init(); \
  479. }
  480. #ifdef CONFIG_ARCH_OMAP2
  481. OMAP_SYS_32K_TIMER_INIT(2, 1, "timer_32k_ck", "ti,timer-alwon",
  482. 2, "timer_sys_ck");
  483. #endif /* CONFIG_ARCH_OMAP2 */
  484. #ifdef CONFIG_ARCH_OMAP3
  485. OMAP_SYS_32K_TIMER_INIT(3, 1, "timer_32k_ck", "ti,timer-alwon",
  486. 2, "timer_sys_ck");
  487. OMAP_SYS_32K_TIMER_INIT(3_secure, 12, "secure_32k_fck", "ti,timer-secure",
  488. 2, "timer_sys_ck");
  489. #endif /* CONFIG_ARCH_OMAP3 */
  490. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_SOC_AM33XX)
  491. OMAP_SYS_GP_TIMER_INIT(3, 1, "timer_sys_ck", "ti,timer-alwon",
  492. 2, "timer_sys_ck");
  493. #endif
  494. #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5)
  495. OMAP_SYS_32K_TIMER_INIT(4, 1, "timer_32k_ck", "ti,timer-alwon",
  496. 2, "sys_clkin_ck");
  497. #endif
  498. #ifdef CONFIG_ARCH_OMAP4
  499. #ifdef CONFIG_LOCAL_TIMERS
  500. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, OMAP44XX_LOCAL_TWD_BASE, 29);
  501. void __init omap4_local_timer_init(void)
  502. {
  503. omap4_sync32k_timer_init();
  504. /* Local timers are not supprted on OMAP4430 ES1.0 */
  505. if (omap_rev() != OMAP4430_REV_ES1_0) {
  506. int err;
  507. if (of_have_populated_dt()) {
  508. twd_local_timer_of_register();
  509. return;
  510. }
  511. err = twd_local_timer_register(&twd_local_timer);
  512. if (err)
  513. pr_err("twd_local_timer_register failed %d\n", err);
  514. }
  515. }
  516. #else /* CONFIG_LOCAL_TIMERS */
  517. void __init omap4_local_timer_init(void)
  518. {
  519. omap4_sync32k_timer_init();
  520. }
  521. #endif /* CONFIG_LOCAL_TIMERS */
  522. #endif /* CONFIG_ARCH_OMAP4 */
  523. #ifdef CONFIG_SOC_OMAP5
  524. void __init omap5_realtime_timer_init(void)
  525. {
  526. int err;
  527. omap4_sync32k_timer_init();
  528. realtime_counter_init();
  529. err = arch_timer_of_register();
  530. if (err)
  531. pr_err("%s: arch_timer_register failed %d\n", __func__, err);
  532. }
  533. #endif /* CONFIG_SOC_OMAP5 */
  534. /**
  535. * omap_timer_init - build and register timer device with an
  536. * associated timer hwmod
  537. * @oh: timer hwmod pointer to be used to build timer device
  538. * @user: parameter that can be passed from calling hwmod API
  539. *
  540. * Called by omap_hwmod_for_each_by_class to register each of the timer
  541. * devices present in the system. The number of timer devices is known
  542. * by parsing through the hwmod database for a given class name. At the
  543. * end of function call memory is allocated for timer device and it is
  544. * registered to the framework ready to be proved by the driver.
  545. */
  546. static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
  547. {
  548. int id;
  549. int ret = 0;
  550. char *name = "omap_timer";
  551. struct dmtimer_platform_data *pdata;
  552. struct platform_device *pdev;
  553. struct omap_timer_capability_dev_attr *timer_dev_attr;
  554. pr_debug("%s: %s\n", __func__, oh->name);
  555. /* on secure device, do not register secure timer */
  556. timer_dev_attr = oh->dev_attr;
  557. if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
  558. if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
  559. return ret;
  560. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  561. if (!pdata) {
  562. pr_err("%s: No memory for [%s]\n", __func__, oh->name);
  563. return -ENOMEM;
  564. }
  565. /*
  566. * Extract the IDs from name field in hwmod database
  567. * and use the same for constructing ids' for the
  568. * timer devices. In a way, we are avoiding usage of
  569. * static variable witin the function to do the same.
  570. * CAUTION: We have to be careful and make sure the
  571. * name in hwmod database does not change in which case
  572. * we might either make corresponding change here or
  573. * switch back static variable mechanism.
  574. */
  575. sscanf(oh->name, "timer%2d", &id);
  576. if (timer_dev_attr)
  577. pdata->timer_capability = timer_dev_attr->timer_capability;
  578. pdata->timer_errata = omap_dm_timer_get_errata();
  579. pdata->get_context_loss_count = omap_pm_get_dev_context_loss_count;
  580. pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
  581. NULL, 0, 0);
  582. if (IS_ERR(pdev)) {
  583. pr_err("%s: Can't build omap_device for %s: %s.\n",
  584. __func__, name, oh->name);
  585. ret = -EINVAL;
  586. }
  587. kfree(pdata);
  588. return ret;
  589. }
  590. /**
  591. * omap2_dm_timer_init - top level regular device initialization
  592. *
  593. * Uses dedicated hwmod api to parse through hwmod database for
  594. * given class name and then build and register the timer device.
  595. */
  596. static int __init omap2_dm_timer_init(void)
  597. {
  598. int ret;
  599. /* If dtb is there, the devices will be created dynamically */
  600. if (of_have_populated_dt())
  601. return -ENODEV;
  602. ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
  603. if (unlikely(ret)) {
  604. pr_err("%s: device registration failed.\n", __func__);
  605. return -EINVAL;
  606. }
  607. return 0;
  608. }
  609. arch_initcall(omap2_dm_timer_init);
  610. /**
  611. * omap2_override_clocksource - clocksource override with user configuration
  612. *
  613. * Allows user to override default clocksource, using kernel parameter
  614. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  615. *
  616. * Note that, here we are using same standard kernel parameter "clocksource=",
  617. * and not introducing any OMAP specific interface.
  618. */
  619. static int __init omap2_override_clocksource(char *str)
  620. {
  621. if (!str)
  622. return 0;
  623. /*
  624. * For OMAP architecture, we only have two options
  625. * - sync_32k (default)
  626. * - gp_timer (sys_clk based)
  627. */
  628. if (!strcmp(str, "gp_timer"))
  629. use_gptimer_clksrc = true;
  630. return 0;
  631. }
  632. early_param("clocksource", omap2_override_clocksource);