mthca_cmd.c 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006 Cisco Systems. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. *
  34. * $Id: mthca_cmd.c 1349 2004-12-16 21:09:43Z roland $
  35. */
  36. #include <linux/sched.h>
  37. #include <linux/pci.h>
  38. #include <linux/errno.h>
  39. #include <asm/io.h>
  40. #include <rdma/ib_mad.h>
  41. #include "mthca_dev.h"
  42. #include "mthca_config_reg.h"
  43. #include "mthca_cmd.h"
  44. #include "mthca_memfree.h"
  45. #define CMD_POLL_TOKEN 0xffff
  46. enum {
  47. HCR_IN_PARAM_OFFSET = 0x00,
  48. HCR_IN_MODIFIER_OFFSET = 0x08,
  49. HCR_OUT_PARAM_OFFSET = 0x0c,
  50. HCR_TOKEN_OFFSET = 0x14,
  51. HCR_STATUS_OFFSET = 0x18,
  52. HCR_OPMOD_SHIFT = 12,
  53. HCA_E_BIT = 22,
  54. HCR_GO_BIT = 23
  55. };
  56. enum {
  57. /* initialization and general commands */
  58. CMD_SYS_EN = 0x1,
  59. CMD_SYS_DIS = 0x2,
  60. CMD_MAP_FA = 0xfff,
  61. CMD_UNMAP_FA = 0xffe,
  62. CMD_RUN_FW = 0xff6,
  63. CMD_MOD_STAT_CFG = 0x34,
  64. CMD_QUERY_DEV_LIM = 0x3,
  65. CMD_QUERY_FW = 0x4,
  66. CMD_ENABLE_LAM = 0xff8,
  67. CMD_DISABLE_LAM = 0xff7,
  68. CMD_QUERY_DDR = 0x5,
  69. CMD_QUERY_ADAPTER = 0x6,
  70. CMD_INIT_HCA = 0x7,
  71. CMD_CLOSE_HCA = 0x8,
  72. CMD_INIT_IB = 0x9,
  73. CMD_CLOSE_IB = 0xa,
  74. CMD_QUERY_HCA = 0xb,
  75. CMD_SET_IB = 0xc,
  76. CMD_ACCESS_DDR = 0x2e,
  77. CMD_MAP_ICM = 0xffa,
  78. CMD_UNMAP_ICM = 0xff9,
  79. CMD_MAP_ICM_AUX = 0xffc,
  80. CMD_UNMAP_ICM_AUX = 0xffb,
  81. CMD_SET_ICM_SIZE = 0xffd,
  82. /* TPT commands */
  83. CMD_SW2HW_MPT = 0xd,
  84. CMD_QUERY_MPT = 0xe,
  85. CMD_HW2SW_MPT = 0xf,
  86. CMD_READ_MTT = 0x10,
  87. CMD_WRITE_MTT = 0x11,
  88. CMD_SYNC_TPT = 0x2f,
  89. /* EQ commands */
  90. CMD_MAP_EQ = 0x12,
  91. CMD_SW2HW_EQ = 0x13,
  92. CMD_HW2SW_EQ = 0x14,
  93. CMD_QUERY_EQ = 0x15,
  94. /* CQ commands */
  95. CMD_SW2HW_CQ = 0x16,
  96. CMD_HW2SW_CQ = 0x17,
  97. CMD_QUERY_CQ = 0x18,
  98. CMD_RESIZE_CQ = 0x2c,
  99. /* SRQ commands */
  100. CMD_SW2HW_SRQ = 0x35,
  101. CMD_HW2SW_SRQ = 0x36,
  102. CMD_QUERY_SRQ = 0x37,
  103. CMD_ARM_SRQ = 0x40,
  104. /* QP/EE commands */
  105. CMD_RST2INIT_QPEE = 0x19,
  106. CMD_INIT2RTR_QPEE = 0x1a,
  107. CMD_RTR2RTS_QPEE = 0x1b,
  108. CMD_RTS2RTS_QPEE = 0x1c,
  109. CMD_SQERR2RTS_QPEE = 0x1d,
  110. CMD_2ERR_QPEE = 0x1e,
  111. CMD_RTS2SQD_QPEE = 0x1f,
  112. CMD_SQD2SQD_QPEE = 0x38,
  113. CMD_SQD2RTS_QPEE = 0x20,
  114. CMD_ERR2RST_QPEE = 0x21,
  115. CMD_QUERY_QPEE = 0x22,
  116. CMD_INIT2INIT_QPEE = 0x2d,
  117. CMD_SUSPEND_QPEE = 0x32,
  118. CMD_UNSUSPEND_QPEE = 0x33,
  119. /* special QPs and management commands */
  120. CMD_CONF_SPECIAL_QP = 0x23,
  121. CMD_MAD_IFC = 0x24,
  122. /* multicast commands */
  123. CMD_READ_MGM = 0x25,
  124. CMD_WRITE_MGM = 0x26,
  125. CMD_MGID_HASH = 0x27,
  126. /* miscellaneous commands */
  127. CMD_DIAG_RPRT = 0x30,
  128. CMD_NOP = 0x31,
  129. /* debug commands */
  130. CMD_QUERY_DEBUG_MSG = 0x2a,
  131. CMD_SET_DEBUG_MSG = 0x2b,
  132. };
  133. /*
  134. * According to Mellanox code, FW may be starved and never complete
  135. * commands. So we can't use strict timeouts described in PRM -- we
  136. * just arbitrarily select 60 seconds for now.
  137. */
  138. #if 0
  139. /*
  140. * Round up and add 1 to make sure we get the full wait time (since we
  141. * will be starting in the middle of a jiffy)
  142. */
  143. enum {
  144. CMD_TIME_CLASS_A = (HZ + 999) / 1000 + 1,
  145. CMD_TIME_CLASS_B = (HZ + 99) / 100 + 1,
  146. CMD_TIME_CLASS_C = (HZ + 9) / 10 + 1
  147. };
  148. #else
  149. enum {
  150. CMD_TIME_CLASS_A = 60 * HZ,
  151. CMD_TIME_CLASS_B = 60 * HZ,
  152. CMD_TIME_CLASS_C = 60 * HZ
  153. };
  154. #endif
  155. enum {
  156. GO_BIT_TIMEOUT = HZ * 10
  157. };
  158. struct mthca_cmd_context {
  159. struct completion done;
  160. struct timer_list timer;
  161. int result;
  162. int next;
  163. u64 out_param;
  164. u16 token;
  165. u8 status;
  166. };
  167. static inline int go_bit(struct mthca_dev *dev)
  168. {
  169. return readl(dev->hcr + HCR_STATUS_OFFSET) &
  170. swab32(1 << HCR_GO_BIT);
  171. }
  172. static int mthca_cmd_post(struct mthca_dev *dev,
  173. u64 in_param,
  174. u64 out_param,
  175. u32 in_modifier,
  176. u8 op_modifier,
  177. u16 op,
  178. u16 token,
  179. int event)
  180. {
  181. int err = 0;
  182. mutex_lock(&dev->cmd.hcr_mutex);
  183. if (event) {
  184. unsigned long end = jiffies + GO_BIT_TIMEOUT;
  185. while (go_bit(dev) && time_before(jiffies, end)) {
  186. set_current_state(TASK_RUNNING);
  187. schedule();
  188. }
  189. }
  190. if (go_bit(dev)) {
  191. err = -EAGAIN;
  192. goto out;
  193. }
  194. /*
  195. * We use writel (instead of something like memcpy_toio)
  196. * because writes of less than 32 bits to the HCR don't work
  197. * (and some architectures such as ia64 implement memcpy_toio
  198. * in terms of writeb).
  199. */
  200. __raw_writel((__force u32) cpu_to_be32(in_param >> 32), dev->hcr + 0 * 4);
  201. __raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful), dev->hcr + 1 * 4);
  202. __raw_writel((__force u32) cpu_to_be32(in_modifier), dev->hcr + 2 * 4);
  203. __raw_writel((__force u32) cpu_to_be32(out_param >> 32), dev->hcr + 3 * 4);
  204. __raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), dev->hcr + 4 * 4);
  205. __raw_writel((__force u32) cpu_to_be32(token << 16), dev->hcr + 5 * 4);
  206. /* __raw_writel may not order writes. */
  207. wmb();
  208. __raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT) |
  209. (event ? (1 << HCA_E_BIT) : 0) |
  210. (op_modifier << HCR_OPMOD_SHIFT) |
  211. op), dev->hcr + 6 * 4);
  212. out:
  213. mutex_unlock(&dev->cmd.hcr_mutex);
  214. return err;
  215. }
  216. static int mthca_cmd_poll(struct mthca_dev *dev,
  217. u64 in_param,
  218. u64 *out_param,
  219. int out_is_imm,
  220. u32 in_modifier,
  221. u8 op_modifier,
  222. u16 op,
  223. unsigned long timeout,
  224. u8 *status)
  225. {
  226. int err = 0;
  227. unsigned long end;
  228. down(&dev->cmd.poll_sem);
  229. err = mthca_cmd_post(dev, in_param,
  230. out_param ? *out_param : 0,
  231. in_modifier, op_modifier,
  232. op, CMD_POLL_TOKEN, 0);
  233. if (err)
  234. goto out;
  235. end = timeout + jiffies;
  236. while (go_bit(dev) && time_before(jiffies, end)) {
  237. set_current_state(TASK_RUNNING);
  238. schedule();
  239. }
  240. if (go_bit(dev)) {
  241. err = -EBUSY;
  242. goto out;
  243. }
  244. if (out_is_imm)
  245. *out_param =
  246. (u64) be32_to_cpu((__force __be32)
  247. __raw_readl(dev->hcr + HCR_OUT_PARAM_OFFSET)) << 32 |
  248. (u64) be32_to_cpu((__force __be32)
  249. __raw_readl(dev->hcr + HCR_OUT_PARAM_OFFSET + 4));
  250. *status = be32_to_cpu((__force __be32) __raw_readl(dev->hcr + HCR_STATUS_OFFSET)) >> 24;
  251. out:
  252. up(&dev->cmd.poll_sem);
  253. return err;
  254. }
  255. void mthca_cmd_event(struct mthca_dev *dev,
  256. u16 token,
  257. u8 status,
  258. u64 out_param)
  259. {
  260. struct mthca_cmd_context *context =
  261. &dev->cmd.context[token & dev->cmd.token_mask];
  262. /* previously timed out command completing at long last */
  263. if (token != context->token)
  264. return;
  265. context->result = 0;
  266. context->status = status;
  267. context->out_param = out_param;
  268. context->token += dev->cmd.token_mask + 1;
  269. complete(&context->done);
  270. }
  271. static void event_timeout(unsigned long context_ptr)
  272. {
  273. struct mthca_cmd_context *context =
  274. (struct mthca_cmd_context *) context_ptr;
  275. context->result = -EBUSY;
  276. complete(&context->done);
  277. }
  278. static int mthca_cmd_wait(struct mthca_dev *dev,
  279. u64 in_param,
  280. u64 *out_param,
  281. int out_is_imm,
  282. u32 in_modifier,
  283. u8 op_modifier,
  284. u16 op,
  285. unsigned long timeout,
  286. u8 *status)
  287. {
  288. int err = 0;
  289. struct mthca_cmd_context *context;
  290. down(&dev->cmd.event_sem);
  291. spin_lock(&dev->cmd.context_lock);
  292. BUG_ON(dev->cmd.free_head < 0);
  293. context = &dev->cmd.context[dev->cmd.free_head];
  294. dev->cmd.free_head = context->next;
  295. spin_unlock(&dev->cmd.context_lock);
  296. init_completion(&context->done);
  297. err = mthca_cmd_post(dev, in_param,
  298. out_param ? *out_param : 0,
  299. in_modifier, op_modifier,
  300. op, context->token, 1);
  301. if (err)
  302. goto out;
  303. context->timer.expires = jiffies + timeout;
  304. add_timer(&context->timer);
  305. wait_for_completion(&context->done);
  306. del_timer_sync(&context->timer);
  307. err = context->result;
  308. if (err)
  309. goto out;
  310. *status = context->status;
  311. if (*status)
  312. mthca_dbg(dev, "Command %02x completed with status %02x\n",
  313. op, *status);
  314. if (out_is_imm)
  315. *out_param = context->out_param;
  316. out:
  317. spin_lock(&dev->cmd.context_lock);
  318. context->next = dev->cmd.free_head;
  319. dev->cmd.free_head = context - dev->cmd.context;
  320. spin_unlock(&dev->cmd.context_lock);
  321. up(&dev->cmd.event_sem);
  322. return err;
  323. }
  324. /* Invoke a command with an output mailbox */
  325. static int mthca_cmd_box(struct mthca_dev *dev,
  326. u64 in_param,
  327. u64 out_param,
  328. u32 in_modifier,
  329. u8 op_modifier,
  330. u16 op,
  331. unsigned long timeout,
  332. u8 *status)
  333. {
  334. if (dev->cmd.use_events)
  335. return mthca_cmd_wait(dev, in_param, &out_param, 0,
  336. in_modifier, op_modifier, op,
  337. timeout, status);
  338. else
  339. return mthca_cmd_poll(dev, in_param, &out_param, 0,
  340. in_modifier, op_modifier, op,
  341. timeout, status);
  342. }
  343. /* Invoke a command with no output parameter */
  344. static int mthca_cmd(struct mthca_dev *dev,
  345. u64 in_param,
  346. u32 in_modifier,
  347. u8 op_modifier,
  348. u16 op,
  349. unsigned long timeout,
  350. u8 *status)
  351. {
  352. return mthca_cmd_box(dev, in_param, 0, in_modifier,
  353. op_modifier, op, timeout, status);
  354. }
  355. /*
  356. * Invoke a command with an immediate output parameter (and copy the
  357. * output into the caller's out_param pointer after the command
  358. * executes).
  359. */
  360. static int mthca_cmd_imm(struct mthca_dev *dev,
  361. u64 in_param,
  362. u64 *out_param,
  363. u32 in_modifier,
  364. u8 op_modifier,
  365. u16 op,
  366. unsigned long timeout,
  367. u8 *status)
  368. {
  369. if (dev->cmd.use_events)
  370. return mthca_cmd_wait(dev, in_param, out_param, 1,
  371. in_modifier, op_modifier, op,
  372. timeout, status);
  373. else
  374. return mthca_cmd_poll(dev, in_param, out_param, 1,
  375. in_modifier, op_modifier, op,
  376. timeout, status);
  377. }
  378. int mthca_cmd_init(struct mthca_dev *dev)
  379. {
  380. mutex_init(&dev->cmd.hcr_mutex);
  381. sema_init(&dev->cmd.poll_sem, 1);
  382. dev->cmd.use_events = 0;
  383. dev->hcr = ioremap(pci_resource_start(dev->pdev, 0) + MTHCA_HCR_BASE,
  384. MTHCA_HCR_SIZE);
  385. if (!dev->hcr) {
  386. mthca_err(dev, "Couldn't map command register.");
  387. return -ENOMEM;
  388. }
  389. dev->cmd.pool = pci_pool_create("mthca_cmd", dev->pdev,
  390. MTHCA_MAILBOX_SIZE,
  391. MTHCA_MAILBOX_SIZE, 0);
  392. if (!dev->cmd.pool) {
  393. iounmap(dev->hcr);
  394. return -ENOMEM;
  395. }
  396. return 0;
  397. }
  398. void mthca_cmd_cleanup(struct mthca_dev *dev)
  399. {
  400. pci_pool_destroy(dev->cmd.pool);
  401. iounmap(dev->hcr);
  402. }
  403. /*
  404. * Switch to using events to issue FW commands (should be called after
  405. * event queue to command events has been initialized).
  406. */
  407. int mthca_cmd_use_events(struct mthca_dev *dev)
  408. {
  409. int i;
  410. dev->cmd.context = kmalloc(dev->cmd.max_cmds *
  411. sizeof (struct mthca_cmd_context),
  412. GFP_KERNEL);
  413. if (!dev->cmd.context)
  414. return -ENOMEM;
  415. for (i = 0; i < dev->cmd.max_cmds; ++i) {
  416. dev->cmd.context[i].token = i;
  417. dev->cmd.context[i].next = i + 1;
  418. init_timer(&dev->cmd.context[i].timer);
  419. dev->cmd.context[i].timer.data =
  420. (unsigned long) &dev->cmd.context[i];
  421. dev->cmd.context[i].timer.function = event_timeout;
  422. }
  423. dev->cmd.context[dev->cmd.max_cmds - 1].next = -1;
  424. dev->cmd.free_head = 0;
  425. sema_init(&dev->cmd.event_sem, dev->cmd.max_cmds);
  426. spin_lock_init(&dev->cmd.context_lock);
  427. for (dev->cmd.token_mask = 1;
  428. dev->cmd.token_mask < dev->cmd.max_cmds;
  429. dev->cmd.token_mask <<= 1)
  430. ; /* nothing */
  431. --dev->cmd.token_mask;
  432. dev->cmd.use_events = 1;
  433. down(&dev->cmd.poll_sem);
  434. return 0;
  435. }
  436. /*
  437. * Switch back to polling (used when shutting down the device)
  438. */
  439. void mthca_cmd_use_polling(struct mthca_dev *dev)
  440. {
  441. int i;
  442. dev->cmd.use_events = 0;
  443. for (i = 0; i < dev->cmd.max_cmds; ++i)
  444. down(&dev->cmd.event_sem);
  445. kfree(dev->cmd.context);
  446. up(&dev->cmd.poll_sem);
  447. }
  448. struct mthca_mailbox *mthca_alloc_mailbox(struct mthca_dev *dev,
  449. gfp_t gfp_mask)
  450. {
  451. struct mthca_mailbox *mailbox;
  452. mailbox = kmalloc(sizeof *mailbox, gfp_mask);
  453. if (!mailbox)
  454. return ERR_PTR(-ENOMEM);
  455. mailbox->buf = pci_pool_alloc(dev->cmd.pool, gfp_mask, &mailbox->dma);
  456. if (!mailbox->buf) {
  457. kfree(mailbox);
  458. return ERR_PTR(-ENOMEM);
  459. }
  460. return mailbox;
  461. }
  462. void mthca_free_mailbox(struct mthca_dev *dev, struct mthca_mailbox *mailbox)
  463. {
  464. if (!mailbox)
  465. return;
  466. pci_pool_free(dev->cmd.pool, mailbox->buf, mailbox->dma);
  467. kfree(mailbox);
  468. }
  469. int mthca_SYS_EN(struct mthca_dev *dev, u8 *status)
  470. {
  471. u64 out;
  472. int ret;
  473. ret = mthca_cmd_imm(dev, 0, &out, 0, 0, CMD_SYS_EN, HZ, status);
  474. if (*status == MTHCA_CMD_STAT_DDR_MEM_ERR)
  475. mthca_warn(dev, "SYS_EN DDR error: syn=%x, sock=%d, "
  476. "sladdr=%d, SPD source=%s\n",
  477. (int) (out >> 6) & 0xf, (int) (out >> 4) & 3,
  478. (int) (out >> 1) & 7, (int) out & 1 ? "NVMEM" : "DIMM");
  479. return ret;
  480. }
  481. int mthca_SYS_DIS(struct mthca_dev *dev, u8 *status)
  482. {
  483. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, HZ, status);
  484. }
  485. static int mthca_map_cmd(struct mthca_dev *dev, u16 op, struct mthca_icm *icm,
  486. u64 virt, u8 *status)
  487. {
  488. struct mthca_mailbox *mailbox;
  489. struct mthca_icm_iter iter;
  490. __be64 *pages;
  491. int lg;
  492. int nent = 0;
  493. int i;
  494. int err = 0;
  495. int ts = 0, tc = 0;
  496. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  497. if (IS_ERR(mailbox))
  498. return PTR_ERR(mailbox);
  499. memset(mailbox->buf, 0, MTHCA_MAILBOX_SIZE);
  500. pages = mailbox->buf;
  501. for (mthca_icm_first(icm, &iter);
  502. !mthca_icm_last(&iter);
  503. mthca_icm_next(&iter)) {
  504. /*
  505. * We have to pass pages that are aligned to their
  506. * size, so find the least significant 1 in the
  507. * address or size and use that as our log2 size.
  508. */
  509. lg = ffs(mthca_icm_addr(&iter) | mthca_icm_size(&iter)) - 1;
  510. if (lg < 12) {
  511. mthca_warn(dev, "Got FW area not aligned to 4K (%llx/%lx).\n",
  512. (unsigned long long) mthca_icm_addr(&iter),
  513. mthca_icm_size(&iter));
  514. err = -EINVAL;
  515. goto out;
  516. }
  517. for (i = 0; i < mthca_icm_size(&iter) >> lg; ++i) {
  518. if (virt != -1) {
  519. pages[nent * 2] = cpu_to_be64(virt);
  520. virt += 1 << lg;
  521. }
  522. pages[nent * 2 + 1] = cpu_to_be64((mthca_icm_addr(&iter) +
  523. (i << lg)) | (lg - 12));
  524. ts += 1 << (lg - 10);
  525. ++tc;
  526. if (++nent == MTHCA_MAILBOX_SIZE / 16) {
  527. err = mthca_cmd(dev, mailbox->dma, nent, 0, op,
  528. CMD_TIME_CLASS_B, status);
  529. if (err || *status)
  530. goto out;
  531. nent = 0;
  532. }
  533. }
  534. }
  535. if (nent)
  536. err = mthca_cmd(dev, mailbox->dma, nent, 0, op,
  537. CMD_TIME_CLASS_B, status);
  538. switch (op) {
  539. case CMD_MAP_FA:
  540. mthca_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  541. break;
  542. case CMD_MAP_ICM_AUX:
  543. mthca_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  544. break;
  545. case CMD_MAP_ICM:
  546. mthca_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  547. tc, ts, (unsigned long long) virt - (ts << 10));
  548. break;
  549. }
  550. out:
  551. mthca_free_mailbox(dev, mailbox);
  552. return err;
  553. }
  554. int mthca_MAP_FA(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status)
  555. {
  556. return mthca_map_cmd(dev, CMD_MAP_FA, icm, -1, status);
  557. }
  558. int mthca_UNMAP_FA(struct mthca_dev *dev, u8 *status)
  559. {
  560. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_FA, CMD_TIME_CLASS_B, status);
  561. }
  562. int mthca_RUN_FW(struct mthca_dev *dev, u8 *status)
  563. {
  564. return mthca_cmd(dev, 0, 0, 0, CMD_RUN_FW, CMD_TIME_CLASS_A, status);
  565. }
  566. int mthca_QUERY_FW(struct mthca_dev *dev, u8 *status)
  567. {
  568. struct mthca_mailbox *mailbox;
  569. u32 *outbox;
  570. int err = 0;
  571. u8 lg;
  572. #define QUERY_FW_OUT_SIZE 0x100
  573. #define QUERY_FW_VER_OFFSET 0x00
  574. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  575. #define QUERY_FW_ERR_START_OFFSET 0x30
  576. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  577. #define QUERY_FW_START_OFFSET 0x20
  578. #define QUERY_FW_END_OFFSET 0x28
  579. #define QUERY_FW_SIZE_OFFSET 0x00
  580. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  581. #define QUERY_FW_EQ_ARM_BASE_OFFSET 0x40
  582. #define QUERY_FW_EQ_SET_CI_BASE_OFFSET 0x48
  583. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  584. if (IS_ERR(mailbox))
  585. return PTR_ERR(mailbox);
  586. outbox = mailbox->buf;
  587. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_FW,
  588. CMD_TIME_CLASS_A, status);
  589. if (err)
  590. goto out;
  591. MTHCA_GET(dev->fw_ver, outbox, QUERY_FW_VER_OFFSET);
  592. /*
  593. * FW subminor version is at more signifant bits than minor
  594. * version, so swap here.
  595. */
  596. dev->fw_ver = (dev->fw_ver & 0xffff00000000ull) |
  597. ((dev->fw_ver & 0xffff0000ull) >> 16) |
  598. ((dev->fw_ver & 0x0000ffffull) << 16);
  599. MTHCA_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  600. dev->cmd.max_cmds = 1 << lg;
  601. MTHCA_GET(dev->catas_err.addr, outbox, QUERY_FW_ERR_START_OFFSET);
  602. MTHCA_GET(dev->catas_err.size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  603. mthca_dbg(dev, "FW version %012llx, max commands %d\n",
  604. (unsigned long long) dev->fw_ver, dev->cmd.max_cmds);
  605. mthca_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x\n",
  606. (unsigned long long) dev->catas_err.addr, dev->catas_err.size);
  607. if (mthca_is_memfree(dev)) {
  608. MTHCA_GET(dev->fw.arbel.fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  609. MTHCA_GET(dev->fw.arbel.clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  610. MTHCA_GET(dev->fw.arbel.eq_arm_base, outbox, QUERY_FW_EQ_ARM_BASE_OFFSET);
  611. MTHCA_GET(dev->fw.arbel.eq_set_ci_base, outbox, QUERY_FW_EQ_SET_CI_BASE_OFFSET);
  612. mthca_dbg(dev, "FW size %d KB\n", dev->fw.arbel.fw_pages << 2);
  613. /*
  614. * Arbel page size is always 4 KB; round up number of
  615. * system pages needed.
  616. */
  617. dev->fw.arbel.fw_pages =
  618. ALIGN(dev->fw.arbel.fw_pages, PAGE_SIZE >> 12) >>
  619. (PAGE_SHIFT - 12);
  620. mthca_dbg(dev, "Clear int @ %llx, EQ arm @ %llx, EQ set CI @ %llx\n",
  621. (unsigned long long) dev->fw.arbel.clr_int_base,
  622. (unsigned long long) dev->fw.arbel.eq_arm_base,
  623. (unsigned long long) dev->fw.arbel.eq_set_ci_base);
  624. } else {
  625. MTHCA_GET(dev->fw.tavor.fw_start, outbox, QUERY_FW_START_OFFSET);
  626. MTHCA_GET(dev->fw.tavor.fw_end, outbox, QUERY_FW_END_OFFSET);
  627. mthca_dbg(dev, "FW size %d KB (start %llx, end %llx)\n",
  628. (int) ((dev->fw.tavor.fw_end - dev->fw.tavor.fw_start) >> 10),
  629. (unsigned long long) dev->fw.tavor.fw_start,
  630. (unsigned long long) dev->fw.tavor.fw_end);
  631. }
  632. out:
  633. mthca_free_mailbox(dev, mailbox);
  634. return err;
  635. }
  636. int mthca_ENABLE_LAM(struct mthca_dev *dev, u8 *status)
  637. {
  638. struct mthca_mailbox *mailbox;
  639. u8 info;
  640. u32 *outbox;
  641. int err = 0;
  642. #define ENABLE_LAM_OUT_SIZE 0x100
  643. #define ENABLE_LAM_START_OFFSET 0x00
  644. #define ENABLE_LAM_END_OFFSET 0x08
  645. #define ENABLE_LAM_INFO_OFFSET 0x13
  646. #define ENABLE_LAM_INFO_HIDDEN_FLAG (1 << 4)
  647. #define ENABLE_LAM_INFO_ECC_MASK 0x3
  648. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  649. if (IS_ERR(mailbox))
  650. return PTR_ERR(mailbox);
  651. outbox = mailbox->buf;
  652. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_ENABLE_LAM,
  653. CMD_TIME_CLASS_C, status);
  654. if (err)
  655. goto out;
  656. if (*status == MTHCA_CMD_STAT_LAM_NOT_PRE)
  657. goto out;
  658. MTHCA_GET(dev->ddr_start, outbox, ENABLE_LAM_START_OFFSET);
  659. MTHCA_GET(dev->ddr_end, outbox, ENABLE_LAM_END_OFFSET);
  660. MTHCA_GET(info, outbox, ENABLE_LAM_INFO_OFFSET);
  661. if (!!(info & ENABLE_LAM_INFO_HIDDEN_FLAG) !=
  662. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  663. mthca_info(dev, "FW reports that HCA-attached memory "
  664. "is %s hidden; does not match PCI config\n",
  665. (info & ENABLE_LAM_INFO_HIDDEN_FLAG) ?
  666. "" : "not");
  667. }
  668. if (info & ENABLE_LAM_INFO_HIDDEN_FLAG)
  669. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  670. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  671. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  672. (unsigned long long) dev->ddr_start,
  673. (unsigned long long) dev->ddr_end);
  674. out:
  675. mthca_free_mailbox(dev, mailbox);
  676. return err;
  677. }
  678. int mthca_DISABLE_LAM(struct mthca_dev *dev, u8 *status)
  679. {
  680. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, CMD_TIME_CLASS_C, status);
  681. }
  682. int mthca_QUERY_DDR(struct mthca_dev *dev, u8 *status)
  683. {
  684. struct mthca_mailbox *mailbox;
  685. u8 info;
  686. u32 *outbox;
  687. int err = 0;
  688. #define QUERY_DDR_OUT_SIZE 0x100
  689. #define QUERY_DDR_START_OFFSET 0x00
  690. #define QUERY_DDR_END_OFFSET 0x08
  691. #define QUERY_DDR_INFO_OFFSET 0x13
  692. #define QUERY_DDR_INFO_HIDDEN_FLAG (1 << 4)
  693. #define QUERY_DDR_INFO_ECC_MASK 0x3
  694. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  695. if (IS_ERR(mailbox))
  696. return PTR_ERR(mailbox);
  697. outbox = mailbox->buf;
  698. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_DDR,
  699. CMD_TIME_CLASS_A, status);
  700. if (err)
  701. goto out;
  702. MTHCA_GET(dev->ddr_start, outbox, QUERY_DDR_START_OFFSET);
  703. MTHCA_GET(dev->ddr_end, outbox, QUERY_DDR_END_OFFSET);
  704. MTHCA_GET(info, outbox, QUERY_DDR_INFO_OFFSET);
  705. if (!!(info & QUERY_DDR_INFO_HIDDEN_FLAG) !=
  706. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  707. mthca_info(dev, "FW reports that HCA-attached memory "
  708. "is %s hidden; does not match PCI config\n",
  709. (info & QUERY_DDR_INFO_HIDDEN_FLAG) ?
  710. "" : "not");
  711. }
  712. if (info & QUERY_DDR_INFO_HIDDEN_FLAG)
  713. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  714. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  715. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  716. (unsigned long long) dev->ddr_start,
  717. (unsigned long long) dev->ddr_end);
  718. out:
  719. mthca_free_mailbox(dev, mailbox);
  720. return err;
  721. }
  722. int mthca_QUERY_DEV_LIM(struct mthca_dev *dev,
  723. struct mthca_dev_lim *dev_lim, u8 *status)
  724. {
  725. struct mthca_mailbox *mailbox;
  726. u32 *outbox;
  727. u8 field;
  728. u16 size;
  729. int err;
  730. #define QUERY_DEV_LIM_OUT_SIZE 0x100
  731. #define QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET 0x10
  732. #define QUERY_DEV_LIM_MAX_QP_SZ_OFFSET 0x11
  733. #define QUERY_DEV_LIM_RSVD_QP_OFFSET 0x12
  734. #define QUERY_DEV_LIM_MAX_QP_OFFSET 0x13
  735. #define QUERY_DEV_LIM_RSVD_SRQ_OFFSET 0x14
  736. #define QUERY_DEV_LIM_MAX_SRQ_OFFSET 0x15
  737. #define QUERY_DEV_LIM_RSVD_EEC_OFFSET 0x16
  738. #define QUERY_DEV_LIM_MAX_EEC_OFFSET 0x17
  739. #define QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET 0x19
  740. #define QUERY_DEV_LIM_RSVD_CQ_OFFSET 0x1a
  741. #define QUERY_DEV_LIM_MAX_CQ_OFFSET 0x1b
  742. #define QUERY_DEV_LIM_MAX_MPT_OFFSET 0x1d
  743. #define QUERY_DEV_LIM_RSVD_EQ_OFFSET 0x1e
  744. #define QUERY_DEV_LIM_MAX_EQ_OFFSET 0x1f
  745. #define QUERY_DEV_LIM_RSVD_MTT_OFFSET 0x20
  746. #define QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET 0x21
  747. #define QUERY_DEV_LIM_RSVD_MRW_OFFSET 0x22
  748. #define QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET 0x23
  749. #define QUERY_DEV_LIM_MAX_AV_OFFSET 0x27
  750. #define QUERY_DEV_LIM_MAX_REQ_QP_OFFSET 0x29
  751. #define QUERY_DEV_LIM_MAX_RES_QP_OFFSET 0x2b
  752. #define QUERY_DEV_LIM_MAX_RDMA_OFFSET 0x2f
  753. #define QUERY_DEV_LIM_RSZ_SRQ_OFFSET 0x33
  754. #define QUERY_DEV_LIM_ACK_DELAY_OFFSET 0x35
  755. #define QUERY_DEV_LIM_MTU_WIDTH_OFFSET 0x36
  756. #define QUERY_DEV_LIM_VL_PORT_OFFSET 0x37
  757. #define QUERY_DEV_LIM_MAX_GID_OFFSET 0x3b
  758. #define QUERY_DEV_LIM_MAX_PKEY_OFFSET 0x3f
  759. #define QUERY_DEV_LIM_FLAGS_OFFSET 0x44
  760. #define QUERY_DEV_LIM_RSVD_UAR_OFFSET 0x48
  761. #define QUERY_DEV_LIM_UAR_SZ_OFFSET 0x49
  762. #define QUERY_DEV_LIM_PAGE_SZ_OFFSET 0x4b
  763. #define QUERY_DEV_LIM_MAX_SG_OFFSET 0x51
  764. #define QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET 0x52
  765. #define QUERY_DEV_LIM_MAX_SG_RQ_OFFSET 0x55
  766. #define QUERY_DEV_LIM_MAX_DESC_SZ_RQ_OFFSET 0x56
  767. #define QUERY_DEV_LIM_MAX_QP_MCG_OFFSET 0x61
  768. #define QUERY_DEV_LIM_RSVD_MCG_OFFSET 0x62
  769. #define QUERY_DEV_LIM_MAX_MCG_OFFSET 0x63
  770. #define QUERY_DEV_LIM_RSVD_PD_OFFSET 0x64
  771. #define QUERY_DEV_LIM_MAX_PD_OFFSET 0x65
  772. #define QUERY_DEV_LIM_RSVD_RDD_OFFSET 0x66
  773. #define QUERY_DEV_LIM_MAX_RDD_OFFSET 0x67
  774. #define QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET 0x80
  775. #define QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET 0x82
  776. #define QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET 0x84
  777. #define QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET 0x86
  778. #define QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET 0x88
  779. #define QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET 0x8a
  780. #define QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET 0x8c
  781. #define QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET 0x8e
  782. #define QUERY_DEV_LIM_MTT_ENTRY_SZ_OFFSET 0x90
  783. #define QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET 0x92
  784. #define QUERY_DEV_LIM_PBL_SZ_OFFSET 0x96
  785. #define QUERY_DEV_LIM_BMME_FLAGS_OFFSET 0x97
  786. #define QUERY_DEV_LIM_RSVD_LKEY_OFFSET 0x98
  787. #define QUERY_DEV_LIM_LAMR_OFFSET 0x9f
  788. #define QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET 0xa0
  789. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  790. if (IS_ERR(mailbox))
  791. return PTR_ERR(mailbox);
  792. outbox = mailbox->buf;
  793. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_DEV_LIM,
  794. CMD_TIME_CLASS_A, status);
  795. if (err)
  796. goto out;
  797. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_QP_OFFSET);
  798. dev_lim->reserved_qps = 1 << (field & 0xf);
  799. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_OFFSET);
  800. dev_lim->max_qps = 1 << (field & 0x1f);
  801. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_SRQ_OFFSET);
  802. dev_lim->reserved_srqs = 1 << (field >> 4);
  803. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_OFFSET);
  804. dev_lim->max_srqs = 1 << (field & 0x1f);
  805. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EEC_OFFSET);
  806. dev_lim->reserved_eecs = 1 << (field & 0xf);
  807. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EEC_OFFSET);
  808. dev_lim->max_eecs = 1 << (field & 0x1f);
  809. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET);
  810. dev_lim->max_cq_sz = 1 << field;
  811. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_CQ_OFFSET);
  812. dev_lim->reserved_cqs = 1 << (field & 0xf);
  813. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_OFFSET);
  814. dev_lim->max_cqs = 1 << (field & 0x1f);
  815. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MPT_OFFSET);
  816. dev_lim->max_mpts = 1 << (field & 0x3f);
  817. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EQ_OFFSET);
  818. dev_lim->reserved_eqs = 1 << (field & 0xf);
  819. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EQ_OFFSET);
  820. dev_lim->max_eqs = 1 << (field & 0x7);
  821. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MTT_OFFSET);
  822. dev_lim->reserved_mtts = 1 << (field >> 4);
  823. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET);
  824. dev_lim->max_mrw_sz = 1 << field;
  825. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MRW_OFFSET);
  826. dev_lim->reserved_mrws = 1 << (field & 0xf);
  827. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET);
  828. dev_lim->max_mtt_seg = 1 << (field & 0x3f);
  829. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_REQ_QP_OFFSET);
  830. dev_lim->max_requester_per_qp = 1 << (field & 0x3f);
  831. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RES_QP_OFFSET);
  832. dev_lim->max_responder_per_qp = 1 << (field & 0x3f);
  833. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDMA_OFFSET);
  834. dev_lim->max_rdma_global = 1 << (field & 0x3f);
  835. MTHCA_GET(field, outbox, QUERY_DEV_LIM_ACK_DELAY_OFFSET);
  836. dev_lim->local_ca_ack_delay = field & 0x1f;
  837. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MTU_WIDTH_OFFSET);
  838. dev_lim->max_mtu = field >> 4;
  839. dev_lim->max_port_width = field & 0xf;
  840. MTHCA_GET(field, outbox, QUERY_DEV_LIM_VL_PORT_OFFSET);
  841. dev_lim->max_vl = field >> 4;
  842. dev_lim->num_ports = field & 0xf;
  843. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_GID_OFFSET);
  844. dev_lim->max_gids = 1 << (field & 0xf);
  845. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PKEY_OFFSET);
  846. dev_lim->max_pkeys = 1 << (field & 0xf);
  847. MTHCA_GET(dev_lim->flags, outbox, QUERY_DEV_LIM_FLAGS_OFFSET);
  848. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_UAR_OFFSET);
  849. dev_lim->reserved_uars = field >> 4;
  850. MTHCA_GET(field, outbox, QUERY_DEV_LIM_UAR_SZ_OFFSET);
  851. dev_lim->uar_size = 1 << ((field & 0x3f) + 20);
  852. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PAGE_SZ_OFFSET);
  853. dev_lim->min_page_sz = 1 << field;
  854. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_OFFSET);
  855. dev_lim->max_sg = field;
  856. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET);
  857. dev_lim->max_desc_sz = size;
  858. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_MCG_OFFSET);
  859. dev_lim->max_qp_per_mcg = 1 << field;
  860. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MCG_OFFSET);
  861. dev_lim->reserved_mgms = field & 0xf;
  862. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MCG_OFFSET);
  863. dev_lim->max_mcgs = 1 << field;
  864. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_PD_OFFSET);
  865. dev_lim->reserved_pds = field >> 4;
  866. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PD_OFFSET);
  867. dev_lim->max_pds = 1 << (field & 0x3f);
  868. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_RDD_OFFSET);
  869. dev_lim->reserved_rdds = field >> 4;
  870. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDD_OFFSET);
  871. dev_lim->max_rdds = 1 << (field & 0x3f);
  872. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET);
  873. dev_lim->eec_entry_sz = size;
  874. MTHCA_GET(size, outbox, QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET);
  875. dev_lim->qpc_entry_sz = size;
  876. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET);
  877. dev_lim->eeec_entry_sz = size;
  878. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET);
  879. dev_lim->eqpc_entry_sz = size;
  880. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET);
  881. dev_lim->eqc_entry_sz = size;
  882. MTHCA_GET(size, outbox, QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET);
  883. dev_lim->cqc_entry_sz = size;
  884. MTHCA_GET(size, outbox, QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET);
  885. dev_lim->srq_entry_sz = size;
  886. MTHCA_GET(size, outbox, QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET);
  887. dev_lim->uar_scratch_entry_sz = size;
  888. if (mthca_is_memfree(dev)) {
  889. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET);
  890. dev_lim->max_srq_sz = 1 << field;
  891. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_SZ_OFFSET);
  892. dev_lim->max_qp_sz = 1 << field;
  893. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSZ_SRQ_OFFSET);
  894. dev_lim->hca.arbel.resize_srq = field & 1;
  895. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_RQ_OFFSET);
  896. dev_lim->max_sg = min_t(int, field, dev_lim->max_sg);
  897. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MAX_DESC_SZ_RQ_OFFSET);
  898. dev_lim->max_desc_sz = min_t(int, size, dev_lim->max_desc_sz);
  899. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET);
  900. dev_lim->mpt_entry_sz = size;
  901. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PBL_SZ_OFFSET);
  902. dev_lim->hca.arbel.max_pbl_sz = 1 << (field & 0x3f);
  903. MTHCA_GET(dev_lim->hca.arbel.bmme_flags, outbox,
  904. QUERY_DEV_LIM_BMME_FLAGS_OFFSET);
  905. MTHCA_GET(dev_lim->hca.arbel.reserved_lkey, outbox,
  906. QUERY_DEV_LIM_RSVD_LKEY_OFFSET);
  907. MTHCA_GET(field, outbox, QUERY_DEV_LIM_LAMR_OFFSET);
  908. dev_lim->hca.arbel.lam_required = field & 1;
  909. MTHCA_GET(dev_lim->hca.arbel.max_icm_sz, outbox,
  910. QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET);
  911. if (dev_lim->hca.arbel.bmme_flags & 1)
  912. mthca_dbg(dev, "Base MM extensions: yes "
  913. "(flags %d, max PBL %d, rsvd L_Key %08x)\n",
  914. dev_lim->hca.arbel.bmme_flags,
  915. dev_lim->hca.arbel.max_pbl_sz,
  916. dev_lim->hca.arbel.reserved_lkey);
  917. else
  918. mthca_dbg(dev, "Base MM extensions: no\n");
  919. mthca_dbg(dev, "Max ICM size %lld MB\n",
  920. (unsigned long long) dev_lim->hca.arbel.max_icm_sz >> 20);
  921. } else {
  922. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET);
  923. dev_lim->max_srq_sz = (1 << field) - 1;
  924. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_SZ_OFFSET);
  925. dev_lim->max_qp_sz = (1 << field) - 1;
  926. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_AV_OFFSET);
  927. dev_lim->hca.tavor.max_avs = 1 << (field & 0x3f);
  928. dev_lim->mpt_entry_sz = MTHCA_MPT_ENTRY_SIZE;
  929. }
  930. mthca_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  931. dev_lim->max_qps, dev_lim->reserved_qps, dev_lim->qpc_entry_sz);
  932. mthca_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  933. dev_lim->max_srqs, dev_lim->reserved_srqs, dev_lim->srq_entry_sz);
  934. mthca_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  935. dev_lim->max_cqs, dev_lim->reserved_cqs, dev_lim->cqc_entry_sz);
  936. mthca_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  937. dev_lim->max_eqs, dev_lim->reserved_eqs, dev_lim->eqc_entry_sz);
  938. mthca_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  939. dev_lim->reserved_mrws, dev_lim->reserved_mtts);
  940. mthca_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  941. dev_lim->max_pds, dev_lim->reserved_pds, dev_lim->reserved_uars);
  942. mthca_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  943. dev_lim->max_pds, dev_lim->reserved_mgms);
  944. mthca_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  945. dev_lim->max_cq_sz, dev_lim->max_qp_sz, dev_lim->max_srq_sz);
  946. mthca_dbg(dev, "Flags: %08x\n", dev_lim->flags);
  947. out:
  948. mthca_free_mailbox(dev, mailbox);
  949. return err;
  950. }
  951. static void get_board_id(void *vsd, char *board_id)
  952. {
  953. int i;
  954. #define VSD_OFFSET_SIG1 0x00
  955. #define VSD_OFFSET_SIG2 0xde
  956. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  957. #define VSD_OFFSET_TS_BOARD_ID 0x20
  958. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  959. memset(board_id, 0, MTHCA_BOARD_ID_LEN);
  960. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  961. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  962. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MTHCA_BOARD_ID_LEN);
  963. } else {
  964. /*
  965. * The board ID is a string but the firmware byte
  966. * swaps each 4-byte word before passing it back to
  967. * us. Therefore we need to swab it before printing.
  968. */
  969. for (i = 0; i < 4; ++i)
  970. ((u32 *) board_id)[i] =
  971. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  972. }
  973. }
  974. int mthca_QUERY_ADAPTER(struct mthca_dev *dev,
  975. struct mthca_adapter *adapter, u8 *status)
  976. {
  977. struct mthca_mailbox *mailbox;
  978. u32 *outbox;
  979. int err;
  980. #define QUERY_ADAPTER_OUT_SIZE 0x100
  981. #define QUERY_ADAPTER_VENDOR_ID_OFFSET 0x00
  982. #define QUERY_ADAPTER_DEVICE_ID_OFFSET 0x04
  983. #define QUERY_ADAPTER_REVISION_ID_OFFSET 0x08
  984. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  985. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  986. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  987. if (IS_ERR(mailbox))
  988. return PTR_ERR(mailbox);
  989. outbox = mailbox->buf;
  990. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_ADAPTER,
  991. CMD_TIME_CLASS_A, status);
  992. if (err)
  993. goto out;
  994. MTHCA_GET(adapter->vendor_id, outbox, QUERY_ADAPTER_VENDOR_ID_OFFSET);
  995. MTHCA_GET(adapter->device_id, outbox, QUERY_ADAPTER_DEVICE_ID_OFFSET);
  996. MTHCA_GET(adapter->revision_id, outbox, QUERY_ADAPTER_REVISION_ID_OFFSET);
  997. MTHCA_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  998. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  999. adapter->board_id);
  1000. out:
  1001. mthca_free_mailbox(dev, mailbox);
  1002. return err;
  1003. }
  1004. int mthca_INIT_HCA(struct mthca_dev *dev,
  1005. struct mthca_init_hca_param *param,
  1006. u8 *status)
  1007. {
  1008. struct mthca_mailbox *mailbox;
  1009. __be32 *inbox;
  1010. int err;
  1011. #define INIT_HCA_IN_SIZE 0x200
  1012. #define INIT_HCA_FLAGS_OFFSET 0x014
  1013. #define INIT_HCA_QPC_OFFSET 0x020
  1014. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  1015. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  1016. #define INIT_HCA_EEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x20)
  1017. #define INIT_HCA_LOG_EEC_OFFSET (INIT_HCA_QPC_OFFSET + 0x27)
  1018. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  1019. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  1020. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  1021. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  1022. #define INIT_HCA_EQPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  1023. #define INIT_HCA_EEEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  1024. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  1025. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  1026. #define INIT_HCA_RDB_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  1027. #define INIT_HCA_UDAV_OFFSET 0x0b0
  1028. #define INIT_HCA_UDAV_LKEY_OFFSET (INIT_HCA_UDAV_OFFSET + 0x0)
  1029. #define INIT_HCA_UDAV_PD_OFFSET (INIT_HCA_UDAV_OFFSET + 0x4)
  1030. #define INIT_HCA_MCAST_OFFSET 0x0c0
  1031. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  1032. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  1033. #define INIT_HCA_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  1034. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  1035. #define INIT_HCA_TPT_OFFSET 0x0f0
  1036. #define INIT_HCA_MPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  1037. #define INIT_HCA_MTT_SEG_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x09)
  1038. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  1039. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  1040. #define INIT_HCA_UAR_OFFSET 0x120
  1041. #define INIT_HCA_UAR_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x00)
  1042. #define INIT_HCA_UARC_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x09)
  1043. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  1044. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  1045. #define INIT_HCA_UAR_SCATCH_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x10)
  1046. #define INIT_HCA_UAR_CTX_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x18)
  1047. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1048. if (IS_ERR(mailbox))
  1049. return PTR_ERR(mailbox);
  1050. inbox = mailbox->buf;
  1051. memset(inbox, 0, INIT_HCA_IN_SIZE);
  1052. #if defined(__LITTLE_ENDIAN)
  1053. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  1054. #elif defined(__BIG_ENDIAN)
  1055. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  1056. #else
  1057. #error Host endianness not defined
  1058. #endif
  1059. /* Check port for UD address vector: */
  1060. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  1061. /* We leave wqe_quota, responder_exu, etc as 0 (default) */
  1062. /* QPC/EEC/CQC/EQC/RDB attributes */
  1063. MTHCA_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  1064. MTHCA_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  1065. MTHCA_PUT(inbox, param->eec_base, INIT_HCA_EEC_BASE_OFFSET);
  1066. MTHCA_PUT(inbox, param->log_num_eecs, INIT_HCA_LOG_EEC_OFFSET);
  1067. MTHCA_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  1068. MTHCA_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  1069. MTHCA_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  1070. MTHCA_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  1071. MTHCA_PUT(inbox, param->eqpc_base, INIT_HCA_EQPC_BASE_OFFSET);
  1072. MTHCA_PUT(inbox, param->eeec_base, INIT_HCA_EEEC_BASE_OFFSET);
  1073. MTHCA_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  1074. MTHCA_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1075. MTHCA_PUT(inbox, param->rdb_base, INIT_HCA_RDB_BASE_OFFSET);
  1076. /* UD AV attributes */
  1077. /* multicast attributes */
  1078. MTHCA_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1079. MTHCA_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1080. MTHCA_PUT(inbox, param->mc_hash_sz, INIT_HCA_MC_HASH_SZ_OFFSET);
  1081. MTHCA_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1082. /* TPT attributes */
  1083. MTHCA_PUT(inbox, param->mpt_base, INIT_HCA_MPT_BASE_OFFSET);
  1084. if (!mthca_is_memfree(dev))
  1085. MTHCA_PUT(inbox, param->mtt_seg_sz, INIT_HCA_MTT_SEG_SZ_OFFSET);
  1086. MTHCA_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1087. MTHCA_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1088. /* UAR attributes */
  1089. {
  1090. u8 uar_page_sz = PAGE_SHIFT - 12;
  1091. MTHCA_PUT(inbox, uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1092. }
  1093. MTHCA_PUT(inbox, param->uar_scratch_base, INIT_HCA_UAR_SCATCH_BASE_OFFSET);
  1094. if (mthca_is_memfree(dev)) {
  1095. MTHCA_PUT(inbox, param->log_uarc_sz, INIT_HCA_UARC_SZ_OFFSET);
  1096. MTHCA_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1097. MTHCA_PUT(inbox, param->uarc_base, INIT_HCA_UAR_CTX_BASE_OFFSET);
  1098. }
  1099. err = mthca_cmd(dev, mailbox->dma, 0, 0, CMD_INIT_HCA, HZ, status);
  1100. mthca_free_mailbox(dev, mailbox);
  1101. return err;
  1102. }
  1103. int mthca_INIT_IB(struct mthca_dev *dev,
  1104. struct mthca_init_ib_param *param,
  1105. int port, u8 *status)
  1106. {
  1107. struct mthca_mailbox *mailbox;
  1108. u32 *inbox;
  1109. int err;
  1110. u32 flags;
  1111. #define INIT_IB_IN_SIZE 56
  1112. #define INIT_IB_FLAGS_OFFSET 0x00
  1113. #define INIT_IB_FLAG_SIG (1 << 18)
  1114. #define INIT_IB_FLAG_NG (1 << 17)
  1115. #define INIT_IB_FLAG_G0 (1 << 16)
  1116. #define INIT_IB_VL_SHIFT 4
  1117. #define INIT_IB_PORT_WIDTH_SHIFT 8
  1118. #define INIT_IB_MTU_SHIFT 12
  1119. #define INIT_IB_MAX_GID_OFFSET 0x06
  1120. #define INIT_IB_MAX_PKEY_OFFSET 0x0a
  1121. #define INIT_IB_GUID0_OFFSET 0x10
  1122. #define INIT_IB_NODE_GUID_OFFSET 0x18
  1123. #define INIT_IB_SI_GUID_OFFSET 0x20
  1124. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1125. if (IS_ERR(mailbox))
  1126. return PTR_ERR(mailbox);
  1127. inbox = mailbox->buf;
  1128. memset(inbox, 0, INIT_IB_IN_SIZE);
  1129. flags = 0;
  1130. flags |= param->set_guid0 ? INIT_IB_FLAG_G0 : 0;
  1131. flags |= param->set_node_guid ? INIT_IB_FLAG_NG : 0;
  1132. flags |= param->set_si_guid ? INIT_IB_FLAG_SIG : 0;
  1133. flags |= param->vl_cap << INIT_IB_VL_SHIFT;
  1134. flags |= param->port_width << INIT_IB_PORT_WIDTH_SHIFT;
  1135. flags |= param->mtu_cap << INIT_IB_MTU_SHIFT;
  1136. MTHCA_PUT(inbox, flags, INIT_IB_FLAGS_OFFSET);
  1137. MTHCA_PUT(inbox, param->gid_cap, INIT_IB_MAX_GID_OFFSET);
  1138. MTHCA_PUT(inbox, param->pkey_cap, INIT_IB_MAX_PKEY_OFFSET);
  1139. MTHCA_PUT(inbox, param->guid0, INIT_IB_GUID0_OFFSET);
  1140. MTHCA_PUT(inbox, param->node_guid, INIT_IB_NODE_GUID_OFFSET);
  1141. MTHCA_PUT(inbox, param->si_guid, INIT_IB_SI_GUID_OFFSET);
  1142. err = mthca_cmd(dev, mailbox->dma, port, 0, CMD_INIT_IB,
  1143. CMD_TIME_CLASS_A, status);
  1144. mthca_free_mailbox(dev, mailbox);
  1145. return err;
  1146. }
  1147. int mthca_CLOSE_IB(struct mthca_dev *dev, int port, u8 *status)
  1148. {
  1149. return mthca_cmd(dev, 0, port, 0, CMD_CLOSE_IB, HZ, status);
  1150. }
  1151. int mthca_CLOSE_HCA(struct mthca_dev *dev, int panic, u8 *status)
  1152. {
  1153. return mthca_cmd(dev, 0, 0, panic, CMD_CLOSE_HCA, HZ, status);
  1154. }
  1155. int mthca_SET_IB(struct mthca_dev *dev, struct mthca_set_ib_param *param,
  1156. int port, u8 *status)
  1157. {
  1158. struct mthca_mailbox *mailbox;
  1159. u32 *inbox;
  1160. int err;
  1161. u32 flags = 0;
  1162. #define SET_IB_IN_SIZE 0x40
  1163. #define SET_IB_FLAGS_OFFSET 0x00
  1164. #define SET_IB_FLAG_SIG (1 << 18)
  1165. #define SET_IB_FLAG_RQK (1 << 0)
  1166. #define SET_IB_CAP_MASK_OFFSET 0x04
  1167. #define SET_IB_SI_GUID_OFFSET 0x08
  1168. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1169. if (IS_ERR(mailbox))
  1170. return PTR_ERR(mailbox);
  1171. inbox = mailbox->buf;
  1172. memset(inbox, 0, SET_IB_IN_SIZE);
  1173. flags |= param->set_si_guid ? SET_IB_FLAG_SIG : 0;
  1174. flags |= param->reset_qkey_viol ? SET_IB_FLAG_RQK : 0;
  1175. MTHCA_PUT(inbox, flags, SET_IB_FLAGS_OFFSET);
  1176. MTHCA_PUT(inbox, param->cap_mask, SET_IB_CAP_MASK_OFFSET);
  1177. MTHCA_PUT(inbox, param->si_guid, SET_IB_SI_GUID_OFFSET);
  1178. err = mthca_cmd(dev, mailbox->dma, port, 0, CMD_SET_IB,
  1179. CMD_TIME_CLASS_B, status);
  1180. mthca_free_mailbox(dev, mailbox);
  1181. return err;
  1182. }
  1183. int mthca_MAP_ICM(struct mthca_dev *dev, struct mthca_icm *icm, u64 virt, u8 *status)
  1184. {
  1185. return mthca_map_cmd(dev, CMD_MAP_ICM, icm, virt, status);
  1186. }
  1187. int mthca_MAP_ICM_page(struct mthca_dev *dev, u64 dma_addr, u64 virt, u8 *status)
  1188. {
  1189. struct mthca_mailbox *mailbox;
  1190. __be64 *inbox;
  1191. int err;
  1192. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1193. if (IS_ERR(mailbox))
  1194. return PTR_ERR(mailbox);
  1195. inbox = mailbox->buf;
  1196. inbox[0] = cpu_to_be64(virt);
  1197. inbox[1] = cpu_to_be64(dma_addr);
  1198. err = mthca_cmd(dev, mailbox->dma, 1, 0, CMD_MAP_ICM,
  1199. CMD_TIME_CLASS_B, status);
  1200. mthca_free_mailbox(dev, mailbox);
  1201. if (!err)
  1202. mthca_dbg(dev, "Mapped page at %llx to %llx for ICM.\n",
  1203. (unsigned long long) dma_addr, (unsigned long long) virt);
  1204. return err;
  1205. }
  1206. int mthca_UNMAP_ICM(struct mthca_dev *dev, u64 virt, u32 page_count, u8 *status)
  1207. {
  1208. mthca_dbg(dev, "Unmapping %d pages at %llx from ICM.\n",
  1209. page_count, (unsigned long long) virt);
  1210. return mthca_cmd(dev, virt, page_count, 0, CMD_UNMAP_ICM, CMD_TIME_CLASS_B, status);
  1211. }
  1212. int mthca_MAP_ICM_AUX(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status)
  1213. {
  1214. return mthca_map_cmd(dev, CMD_MAP_ICM_AUX, icm, -1, status);
  1215. }
  1216. int mthca_UNMAP_ICM_AUX(struct mthca_dev *dev, u8 *status)
  1217. {
  1218. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_ICM_AUX, CMD_TIME_CLASS_B, status);
  1219. }
  1220. int mthca_SET_ICM_SIZE(struct mthca_dev *dev, u64 icm_size, u64 *aux_pages,
  1221. u8 *status)
  1222. {
  1223. int ret = mthca_cmd_imm(dev, icm_size, aux_pages, 0, 0, CMD_SET_ICM_SIZE,
  1224. CMD_TIME_CLASS_A, status);
  1225. if (ret || status)
  1226. return ret;
  1227. /*
  1228. * Arbel page size is always 4 KB; round up number of system
  1229. * pages needed.
  1230. */
  1231. *aux_pages = (*aux_pages + (1 << (PAGE_SHIFT - 12)) - 1) >> (PAGE_SHIFT - 12);
  1232. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE >> 12) >> (PAGE_SHIFT - 12);
  1233. return 0;
  1234. }
  1235. int mthca_SW2HW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1236. int mpt_index, u8 *status)
  1237. {
  1238. return mthca_cmd(dev, mailbox->dma, mpt_index, 0, CMD_SW2HW_MPT,
  1239. CMD_TIME_CLASS_B, status);
  1240. }
  1241. int mthca_HW2SW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1242. int mpt_index, u8 *status)
  1243. {
  1244. return mthca_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, mpt_index,
  1245. !mailbox, CMD_HW2SW_MPT,
  1246. CMD_TIME_CLASS_B, status);
  1247. }
  1248. int mthca_WRITE_MTT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1249. int num_mtt, u8 *status)
  1250. {
  1251. return mthca_cmd(dev, mailbox->dma, num_mtt, 0, CMD_WRITE_MTT,
  1252. CMD_TIME_CLASS_B, status);
  1253. }
  1254. int mthca_SYNC_TPT(struct mthca_dev *dev, u8 *status)
  1255. {
  1256. return mthca_cmd(dev, 0, 0, 0, CMD_SYNC_TPT, CMD_TIME_CLASS_B, status);
  1257. }
  1258. int mthca_MAP_EQ(struct mthca_dev *dev, u64 event_mask, int unmap,
  1259. int eq_num, u8 *status)
  1260. {
  1261. mthca_dbg(dev, "%s mask %016llx for eqn %d\n",
  1262. unmap ? "Clearing" : "Setting",
  1263. (unsigned long long) event_mask, eq_num);
  1264. return mthca_cmd(dev, event_mask, (unmap << 31) | eq_num,
  1265. 0, CMD_MAP_EQ, CMD_TIME_CLASS_B, status);
  1266. }
  1267. int mthca_SW2HW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1268. int eq_num, u8 *status)
  1269. {
  1270. return mthca_cmd(dev, mailbox->dma, eq_num, 0, CMD_SW2HW_EQ,
  1271. CMD_TIME_CLASS_A, status);
  1272. }
  1273. int mthca_HW2SW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1274. int eq_num, u8 *status)
  1275. {
  1276. return mthca_cmd_box(dev, 0, mailbox->dma, eq_num, 0,
  1277. CMD_HW2SW_EQ,
  1278. CMD_TIME_CLASS_A, status);
  1279. }
  1280. int mthca_SW2HW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1281. int cq_num, u8 *status)
  1282. {
  1283. return mthca_cmd(dev, mailbox->dma, cq_num, 0, CMD_SW2HW_CQ,
  1284. CMD_TIME_CLASS_A, status);
  1285. }
  1286. int mthca_HW2SW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1287. int cq_num, u8 *status)
  1288. {
  1289. return mthca_cmd_box(dev, 0, mailbox->dma, cq_num, 0,
  1290. CMD_HW2SW_CQ,
  1291. CMD_TIME_CLASS_A, status);
  1292. }
  1293. int mthca_RESIZE_CQ(struct mthca_dev *dev, int cq_num, u32 lkey, u8 log_size,
  1294. u8 *status)
  1295. {
  1296. struct mthca_mailbox *mailbox;
  1297. __be32 *inbox;
  1298. int err;
  1299. #define RESIZE_CQ_IN_SIZE 0x40
  1300. #define RESIZE_CQ_LOG_SIZE_OFFSET 0x0c
  1301. #define RESIZE_CQ_LKEY_OFFSET 0x1c
  1302. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1303. if (IS_ERR(mailbox))
  1304. return PTR_ERR(mailbox);
  1305. inbox = mailbox->buf;
  1306. memset(inbox, 0, RESIZE_CQ_IN_SIZE);
  1307. /*
  1308. * Leave start address fields zeroed out -- mthca assumes that
  1309. * MRs for CQs always start at virtual address 0.
  1310. */
  1311. MTHCA_PUT(inbox, log_size, RESIZE_CQ_LOG_SIZE_OFFSET);
  1312. MTHCA_PUT(inbox, lkey, RESIZE_CQ_LKEY_OFFSET);
  1313. err = mthca_cmd(dev, mailbox->dma, cq_num, 1, CMD_RESIZE_CQ,
  1314. CMD_TIME_CLASS_B, status);
  1315. mthca_free_mailbox(dev, mailbox);
  1316. return err;
  1317. }
  1318. int mthca_SW2HW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1319. int srq_num, u8 *status)
  1320. {
  1321. return mthca_cmd(dev, mailbox->dma, srq_num, 0, CMD_SW2HW_SRQ,
  1322. CMD_TIME_CLASS_A, status);
  1323. }
  1324. int mthca_HW2SW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1325. int srq_num, u8 *status)
  1326. {
  1327. return mthca_cmd_box(dev, 0, mailbox->dma, srq_num, 0,
  1328. CMD_HW2SW_SRQ,
  1329. CMD_TIME_CLASS_A, status);
  1330. }
  1331. int mthca_QUERY_SRQ(struct mthca_dev *dev, u32 num,
  1332. struct mthca_mailbox *mailbox, u8 *status)
  1333. {
  1334. return mthca_cmd_box(dev, 0, mailbox->dma, num, 0,
  1335. CMD_QUERY_SRQ, CMD_TIME_CLASS_A, status);
  1336. }
  1337. int mthca_ARM_SRQ(struct mthca_dev *dev, int srq_num, int limit, u8 *status)
  1338. {
  1339. return mthca_cmd(dev, limit, srq_num, 0, CMD_ARM_SRQ,
  1340. CMD_TIME_CLASS_B, status);
  1341. }
  1342. int mthca_MODIFY_QP(struct mthca_dev *dev, enum ib_qp_state cur,
  1343. enum ib_qp_state next, u32 num, int is_ee,
  1344. struct mthca_mailbox *mailbox, u32 optmask,
  1345. u8 *status)
  1346. {
  1347. static const u16 op[IB_QPS_ERR + 1][IB_QPS_ERR + 1] = {
  1348. [IB_QPS_RESET] = {
  1349. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1350. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1351. [IB_QPS_INIT] = CMD_RST2INIT_QPEE,
  1352. },
  1353. [IB_QPS_INIT] = {
  1354. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1355. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1356. [IB_QPS_INIT] = CMD_INIT2INIT_QPEE,
  1357. [IB_QPS_RTR] = CMD_INIT2RTR_QPEE,
  1358. },
  1359. [IB_QPS_RTR] = {
  1360. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1361. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1362. [IB_QPS_RTS] = CMD_RTR2RTS_QPEE,
  1363. },
  1364. [IB_QPS_RTS] = {
  1365. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1366. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1367. [IB_QPS_RTS] = CMD_RTS2RTS_QPEE,
  1368. [IB_QPS_SQD] = CMD_RTS2SQD_QPEE,
  1369. },
  1370. [IB_QPS_SQD] = {
  1371. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1372. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1373. [IB_QPS_RTS] = CMD_SQD2RTS_QPEE,
  1374. [IB_QPS_SQD] = CMD_SQD2SQD_QPEE,
  1375. },
  1376. [IB_QPS_SQE] = {
  1377. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1378. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1379. [IB_QPS_RTS] = CMD_SQERR2RTS_QPEE,
  1380. },
  1381. [IB_QPS_ERR] = {
  1382. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1383. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1384. }
  1385. };
  1386. u8 op_mod = 0;
  1387. int my_mailbox = 0;
  1388. int err;
  1389. if (op[cur][next] == CMD_ERR2RST_QPEE) {
  1390. op_mod = 3; /* don't write outbox, any->reset */
  1391. /* For debugging */
  1392. if (!mailbox) {
  1393. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1394. if (!IS_ERR(mailbox)) {
  1395. my_mailbox = 1;
  1396. op_mod = 2; /* write outbox, any->reset */
  1397. } else
  1398. mailbox = NULL;
  1399. }
  1400. err = mthca_cmd_box(dev, 0, mailbox ? mailbox->dma : 0,
  1401. (!!is_ee << 24) | num, op_mod,
  1402. op[cur][next], CMD_TIME_CLASS_C, status);
  1403. if (0 && mailbox) {
  1404. int i;
  1405. mthca_dbg(dev, "Dumping QP context:\n");
  1406. printk(" %08x\n", be32_to_cpup(mailbox->buf));
  1407. for (i = 0; i < 0x100 / 4; ++i) {
  1408. if (i % 8 == 0)
  1409. printk("[%02x] ", i * 4);
  1410. printk(" %08x",
  1411. be32_to_cpu(((__be32 *) mailbox->buf)[i + 2]));
  1412. if ((i + 1) % 8 == 0)
  1413. printk("\n");
  1414. }
  1415. }
  1416. if (my_mailbox)
  1417. mthca_free_mailbox(dev, mailbox);
  1418. } else {
  1419. if (0) {
  1420. int i;
  1421. mthca_dbg(dev, "Dumping QP context:\n");
  1422. printk(" opt param mask: %08x\n", be32_to_cpup(mailbox->buf));
  1423. for (i = 0; i < 0x100 / 4; ++i) {
  1424. if (i % 8 == 0)
  1425. printk(" [%02x] ", i * 4);
  1426. printk(" %08x",
  1427. be32_to_cpu(((__be32 *) mailbox->buf)[i + 2]));
  1428. if ((i + 1) % 8 == 0)
  1429. printk("\n");
  1430. }
  1431. }
  1432. err = mthca_cmd(dev, mailbox->dma, optmask | (!!is_ee << 24) | num,
  1433. op_mod, op[cur][next], CMD_TIME_CLASS_C, status);
  1434. }
  1435. return err;
  1436. }
  1437. int mthca_QUERY_QP(struct mthca_dev *dev, u32 num, int is_ee,
  1438. struct mthca_mailbox *mailbox, u8 *status)
  1439. {
  1440. return mthca_cmd_box(dev, 0, mailbox->dma, (!!is_ee << 24) | num, 0,
  1441. CMD_QUERY_QPEE, CMD_TIME_CLASS_A, status);
  1442. }
  1443. int mthca_CONF_SPECIAL_QP(struct mthca_dev *dev, int type, u32 qpn,
  1444. u8 *status)
  1445. {
  1446. u8 op_mod;
  1447. switch (type) {
  1448. case IB_QPT_SMI:
  1449. op_mod = 0;
  1450. break;
  1451. case IB_QPT_GSI:
  1452. op_mod = 1;
  1453. break;
  1454. case IB_QPT_RAW_IPV6:
  1455. op_mod = 2;
  1456. break;
  1457. case IB_QPT_RAW_ETY:
  1458. op_mod = 3;
  1459. break;
  1460. default:
  1461. return -EINVAL;
  1462. }
  1463. return mthca_cmd(dev, 0, qpn, op_mod, CMD_CONF_SPECIAL_QP,
  1464. CMD_TIME_CLASS_B, status);
  1465. }
  1466. int mthca_MAD_IFC(struct mthca_dev *dev, int ignore_mkey, int ignore_bkey,
  1467. int port, struct ib_wc *in_wc, struct ib_grh *in_grh,
  1468. void *in_mad, void *response_mad, u8 *status)
  1469. {
  1470. struct mthca_mailbox *inmailbox, *outmailbox;
  1471. void *inbox;
  1472. int err;
  1473. u32 in_modifier = port;
  1474. u8 op_modifier = 0;
  1475. #define MAD_IFC_BOX_SIZE 0x400
  1476. #define MAD_IFC_MY_QPN_OFFSET 0x100
  1477. #define MAD_IFC_RQPN_OFFSET 0x104
  1478. #define MAD_IFC_SL_OFFSET 0x108
  1479. #define MAD_IFC_G_PATH_OFFSET 0x109
  1480. #define MAD_IFC_RLID_OFFSET 0x10a
  1481. #define MAD_IFC_PKEY_OFFSET 0x10e
  1482. #define MAD_IFC_GRH_OFFSET 0x140
  1483. inmailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1484. if (IS_ERR(inmailbox))
  1485. return PTR_ERR(inmailbox);
  1486. inbox = inmailbox->buf;
  1487. outmailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1488. if (IS_ERR(outmailbox)) {
  1489. mthca_free_mailbox(dev, inmailbox);
  1490. return PTR_ERR(outmailbox);
  1491. }
  1492. memcpy(inbox, in_mad, 256);
  1493. /*
  1494. * Key check traps can't be generated unless we have in_wc to
  1495. * tell us where to send the trap.
  1496. */
  1497. if (ignore_mkey || !in_wc)
  1498. op_modifier |= 0x1;
  1499. if (ignore_bkey || !in_wc)
  1500. op_modifier |= 0x2;
  1501. if (in_wc) {
  1502. u8 val;
  1503. memset(inbox + 256, 0, 256);
  1504. MTHCA_PUT(inbox, in_wc->qp_num, MAD_IFC_MY_QPN_OFFSET);
  1505. MTHCA_PUT(inbox, in_wc->src_qp, MAD_IFC_RQPN_OFFSET);
  1506. val = in_wc->sl << 4;
  1507. MTHCA_PUT(inbox, val, MAD_IFC_SL_OFFSET);
  1508. val = in_wc->dlid_path_bits |
  1509. (in_wc->wc_flags & IB_WC_GRH ? 0x80 : 0);
  1510. MTHCA_PUT(inbox, val, MAD_IFC_GRH_OFFSET);
  1511. MTHCA_PUT(inbox, in_wc->slid, MAD_IFC_RLID_OFFSET);
  1512. MTHCA_PUT(inbox, in_wc->pkey_index, MAD_IFC_PKEY_OFFSET);
  1513. if (in_grh)
  1514. memcpy(inbox + MAD_IFC_GRH_OFFSET, in_grh, 40);
  1515. op_modifier |= 0x10;
  1516. in_modifier |= in_wc->slid << 16;
  1517. }
  1518. err = mthca_cmd_box(dev, inmailbox->dma, outmailbox->dma,
  1519. in_modifier, op_modifier,
  1520. CMD_MAD_IFC, CMD_TIME_CLASS_C, status);
  1521. if (!err && !*status)
  1522. memcpy(response_mad, outmailbox->buf, 256);
  1523. mthca_free_mailbox(dev, inmailbox);
  1524. mthca_free_mailbox(dev, outmailbox);
  1525. return err;
  1526. }
  1527. int mthca_READ_MGM(struct mthca_dev *dev, int index,
  1528. struct mthca_mailbox *mailbox, u8 *status)
  1529. {
  1530. return mthca_cmd_box(dev, 0, mailbox->dma, index, 0,
  1531. CMD_READ_MGM, CMD_TIME_CLASS_A, status);
  1532. }
  1533. int mthca_WRITE_MGM(struct mthca_dev *dev, int index,
  1534. struct mthca_mailbox *mailbox, u8 *status)
  1535. {
  1536. return mthca_cmd(dev, mailbox->dma, index, 0, CMD_WRITE_MGM,
  1537. CMD_TIME_CLASS_A, status);
  1538. }
  1539. int mthca_MGID_HASH(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1540. u16 *hash, u8 *status)
  1541. {
  1542. u64 imm;
  1543. int err;
  1544. err = mthca_cmd_imm(dev, mailbox->dma, &imm, 0, 0, CMD_MGID_HASH,
  1545. CMD_TIME_CLASS_A, status);
  1546. *hash = imm;
  1547. return err;
  1548. }
  1549. int mthca_NOP(struct mthca_dev *dev, u8 *status)
  1550. {
  1551. return mthca_cmd(dev, 0, 0x1f, 0, CMD_NOP, msecs_to_jiffies(100), status);
  1552. }