amd.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337
  1. #include <linux/init.h>
  2. #include <linux/bitops.h>
  3. #include <linux/mm.h>
  4. #include <asm/io.h>
  5. #include <asm/processor.h>
  6. #include <asm/apic.h>
  7. #include <mach_apic.h>
  8. #include "cpu.h"
  9. /*
  10. * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
  11. * misexecution of code under Linux. Owners of such processors should
  12. * contact AMD for precise details and a CPU swap.
  13. *
  14. * See http://www.multimania.com/poulot/k6bug.html
  15. * http://www.amd.com/K6/k6docs/revgd.html
  16. *
  17. * The following test is erm.. interesting. AMD neglected to up
  18. * the chip setting when fixing the bug but they also tweaked some
  19. * performance at the same time..
  20. */
  21. extern void vide(void);
  22. __asm__(".align 4\nvide: ret");
  23. #ifdef CONFIG_X86_LOCAL_APIC
  24. /* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
  25. static __cpuinit int amd_apic_timer_broken(struct cpuinfo_x86 *c)
  26. {
  27. u32 lo, hi;
  28. if (c->x86 < 0x0F)
  29. return 0;
  30. /* Family 0x0f models < rev F do not have this MSR */
  31. if (c->x86 == 0x0f && c->x86_model < 0x40)
  32. return 0;
  33. rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
  34. if (lo & K8_INTP_C1E_ACTIVE_MASK) {
  35. if (smp_processor_id() != boot_cpu_physical_apicid)
  36. printk(KERN_INFO "AMD C1E detected late. "
  37. "Force timer broadcast.\n");
  38. return 1;
  39. }
  40. return 0;
  41. }
  42. #endif
  43. int force_mwait __cpuinitdata;
  44. static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
  45. {
  46. if (cpuid_eax(0x80000000) >= 0x80000007) {
  47. c->x86_power = cpuid_edx(0x80000007);
  48. if (c->x86_power & (1<<8))
  49. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  50. }
  51. }
  52. static void __cpuinit init_amd(struct cpuinfo_x86 *c)
  53. {
  54. u32 l, h;
  55. int mbytes = num_physpages >> (20-PAGE_SHIFT);
  56. int r;
  57. #ifdef CONFIG_SMP
  58. unsigned long long value;
  59. /*
  60. * Disable TLB flush filter by setting HWCR.FFDIS on K8
  61. * bit 6 of msr C001_0015
  62. *
  63. * Errata 63 for SH-B3 steppings
  64. * Errata 122 for all steppings (F+ have it disabled by default)
  65. */
  66. if (c->x86 == 15) {
  67. rdmsrl(MSR_K7_HWCR, value);
  68. value |= 1 << 6;
  69. wrmsrl(MSR_K7_HWCR, value);
  70. }
  71. #endif
  72. early_init_amd(c);
  73. /*
  74. * FIXME: We should handle the K5 here. Set up the write
  75. * range and also turn on MSR 83 bits 4 and 31 (write alloc,
  76. * no bus pipeline)
  77. */
  78. /*
  79. * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
  80. * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
  81. */
  82. clear_cpu_cap(c, 0*32+31);
  83. r = get_model_name(c);
  84. switch (c->x86) {
  85. case 4:
  86. /*
  87. * General Systems BIOSen alias the cpu frequency registers
  88. * of the Elan at 0x000df000. Unfortuantly, one of the Linux
  89. * drivers subsequently pokes it, and changes the CPU speed.
  90. * Workaround : Remove the unneeded alias.
  91. */
  92. #define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
  93. #define CBAR_ENB (0x80000000)
  94. #define CBAR_KEY (0X000000CB)
  95. if (c->x86_model == 9 || c->x86_model == 10) {
  96. if (inl (CBAR) & CBAR_ENB)
  97. outl (0 | CBAR_KEY, CBAR);
  98. }
  99. break;
  100. case 5:
  101. if (c->x86_model < 6) {
  102. /* Based on AMD doc 20734R - June 2000 */
  103. if (c->x86_model == 0) {
  104. clear_cpu_cap(c, X86_FEATURE_APIC);
  105. set_cpu_cap(c, X86_FEATURE_PGE);
  106. }
  107. break;
  108. }
  109. if (c->x86_model == 6 && c->x86_mask == 1) {
  110. const int K6_BUG_LOOP = 1000000;
  111. int n;
  112. void (*f_vide)(void);
  113. unsigned long d, d2;
  114. printk(KERN_INFO "AMD K6 stepping B detected - ");
  115. /*
  116. * It looks like AMD fixed the 2.6.2 bug and improved indirect
  117. * calls at the same time.
  118. */
  119. n = K6_BUG_LOOP;
  120. f_vide = vide;
  121. rdtscl(d);
  122. while (n--)
  123. f_vide();
  124. rdtscl(d2);
  125. d = d2-d;
  126. if (d > 20*K6_BUG_LOOP)
  127. printk("system stability may be impaired when more than 32 MB are used.\n");
  128. else
  129. printk("probably OK (after B9730xxxx).\n");
  130. printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
  131. }
  132. /* K6 with old style WHCR */
  133. if (c->x86_model < 8 ||
  134. (c->x86_model == 8 && c->x86_mask < 8)) {
  135. /* We can only write allocate on the low 508Mb */
  136. if (mbytes > 508)
  137. mbytes = 508;
  138. rdmsr(MSR_K6_WHCR, l, h);
  139. if ((l&0x0000FFFF) == 0) {
  140. unsigned long flags;
  141. l = (1<<0)|((mbytes/4)<<1);
  142. local_irq_save(flags);
  143. wbinvd();
  144. wrmsr(MSR_K6_WHCR, l, h);
  145. local_irq_restore(flags);
  146. printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
  147. mbytes);
  148. }
  149. break;
  150. }
  151. if ((c->x86_model == 8 && c->x86_mask > 7) ||
  152. c->x86_model == 9 || c->x86_model == 13) {
  153. /* The more serious chips .. */
  154. if (mbytes > 4092)
  155. mbytes = 4092;
  156. rdmsr(MSR_K6_WHCR, l, h);
  157. if ((l&0xFFFF0000) == 0) {
  158. unsigned long flags;
  159. l = ((mbytes>>2)<<22)|(1<<16);
  160. local_irq_save(flags);
  161. wbinvd();
  162. wrmsr(MSR_K6_WHCR, l, h);
  163. local_irq_restore(flags);
  164. printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
  165. mbytes);
  166. }
  167. /* Set MTRR capability flag if appropriate */
  168. if (c->x86_model == 13 || c->x86_model == 9 ||
  169. (c->x86_model == 8 && c->x86_mask >= 8))
  170. set_cpu_cap(c, X86_FEATURE_K6_MTRR);
  171. break;
  172. }
  173. if (c->x86_model == 10) {
  174. /* AMD Geode LX is model 10 */
  175. /* placeholder for any needed mods */
  176. break;
  177. }
  178. break;
  179. case 6: /* An Athlon/Duron */
  180. /*
  181. * Bit 15 of Athlon specific MSR 15, needs to be 0
  182. * to enable SSE on Palomino/Morgan/Barton CPU's.
  183. * If the BIOS didn't enable it already, enable it here.
  184. */
  185. if (c->x86_model >= 6 && c->x86_model <= 10) {
  186. if (!cpu_has(c, X86_FEATURE_XMM)) {
  187. printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
  188. rdmsr(MSR_K7_HWCR, l, h);
  189. l &= ~0x00008000;
  190. wrmsr(MSR_K7_HWCR, l, h);
  191. set_cpu_cap(c, X86_FEATURE_XMM);
  192. }
  193. }
  194. /*
  195. * It's been determined by AMD that Athlons since model 8 stepping 1
  196. * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
  197. * As per AMD technical note 27212 0.2
  198. */
  199. if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
  200. rdmsr(MSR_K7_CLK_CTL, l, h);
  201. if ((l & 0xfff00000) != 0x20000000) {
  202. printk ("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n", l,
  203. ((l & 0x000fffff)|0x20000000));
  204. wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
  205. }
  206. }
  207. break;
  208. }
  209. switch (c->x86) {
  210. case 15:
  211. /* Use K8 tuning for Fam10h and Fam11h */
  212. case 0x10:
  213. case 0x11:
  214. set_cpu_cap(c, X86_FEATURE_K8);
  215. break;
  216. case 6:
  217. set_cpu_cap(c, X86_FEATURE_K7);
  218. break;
  219. }
  220. if (c->x86 >= 6)
  221. set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
  222. display_cacheinfo(c);
  223. if (cpuid_eax(0x80000000) >= 0x80000008)
  224. c->x86_max_cores = (cpuid_ecx(0x80000008) & 0xff) + 1;
  225. #ifdef CONFIG_X86_HT
  226. /*
  227. * On a AMD multi core setup the lower bits of the APIC id
  228. * distinguish the cores.
  229. */
  230. if (c->x86_max_cores > 1) {
  231. int cpu = smp_processor_id();
  232. unsigned bits = (cpuid_ecx(0x80000008) >> 12) & 0xf;
  233. if (bits == 0) {
  234. while ((1 << bits) < c->x86_max_cores)
  235. bits++;
  236. }
  237. c->cpu_core_id = c->phys_proc_id & ((1<<bits)-1);
  238. c->phys_proc_id >>= bits;
  239. printk(KERN_INFO "CPU %d(%d) -> Core %d\n",
  240. cpu, c->x86_max_cores, c->cpu_core_id);
  241. }
  242. #endif
  243. if (cpuid_eax(0x80000000) >= 0x80000006) {
  244. if ((c->x86 == 0x10) && (cpuid_edx(0x80000006) & 0xf000))
  245. num_cache_leaves = 4;
  246. else
  247. num_cache_leaves = 3;
  248. }
  249. #ifdef CONFIG_X86_LOCAL_APIC
  250. if (amd_apic_timer_broken(c))
  251. local_apic_timer_disabled = 1;
  252. #endif
  253. /* K6s reports MCEs but don't actually have all the MSRs */
  254. if (c->x86 < 6)
  255. clear_cpu_cap(c, X86_FEATURE_MCE);
  256. if (cpu_has_xmm2)
  257. set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
  258. if (c->x86 == 0x10)
  259. amd_enable_pci_ext_cfg(c);
  260. }
  261. static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
  262. {
  263. /* AMD errata T13 (order #21922) */
  264. if ((c->x86 == 6)) {
  265. if (c->x86_model == 3 && c->x86_mask == 0) /* Duron Rev A0 */
  266. size = 64;
  267. if (c->x86_model == 4 &&
  268. (c->x86_mask == 0 || c->x86_mask == 1)) /* Tbird rev A1/A2 */
  269. size = 256;
  270. }
  271. return size;
  272. }
  273. static struct cpu_dev amd_cpu_dev __cpuinitdata = {
  274. .c_vendor = "AMD",
  275. .c_ident = { "AuthenticAMD" },
  276. .c_models = {
  277. { .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
  278. {
  279. [3] = "486 DX/2",
  280. [7] = "486 DX/2-WB",
  281. [8] = "486 DX/4",
  282. [9] = "486 DX/4-WB",
  283. [14] = "Am5x86-WT",
  284. [15] = "Am5x86-WB"
  285. }
  286. },
  287. },
  288. .c_early_init = early_init_amd,
  289. .c_init = init_amd,
  290. .c_size_cache = amd_size_cache,
  291. };
  292. cpu_vendor_dev_register(X86_VENDOR_AMD, &amd_cpu_dev);