sata_qstor.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672
  1. /*
  2. * sata_qstor.c - Pacific Digital Corporation QStor SATA
  3. *
  4. * Maintained by: Mark Lord <mlord@pobox.com>
  5. *
  6. * Copyright 2005 Pacific Digital Corporation.
  7. * (OSL/GPL code release authorized by Jalil Fadavi).
  8. *
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; see the file COPYING. If not, write to
  22. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  23. *
  24. *
  25. * libata documentation is available via 'make {ps|pdf}docs',
  26. * as Documentation/DocBook/libata.*
  27. *
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/pci.h>
  32. #include <linux/init.h>
  33. #include <linux/blkdev.h>
  34. #include <linux/delay.h>
  35. #include <linux/interrupt.h>
  36. #include <linux/device.h>
  37. #include <scsi/scsi_host.h>
  38. #include <linux/libata.h>
  39. #define DRV_NAME "sata_qstor"
  40. #define DRV_VERSION "0.09"
  41. enum {
  42. QS_MMIO_BAR = 4,
  43. QS_PORTS = 4,
  44. QS_MAX_PRD = LIBATA_MAX_PRD,
  45. QS_CPB_ORDER = 6,
  46. QS_CPB_BYTES = (1 << QS_CPB_ORDER),
  47. QS_PRD_BYTES = QS_MAX_PRD * 16,
  48. QS_PKT_BYTES = QS_CPB_BYTES + QS_PRD_BYTES,
  49. /* global register offsets */
  50. QS_HCF_CNFG3 = 0x0003, /* host configuration offset */
  51. QS_HID_HPHY = 0x0004, /* host physical interface info */
  52. QS_HCT_CTRL = 0x00e4, /* global interrupt mask offset */
  53. QS_HST_SFF = 0x0100, /* host status fifo offset */
  54. QS_HVS_SERD3 = 0x0393, /* PHY enable offset */
  55. /* global control bits */
  56. QS_HPHY_64BIT = (1 << 1), /* 64-bit bus detected */
  57. QS_CNFG3_GSRST = 0x01, /* global chip reset */
  58. QS_SERD3_PHY_ENA = 0xf0, /* PHY detection ENAble*/
  59. /* per-channel register offsets */
  60. QS_CCF_CPBA = 0x0710, /* chan CPB base address */
  61. QS_CCF_CSEP = 0x0718, /* chan CPB separation factor */
  62. QS_CFC_HUFT = 0x0800, /* host upstream fifo threshold */
  63. QS_CFC_HDFT = 0x0804, /* host downstream fifo threshold */
  64. QS_CFC_DUFT = 0x0808, /* dev upstream fifo threshold */
  65. QS_CFC_DDFT = 0x080c, /* dev downstream fifo threshold */
  66. QS_CCT_CTR0 = 0x0900, /* chan control-0 offset */
  67. QS_CCT_CTR1 = 0x0901, /* chan control-1 offset */
  68. QS_CCT_CFF = 0x0a00, /* chan command fifo offset */
  69. /* channel control bits */
  70. QS_CTR0_REG = (1 << 1), /* register mode (vs. pkt mode) */
  71. QS_CTR0_CLER = (1 << 2), /* clear channel errors */
  72. QS_CTR1_RDEV = (1 << 1), /* sata phy/comms reset */
  73. QS_CTR1_RCHN = (1 << 4), /* reset channel logic */
  74. QS_CCF_RUN_PKT = 0x107, /* RUN a new dma PKT */
  75. /* pkt sub-field headers */
  76. QS_HCB_HDR = 0x01, /* Host Control Block header */
  77. QS_DCB_HDR = 0x02, /* Device Control Block header */
  78. /* pkt HCB flag bits */
  79. QS_HF_DIRO = (1 << 0), /* data DIRection Out */
  80. QS_HF_DAT = (1 << 3), /* DATa pkt */
  81. QS_HF_IEN = (1 << 4), /* Interrupt ENable */
  82. QS_HF_VLD = (1 << 5), /* VaLiD pkt */
  83. /* pkt DCB flag bits */
  84. QS_DF_PORD = (1 << 2), /* Pio OR Dma */
  85. QS_DF_ELBA = (1 << 3), /* Extended LBA (lba48) */
  86. /* PCI device IDs */
  87. board_2068_idx = 0, /* QStor 4-port SATA/RAID */
  88. };
  89. enum {
  90. QS_DMA_BOUNDARY = ~0UL
  91. };
  92. typedef enum { qs_state_idle, qs_state_pkt, qs_state_mmio } qs_state_t;
  93. struct qs_port_priv {
  94. u8 *pkt;
  95. dma_addr_t pkt_dma;
  96. qs_state_t state;
  97. };
  98. static int qs_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
  99. static int qs_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
  100. static int qs_ata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  101. static int qs_port_start(struct ata_port *ap);
  102. static void qs_host_stop(struct ata_host *host);
  103. static void qs_phy_reset(struct ata_port *ap);
  104. static void qs_qc_prep(struct ata_queued_cmd *qc);
  105. static unsigned int qs_qc_issue(struct ata_queued_cmd *qc);
  106. static int qs_check_atapi_dma(struct ata_queued_cmd *qc);
  107. static void qs_bmdma_stop(struct ata_queued_cmd *qc);
  108. static u8 qs_bmdma_status(struct ata_port *ap);
  109. static void qs_irq_clear(struct ata_port *ap);
  110. static void qs_eng_timeout(struct ata_port *ap);
  111. static struct scsi_host_template qs_ata_sht = {
  112. .module = THIS_MODULE,
  113. .name = DRV_NAME,
  114. .ioctl = ata_scsi_ioctl,
  115. .queuecommand = ata_scsi_queuecmd,
  116. .can_queue = ATA_DEF_QUEUE,
  117. .this_id = ATA_SHT_THIS_ID,
  118. .sg_tablesize = QS_MAX_PRD,
  119. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  120. .emulated = ATA_SHT_EMULATED,
  121. .use_clustering = ENABLE_CLUSTERING,
  122. .proc_name = DRV_NAME,
  123. .dma_boundary = QS_DMA_BOUNDARY,
  124. .slave_configure = ata_scsi_slave_config,
  125. .slave_destroy = ata_scsi_slave_destroy,
  126. .bios_param = ata_std_bios_param,
  127. };
  128. static const struct ata_port_operations qs_ata_ops = {
  129. .tf_load = ata_tf_load,
  130. .tf_read = ata_tf_read,
  131. .check_status = ata_check_status,
  132. .check_atapi_dma = qs_check_atapi_dma,
  133. .exec_command = ata_exec_command,
  134. .dev_select = ata_std_dev_select,
  135. .phy_reset = qs_phy_reset,
  136. .qc_prep = qs_qc_prep,
  137. .qc_issue = qs_qc_issue,
  138. .data_xfer = ata_data_xfer,
  139. .eng_timeout = qs_eng_timeout,
  140. .irq_clear = qs_irq_clear,
  141. .irq_on = ata_irq_on,
  142. .scr_read = qs_scr_read,
  143. .scr_write = qs_scr_write,
  144. .port_start = qs_port_start,
  145. .host_stop = qs_host_stop,
  146. .bmdma_stop = qs_bmdma_stop,
  147. .bmdma_status = qs_bmdma_status,
  148. };
  149. static const struct ata_port_info qs_port_info[] = {
  150. /* board_2068_idx */
  151. {
  152. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  153. ATA_FLAG_SATA_RESET |
  154. //FIXME ATA_FLAG_SRST |
  155. ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING,
  156. .pio_mask = 0x10, /* pio4 */
  157. .udma_mask = ATA_UDMA6,
  158. .port_ops = &qs_ata_ops,
  159. },
  160. };
  161. static const struct pci_device_id qs_ata_pci_tbl[] = {
  162. { PCI_VDEVICE(PDC, 0x2068), board_2068_idx },
  163. { } /* terminate list */
  164. };
  165. static struct pci_driver qs_ata_pci_driver = {
  166. .name = DRV_NAME,
  167. .id_table = qs_ata_pci_tbl,
  168. .probe = qs_ata_init_one,
  169. .remove = ata_pci_remove_one,
  170. };
  171. static void __iomem *qs_mmio_base(struct ata_host *host)
  172. {
  173. return host->iomap[QS_MMIO_BAR];
  174. }
  175. static int qs_check_atapi_dma(struct ata_queued_cmd *qc)
  176. {
  177. return 1; /* ATAPI DMA not supported */
  178. }
  179. static void qs_bmdma_stop(struct ata_queued_cmd *qc)
  180. {
  181. /* nothing */
  182. }
  183. static u8 qs_bmdma_status(struct ata_port *ap)
  184. {
  185. return 0;
  186. }
  187. static void qs_irq_clear(struct ata_port *ap)
  188. {
  189. /* nothing */
  190. }
  191. static inline void qs_enter_reg_mode(struct ata_port *ap)
  192. {
  193. u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
  194. writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
  195. readb(chan + QS_CCT_CTR0); /* flush */
  196. }
  197. static inline void qs_reset_channel_logic(struct ata_port *ap)
  198. {
  199. u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
  200. writeb(QS_CTR1_RCHN, chan + QS_CCT_CTR1);
  201. readb(chan + QS_CCT_CTR0); /* flush */
  202. qs_enter_reg_mode(ap);
  203. }
  204. static void qs_phy_reset(struct ata_port *ap)
  205. {
  206. struct qs_port_priv *pp = ap->private_data;
  207. pp->state = qs_state_idle;
  208. qs_reset_channel_logic(ap);
  209. sata_phy_reset(ap);
  210. }
  211. static void qs_eng_timeout(struct ata_port *ap)
  212. {
  213. struct qs_port_priv *pp = ap->private_data;
  214. if (pp->state != qs_state_idle) /* healthy paranoia */
  215. pp->state = qs_state_mmio;
  216. qs_reset_channel_logic(ap);
  217. ata_eng_timeout(ap);
  218. }
  219. static int qs_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
  220. {
  221. if (sc_reg > SCR_CONTROL)
  222. return -EINVAL;
  223. *val = readl(ap->ioaddr.scr_addr + (sc_reg * 8));
  224. return 0;
  225. }
  226. static int qs_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
  227. {
  228. if (sc_reg > SCR_CONTROL)
  229. return -EINVAL;
  230. writel(val, ap->ioaddr.scr_addr + (sc_reg * 8));
  231. return 0;
  232. }
  233. static unsigned int qs_fill_sg(struct ata_queued_cmd *qc)
  234. {
  235. struct scatterlist *sg;
  236. struct ata_port *ap = qc->ap;
  237. struct qs_port_priv *pp = ap->private_data;
  238. unsigned int nelem;
  239. u8 *prd = pp->pkt + QS_CPB_BYTES;
  240. WARN_ON(qc->__sg == NULL);
  241. WARN_ON(qc->n_elem == 0 && qc->pad_len == 0);
  242. nelem = 0;
  243. ata_for_each_sg(sg, qc) {
  244. u64 addr;
  245. u32 len;
  246. addr = sg_dma_address(sg);
  247. *(__le64 *)prd = cpu_to_le64(addr);
  248. prd += sizeof(u64);
  249. len = sg_dma_len(sg);
  250. *(__le32 *)prd = cpu_to_le32(len);
  251. prd += sizeof(u64);
  252. VPRINTK("PRD[%u] = (0x%llX, 0x%X)\n", nelem,
  253. (unsigned long long)addr, len);
  254. nelem++;
  255. }
  256. return nelem;
  257. }
  258. static void qs_qc_prep(struct ata_queued_cmd *qc)
  259. {
  260. struct qs_port_priv *pp = qc->ap->private_data;
  261. u8 dflags = QS_DF_PORD, *buf = pp->pkt;
  262. u8 hflags = QS_HF_DAT | QS_HF_IEN | QS_HF_VLD;
  263. u64 addr;
  264. unsigned int nelem;
  265. VPRINTK("ENTER\n");
  266. qs_enter_reg_mode(qc->ap);
  267. if (qc->tf.protocol != ATA_PROT_DMA) {
  268. ata_qc_prep(qc);
  269. return;
  270. }
  271. nelem = qs_fill_sg(qc);
  272. if ((qc->tf.flags & ATA_TFLAG_WRITE))
  273. hflags |= QS_HF_DIRO;
  274. if ((qc->tf.flags & ATA_TFLAG_LBA48))
  275. dflags |= QS_DF_ELBA;
  276. /* host control block (HCB) */
  277. buf[ 0] = QS_HCB_HDR;
  278. buf[ 1] = hflags;
  279. *(__le32 *)(&buf[ 4]) = cpu_to_le32(qc->nbytes);
  280. *(__le32 *)(&buf[ 8]) = cpu_to_le32(nelem);
  281. addr = ((u64)pp->pkt_dma) + QS_CPB_BYTES;
  282. *(__le64 *)(&buf[16]) = cpu_to_le64(addr);
  283. /* device control block (DCB) */
  284. buf[24] = QS_DCB_HDR;
  285. buf[28] = dflags;
  286. /* frame information structure (FIS) */
  287. ata_tf_to_fis(&qc->tf, 0, 1, &buf[32]);
  288. }
  289. static inline void qs_packet_start(struct ata_queued_cmd *qc)
  290. {
  291. struct ata_port *ap = qc->ap;
  292. u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
  293. VPRINTK("ENTER, ap %p\n", ap);
  294. writeb(QS_CTR0_CLER, chan + QS_CCT_CTR0);
  295. wmb(); /* flush PRDs and pkt to memory */
  296. writel(QS_CCF_RUN_PKT, chan + QS_CCT_CFF);
  297. readl(chan + QS_CCT_CFF); /* flush */
  298. }
  299. static unsigned int qs_qc_issue(struct ata_queued_cmd *qc)
  300. {
  301. struct qs_port_priv *pp = qc->ap->private_data;
  302. switch (qc->tf.protocol) {
  303. case ATA_PROT_DMA:
  304. pp->state = qs_state_pkt;
  305. qs_packet_start(qc);
  306. return 0;
  307. case ATA_PROT_ATAPI_DMA:
  308. BUG();
  309. break;
  310. default:
  311. break;
  312. }
  313. pp->state = qs_state_mmio;
  314. return ata_qc_issue_prot(qc);
  315. }
  316. static inline unsigned int qs_intr_pkt(struct ata_host *host)
  317. {
  318. unsigned int handled = 0;
  319. u8 sFFE;
  320. u8 __iomem *mmio_base = qs_mmio_base(host);
  321. do {
  322. u32 sff0 = readl(mmio_base + QS_HST_SFF);
  323. u32 sff1 = readl(mmio_base + QS_HST_SFF + 4);
  324. u8 sEVLD = (sff1 >> 30) & 0x01; /* valid flag */
  325. sFFE = sff1 >> 31; /* empty flag */
  326. if (sEVLD) {
  327. u8 sDST = sff0 >> 16; /* dev status */
  328. u8 sHST = sff1 & 0x3f; /* host status */
  329. unsigned int port_no = (sff1 >> 8) & 0x03;
  330. struct ata_port *ap = host->ports[port_no];
  331. DPRINTK("SFF=%08x%08x: sCHAN=%u sHST=%d sDST=%02x\n",
  332. sff1, sff0, port_no, sHST, sDST);
  333. handled = 1;
  334. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  335. struct ata_queued_cmd *qc;
  336. struct qs_port_priv *pp = ap->private_data;
  337. if (!pp || pp->state != qs_state_pkt)
  338. continue;
  339. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  340. if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING))) {
  341. switch (sHST) {
  342. case 0: /* successful CPB */
  343. case 3: /* device error */
  344. pp->state = qs_state_idle;
  345. qs_enter_reg_mode(qc->ap);
  346. qc->err_mask |= ac_err_mask(sDST);
  347. ata_qc_complete(qc);
  348. break;
  349. default:
  350. break;
  351. }
  352. }
  353. }
  354. }
  355. } while (!sFFE);
  356. return handled;
  357. }
  358. static inline unsigned int qs_intr_mmio(struct ata_host *host)
  359. {
  360. unsigned int handled = 0, port_no;
  361. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  362. struct ata_port *ap;
  363. ap = host->ports[port_no];
  364. if (ap &&
  365. !(ap->flags & ATA_FLAG_DISABLED)) {
  366. struct ata_queued_cmd *qc;
  367. struct qs_port_priv *pp = ap->private_data;
  368. if (!pp || pp->state != qs_state_mmio)
  369. continue;
  370. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  371. if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING))) {
  372. /* check main status, clearing INTRQ */
  373. u8 status = ata_check_status(ap);
  374. if ((status & ATA_BUSY))
  375. continue;
  376. DPRINTK("ata%u: protocol %d (dev_stat 0x%X)\n",
  377. ap->print_id, qc->tf.protocol, status);
  378. /* complete taskfile transaction */
  379. pp->state = qs_state_idle;
  380. qc->err_mask |= ac_err_mask(status);
  381. ata_qc_complete(qc);
  382. handled = 1;
  383. }
  384. }
  385. }
  386. return handled;
  387. }
  388. static irqreturn_t qs_intr(int irq, void *dev_instance)
  389. {
  390. struct ata_host *host = dev_instance;
  391. unsigned int handled = 0;
  392. VPRINTK("ENTER\n");
  393. spin_lock(&host->lock);
  394. handled = qs_intr_pkt(host) | qs_intr_mmio(host);
  395. spin_unlock(&host->lock);
  396. VPRINTK("EXIT\n");
  397. return IRQ_RETVAL(handled);
  398. }
  399. static void qs_ata_setup_port(struct ata_ioports *port, void __iomem *base)
  400. {
  401. port->cmd_addr =
  402. port->data_addr = base + 0x400;
  403. port->error_addr =
  404. port->feature_addr = base + 0x408; /* hob_feature = 0x409 */
  405. port->nsect_addr = base + 0x410; /* hob_nsect = 0x411 */
  406. port->lbal_addr = base + 0x418; /* hob_lbal = 0x419 */
  407. port->lbam_addr = base + 0x420; /* hob_lbam = 0x421 */
  408. port->lbah_addr = base + 0x428; /* hob_lbah = 0x429 */
  409. port->device_addr = base + 0x430;
  410. port->status_addr =
  411. port->command_addr = base + 0x438;
  412. port->altstatus_addr =
  413. port->ctl_addr = base + 0x440;
  414. port->scr_addr = base + 0xc00;
  415. }
  416. static int qs_port_start(struct ata_port *ap)
  417. {
  418. struct device *dev = ap->host->dev;
  419. struct qs_port_priv *pp;
  420. void __iomem *mmio_base = qs_mmio_base(ap->host);
  421. void __iomem *chan = mmio_base + (ap->port_no * 0x4000);
  422. u64 addr;
  423. int rc;
  424. rc = ata_port_start(ap);
  425. if (rc)
  426. return rc;
  427. qs_enter_reg_mode(ap);
  428. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  429. if (!pp)
  430. return -ENOMEM;
  431. pp->pkt = dmam_alloc_coherent(dev, QS_PKT_BYTES, &pp->pkt_dma,
  432. GFP_KERNEL);
  433. if (!pp->pkt)
  434. return -ENOMEM;
  435. memset(pp->pkt, 0, QS_PKT_BYTES);
  436. ap->private_data = pp;
  437. addr = (u64)pp->pkt_dma;
  438. writel((u32) addr, chan + QS_CCF_CPBA);
  439. writel((u32)(addr >> 32), chan + QS_CCF_CPBA + 4);
  440. return 0;
  441. }
  442. static void qs_host_stop(struct ata_host *host)
  443. {
  444. void __iomem *mmio_base = qs_mmio_base(host);
  445. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  446. writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
  447. }
  448. static void qs_host_init(struct ata_host *host, unsigned int chip_id)
  449. {
  450. void __iomem *mmio_base = host->iomap[QS_MMIO_BAR];
  451. unsigned int port_no;
  452. writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
  453. writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
  454. /* reset each channel in turn */
  455. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  456. u8 __iomem *chan = mmio_base + (port_no * 0x4000);
  457. writeb(QS_CTR1_RDEV|QS_CTR1_RCHN, chan + QS_CCT_CTR1);
  458. writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
  459. readb(chan + QS_CCT_CTR0); /* flush */
  460. }
  461. writeb(QS_SERD3_PHY_ENA, mmio_base + QS_HVS_SERD3); /* enable phy */
  462. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  463. u8 __iomem *chan = mmio_base + (port_no * 0x4000);
  464. /* set FIFO depths to same settings as Windows driver */
  465. writew(32, chan + QS_CFC_HUFT);
  466. writew(32, chan + QS_CFC_HDFT);
  467. writew(10, chan + QS_CFC_DUFT);
  468. writew( 8, chan + QS_CFC_DDFT);
  469. /* set CPB size in bytes, as a power of two */
  470. writeb(QS_CPB_ORDER, chan + QS_CCF_CSEP);
  471. }
  472. writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */
  473. }
  474. /*
  475. * The QStor understands 64-bit buses, and uses 64-bit fields
  476. * for DMA pointers regardless of bus width. We just have to
  477. * make sure our DMA masks are set appropriately for whatever
  478. * bridge lies between us and the QStor, and then the DMA mapping
  479. * code will ensure we only ever "see" appropriate buffer addresses.
  480. * If we're 32-bit limited somewhere, then our 64-bit fields will
  481. * just end up with zeros in the upper 32-bits, without any special
  482. * logic required outside of this routine (below).
  483. */
  484. static int qs_set_dma_masks(struct pci_dev *pdev, void __iomem *mmio_base)
  485. {
  486. u32 bus_info = readl(mmio_base + QS_HID_HPHY);
  487. int rc, have_64bit_bus = (bus_info & QS_HPHY_64BIT);
  488. if (have_64bit_bus &&
  489. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  490. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  491. if (rc) {
  492. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  493. if (rc) {
  494. dev_printk(KERN_ERR, &pdev->dev,
  495. "64-bit DMA enable failed\n");
  496. return rc;
  497. }
  498. }
  499. } else {
  500. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  501. if (rc) {
  502. dev_printk(KERN_ERR, &pdev->dev,
  503. "32-bit DMA enable failed\n");
  504. return rc;
  505. }
  506. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  507. if (rc) {
  508. dev_printk(KERN_ERR, &pdev->dev,
  509. "32-bit consistent DMA enable failed\n");
  510. return rc;
  511. }
  512. }
  513. return 0;
  514. }
  515. static int qs_ata_init_one(struct pci_dev *pdev,
  516. const struct pci_device_id *ent)
  517. {
  518. static int printed_version;
  519. unsigned int board_idx = (unsigned int) ent->driver_data;
  520. const struct ata_port_info *ppi[] = { &qs_port_info[board_idx], NULL };
  521. struct ata_host *host;
  522. int rc, port_no;
  523. if (!printed_version++)
  524. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  525. /* alloc host */
  526. host = ata_host_alloc_pinfo(&pdev->dev, ppi, QS_PORTS);
  527. if (!host)
  528. return -ENOMEM;
  529. /* acquire resources and fill host */
  530. rc = pcim_enable_device(pdev);
  531. if (rc)
  532. return rc;
  533. if ((pci_resource_flags(pdev, QS_MMIO_BAR) & IORESOURCE_MEM) == 0)
  534. return -ENODEV;
  535. rc = pcim_iomap_regions(pdev, 1 << QS_MMIO_BAR, DRV_NAME);
  536. if (rc)
  537. return rc;
  538. host->iomap = pcim_iomap_table(pdev);
  539. rc = qs_set_dma_masks(pdev, host->iomap[QS_MMIO_BAR]);
  540. if (rc)
  541. return rc;
  542. for (port_no = 0; port_no < host->n_ports; ++port_no) {
  543. struct ata_port *ap = host->ports[port_no];
  544. unsigned int offset = port_no * 0x4000;
  545. void __iomem *chan = host->iomap[QS_MMIO_BAR] + offset;
  546. qs_ata_setup_port(&ap->ioaddr, chan);
  547. ata_port_pbar_desc(ap, QS_MMIO_BAR, -1, "mmio");
  548. ata_port_pbar_desc(ap, QS_MMIO_BAR, offset, "port");
  549. }
  550. /* initialize adapter */
  551. qs_host_init(host, board_idx);
  552. pci_set_master(pdev);
  553. return ata_host_activate(host, pdev->irq, qs_intr, IRQF_SHARED,
  554. &qs_ata_sht);
  555. }
  556. static int __init qs_ata_init(void)
  557. {
  558. return pci_register_driver(&qs_ata_pci_driver);
  559. }
  560. static void __exit qs_ata_exit(void)
  561. {
  562. pci_unregister_driver(&qs_ata_pci_driver);
  563. }
  564. MODULE_AUTHOR("Mark Lord");
  565. MODULE_DESCRIPTION("Pacific Digital Corporation QStor SATA low-level driver");
  566. MODULE_LICENSE("GPL");
  567. MODULE_DEVICE_TABLE(pci, qs_ata_pci_tbl);
  568. MODULE_VERSION(DRV_VERSION);
  569. module_init(qs_ata_init);
  570. module_exit(qs_ata_exit);