hw.c 74 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869
  1. /*
  2. * Copyright (c) 2008-2010 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/io.h>
  17. #include <linux/slab.h>
  18. #include <asm/unaligned.h>
  19. #include "hw.h"
  20. #include "hw-ops.h"
  21. #include "rc.h"
  22. #include "ar9003_mac.h"
  23. static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
  24. MODULE_AUTHOR("Atheros Communications");
  25. MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
  26. MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
  27. MODULE_LICENSE("Dual BSD/GPL");
  28. static int __init ath9k_init(void)
  29. {
  30. return 0;
  31. }
  32. module_init(ath9k_init);
  33. static void __exit ath9k_exit(void)
  34. {
  35. return;
  36. }
  37. module_exit(ath9k_exit);
  38. /* Private hardware callbacks */
  39. static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
  40. {
  41. ath9k_hw_private_ops(ah)->init_cal_settings(ah);
  42. }
  43. static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
  44. {
  45. ath9k_hw_private_ops(ah)->init_mode_regs(ah);
  46. }
  47. static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
  48. {
  49. struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
  50. return priv_ops->macversion_supported(ah->hw_version.macVersion);
  51. }
  52. static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
  53. struct ath9k_channel *chan)
  54. {
  55. return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
  56. }
  57. static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
  58. {
  59. if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
  60. return;
  61. ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
  62. }
  63. static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
  64. {
  65. /* You will not have this callback if using the old ANI */
  66. if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
  67. return;
  68. ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
  69. }
  70. /********************/
  71. /* Helper Functions */
  72. /********************/
  73. static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
  74. {
  75. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  76. if (!ah->curchan) /* should really check for CCK instead */
  77. return usecs *ATH9K_CLOCK_RATE_CCK;
  78. if (conf->channel->band == IEEE80211_BAND_2GHZ)
  79. return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
  80. if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
  81. return usecs * ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
  82. else
  83. return usecs * ATH9K_CLOCK_RATE_5GHZ_OFDM;
  84. }
  85. static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
  86. {
  87. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  88. if (conf_is_ht40(conf))
  89. return ath9k_hw_mac_clks(ah, usecs) * 2;
  90. else
  91. return ath9k_hw_mac_clks(ah, usecs);
  92. }
  93. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
  94. {
  95. int i;
  96. BUG_ON(timeout < AH_TIME_QUANTUM);
  97. for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
  98. if ((REG_READ(ah, reg) & mask) == val)
  99. return true;
  100. udelay(AH_TIME_QUANTUM);
  101. }
  102. ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
  103. "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
  104. timeout, reg, REG_READ(ah, reg), mask, val);
  105. return false;
  106. }
  107. EXPORT_SYMBOL(ath9k_hw_wait);
  108. u32 ath9k_hw_reverse_bits(u32 val, u32 n)
  109. {
  110. u32 retval;
  111. int i;
  112. for (i = 0, retval = 0; i < n; i++) {
  113. retval = (retval << 1) | (val & 1);
  114. val >>= 1;
  115. }
  116. return retval;
  117. }
  118. bool ath9k_get_channel_edges(struct ath_hw *ah,
  119. u16 flags, u16 *low,
  120. u16 *high)
  121. {
  122. struct ath9k_hw_capabilities *pCap = &ah->caps;
  123. if (flags & CHANNEL_5GHZ) {
  124. *low = pCap->low_5ghz_chan;
  125. *high = pCap->high_5ghz_chan;
  126. return true;
  127. }
  128. if ((flags & CHANNEL_2GHZ)) {
  129. *low = pCap->low_2ghz_chan;
  130. *high = pCap->high_2ghz_chan;
  131. return true;
  132. }
  133. return false;
  134. }
  135. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  136. u8 phy, int kbps,
  137. u32 frameLen, u16 rateix,
  138. bool shortPreamble)
  139. {
  140. u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
  141. if (kbps == 0)
  142. return 0;
  143. switch (phy) {
  144. case WLAN_RC_PHY_CCK:
  145. phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
  146. if (shortPreamble)
  147. phyTime >>= 1;
  148. numBits = frameLen << 3;
  149. txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
  150. break;
  151. case WLAN_RC_PHY_OFDM:
  152. if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
  153. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
  154. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  155. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  156. txTime = OFDM_SIFS_TIME_QUARTER
  157. + OFDM_PREAMBLE_TIME_QUARTER
  158. + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
  159. } else if (ah->curchan &&
  160. IS_CHAN_HALF_RATE(ah->curchan)) {
  161. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
  162. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  163. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  164. txTime = OFDM_SIFS_TIME_HALF +
  165. OFDM_PREAMBLE_TIME_HALF
  166. + (numSymbols * OFDM_SYMBOL_TIME_HALF);
  167. } else {
  168. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
  169. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  170. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  171. txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
  172. + (numSymbols * OFDM_SYMBOL_TIME);
  173. }
  174. break;
  175. default:
  176. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  177. "Unknown phy %u (rate ix %u)\n", phy, rateix);
  178. txTime = 0;
  179. break;
  180. }
  181. return txTime;
  182. }
  183. EXPORT_SYMBOL(ath9k_hw_computetxtime);
  184. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  185. struct ath9k_channel *chan,
  186. struct chan_centers *centers)
  187. {
  188. int8_t extoff;
  189. if (!IS_CHAN_HT40(chan)) {
  190. centers->ctl_center = centers->ext_center =
  191. centers->synth_center = chan->channel;
  192. return;
  193. }
  194. if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
  195. (chan->chanmode == CHANNEL_G_HT40PLUS)) {
  196. centers->synth_center =
  197. chan->channel + HT40_CHANNEL_CENTER_SHIFT;
  198. extoff = 1;
  199. } else {
  200. centers->synth_center =
  201. chan->channel - HT40_CHANNEL_CENTER_SHIFT;
  202. extoff = -1;
  203. }
  204. centers->ctl_center =
  205. centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
  206. /* 25 MHz spacing is supported by hw but not on upper layers */
  207. centers->ext_center =
  208. centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
  209. }
  210. /******************/
  211. /* Chip Revisions */
  212. /******************/
  213. static void ath9k_hw_read_revisions(struct ath_hw *ah)
  214. {
  215. u32 val;
  216. val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
  217. if (val == 0xFF) {
  218. val = REG_READ(ah, AR_SREV);
  219. ah->hw_version.macVersion =
  220. (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
  221. ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
  222. ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
  223. } else {
  224. if (!AR_SREV_9100(ah))
  225. ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
  226. ah->hw_version.macRev = val & AR_SREV_REVISION;
  227. if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
  228. ah->is_pciexpress = true;
  229. }
  230. }
  231. /************************************/
  232. /* HW Attach, Detach, Init Routines */
  233. /************************************/
  234. static void ath9k_hw_disablepcie(struct ath_hw *ah)
  235. {
  236. if (AR_SREV_9100(ah))
  237. return;
  238. ENABLE_REGWRITE_BUFFER(ah);
  239. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
  240. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  241. REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
  242. REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
  243. REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
  244. REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
  245. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  246. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  247. REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
  248. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  249. REGWRITE_BUFFER_FLUSH(ah);
  250. DISABLE_REGWRITE_BUFFER(ah);
  251. }
  252. /* This should work for all families including legacy */
  253. static bool ath9k_hw_chip_test(struct ath_hw *ah)
  254. {
  255. struct ath_common *common = ath9k_hw_common(ah);
  256. u32 regAddr[2] = { AR_STA_ID0 };
  257. u32 regHold[2];
  258. u32 patternData[4] = { 0x55555555,
  259. 0xaaaaaaaa,
  260. 0x66666666,
  261. 0x99999999 };
  262. int i, j, loop_max;
  263. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  264. loop_max = 2;
  265. regAddr[1] = AR_PHY_BASE + (8 << 2);
  266. } else
  267. loop_max = 1;
  268. for (i = 0; i < loop_max; i++) {
  269. u32 addr = regAddr[i];
  270. u32 wrData, rdData;
  271. regHold[i] = REG_READ(ah, addr);
  272. for (j = 0; j < 0x100; j++) {
  273. wrData = (j << 16) | j;
  274. REG_WRITE(ah, addr, wrData);
  275. rdData = REG_READ(ah, addr);
  276. if (rdData != wrData) {
  277. ath_print(common, ATH_DBG_FATAL,
  278. "address test failed "
  279. "addr: 0x%08x - wr:0x%08x != "
  280. "rd:0x%08x\n",
  281. addr, wrData, rdData);
  282. return false;
  283. }
  284. }
  285. for (j = 0; j < 4; j++) {
  286. wrData = patternData[j];
  287. REG_WRITE(ah, addr, wrData);
  288. rdData = REG_READ(ah, addr);
  289. if (wrData != rdData) {
  290. ath_print(common, ATH_DBG_FATAL,
  291. "address test failed "
  292. "addr: 0x%08x - wr:0x%08x != "
  293. "rd:0x%08x\n",
  294. addr, wrData, rdData);
  295. return false;
  296. }
  297. }
  298. REG_WRITE(ah, regAddr[i], regHold[i]);
  299. }
  300. udelay(100);
  301. return true;
  302. }
  303. static void ath9k_hw_init_config(struct ath_hw *ah)
  304. {
  305. int i;
  306. ah->config.dma_beacon_response_time = 2;
  307. ah->config.sw_beacon_response_time = 10;
  308. ah->config.additional_swba_backoff = 0;
  309. ah->config.ack_6mb = 0x0;
  310. ah->config.cwm_ignore_extcca = 0;
  311. ah->config.pcie_powersave_enable = 0;
  312. ah->config.pcie_clock_req = 0;
  313. ah->config.pcie_waen = 0;
  314. ah->config.analog_shiftreg = 1;
  315. ah->config.ofdm_trig_low = 200;
  316. ah->config.ofdm_trig_high = 500;
  317. ah->config.cck_trig_high = 200;
  318. ah->config.cck_trig_low = 100;
  319. ah->config.enable_ani = true;
  320. for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
  321. ah->config.spurchans[i][0] = AR_NO_SPUR;
  322. ah->config.spurchans[i][1] = AR_NO_SPUR;
  323. }
  324. if (ah->hw_version.devid != AR2427_DEVID_PCIE)
  325. ah->config.ht_enable = 1;
  326. else
  327. ah->config.ht_enable = 0;
  328. ah->config.rx_intr_mitigation = true;
  329. ah->config.pcieSerDesWrite = true;
  330. /*
  331. * We need this for PCI devices only (Cardbus, PCI, miniPCI)
  332. * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
  333. * This means we use it for all AR5416 devices, and the few
  334. * minor PCI AR9280 devices out there.
  335. *
  336. * Serialization is required because these devices do not handle
  337. * well the case of two concurrent reads/writes due to the latency
  338. * involved. During one read/write another read/write can be issued
  339. * on another CPU while the previous read/write may still be working
  340. * on our hardware, if we hit this case the hardware poops in a loop.
  341. * We prevent this by serializing reads and writes.
  342. *
  343. * This issue is not present on PCI-Express devices or pre-AR5416
  344. * devices (legacy, 802.11abg).
  345. */
  346. if (num_possible_cpus() > 1)
  347. ah->config.serialize_regmode = SER_REG_MODE_AUTO;
  348. }
  349. static void ath9k_hw_init_defaults(struct ath_hw *ah)
  350. {
  351. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  352. regulatory->country_code = CTRY_DEFAULT;
  353. regulatory->power_limit = MAX_RATE_POWER;
  354. regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
  355. ah->hw_version.magic = AR5416_MAGIC;
  356. ah->hw_version.subvendorid = 0;
  357. ah->ah_flags = 0;
  358. if (!AR_SREV_9100(ah))
  359. ah->ah_flags = AH_USE_EEPROM;
  360. ah->atim_window = 0;
  361. ah->sta_id1_defaults =
  362. AR_STA_ID1_CRPT_MIC_ENABLE |
  363. AR_STA_ID1_MCAST_KSRCH;
  364. ah->beacon_interval = 100;
  365. ah->enable_32kHz_clock = DONT_USE_32KHZ;
  366. ah->slottime = (u32) -1;
  367. ah->globaltxtimeout = (u32) -1;
  368. ah->power_mode = ATH9K_PM_UNDEFINED;
  369. }
  370. static int ath9k_hw_init_macaddr(struct ath_hw *ah)
  371. {
  372. struct ath_common *common = ath9k_hw_common(ah);
  373. u32 sum;
  374. int i;
  375. u16 eeval;
  376. u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
  377. sum = 0;
  378. for (i = 0; i < 3; i++) {
  379. eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
  380. sum += eeval;
  381. common->macaddr[2 * i] = eeval >> 8;
  382. common->macaddr[2 * i + 1] = eeval & 0xff;
  383. }
  384. if (sum == 0 || sum == 0xffff * 3)
  385. return -EADDRNOTAVAIL;
  386. return 0;
  387. }
  388. static int ath9k_hw_post_init(struct ath_hw *ah)
  389. {
  390. int ecode;
  391. if (!AR_SREV_9271(ah)) {
  392. if (!ath9k_hw_chip_test(ah))
  393. return -ENODEV;
  394. }
  395. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  396. ecode = ar9002_hw_rf_claim(ah);
  397. if (ecode != 0)
  398. return ecode;
  399. }
  400. ecode = ath9k_hw_eeprom_init(ah);
  401. if (ecode != 0)
  402. return ecode;
  403. ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
  404. "Eeprom VER: %d, REV: %d\n",
  405. ah->eep_ops->get_eeprom_ver(ah),
  406. ah->eep_ops->get_eeprom_rev(ah));
  407. ecode = ath9k_hw_rf_alloc_ext_banks(ah);
  408. if (ecode) {
  409. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  410. "Failed allocating banks for "
  411. "external radio\n");
  412. return ecode;
  413. }
  414. if (!AR_SREV_9100(ah)) {
  415. ath9k_hw_ani_setup(ah);
  416. ath9k_hw_ani_init(ah);
  417. }
  418. return 0;
  419. }
  420. static void ath9k_hw_attach_ops(struct ath_hw *ah)
  421. {
  422. if (AR_SREV_9300_20_OR_LATER(ah))
  423. ar9003_hw_attach_ops(ah);
  424. else
  425. ar9002_hw_attach_ops(ah);
  426. }
  427. /* Called for all hardware families */
  428. static int __ath9k_hw_init(struct ath_hw *ah)
  429. {
  430. struct ath_common *common = ath9k_hw_common(ah);
  431. int r = 0;
  432. if (ah->hw_version.devid == AR5416_AR9100_DEVID)
  433. ah->hw_version.macVersion = AR_SREV_VERSION_9100;
  434. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
  435. ath_print(common, ATH_DBG_FATAL,
  436. "Couldn't reset chip\n");
  437. return -EIO;
  438. }
  439. ath9k_hw_init_defaults(ah);
  440. ath9k_hw_init_config(ah);
  441. ath9k_hw_attach_ops(ah);
  442. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
  443. ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
  444. return -EIO;
  445. }
  446. if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
  447. if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
  448. ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
  449. !ah->is_pciexpress)) {
  450. ah->config.serialize_regmode =
  451. SER_REG_MODE_ON;
  452. } else {
  453. ah->config.serialize_regmode =
  454. SER_REG_MODE_OFF;
  455. }
  456. }
  457. ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
  458. ah->config.serialize_regmode);
  459. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  460. ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
  461. else
  462. ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
  463. if (!ath9k_hw_macversion_supported(ah)) {
  464. ath_print(common, ATH_DBG_FATAL,
  465. "Mac Chip Rev 0x%02x.%x is not supported by "
  466. "this driver\n", ah->hw_version.macVersion,
  467. ah->hw_version.macRev);
  468. return -EOPNOTSUPP;
  469. }
  470. if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
  471. ah->is_pciexpress = false;
  472. ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
  473. ath9k_hw_init_cal_settings(ah);
  474. ah->ani_function = ATH9K_ANI_ALL;
  475. if (AR_SREV_9280_10_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  476. ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
  477. if (!AR_SREV_9300_20_OR_LATER(ah))
  478. ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
  479. ath9k_hw_init_mode_regs(ah);
  480. /*
  481. * Read back AR_WA into a permanent copy and set bits 14 and 17.
  482. * We need to do this to avoid RMW of this register. We cannot
  483. * read the reg when chip is asleep.
  484. */
  485. ah->WARegVal = REG_READ(ah, AR_WA);
  486. ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
  487. AR_WA_ASPM_TIMER_BASED_DISABLE);
  488. if (ah->is_pciexpress)
  489. ath9k_hw_configpcipowersave(ah, 0, 0);
  490. else
  491. ath9k_hw_disablepcie(ah);
  492. if (!AR_SREV_9300_20_OR_LATER(ah))
  493. ar9002_hw_cck_chan14_spread(ah);
  494. r = ath9k_hw_post_init(ah);
  495. if (r)
  496. return r;
  497. ath9k_hw_init_mode_gain_regs(ah);
  498. r = ath9k_hw_fill_cap_info(ah);
  499. if (r)
  500. return r;
  501. r = ath9k_hw_init_macaddr(ah);
  502. if (r) {
  503. ath_print(common, ATH_DBG_FATAL,
  504. "Failed to initialize MAC address\n");
  505. return r;
  506. }
  507. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  508. ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
  509. else
  510. ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
  511. ath9k_init_nfcal_hist_buffer(ah);
  512. ah->bb_watchdog_timeout_ms = 25;
  513. common->state = ATH_HW_INITIALIZED;
  514. return 0;
  515. }
  516. int ath9k_hw_init(struct ath_hw *ah)
  517. {
  518. int ret;
  519. struct ath_common *common = ath9k_hw_common(ah);
  520. /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
  521. switch (ah->hw_version.devid) {
  522. case AR5416_DEVID_PCI:
  523. case AR5416_DEVID_PCIE:
  524. case AR5416_AR9100_DEVID:
  525. case AR9160_DEVID_PCI:
  526. case AR9280_DEVID_PCI:
  527. case AR9280_DEVID_PCIE:
  528. case AR9285_DEVID_PCIE:
  529. case AR9287_DEVID_PCI:
  530. case AR9287_DEVID_PCIE:
  531. case AR2427_DEVID_PCIE:
  532. case AR9300_DEVID_PCIE:
  533. break;
  534. default:
  535. if (common->bus_ops->ath_bus_type == ATH_USB)
  536. break;
  537. ath_print(common, ATH_DBG_FATAL,
  538. "Hardware device ID 0x%04x not supported\n",
  539. ah->hw_version.devid);
  540. return -EOPNOTSUPP;
  541. }
  542. ret = __ath9k_hw_init(ah);
  543. if (ret) {
  544. ath_print(common, ATH_DBG_FATAL,
  545. "Unable to initialize hardware; "
  546. "initialization status: %d\n", ret);
  547. return ret;
  548. }
  549. return 0;
  550. }
  551. EXPORT_SYMBOL(ath9k_hw_init);
  552. static void ath9k_hw_init_qos(struct ath_hw *ah)
  553. {
  554. ENABLE_REGWRITE_BUFFER(ah);
  555. REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
  556. REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
  557. REG_WRITE(ah, AR_QOS_NO_ACK,
  558. SM(2, AR_QOS_NO_ACK_TWO_BIT) |
  559. SM(5, AR_QOS_NO_ACK_BIT_OFF) |
  560. SM(0, AR_QOS_NO_ACK_BYTE_OFF));
  561. REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
  562. REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
  563. REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
  564. REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
  565. REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
  566. REGWRITE_BUFFER_FLUSH(ah);
  567. DISABLE_REGWRITE_BUFFER(ah);
  568. }
  569. static void ath9k_hw_init_pll(struct ath_hw *ah,
  570. struct ath9k_channel *chan)
  571. {
  572. u32 pll = ath9k_hw_compute_pll_control(ah, chan);
  573. REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
  574. /* Switch the core clock for ar9271 to 117Mhz */
  575. if (AR_SREV_9271(ah)) {
  576. udelay(500);
  577. REG_WRITE(ah, 0x50040, 0x304);
  578. }
  579. udelay(RTC_PLL_SETTLE_DELAY);
  580. REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
  581. }
  582. static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
  583. enum nl80211_iftype opmode)
  584. {
  585. u32 imr_reg = AR_IMR_TXERR |
  586. AR_IMR_TXURN |
  587. AR_IMR_RXERR |
  588. AR_IMR_RXORN |
  589. AR_IMR_BCNMISC;
  590. if (AR_SREV_9300_20_OR_LATER(ah)) {
  591. imr_reg |= AR_IMR_RXOK_HP;
  592. if (ah->config.rx_intr_mitigation)
  593. imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
  594. else
  595. imr_reg |= AR_IMR_RXOK_LP;
  596. } else {
  597. if (ah->config.rx_intr_mitigation)
  598. imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
  599. else
  600. imr_reg |= AR_IMR_RXOK;
  601. }
  602. if (ah->config.tx_intr_mitigation)
  603. imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
  604. else
  605. imr_reg |= AR_IMR_TXOK;
  606. if (opmode == NL80211_IFTYPE_AP)
  607. imr_reg |= AR_IMR_MIB;
  608. ENABLE_REGWRITE_BUFFER(ah);
  609. REG_WRITE(ah, AR_IMR, imr_reg);
  610. ah->imrs2_reg |= AR_IMR_S2_GTT;
  611. REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
  612. if (!AR_SREV_9100(ah)) {
  613. REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
  614. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
  615. REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
  616. }
  617. REGWRITE_BUFFER_FLUSH(ah);
  618. DISABLE_REGWRITE_BUFFER(ah);
  619. if (AR_SREV_9300_20_OR_LATER(ah)) {
  620. REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
  621. REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
  622. REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
  623. REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
  624. }
  625. }
  626. static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
  627. {
  628. u32 val = ath9k_hw_mac_to_clks(ah, us);
  629. val = min(val, (u32) 0xFFFF);
  630. REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
  631. }
  632. static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
  633. {
  634. u32 val = ath9k_hw_mac_to_clks(ah, us);
  635. val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
  636. REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
  637. }
  638. static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
  639. {
  640. u32 val = ath9k_hw_mac_to_clks(ah, us);
  641. val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
  642. REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
  643. }
  644. static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
  645. {
  646. if (tu > 0xFFFF) {
  647. ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
  648. "bad global tx timeout %u\n", tu);
  649. ah->globaltxtimeout = (u32) -1;
  650. return false;
  651. } else {
  652. REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
  653. ah->globaltxtimeout = tu;
  654. return true;
  655. }
  656. }
  657. void ath9k_hw_init_global_settings(struct ath_hw *ah)
  658. {
  659. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  660. int acktimeout;
  661. int slottime;
  662. int sifstime;
  663. ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
  664. ah->misc_mode);
  665. if (ah->misc_mode != 0)
  666. REG_WRITE(ah, AR_PCU_MISC,
  667. REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
  668. if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
  669. sifstime = 16;
  670. else
  671. sifstime = 10;
  672. /* As defined by IEEE 802.11-2007 17.3.8.6 */
  673. slottime = ah->slottime + 3 * ah->coverage_class;
  674. acktimeout = slottime + sifstime;
  675. /*
  676. * Workaround for early ACK timeouts, add an offset to match the
  677. * initval's 64us ack timeout value.
  678. * This was initially only meant to work around an issue with delayed
  679. * BA frames in some implementations, but it has been found to fix ACK
  680. * timeout issues in other cases as well.
  681. */
  682. if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
  683. acktimeout += 64 - sifstime - ah->slottime;
  684. ath9k_hw_setslottime(ah, slottime);
  685. ath9k_hw_set_ack_timeout(ah, acktimeout);
  686. ath9k_hw_set_cts_timeout(ah, acktimeout);
  687. if (ah->globaltxtimeout != (u32) -1)
  688. ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
  689. }
  690. EXPORT_SYMBOL(ath9k_hw_init_global_settings);
  691. void ath9k_hw_deinit(struct ath_hw *ah)
  692. {
  693. struct ath_common *common = ath9k_hw_common(ah);
  694. if (common->state < ATH_HW_INITIALIZED)
  695. goto free_hw;
  696. ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
  697. free_hw:
  698. ath9k_hw_rf_free_ext_banks(ah);
  699. }
  700. EXPORT_SYMBOL(ath9k_hw_deinit);
  701. /*******/
  702. /* INI */
  703. /*******/
  704. u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
  705. {
  706. u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
  707. if (IS_CHAN_B(chan))
  708. ctl |= CTL_11B;
  709. else if (IS_CHAN_G(chan))
  710. ctl |= CTL_11G;
  711. else
  712. ctl |= CTL_11A;
  713. return ctl;
  714. }
  715. /****************************************/
  716. /* Reset and Channel Switching Routines */
  717. /****************************************/
  718. static inline void ath9k_hw_set_dma(struct ath_hw *ah)
  719. {
  720. struct ath_common *common = ath9k_hw_common(ah);
  721. u32 regval;
  722. ENABLE_REGWRITE_BUFFER(ah);
  723. /*
  724. * set AHB_MODE not to do cacheline prefetches
  725. */
  726. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  727. regval = REG_READ(ah, AR_AHB_MODE);
  728. REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
  729. }
  730. /*
  731. * let mac dma reads be in 128 byte chunks
  732. */
  733. regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
  734. REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
  735. REGWRITE_BUFFER_FLUSH(ah);
  736. DISABLE_REGWRITE_BUFFER(ah);
  737. /*
  738. * Restore TX Trigger Level to its pre-reset value.
  739. * The initial value depends on whether aggregation is enabled, and is
  740. * adjusted whenever underruns are detected.
  741. */
  742. if (!AR_SREV_9300_20_OR_LATER(ah))
  743. REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
  744. ENABLE_REGWRITE_BUFFER(ah);
  745. /*
  746. * let mac dma writes be in 128 byte chunks
  747. */
  748. regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
  749. REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
  750. /*
  751. * Setup receive FIFO threshold to hold off TX activities
  752. */
  753. REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
  754. if (AR_SREV_9300_20_OR_LATER(ah)) {
  755. REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
  756. REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
  757. ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
  758. ah->caps.rx_status_len);
  759. }
  760. /*
  761. * reduce the number of usable entries in PCU TXBUF to avoid
  762. * wrap around issues.
  763. */
  764. if (AR_SREV_9285(ah)) {
  765. /* For AR9285 the number of Fifos are reduced to half.
  766. * So set the usable tx buf size also to half to
  767. * avoid data/delimiter underruns
  768. */
  769. REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
  770. AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
  771. } else if (!AR_SREV_9271(ah)) {
  772. REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
  773. AR_PCU_TXBUF_CTRL_USABLE_SIZE);
  774. }
  775. REGWRITE_BUFFER_FLUSH(ah);
  776. DISABLE_REGWRITE_BUFFER(ah);
  777. if (AR_SREV_9300_20_OR_LATER(ah))
  778. ath9k_hw_reset_txstatus_ring(ah);
  779. }
  780. static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
  781. {
  782. u32 val;
  783. val = REG_READ(ah, AR_STA_ID1);
  784. val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
  785. switch (opmode) {
  786. case NL80211_IFTYPE_AP:
  787. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
  788. | AR_STA_ID1_KSRCH_MODE);
  789. REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  790. break;
  791. case NL80211_IFTYPE_ADHOC:
  792. case NL80211_IFTYPE_MESH_POINT:
  793. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
  794. | AR_STA_ID1_KSRCH_MODE);
  795. REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  796. break;
  797. case NL80211_IFTYPE_STATION:
  798. case NL80211_IFTYPE_MONITOR:
  799. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
  800. break;
  801. }
  802. }
  803. void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
  804. u32 *coef_mantissa, u32 *coef_exponent)
  805. {
  806. u32 coef_exp, coef_man;
  807. for (coef_exp = 31; coef_exp > 0; coef_exp--)
  808. if ((coef_scaled >> coef_exp) & 0x1)
  809. break;
  810. coef_exp = 14 - (coef_exp - COEF_SCALE_S);
  811. coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
  812. *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
  813. *coef_exponent = coef_exp - 16;
  814. }
  815. static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
  816. {
  817. u32 rst_flags;
  818. u32 tmpReg;
  819. if (AR_SREV_9100(ah)) {
  820. u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
  821. val &= ~AR_RTC_DERIVED_CLK_PERIOD;
  822. val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
  823. REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
  824. (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
  825. }
  826. ENABLE_REGWRITE_BUFFER(ah);
  827. if (AR_SREV_9300_20_OR_LATER(ah)) {
  828. REG_WRITE(ah, AR_WA, ah->WARegVal);
  829. udelay(10);
  830. }
  831. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  832. AR_RTC_FORCE_WAKE_ON_INT);
  833. if (AR_SREV_9100(ah)) {
  834. rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
  835. AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
  836. } else {
  837. tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
  838. if (tmpReg &
  839. (AR_INTR_SYNC_LOCAL_TIMEOUT |
  840. AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
  841. u32 val;
  842. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
  843. val = AR_RC_HOSTIF;
  844. if (!AR_SREV_9300_20_OR_LATER(ah))
  845. val |= AR_RC_AHB;
  846. REG_WRITE(ah, AR_RC, val);
  847. } else if (!AR_SREV_9300_20_OR_LATER(ah))
  848. REG_WRITE(ah, AR_RC, AR_RC_AHB);
  849. rst_flags = AR_RTC_RC_MAC_WARM;
  850. if (type == ATH9K_RESET_COLD)
  851. rst_flags |= AR_RTC_RC_MAC_COLD;
  852. }
  853. REG_WRITE(ah, AR_RTC_RC, rst_flags);
  854. REGWRITE_BUFFER_FLUSH(ah);
  855. DISABLE_REGWRITE_BUFFER(ah);
  856. udelay(50);
  857. REG_WRITE(ah, AR_RTC_RC, 0);
  858. if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
  859. ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
  860. "RTC stuck in MAC reset\n");
  861. return false;
  862. }
  863. if (!AR_SREV_9100(ah))
  864. REG_WRITE(ah, AR_RC, 0);
  865. if (AR_SREV_9100(ah))
  866. udelay(50);
  867. return true;
  868. }
  869. static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
  870. {
  871. ENABLE_REGWRITE_BUFFER(ah);
  872. if (AR_SREV_9300_20_OR_LATER(ah)) {
  873. REG_WRITE(ah, AR_WA, ah->WARegVal);
  874. udelay(10);
  875. }
  876. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  877. AR_RTC_FORCE_WAKE_ON_INT);
  878. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  879. REG_WRITE(ah, AR_RC, AR_RC_AHB);
  880. REG_WRITE(ah, AR_RTC_RESET, 0);
  881. udelay(2);
  882. REGWRITE_BUFFER_FLUSH(ah);
  883. DISABLE_REGWRITE_BUFFER(ah);
  884. if (!AR_SREV_9300_20_OR_LATER(ah))
  885. udelay(2);
  886. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  887. REG_WRITE(ah, AR_RC, 0);
  888. REG_WRITE(ah, AR_RTC_RESET, 1);
  889. if (!ath9k_hw_wait(ah,
  890. AR_RTC_STATUS,
  891. AR_RTC_STATUS_M,
  892. AR_RTC_STATUS_ON,
  893. AH_WAIT_TIMEOUT)) {
  894. ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
  895. "RTC not waking up\n");
  896. return false;
  897. }
  898. ath9k_hw_read_revisions(ah);
  899. return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
  900. }
  901. static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
  902. {
  903. if (AR_SREV_9300_20_OR_LATER(ah)) {
  904. REG_WRITE(ah, AR_WA, ah->WARegVal);
  905. udelay(10);
  906. }
  907. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  908. AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
  909. switch (type) {
  910. case ATH9K_RESET_POWER_ON:
  911. return ath9k_hw_set_reset_power_on(ah);
  912. case ATH9K_RESET_WARM:
  913. case ATH9K_RESET_COLD:
  914. return ath9k_hw_set_reset(ah, type);
  915. default:
  916. return false;
  917. }
  918. }
  919. static bool ath9k_hw_chip_reset(struct ath_hw *ah,
  920. struct ath9k_channel *chan)
  921. {
  922. if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
  923. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
  924. return false;
  925. } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
  926. return false;
  927. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  928. return false;
  929. ah->chip_fullsleep = false;
  930. ath9k_hw_init_pll(ah, chan);
  931. ath9k_hw_set_rfmode(ah, chan);
  932. return true;
  933. }
  934. static bool ath9k_hw_channel_change(struct ath_hw *ah,
  935. struct ath9k_channel *chan)
  936. {
  937. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  938. struct ath_common *common = ath9k_hw_common(ah);
  939. struct ieee80211_channel *channel = chan->chan;
  940. u32 qnum;
  941. int r;
  942. for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
  943. if (ath9k_hw_numtxpending(ah, qnum)) {
  944. ath_print(common, ATH_DBG_QUEUE,
  945. "Transmit frames pending on "
  946. "queue %d\n", qnum);
  947. return false;
  948. }
  949. }
  950. if (!ath9k_hw_rfbus_req(ah)) {
  951. ath_print(common, ATH_DBG_FATAL,
  952. "Could not kill baseband RX\n");
  953. return false;
  954. }
  955. ath9k_hw_set_channel_regs(ah, chan);
  956. r = ath9k_hw_rf_set_freq(ah, chan);
  957. if (r) {
  958. ath_print(common, ATH_DBG_FATAL,
  959. "Failed to set channel\n");
  960. return false;
  961. }
  962. ah->eep_ops->set_txpower(ah, chan,
  963. ath9k_regd_get_ctl(regulatory, chan),
  964. channel->max_antenna_gain * 2,
  965. channel->max_power * 2,
  966. min((u32) MAX_RATE_POWER,
  967. (u32) regulatory->power_limit));
  968. ath9k_hw_rfbus_done(ah);
  969. if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
  970. ath9k_hw_set_delta_slope(ah, chan);
  971. ath9k_hw_spur_mitigate_freq(ah, chan);
  972. if (!chan->oneTimeCalsDone)
  973. chan->oneTimeCalsDone = true;
  974. return true;
  975. }
  976. bool ath9k_hw_check_alive(struct ath_hw *ah)
  977. {
  978. int count = 50;
  979. u32 reg;
  980. if (AR_SREV_9285_10_OR_LATER(ah))
  981. return true;
  982. do {
  983. reg = REG_READ(ah, AR_OBS_BUS_1);
  984. if ((reg & 0x7E7FFFEF) == 0x00702400)
  985. continue;
  986. switch (reg & 0x7E000B00) {
  987. case 0x1E000000:
  988. case 0x52000B00:
  989. case 0x18000B00:
  990. continue;
  991. default:
  992. return true;
  993. }
  994. } while (count-- > 0);
  995. return false;
  996. }
  997. EXPORT_SYMBOL(ath9k_hw_check_alive);
  998. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  999. bool bChannelChange)
  1000. {
  1001. struct ath_common *common = ath9k_hw_common(ah);
  1002. u32 saveLedState;
  1003. struct ath9k_channel *curchan = ah->curchan;
  1004. u32 saveDefAntenna;
  1005. u32 macStaId1;
  1006. u64 tsf = 0;
  1007. int i, r;
  1008. ah->txchainmask = common->tx_chainmask;
  1009. ah->rxchainmask = common->rx_chainmask;
  1010. if (!ah->chip_fullsleep) {
  1011. ath9k_hw_abortpcurecv(ah);
  1012. if (!ath9k_hw_stopdmarecv(ah)) {
  1013. ath_print(common, ATH_DBG_XMIT,
  1014. "Failed to stop receive dma\n");
  1015. bChannelChange = false;
  1016. }
  1017. }
  1018. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  1019. return -EIO;
  1020. if (curchan && !ah->chip_fullsleep)
  1021. ath9k_hw_getnf(ah, curchan);
  1022. if (bChannelChange &&
  1023. (ah->chip_fullsleep != true) &&
  1024. (ah->curchan != NULL) &&
  1025. (chan->channel != ah->curchan->channel) &&
  1026. ((chan->channelFlags & CHANNEL_ALL) ==
  1027. (ah->curchan->channelFlags & CHANNEL_ALL)) &&
  1028. !AR_SREV_9280(ah)) {
  1029. if (ath9k_hw_channel_change(ah, chan)) {
  1030. ath9k_hw_loadnf(ah, ah->curchan);
  1031. ath9k_hw_start_nfcal(ah, true);
  1032. return 0;
  1033. }
  1034. }
  1035. saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
  1036. if (saveDefAntenna == 0)
  1037. saveDefAntenna = 1;
  1038. macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
  1039. /* For chips on which RTC reset is done, save TSF before it gets cleared */
  1040. if (AR_SREV_9100(ah) ||
  1041. (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
  1042. tsf = ath9k_hw_gettsf64(ah);
  1043. saveLedState = REG_READ(ah, AR_CFG_LED) &
  1044. (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
  1045. AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
  1046. ath9k_hw_mark_phy_inactive(ah);
  1047. /* Only required on the first reset */
  1048. if (AR_SREV_9271(ah) && ah->htc_reset_init) {
  1049. REG_WRITE(ah,
  1050. AR9271_RESET_POWER_DOWN_CONTROL,
  1051. AR9271_RADIO_RF_RST);
  1052. udelay(50);
  1053. }
  1054. if (!ath9k_hw_chip_reset(ah, chan)) {
  1055. ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
  1056. return -EINVAL;
  1057. }
  1058. /* Only required on the first reset */
  1059. if (AR_SREV_9271(ah) && ah->htc_reset_init) {
  1060. ah->htc_reset_init = false;
  1061. REG_WRITE(ah,
  1062. AR9271_RESET_POWER_DOWN_CONTROL,
  1063. AR9271_GATE_MAC_CTL);
  1064. udelay(50);
  1065. }
  1066. /* Restore TSF */
  1067. if (tsf)
  1068. ath9k_hw_settsf64(ah, tsf);
  1069. if (AR_SREV_9280_10_OR_LATER(ah))
  1070. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
  1071. if (!AR_SREV_9300_20_OR_LATER(ah))
  1072. ar9002_hw_enable_async_fifo(ah);
  1073. r = ath9k_hw_process_ini(ah, chan);
  1074. if (r)
  1075. return r;
  1076. /*
  1077. * Some AR91xx SoC devices frequently fail to accept TSF writes
  1078. * right after the chip reset. When that happens, write a new
  1079. * value after the initvals have been applied, with an offset
  1080. * based on measured time difference
  1081. */
  1082. if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
  1083. tsf += 1500;
  1084. ath9k_hw_settsf64(ah, tsf);
  1085. }
  1086. /* Setup MFP options for CCMP */
  1087. if (AR_SREV_9280_20_OR_LATER(ah)) {
  1088. /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
  1089. * frames when constructing CCMP AAD. */
  1090. REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
  1091. 0xc7ff);
  1092. ah->sw_mgmt_crypto = false;
  1093. } else if (AR_SREV_9160_10_OR_LATER(ah)) {
  1094. /* Disable hardware crypto for management frames */
  1095. REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
  1096. AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
  1097. REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
  1098. AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
  1099. ah->sw_mgmt_crypto = true;
  1100. } else
  1101. ah->sw_mgmt_crypto = true;
  1102. if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
  1103. ath9k_hw_set_delta_slope(ah, chan);
  1104. ath9k_hw_spur_mitigate_freq(ah, chan);
  1105. ah->eep_ops->set_board_values(ah, chan);
  1106. ath9k_hw_set_operating_mode(ah, ah->opmode);
  1107. ENABLE_REGWRITE_BUFFER(ah);
  1108. REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
  1109. REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
  1110. | macStaId1
  1111. | AR_STA_ID1_RTS_USE_DEF
  1112. | (ah->config.
  1113. ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
  1114. | ah->sta_id1_defaults);
  1115. ath_hw_setbssidmask(common);
  1116. REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
  1117. ath9k_hw_write_associd(ah);
  1118. REG_WRITE(ah, AR_ISR, ~0);
  1119. REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
  1120. REGWRITE_BUFFER_FLUSH(ah);
  1121. DISABLE_REGWRITE_BUFFER(ah);
  1122. r = ath9k_hw_rf_set_freq(ah, chan);
  1123. if (r)
  1124. return r;
  1125. ENABLE_REGWRITE_BUFFER(ah);
  1126. for (i = 0; i < AR_NUM_DCU; i++)
  1127. REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
  1128. REGWRITE_BUFFER_FLUSH(ah);
  1129. DISABLE_REGWRITE_BUFFER(ah);
  1130. ah->intr_txqs = 0;
  1131. for (i = 0; i < ah->caps.total_queues; i++)
  1132. ath9k_hw_resettxqueue(ah, i);
  1133. ath9k_hw_init_interrupt_masks(ah, ah->opmode);
  1134. ath9k_hw_ani_cache_ini_regs(ah);
  1135. ath9k_hw_init_qos(ah);
  1136. if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
  1137. ath9k_enable_rfkill(ah);
  1138. ath9k_hw_init_global_settings(ah);
  1139. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  1140. ar9002_hw_update_async_fifo(ah);
  1141. ar9002_hw_enable_wep_aggregation(ah);
  1142. }
  1143. REG_WRITE(ah, AR_STA_ID1,
  1144. REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
  1145. ath9k_hw_set_dma(ah);
  1146. REG_WRITE(ah, AR_OBS, 8);
  1147. if (ah->config.rx_intr_mitigation) {
  1148. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
  1149. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
  1150. }
  1151. if (ah->config.tx_intr_mitigation) {
  1152. REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
  1153. REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
  1154. }
  1155. ath9k_hw_init_bb(ah, chan);
  1156. if (!ath9k_hw_init_cal(ah, chan))
  1157. return -EIO;
  1158. ENABLE_REGWRITE_BUFFER(ah);
  1159. ath9k_hw_restore_chainmask(ah);
  1160. REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
  1161. REGWRITE_BUFFER_FLUSH(ah);
  1162. DISABLE_REGWRITE_BUFFER(ah);
  1163. /*
  1164. * For big endian systems turn on swapping for descriptors
  1165. */
  1166. if (AR_SREV_9100(ah)) {
  1167. u32 mask;
  1168. mask = REG_READ(ah, AR_CFG);
  1169. if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
  1170. ath_print(common, ATH_DBG_RESET,
  1171. "CFG Byte Swap Set 0x%x\n", mask);
  1172. } else {
  1173. mask =
  1174. INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
  1175. REG_WRITE(ah, AR_CFG, mask);
  1176. ath_print(common, ATH_DBG_RESET,
  1177. "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
  1178. }
  1179. } else {
  1180. if (common->bus_ops->ath_bus_type == ATH_USB) {
  1181. /* Configure AR9271 target WLAN */
  1182. if (AR_SREV_9271(ah))
  1183. REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
  1184. else
  1185. REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
  1186. }
  1187. #ifdef __BIG_ENDIAN
  1188. else
  1189. REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
  1190. #endif
  1191. }
  1192. if (ah->btcoex_hw.enabled)
  1193. ath9k_hw_btcoex_enable(ah);
  1194. if (AR_SREV_9300_20_OR_LATER(ah))
  1195. ar9003_hw_bb_watchdog_config(ah);
  1196. return 0;
  1197. }
  1198. EXPORT_SYMBOL(ath9k_hw_reset);
  1199. /************************/
  1200. /* Key Cache Management */
  1201. /************************/
  1202. bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
  1203. {
  1204. u32 keyType;
  1205. if (entry >= ah->caps.keycache_size) {
  1206. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  1207. "keychache entry %u out of range\n", entry);
  1208. return false;
  1209. }
  1210. keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
  1211. REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
  1212. REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
  1213. REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
  1214. REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
  1215. REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
  1216. REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
  1217. REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
  1218. REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
  1219. if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
  1220. u16 micentry = entry + 64;
  1221. REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
  1222. REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
  1223. REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
  1224. REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
  1225. }
  1226. return true;
  1227. }
  1228. EXPORT_SYMBOL(ath9k_hw_keyreset);
  1229. static bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
  1230. {
  1231. u32 macHi, macLo;
  1232. u32 unicast_flag = AR_KEYTABLE_VALID;
  1233. if (entry >= ah->caps.keycache_size) {
  1234. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  1235. "keychache entry %u out of range\n", entry);
  1236. return false;
  1237. }
  1238. if (mac != NULL) {
  1239. /*
  1240. * AR_KEYTABLE_VALID indicates that the address is a unicast
  1241. * address, which must match the transmitter address for
  1242. * decrypting frames.
  1243. * Not setting this bit allows the hardware to use the key
  1244. * for multicast frame decryption.
  1245. */
  1246. if (mac[0] & 0x01)
  1247. unicast_flag = 0;
  1248. macHi = (mac[5] << 8) | mac[4];
  1249. macLo = (mac[3] << 24) |
  1250. (mac[2] << 16) |
  1251. (mac[1] << 8) |
  1252. mac[0];
  1253. macLo >>= 1;
  1254. macLo |= (macHi & 1) << 31;
  1255. macHi >>= 1;
  1256. } else {
  1257. macLo = macHi = 0;
  1258. }
  1259. REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
  1260. REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | unicast_flag);
  1261. return true;
  1262. }
  1263. bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
  1264. const struct ath9k_keyval *k,
  1265. const u8 *mac)
  1266. {
  1267. const struct ath9k_hw_capabilities *pCap = &ah->caps;
  1268. struct ath_common *common = ath9k_hw_common(ah);
  1269. u32 key0, key1, key2, key3, key4;
  1270. u32 keyType;
  1271. if (entry >= pCap->keycache_size) {
  1272. ath_print(common, ATH_DBG_FATAL,
  1273. "keycache entry %u out of range\n", entry);
  1274. return false;
  1275. }
  1276. switch (k->kv_type) {
  1277. case ATH9K_CIPHER_AES_OCB:
  1278. keyType = AR_KEYTABLE_TYPE_AES;
  1279. break;
  1280. case ATH9K_CIPHER_AES_CCM:
  1281. if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
  1282. ath_print(common, ATH_DBG_ANY,
  1283. "AES-CCM not supported by mac rev 0x%x\n",
  1284. ah->hw_version.macRev);
  1285. return false;
  1286. }
  1287. keyType = AR_KEYTABLE_TYPE_CCM;
  1288. break;
  1289. case ATH9K_CIPHER_TKIP:
  1290. keyType = AR_KEYTABLE_TYPE_TKIP;
  1291. if (ATH9K_IS_MIC_ENABLED(ah)
  1292. && entry + 64 >= pCap->keycache_size) {
  1293. ath_print(common, ATH_DBG_ANY,
  1294. "entry %u inappropriate for TKIP\n", entry);
  1295. return false;
  1296. }
  1297. break;
  1298. case ATH9K_CIPHER_WEP:
  1299. if (k->kv_len < WLAN_KEY_LEN_WEP40) {
  1300. ath_print(common, ATH_DBG_ANY,
  1301. "WEP key length %u too small\n", k->kv_len);
  1302. return false;
  1303. }
  1304. if (k->kv_len <= WLAN_KEY_LEN_WEP40)
  1305. keyType = AR_KEYTABLE_TYPE_40;
  1306. else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
  1307. keyType = AR_KEYTABLE_TYPE_104;
  1308. else
  1309. keyType = AR_KEYTABLE_TYPE_128;
  1310. break;
  1311. case ATH9K_CIPHER_CLR:
  1312. keyType = AR_KEYTABLE_TYPE_CLR;
  1313. break;
  1314. default:
  1315. ath_print(common, ATH_DBG_FATAL,
  1316. "cipher %u not supported\n", k->kv_type);
  1317. return false;
  1318. }
  1319. key0 = get_unaligned_le32(k->kv_val + 0);
  1320. key1 = get_unaligned_le16(k->kv_val + 4);
  1321. key2 = get_unaligned_le32(k->kv_val + 6);
  1322. key3 = get_unaligned_le16(k->kv_val + 10);
  1323. key4 = get_unaligned_le32(k->kv_val + 12);
  1324. if (k->kv_len <= WLAN_KEY_LEN_WEP104)
  1325. key4 &= 0xff;
  1326. /*
  1327. * Note: Key cache registers access special memory area that requires
  1328. * two 32-bit writes to actually update the values in the internal
  1329. * memory. Consequently, the exact order and pairs used here must be
  1330. * maintained.
  1331. */
  1332. if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
  1333. u16 micentry = entry + 64;
  1334. /*
  1335. * Write inverted key[47:0] first to avoid Michael MIC errors
  1336. * on frames that could be sent or received at the same time.
  1337. * The correct key will be written in the end once everything
  1338. * else is ready.
  1339. */
  1340. REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
  1341. REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
  1342. /* Write key[95:48] */
  1343. REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
  1344. REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
  1345. /* Write key[127:96] and key type */
  1346. REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
  1347. REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
  1348. /* Write MAC address for the entry */
  1349. (void) ath9k_hw_keysetmac(ah, entry, mac);
  1350. if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
  1351. /*
  1352. * TKIP uses two key cache entries:
  1353. * Michael MIC TX/RX keys in the same key cache entry
  1354. * (idx = main index + 64):
  1355. * key0 [31:0] = RX key [31:0]
  1356. * key1 [15:0] = TX key [31:16]
  1357. * key1 [31:16] = reserved
  1358. * key2 [31:0] = RX key [63:32]
  1359. * key3 [15:0] = TX key [15:0]
  1360. * key3 [31:16] = reserved
  1361. * key4 [31:0] = TX key [63:32]
  1362. */
  1363. u32 mic0, mic1, mic2, mic3, mic4;
  1364. mic0 = get_unaligned_le32(k->kv_mic + 0);
  1365. mic2 = get_unaligned_le32(k->kv_mic + 4);
  1366. mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
  1367. mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
  1368. mic4 = get_unaligned_le32(k->kv_txmic + 4);
  1369. /* Write RX[31:0] and TX[31:16] */
  1370. REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
  1371. REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
  1372. /* Write RX[63:32] and TX[15:0] */
  1373. REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
  1374. REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
  1375. /* Write TX[63:32] and keyType(reserved) */
  1376. REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
  1377. REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
  1378. AR_KEYTABLE_TYPE_CLR);
  1379. } else {
  1380. /*
  1381. * TKIP uses four key cache entries (two for group
  1382. * keys):
  1383. * Michael MIC TX/RX keys are in different key cache
  1384. * entries (idx = main index + 64 for TX and
  1385. * main index + 32 + 96 for RX):
  1386. * key0 [31:0] = TX/RX MIC key [31:0]
  1387. * key1 [31:0] = reserved
  1388. * key2 [31:0] = TX/RX MIC key [63:32]
  1389. * key3 [31:0] = reserved
  1390. * key4 [31:0] = reserved
  1391. *
  1392. * Upper layer code will call this function separately
  1393. * for TX and RX keys when these registers offsets are
  1394. * used.
  1395. */
  1396. u32 mic0, mic2;
  1397. mic0 = get_unaligned_le32(k->kv_mic + 0);
  1398. mic2 = get_unaligned_le32(k->kv_mic + 4);
  1399. /* Write MIC key[31:0] */
  1400. REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
  1401. REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
  1402. /* Write MIC key[63:32] */
  1403. REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
  1404. REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
  1405. /* Write TX[63:32] and keyType(reserved) */
  1406. REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
  1407. REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
  1408. AR_KEYTABLE_TYPE_CLR);
  1409. }
  1410. /* MAC address registers are reserved for the MIC entry */
  1411. REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
  1412. REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
  1413. /*
  1414. * Write the correct (un-inverted) key[47:0] last to enable
  1415. * TKIP now that all other registers are set with correct
  1416. * values.
  1417. */
  1418. REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
  1419. REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
  1420. } else {
  1421. /* Write key[47:0] */
  1422. REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
  1423. REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
  1424. /* Write key[95:48] */
  1425. REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
  1426. REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
  1427. /* Write key[127:96] and key type */
  1428. REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
  1429. REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
  1430. /* Write MAC address for the entry */
  1431. (void) ath9k_hw_keysetmac(ah, entry, mac);
  1432. }
  1433. return true;
  1434. }
  1435. EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
  1436. /******************************/
  1437. /* Power Management (Chipset) */
  1438. /******************************/
  1439. /*
  1440. * Notify Power Mgt is disabled in self-generated frames.
  1441. * If requested, force chip to sleep.
  1442. */
  1443. static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
  1444. {
  1445. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1446. if (setChip) {
  1447. /*
  1448. * Clear the RTC force wake bit to allow the
  1449. * mac to go to sleep.
  1450. */
  1451. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
  1452. AR_RTC_FORCE_WAKE_EN);
  1453. if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
  1454. REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
  1455. /* Shutdown chip. Active low */
  1456. if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
  1457. REG_CLR_BIT(ah, (AR_RTC_RESET),
  1458. AR_RTC_RESET_EN);
  1459. }
  1460. /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
  1461. if (AR_SREV_9300_20_OR_LATER(ah))
  1462. REG_WRITE(ah, AR_WA,
  1463. ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
  1464. }
  1465. /*
  1466. * Notify Power Management is enabled in self-generating
  1467. * frames. If request, set power mode of chip to
  1468. * auto/normal. Duration in units of 128us (1/8 TU).
  1469. */
  1470. static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
  1471. {
  1472. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1473. if (setChip) {
  1474. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1475. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  1476. /* Set WakeOnInterrupt bit; clear ForceWake bit */
  1477. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  1478. AR_RTC_FORCE_WAKE_ON_INT);
  1479. } else {
  1480. /*
  1481. * Clear the RTC force wake bit to allow the
  1482. * mac to go to sleep.
  1483. */
  1484. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
  1485. AR_RTC_FORCE_WAKE_EN);
  1486. }
  1487. }
  1488. /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
  1489. if (AR_SREV_9300_20_OR_LATER(ah))
  1490. REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
  1491. }
  1492. static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
  1493. {
  1494. u32 val;
  1495. int i;
  1496. /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
  1497. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1498. REG_WRITE(ah, AR_WA, ah->WARegVal);
  1499. udelay(10);
  1500. }
  1501. if (setChip) {
  1502. if ((REG_READ(ah, AR_RTC_STATUS) &
  1503. AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
  1504. if (ath9k_hw_set_reset_reg(ah,
  1505. ATH9K_RESET_POWER_ON) != true) {
  1506. return false;
  1507. }
  1508. if (!AR_SREV_9300_20_OR_LATER(ah))
  1509. ath9k_hw_init_pll(ah, NULL);
  1510. }
  1511. if (AR_SREV_9100(ah))
  1512. REG_SET_BIT(ah, AR_RTC_RESET,
  1513. AR_RTC_RESET_EN);
  1514. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  1515. AR_RTC_FORCE_WAKE_EN);
  1516. udelay(50);
  1517. for (i = POWER_UP_TIME / 50; i > 0; i--) {
  1518. val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
  1519. if (val == AR_RTC_STATUS_ON)
  1520. break;
  1521. udelay(50);
  1522. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  1523. AR_RTC_FORCE_WAKE_EN);
  1524. }
  1525. if (i == 0) {
  1526. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  1527. "Failed to wakeup in %uus\n",
  1528. POWER_UP_TIME / 20);
  1529. return false;
  1530. }
  1531. }
  1532. REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  1533. return true;
  1534. }
  1535. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
  1536. {
  1537. struct ath_common *common = ath9k_hw_common(ah);
  1538. int status = true, setChip = true;
  1539. static const char *modes[] = {
  1540. "AWAKE",
  1541. "FULL-SLEEP",
  1542. "NETWORK SLEEP",
  1543. "UNDEFINED"
  1544. };
  1545. if (ah->power_mode == mode)
  1546. return status;
  1547. ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
  1548. modes[ah->power_mode], modes[mode]);
  1549. switch (mode) {
  1550. case ATH9K_PM_AWAKE:
  1551. status = ath9k_hw_set_power_awake(ah, setChip);
  1552. break;
  1553. case ATH9K_PM_FULL_SLEEP:
  1554. ath9k_set_power_sleep(ah, setChip);
  1555. ah->chip_fullsleep = true;
  1556. break;
  1557. case ATH9K_PM_NETWORK_SLEEP:
  1558. ath9k_set_power_network_sleep(ah, setChip);
  1559. break;
  1560. default:
  1561. ath_print(common, ATH_DBG_FATAL,
  1562. "Unknown power mode %u\n", mode);
  1563. return false;
  1564. }
  1565. ah->power_mode = mode;
  1566. return status;
  1567. }
  1568. EXPORT_SYMBOL(ath9k_hw_setpower);
  1569. /*******************/
  1570. /* Beacon Handling */
  1571. /*******************/
  1572. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
  1573. {
  1574. int flags = 0;
  1575. ah->beacon_interval = beacon_period;
  1576. ENABLE_REGWRITE_BUFFER(ah);
  1577. switch (ah->opmode) {
  1578. case NL80211_IFTYPE_STATION:
  1579. case NL80211_IFTYPE_MONITOR:
  1580. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
  1581. REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
  1582. REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
  1583. flags |= AR_TBTT_TIMER_EN;
  1584. break;
  1585. case NL80211_IFTYPE_ADHOC:
  1586. case NL80211_IFTYPE_MESH_POINT:
  1587. REG_SET_BIT(ah, AR_TXCFG,
  1588. AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
  1589. REG_WRITE(ah, AR_NEXT_NDP_TIMER,
  1590. TU_TO_USEC(next_beacon +
  1591. (ah->atim_window ? ah->
  1592. atim_window : 1)));
  1593. flags |= AR_NDP_TIMER_EN;
  1594. case NL80211_IFTYPE_AP:
  1595. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
  1596. REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
  1597. TU_TO_USEC(next_beacon -
  1598. ah->config.
  1599. dma_beacon_response_time));
  1600. REG_WRITE(ah, AR_NEXT_SWBA,
  1601. TU_TO_USEC(next_beacon -
  1602. ah->config.
  1603. sw_beacon_response_time));
  1604. flags |=
  1605. AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
  1606. break;
  1607. default:
  1608. ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
  1609. "%s: unsupported opmode: %d\n",
  1610. __func__, ah->opmode);
  1611. return;
  1612. break;
  1613. }
  1614. REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
  1615. REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
  1616. REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
  1617. REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
  1618. REGWRITE_BUFFER_FLUSH(ah);
  1619. DISABLE_REGWRITE_BUFFER(ah);
  1620. beacon_period &= ~ATH9K_BEACON_ENA;
  1621. if (beacon_period & ATH9K_BEACON_RESET_TSF) {
  1622. ath9k_hw_reset_tsf(ah);
  1623. }
  1624. REG_SET_BIT(ah, AR_TIMER_MODE, flags);
  1625. }
  1626. EXPORT_SYMBOL(ath9k_hw_beaconinit);
  1627. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  1628. const struct ath9k_beacon_state *bs)
  1629. {
  1630. u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
  1631. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1632. struct ath_common *common = ath9k_hw_common(ah);
  1633. ENABLE_REGWRITE_BUFFER(ah);
  1634. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
  1635. REG_WRITE(ah, AR_BEACON_PERIOD,
  1636. TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
  1637. REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
  1638. TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
  1639. REGWRITE_BUFFER_FLUSH(ah);
  1640. DISABLE_REGWRITE_BUFFER(ah);
  1641. REG_RMW_FIELD(ah, AR_RSSI_THR,
  1642. AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
  1643. beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
  1644. if (bs->bs_sleepduration > beaconintval)
  1645. beaconintval = bs->bs_sleepduration;
  1646. dtimperiod = bs->bs_dtimperiod;
  1647. if (bs->bs_sleepduration > dtimperiod)
  1648. dtimperiod = bs->bs_sleepduration;
  1649. if (beaconintval == dtimperiod)
  1650. nextTbtt = bs->bs_nextdtim;
  1651. else
  1652. nextTbtt = bs->bs_nexttbtt;
  1653. ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
  1654. ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
  1655. ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
  1656. ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
  1657. ENABLE_REGWRITE_BUFFER(ah);
  1658. REG_WRITE(ah, AR_NEXT_DTIM,
  1659. TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
  1660. REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
  1661. REG_WRITE(ah, AR_SLEEP1,
  1662. SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
  1663. | AR_SLEEP1_ASSUME_DTIM);
  1664. if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
  1665. beacontimeout = (BEACON_TIMEOUT_VAL << 3);
  1666. else
  1667. beacontimeout = MIN_BEACON_TIMEOUT_VAL;
  1668. REG_WRITE(ah, AR_SLEEP2,
  1669. SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
  1670. REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
  1671. REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
  1672. REGWRITE_BUFFER_FLUSH(ah);
  1673. DISABLE_REGWRITE_BUFFER(ah);
  1674. REG_SET_BIT(ah, AR_TIMER_MODE,
  1675. AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
  1676. AR_DTIM_TIMER_EN);
  1677. /* TSF Out of Range Threshold */
  1678. REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
  1679. }
  1680. EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
  1681. /*******************/
  1682. /* HW Capabilities */
  1683. /*******************/
  1684. int ath9k_hw_fill_cap_info(struct ath_hw *ah)
  1685. {
  1686. struct ath9k_hw_capabilities *pCap = &ah->caps;
  1687. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  1688. struct ath_common *common = ath9k_hw_common(ah);
  1689. struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
  1690. u16 capField = 0, eeval;
  1691. eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
  1692. regulatory->current_rd = eeval;
  1693. eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
  1694. if (AR_SREV_9285_10_OR_LATER(ah))
  1695. eeval |= AR9285_RDEXT_DEFAULT;
  1696. regulatory->current_rd_ext = eeval;
  1697. capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
  1698. if (ah->opmode != NL80211_IFTYPE_AP &&
  1699. ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
  1700. if (regulatory->current_rd == 0x64 ||
  1701. regulatory->current_rd == 0x65)
  1702. regulatory->current_rd += 5;
  1703. else if (regulatory->current_rd == 0x41)
  1704. regulatory->current_rd = 0x43;
  1705. ath_print(common, ATH_DBG_REGULATORY,
  1706. "regdomain mapped to 0x%x\n", regulatory->current_rd);
  1707. }
  1708. eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
  1709. if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
  1710. ath_print(common, ATH_DBG_FATAL,
  1711. "no band has been marked as supported in EEPROM.\n");
  1712. return -EINVAL;
  1713. }
  1714. bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
  1715. if (eeval & AR5416_OPFLAGS_11A) {
  1716. set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
  1717. if (ah->config.ht_enable) {
  1718. if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
  1719. set_bit(ATH9K_MODE_11NA_HT20,
  1720. pCap->wireless_modes);
  1721. if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
  1722. set_bit(ATH9K_MODE_11NA_HT40PLUS,
  1723. pCap->wireless_modes);
  1724. set_bit(ATH9K_MODE_11NA_HT40MINUS,
  1725. pCap->wireless_modes);
  1726. }
  1727. }
  1728. }
  1729. if (eeval & AR5416_OPFLAGS_11G) {
  1730. set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
  1731. if (ah->config.ht_enable) {
  1732. if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
  1733. set_bit(ATH9K_MODE_11NG_HT20,
  1734. pCap->wireless_modes);
  1735. if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
  1736. set_bit(ATH9K_MODE_11NG_HT40PLUS,
  1737. pCap->wireless_modes);
  1738. set_bit(ATH9K_MODE_11NG_HT40MINUS,
  1739. pCap->wireless_modes);
  1740. }
  1741. }
  1742. }
  1743. pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
  1744. /*
  1745. * For AR9271 we will temporarilly uses the rx chainmax as read from
  1746. * the EEPROM.
  1747. */
  1748. if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
  1749. !(eeval & AR5416_OPFLAGS_11A) &&
  1750. !(AR_SREV_9271(ah)))
  1751. /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
  1752. pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
  1753. else
  1754. /* Use rx_chainmask from EEPROM. */
  1755. pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
  1756. if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
  1757. ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
  1758. pCap->low_2ghz_chan = 2312;
  1759. pCap->high_2ghz_chan = 2732;
  1760. pCap->low_5ghz_chan = 4920;
  1761. pCap->high_5ghz_chan = 6100;
  1762. pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
  1763. pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
  1764. pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
  1765. pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
  1766. pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
  1767. pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
  1768. if (ah->config.ht_enable)
  1769. pCap->hw_caps |= ATH9K_HW_CAP_HT;
  1770. else
  1771. pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
  1772. pCap->hw_caps |= ATH9K_HW_CAP_GTT;
  1773. pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
  1774. pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
  1775. pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
  1776. if (capField & AR_EEPROM_EEPCAP_MAXQCU)
  1777. pCap->total_queues =
  1778. MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
  1779. else
  1780. pCap->total_queues = ATH9K_NUM_TX_QUEUES;
  1781. if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
  1782. pCap->keycache_size =
  1783. 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
  1784. else
  1785. pCap->keycache_size = AR_KEYTABLE_SIZE;
  1786. pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
  1787. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  1788. pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
  1789. else
  1790. pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
  1791. if (AR_SREV_9271(ah))
  1792. pCap->num_gpio_pins = AR9271_NUM_GPIO;
  1793. else if (AR_DEVID_7010(ah))
  1794. pCap->num_gpio_pins = AR7010_NUM_GPIO;
  1795. else if (AR_SREV_9285_10_OR_LATER(ah))
  1796. pCap->num_gpio_pins = AR9285_NUM_GPIO;
  1797. else if (AR_SREV_9280_10_OR_LATER(ah))
  1798. pCap->num_gpio_pins = AR928X_NUM_GPIO;
  1799. else
  1800. pCap->num_gpio_pins = AR_NUM_GPIO;
  1801. if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
  1802. pCap->hw_caps |= ATH9K_HW_CAP_CST;
  1803. pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
  1804. } else {
  1805. pCap->rts_aggr_limit = (8 * 1024);
  1806. }
  1807. pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
  1808. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  1809. ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
  1810. if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
  1811. ah->rfkill_gpio =
  1812. MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
  1813. ah->rfkill_polarity =
  1814. MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
  1815. pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
  1816. }
  1817. #endif
  1818. if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
  1819. pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
  1820. else
  1821. pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
  1822. if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
  1823. pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
  1824. else
  1825. pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
  1826. if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
  1827. pCap->reg_cap =
  1828. AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
  1829. AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
  1830. AR_EEPROM_EEREGCAP_EN_KK_U2 |
  1831. AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
  1832. } else {
  1833. pCap->reg_cap =
  1834. AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
  1835. AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
  1836. }
  1837. /* Advertise midband for AR5416 with FCC midband set in eeprom */
  1838. if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
  1839. AR_SREV_5416(ah))
  1840. pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
  1841. pCap->num_antcfg_5ghz =
  1842. ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
  1843. pCap->num_antcfg_2ghz =
  1844. ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
  1845. if (AR_SREV_9280_10_OR_LATER(ah) &&
  1846. ath9k_hw_btcoex_supported(ah)) {
  1847. btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
  1848. btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
  1849. if (AR_SREV_9285(ah)) {
  1850. btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
  1851. btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
  1852. } else {
  1853. btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
  1854. }
  1855. } else {
  1856. btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
  1857. }
  1858. if (AR_SREV_9300_20_OR_LATER(ah)) {
  1859. pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_LDPC |
  1860. ATH9K_HW_CAP_FASTCLOCK;
  1861. pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
  1862. pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
  1863. pCap->rx_status_len = sizeof(struct ar9003_rxs);
  1864. pCap->tx_desc_len = sizeof(struct ar9003_txc);
  1865. pCap->txs_len = sizeof(struct ar9003_txs);
  1866. if (ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
  1867. pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
  1868. } else {
  1869. pCap->tx_desc_len = sizeof(struct ath_desc);
  1870. if (AR_SREV_9280_20(ah) &&
  1871. ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
  1872. AR5416_EEP_MINOR_VER_16) ||
  1873. ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
  1874. pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
  1875. }
  1876. if (AR_SREV_9300_20_OR_LATER(ah))
  1877. pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
  1878. if (AR_SREV_9287_10_OR_LATER(ah) || AR_SREV_9271(ah))
  1879. pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
  1880. return 0;
  1881. }
  1882. /****************************/
  1883. /* GPIO / RFKILL / Antennae */
  1884. /****************************/
  1885. static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
  1886. u32 gpio, u32 type)
  1887. {
  1888. int addr;
  1889. u32 gpio_shift, tmp;
  1890. if (gpio > 11)
  1891. addr = AR_GPIO_OUTPUT_MUX3;
  1892. else if (gpio > 5)
  1893. addr = AR_GPIO_OUTPUT_MUX2;
  1894. else
  1895. addr = AR_GPIO_OUTPUT_MUX1;
  1896. gpio_shift = (gpio % 6) * 5;
  1897. if (AR_SREV_9280_20_OR_LATER(ah)
  1898. || (addr != AR_GPIO_OUTPUT_MUX1)) {
  1899. REG_RMW(ah, addr, (type << gpio_shift),
  1900. (0x1f << gpio_shift));
  1901. } else {
  1902. tmp = REG_READ(ah, addr);
  1903. tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
  1904. tmp &= ~(0x1f << gpio_shift);
  1905. tmp |= (type << gpio_shift);
  1906. REG_WRITE(ah, addr, tmp);
  1907. }
  1908. }
  1909. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
  1910. {
  1911. u32 gpio_shift;
  1912. BUG_ON(gpio >= ah->caps.num_gpio_pins);
  1913. if (AR_DEVID_7010(ah)) {
  1914. gpio_shift = gpio;
  1915. REG_RMW(ah, AR7010_GPIO_OE,
  1916. (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
  1917. (AR7010_GPIO_OE_MASK << gpio_shift));
  1918. return;
  1919. }
  1920. gpio_shift = gpio << 1;
  1921. REG_RMW(ah,
  1922. AR_GPIO_OE_OUT,
  1923. (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
  1924. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  1925. }
  1926. EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
  1927. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
  1928. {
  1929. #define MS_REG_READ(x, y) \
  1930. (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
  1931. if (gpio >= ah->caps.num_gpio_pins)
  1932. return 0xffffffff;
  1933. if (AR_DEVID_7010(ah)) {
  1934. u32 val;
  1935. val = REG_READ(ah, AR7010_GPIO_IN);
  1936. return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
  1937. } else if (AR_SREV_9300_20_OR_LATER(ah))
  1938. return MS_REG_READ(AR9300, gpio) != 0;
  1939. else if (AR_SREV_9271(ah))
  1940. return MS_REG_READ(AR9271, gpio) != 0;
  1941. else if (AR_SREV_9287_10_OR_LATER(ah))
  1942. return MS_REG_READ(AR9287, gpio) != 0;
  1943. else if (AR_SREV_9285_10_OR_LATER(ah))
  1944. return MS_REG_READ(AR9285, gpio) != 0;
  1945. else if (AR_SREV_9280_10_OR_LATER(ah))
  1946. return MS_REG_READ(AR928X, gpio) != 0;
  1947. else
  1948. return MS_REG_READ(AR, gpio) != 0;
  1949. }
  1950. EXPORT_SYMBOL(ath9k_hw_gpio_get);
  1951. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  1952. u32 ah_signal_type)
  1953. {
  1954. u32 gpio_shift;
  1955. if (AR_DEVID_7010(ah)) {
  1956. gpio_shift = gpio;
  1957. REG_RMW(ah, AR7010_GPIO_OE,
  1958. (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
  1959. (AR7010_GPIO_OE_MASK << gpio_shift));
  1960. return;
  1961. }
  1962. ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
  1963. gpio_shift = 2 * gpio;
  1964. REG_RMW(ah,
  1965. AR_GPIO_OE_OUT,
  1966. (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
  1967. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  1968. }
  1969. EXPORT_SYMBOL(ath9k_hw_cfg_output);
  1970. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
  1971. {
  1972. if (AR_DEVID_7010(ah)) {
  1973. val = val ? 0 : 1;
  1974. REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
  1975. AR_GPIO_BIT(gpio));
  1976. return;
  1977. }
  1978. if (AR_SREV_9271(ah))
  1979. val = ~val;
  1980. REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
  1981. AR_GPIO_BIT(gpio));
  1982. }
  1983. EXPORT_SYMBOL(ath9k_hw_set_gpio);
  1984. u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
  1985. {
  1986. return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
  1987. }
  1988. EXPORT_SYMBOL(ath9k_hw_getdefantenna);
  1989. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
  1990. {
  1991. REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
  1992. }
  1993. EXPORT_SYMBOL(ath9k_hw_setantenna);
  1994. /*********************/
  1995. /* General Operation */
  1996. /*********************/
  1997. u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
  1998. {
  1999. u32 bits = REG_READ(ah, AR_RX_FILTER);
  2000. u32 phybits = REG_READ(ah, AR_PHY_ERR);
  2001. if (phybits & AR_PHY_ERR_RADAR)
  2002. bits |= ATH9K_RX_FILTER_PHYRADAR;
  2003. if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
  2004. bits |= ATH9K_RX_FILTER_PHYERR;
  2005. return bits;
  2006. }
  2007. EXPORT_SYMBOL(ath9k_hw_getrxfilter);
  2008. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
  2009. {
  2010. u32 phybits;
  2011. ENABLE_REGWRITE_BUFFER(ah);
  2012. REG_WRITE(ah, AR_RX_FILTER, bits);
  2013. phybits = 0;
  2014. if (bits & ATH9K_RX_FILTER_PHYRADAR)
  2015. phybits |= AR_PHY_ERR_RADAR;
  2016. if (bits & ATH9K_RX_FILTER_PHYERR)
  2017. phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
  2018. REG_WRITE(ah, AR_PHY_ERR, phybits);
  2019. if (phybits)
  2020. REG_WRITE(ah, AR_RXCFG,
  2021. REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
  2022. else
  2023. REG_WRITE(ah, AR_RXCFG,
  2024. REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
  2025. REGWRITE_BUFFER_FLUSH(ah);
  2026. DISABLE_REGWRITE_BUFFER(ah);
  2027. }
  2028. EXPORT_SYMBOL(ath9k_hw_setrxfilter);
  2029. bool ath9k_hw_phy_disable(struct ath_hw *ah)
  2030. {
  2031. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
  2032. return false;
  2033. ath9k_hw_init_pll(ah, NULL);
  2034. return true;
  2035. }
  2036. EXPORT_SYMBOL(ath9k_hw_phy_disable);
  2037. bool ath9k_hw_disable(struct ath_hw *ah)
  2038. {
  2039. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  2040. return false;
  2041. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
  2042. return false;
  2043. ath9k_hw_init_pll(ah, NULL);
  2044. return true;
  2045. }
  2046. EXPORT_SYMBOL(ath9k_hw_disable);
  2047. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
  2048. {
  2049. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  2050. struct ath9k_channel *chan = ah->curchan;
  2051. struct ieee80211_channel *channel = chan->chan;
  2052. regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
  2053. ah->eep_ops->set_txpower(ah, chan,
  2054. ath9k_regd_get_ctl(regulatory, chan),
  2055. channel->max_antenna_gain * 2,
  2056. channel->max_power * 2,
  2057. min((u32) MAX_RATE_POWER,
  2058. (u32) regulatory->power_limit));
  2059. }
  2060. EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
  2061. void ath9k_hw_setopmode(struct ath_hw *ah)
  2062. {
  2063. ath9k_hw_set_operating_mode(ah, ah->opmode);
  2064. }
  2065. EXPORT_SYMBOL(ath9k_hw_setopmode);
  2066. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
  2067. {
  2068. REG_WRITE(ah, AR_MCAST_FIL0, filter0);
  2069. REG_WRITE(ah, AR_MCAST_FIL1, filter1);
  2070. }
  2071. EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
  2072. void ath9k_hw_write_associd(struct ath_hw *ah)
  2073. {
  2074. struct ath_common *common = ath9k_hw_common(ah);
  2075. REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
  2076. REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
  2077. ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
  2078. }
  2079. EXPORT_SYMBOL(ath9k_hw_write_associd);
  2080. #define ATH9K_MAX_TSF_READ 10
  2081. u64 ath9k_hw_gettsf64(struct ath_hw *ah)
  2082. {
  2083. u32 tsf_lower, tsf_upper1, tsf_upper2;
  2084. int i;
  2085. tsf_upper1 = REG_READ(ah, AR_TSF_U32);
  2086. for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
  2087. tsf_lower = REG_READ(ah, AR_TSF_L32);
  2088. tsf_upper2 = REG_READ(ah, AR_TSF_U32);
  2089. if (tsf_upper2 == tsf_upper1)
  2090. break;
  2091. tsf_upper1 = tsf_upper2;
  2092. }
  2093. WARN_ON( i == ATH9K_MAX_TSF_READ );
  2094. return (((u64)tsf_upper1 << 32) | tsf_lower);
  2095. }
  2096. EXPORT_SYMBOL(ath9k_hw_gettsf64);
  2097. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
  2098. {
  2099. REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
  2100. REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
  2101. }
  2102. EXPORT_SYMBOL(ath9k_hw_settsf64);
  2103. void ath9k_hw_reset_tsf(struct ath_hw *ah)
  2104. {
  2105. if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
  2106. AH_TSF_WRITE_TIMEOUT))
  2107. ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
  2108. "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
  2109. REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
  2110. }
  2111. EXPORT_SYMBOL(ath9k_hw_reset_tsf);
  2112. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
  2113. {
  2114. if (setting)
  2115. ah->misc_mode |= AR_PCU_TX_ADD_TSF;
  2116. else
  2117. ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
  2118. }
  2119. EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
  2120. void ath9k_hw_set11nmac2040(struct ath_hw *ah)
  2121. {
  2122. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  2123. u32 macmode;
  2124. if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
  2125. macmode = AR_2040_JOINED_RX_CLEAR;
  2126. else
  2127. macmode = 0;
  2128. REG_WRITE(ah, AR_2040_MODE, macmode);
  2129. }
  2130. /* HW Generic timers configuration */
  2131. static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
  2132. {
  2133. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2134. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2135. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2136. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2137. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2138. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2139. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2140. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  2141. {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
  2142. {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
  2143. AR_NDP2_TIMER_MODE, 0x0002},
  2144. {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
  2145. AR_NDP2_TIMER_MODE, 0x0004},
  2146. {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
  2147. AR_NDP2_TIMER_MODE, 0x0008},
  2148. {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
  2149. AR_NDP2_TIMER_MODE, 0x0010},
  2150. {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
  2151. AR_NDP2_TIMER_MODE, 0x0020},
  2152. {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
  2153. AR_NDP2_TIMER_MODE, 0x0040},
  2154. {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
  2155. AR_NDP2_TIMER_MODE, 0x0080}
  2156. };
  2157. /* HW generic timer primitives */
  2158. /* compute and clear index of rightmost 1 */
  2159. static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
  2160. {
  2161. u32 b;
  2162. b = *mask;
  2163. b &= (0-b);
  2164. *mask &= ~b;
  2165. b *= debruijn32;
  2166. b >>= 27;
  2167. return timer_table->gen_timer_index[b];
  2168. }
  2169. u32 ath9k_hw_gettsf32(struct ath_hw *ah)
  2170. {
  2171. return REG_READ(ah, AR_TSF_L32);
  2172. }
  2173. EXPORT_SYMBOL(ath9k_hw_gettsf32);
  2174. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  2175. void (*trigger)(void *),
  2176. void (*overflow)(void *),
  2177. void *arg,
  2178. u8 timer_index)
  2179. {
  2180. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2181. struct ath_gen_timer *timer;
  2182. timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
  2183. if (timer == NULL) {
  2184. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  2185. "Failed to allocate memory"
  2186. "for hw timer[%d]\n", timer_index);
  2187. return NULL;
  2188. }
  2189. /* allocate a hardware generic timer slot */
  2190. timer_table->timers[timer_index] = timer;
  2191. timer->index = timer_index;
  2192. timer->trigger = trigger;
  2193. timer->overflow = overflow;
  2194. timer->arg = arg;
  2195. return timer;
  2196. }
  2197. EXPORT_SYMBOL(ath_gen_timer_alloc);
  2198. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  2199. struct ath_gen_timer *timer,
  2200. u32 timer_next,
  2201. u32 timer_period)
  2202. {
  2203. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2204. u32 tsf;
  2205. BUG_ON(!timer_period);
  2206. set_bit(timer->index, &timer_table->timer_mask.timer_bits);
  2207. tsf = ath9k_hw_gettsf32(ah);
  2208. ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
  2209. "curent tsf %x period %x"
  2210. "timer_next %x\n", tsf, timer_period, timer_next);
  2211. /*
  2212. * Pull timer_next forward if the current TSF already passed it
  2213. * because of software latency
  2214. */
  2215. if (timer_next < tsf)
  2216. timer_next = tsf + timer_period;
  2217. /*
  2218. * Program generic timer registers
  2219. */
  2220. REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
  2221. timer_next);
  2222. REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
  2223. timer_period);
  2224. REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
  2225. gen_tmr_configuration[timer->index].mode_mask);
  2226. /* Enable both trigger and thresh interrupt masks */
  2227. REG_SET_BIT(ah, AR_IMR_S5,
  2228. (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
  2229. SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
  2230. }
  2231. EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
  2232. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
  2233. {
  2234. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2235. if ((timer->index < AR_FIRST_NDP_TIMER) ||
  2236. (timer->index >= ATH_MAX_GEN_TIMER)) {
  2237. return;
  2238. }
  2239. /* Clear generic timer enable bits. */
  2240. REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
  2241. gen_tmr_configuration[timer->index].mode_mask);
  2242. /* Disable both trigger and thresh interrupt masks */
  2243. REG_CLR_BIT(ah, AR_IMR_S5,
  2244. (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
  2245. SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
  2246. clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
  2247. }
  2248. EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
  2249. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
  2250. {
  2251. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2252. /* free the hardware generic timer slot */
  2253. timer_table->timers[timer->index] = NULL;
  2254. kfree(timer);
  2255. }
  2256. EXPORT_SYMBOL(ath_gen_timer_free);
  2257. /*
  2258. * Generic Timer Interrupts handling
  2259. */
  2260. void ath_gen_timer_isr(struct ath_hw *ah)
  2261. {
  2262. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  2263. struct ath_gen_timer *timer;
  2264. struct ath_common *common = ath9k_hw_common(ah);
  2265. u32 trigger_mask, thresh_mask, index;
  2266. /* get hardware generic timer interrupt status */
  2267. trigger_mask = ah->intr_gen_timer_trigger;
  2268. thresh_mask = ah->intr_gen_timer_thresh;
  2269. trigger_mask &= timer_table->timer_mask.val;
  2270. thresh_mask &= timer_table->timer_mask.val;
  2271. trigger_mask &= ~thresh_mask;
  2272. while (thresh_mask) {
  2273. index = rightmost_index(timer_table, &thresh_mask);
  2274. timer = timer_table->timers[index];
  2275. BUG_ON(!timer);
  2276. ath_print(common, ATH_DBG_HWTIMER,
  2277. "TSF overflow for Gen timer %d\n", index);
  2278. timer->overflow(timer->arg);
  2279. }
  2280. while (trigger_mask) {
  2281. index = rightmost_index(timer_table, &trigger_mask);
  2282. timer = timer_table->timers[index];
  2283. BUG_ON(!timer);
  2284. ath_print(common, ATH_DBG_HWTIMER,
  2285. "Gen timer[%d] trigger\n", index);
  2286. timer->trigger(timer->arg);
  2287. }
  2288. }
  2289. EXPORT_SYMBOL(ath_gen_timer_isr);
  2290. /********/
  2291. /* HTC */
  2292. /********/
  2293. void ath9k_hw_htc_resetinit(struct ath_hw *ah)
  2294. {
  2295. ah->htc_reset_init = true;
  2296. }
  2297. EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
  2298. static struct {
  2299. u32 version;
  2300. const char * name;
  2301. } ath_mac_bb_names[] = {
  2302. /* Devices with external radios */
  2303. { AR_SREV_VERSION_5416_PCI, "5416" },
  2304. { AR_SREV_VERSION_5416_PCIE, "5418" },
  2305. { AR_SREV_VERSION_9100, "9100" },
  2306. { AR_SREV_VERSION_9160, "9160" },
  2307. /* Single-chip solutions */
  2308. { AR_SREV_VERSION_9280, "9280" },
  2309. { AR_SREV_VERSION_9285, "9285" },
  2310. { AR_SREV_VERSION_9287, "9287" },
  2311. { AR_SREV_VERSION_9271, "9271" },
  2312. { AR_SREV_VERSION_9300, "9300" },
  2313. };
  2314. /* For devices with external radios */
  2315. static struct {
  2316. u16 version;
  2317. const char * name;
  2318. } ath_rf_names[] = {
  2319. { 0, "5133" },
  2320. { AR_RAD5133_SREV_MAJOR, "5133" },
  2321. { AR_RAD5122_SREV_MAJOR, "5122" },
  2322. { AR_RAD2133_SREV_MAJOR, "2133" },
  2323. { AR_RAD2122_SREV_MAJOR, "2122" }
  2324. };
  2325. /*
  2326. * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
  2327. */
  2328. static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
  2329. {
  2330. int i;
  2331. for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
  2332. if (ath_mac_bb_names[i].version == mac_bb_version) {
  2333. return ath_mac_bb_names[i].name;
  2334. }
  2335. }
  2336. return "????";
  2337. }
  2338. /*
  2339. * Return the RF name. "????" is returned if the RF is unknown.
  2340. * Used for devices with external radios.
  2341. */
  2342. static const char *ath9k_hw_rf_name(u16 rf_version)
  2343. {
  2344. int i;
  2345. for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
  2346. if (ath_rf_names[i].version == rf_version) {
  2347. return ath_rf_names[i].name;
  2348. }
  2349. }
  2350. return "????";
  2351. }
  2352. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
  2353. {
  2354. int used;
  2355. /* chipsets >= AR9280 are single-chip */
  2356. if (AR_SREV_9280_10_OR_LATER(ah)) {
  2357. used = snprintf(hw_name, len,
  2358. "Atheros AR%s Rev:%x",
  2359. ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
  2360. ah->hw_version.macRev);
  2361. }
  2362. else {
  2363. used = snprintf(hw_name, len,
  2364. "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
  2365. ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
  2366. ah->hw_version.macRev,
  2367. ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
  2368. AR_RADIO_SREV_MAJOR)),
  2369. ah->hw_version.phyRev);
  2370. }
  2371. hw_name[used] = '\0';
  2372. }
  2373. EXPORT_SYMBOL(ath9k_hw_name);