tg3.c 411 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2011 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mdio.h>
  34. #include <linux/mii.h>
  35. #include <linux/phy.h>
  36. #include <linux/brcmphy.h>
  37. #include <linux/if_vlan.h>
  38. #include <linux/ip.h>
  39. #include <linux/tcp.h>
  40. #include <linux/workqueue.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/firmware.h>
  44. #include <net/checksum.h>
  45. #include <net/ip.h>
  46. #include <asm/system.h>
  47. #include <linux/io.h>
  48. #include <asm/byteorder.h>
  49. #include <linux/uaccess.h>
  50. #ifdef CONFIG_SPARC
  51. #include <asm/idprom.h>
  52. #include <asm/prom.h>
  53. #endif
  54. #define BAR_0 0
  55. #define BAR_2 2
  56. #include "tg3.h"
  57. #define DRV_MODULE_NAME "tg3"
  58. #define TG3_MAJ_NUM 3
  59. #define TG3_MIN_NUM 117
  60. #define DRV_MODULE_VERSION \
  61. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  62. #define DRV_MODULE_RELDATE "January 25, 2011"
  63. #define TG3_DEF_MAC_MODE 0
  64. #define TG3_DEF_RX_MODE 0
  65. #define TG3_DEF_TX_MODE 0
  66. #define TG3_DEF_MSG_ENABLE \
  67. (NETIF_MSG_DRV | \
  68. NETIF_MSG_PROBE | \
  69. NETIF_MSG_LINK | \
  70. NETIF_MSG_TIMER | \
  71. NETIF_MSG_IFDOWN | \
  72. NETIF_MSG_IFUP | \
  73. NETIF_MSG_RX_ERR | \
  74. NETIF_MSG_TX_ERR)
  75. /* length of time before we decide the hardware is borked,
  76. * and dev->tx_timeout() should be called to fix the problem
  77. */
  78. #define TG3_TX_TIMEOUT (5 * HZ)
  79. /* hardware minimum and maximum for a single frame's data payload */
  80. #define TG3_MIN_MTU 60
  81. #define TG3_MAX_MTU(tp) \
  82. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  83. /* These numbers seem to be hard coded in the NIC firmware somehow.
  84. * You can't change the ring sizes, but you can change where you place
  85. * them in the NIC onboard memory.
  86. */
  87. #define TG3_RX_STD_RING_SIZE(tp) \
  88. ((tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP) ? \
  89. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  90. #define TG3_DEF_RX_RING_PENDING 200
  91. #define TG3_RX_JMB_RING_SIZE(tp) \
  92. ((tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP) ? \
  93. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  94. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  95. #define TG3_RSS_INDIR_TBL_SIZE 128
  96. /* Do not place this n-ring entries value into the tp struct itself,
  97. * we really want to expose these constants to GCC so that modulo et
  98. * al. operations are done with shifts and masks instead of with
  99. * hw multiply/modulo instructions. Another solution would be to
  100. * replace things like '% foo' with '& (foo - 1)'.
  101. */
  102. #define TG3_TX_RING_SIZE 512
  103. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  104. #define TG3_RX_STD_RING_BYTES(tp) \
  105. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  106. #define TG3_RX_JMB_RING_BYTES(tp) \
  107. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  108. #define TG3_RX_RCB_RING_BYTES(tp) \
  109. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  110. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  111. TG3_TX_RING_SIZE)
  112. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  113. #define TG3_DMA_BYTE_ENAB 64
  114. #define TG3_RX_STD_DMA_SZ 1536
  115. #define TG3_RX_JMB_DMA_SZ 9046
  116. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  117. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  118. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  119. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  120. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  121. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  122. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  123. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  124. * that are at least dword aligned when used in PCIX mode. The driver
  125. * works around this bug by double copying the packet. This workaround
  126. * is built into the normal double copy length check for efficiency.
  127. *
  128. * However, the double copy is only necessary on those architectures
  129. * where unaligned memory accesses are inefficient. For those architectures
  130. * where unaligned memory accesses incur little penalty, we can reintegrate
  131. * the 5701 in the normal rx path. Doing so saves a device structure
  132. * dereference by hardcoding the double copy threshold in place.
  133. */
  134. #define TG3_RX_COPY_THRESHOLD 256
  135. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  136. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  137. #else
  138. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  139. #endif
  140. /* minimum number of free TX descriptors required to wake up TX process */
  141. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  142. #define TG3_RAW_IP_ALIGN 2
  143. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  144. #define FIRMWARE_TG3 "tigon/tg3.bin"
  145. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  146. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  147. static char version[] __devinitdata =
  148. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  149. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  150. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  151. MODULE_LICENSE("GPL");
  152. MODULE_VERSION(DRV_MODULE_VERSION);
  153. MODULE_FIRMWARE(FIRMWARE_TG3);
  154. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  155. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  156. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  157. module_param(tg3_debug, int, 0);
  158. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  159. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  240. {}
  241. };
  242. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  243. static const struct {
  244. const char string[ETH_GSTRING_LEN];
  245. } ethtool_stats_keys[] = {
  246. { "rx_octets" },
  247. { "rx_fragments" },
  248. { "rx_ucast_packets" },
  249. { "rx_mcast_packets" },
  250. { "rx_bcast_packets" },
  251. { "rx_fcs_errors" },
  252. { "rx_align_errors" },
  253. { "rx_xon_pause_rcvd" },
  254. { "rx_xoff_pause_rcvd" },
  255. { "rx_mac_ctrl_rcvd" },
  256. { "rx_xoff_entered" },
  257. { "rx_frame_too_long_errors" },
  258. { "rx_jabbers" },
  259. { "rx_undersize_packets" },
  260. { "rx_in_length_errors" },
  261. { "rx_out_length_errors" },
  262. { "rx_64_or_less_octet_packets" },
  263. { "rx_65_to_127_octet_packets" },
  264. { "rx_128_to_255_octet_packets" },
  265. { "rx_256_to_511_octet_packets" },
  266. { "rx_512_to_1023_octet_packets" },
  267. { "rx_1024_to_1522_octet_packets" },
  268. { "rx_1523_to_2047_octet_packets" },
  269. { "rx_2048_to_4095_octet_packets" },
  270. { "rx_4096_to_8191_octet_packets" },
  271. { "rx_8192_to_9022_octet_packets" },
  272. { "tx_octets" },
  273. { "tx_collisions" },
  274. { "tx_xon_sent" },
  275. { "tx_xoff_sent" },
  276. { "tx_flow_control" },
  277. { "tx_mac_errors" },
  278. { "tx_single_collisions" },
  279. { "tx_mult_collisions" },
  280. { "tx_deferred" },
  281. { "tx_excessive_collisions" },
  282. { "tx_late_collisions" },
  283. { "tx_collide_2times" },
  284. { "tx_collide_3times" },
  285. { "tx_collide_4times" },
  286. { "tx_collide_5times" },
  287. { "tx_collide_6times" },
  288. { "tx_collide_7times" },
  289. { "tx_collide_8times" },
  290. { "tx_collide_9times" },
  291. { "tx_collide_10times" },
  292. { "tx_collide_11times" },
  293. { "tx_collide_12times" },
  294. { "tx_collide_13times" },
  295. { "tx_collide_14times" },
  296. { "tx_collide_15times" },
  297. { "tx_ucast_packets" },
  298. { "tx_mcast_packets" },
  299. { "tx_bcast_packets" },
  300. { "tx_carrier_sense_errors" },
  301. { "tx_discards" },
  302. { "tx_errors" },
  303. { "dma_writeq_full" },
  304. { "dma_write_prioq_full" },
  305. { "rxbds_empty" },
  306. { "rx_discards" },
  307. { "mbuf_lwm_thresh_hit" },
  308. { "rx_errors" },
  309. { "rx_threshold_hit" },
  310. { "dma_readq_full" },
  311. { "dma_read_prioq_full" },
  312. { "tx_comp_queue_full" },
  313. { "ring_set_send_prod_index" },
  314. { "ring_status_update" },
  315. { "nic_irqs" },
  316. { "nic_avoided_irqs" },
  317. { "nic_tx_threshold_hit" }
  318. };
  319. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  320. static const struct {
  321. const char string[ETH_GSTRING_LEN];
  322. } ethtool_test_keys[] = {
  323. { "nvram test (online) " },
  324. { "link test (online) " },
  325. { "register test (offline)" },
  326. { "memory test (offline)" },
  327. { "loopback test (offline)" },
  328. { "interrupt test (offline)" },
  329. };
  330. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  331. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  332. {
  333. writel(val, tp->regs + off);
  334. }
  335. static u32 tg3_read32(struct tg3 *tp, u32 off)
  336. {
  337. return readl(tp->regs + off);
  338. }
  339. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  340. {
  341. writel(val, tp->aperegs + off);
  342. }
  343. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  344. {
  345. return readl(tp->aperegs + off);
  346. }
  347. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  348. {
  349. unsigned long flags;
  350. spin_lock_irqsave(&tp->indirect_lock, flags);
  351. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  352. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  353. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  354. }
  355. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  356. {
  357. writel(val, tp->regs + off);
  358. readl(tp->regs + off);
  359. }
  360. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  361. {
  362. unsigned long flags;
  363. u32 val;
  364. spin_lock_irqsave(&tp->indirect_lock, flags);
  365. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  366. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  367. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  368. return val;
  369. }
  370. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  371. {
  372. unsigned long flags;
  373. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  374. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  375. TG3_64BIT_REG_LOW, val);
  376. return;
  377. }
  378. if (off == TG3_RX_STD_PROD_IDX_REG) {
  379. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  380. TG3_64BIT_REG_LOW, val);
  381. return;
  382. }
  383. spin_lock_irqsave(&tp->indirect_lock, flags);
  384. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  385. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  386. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  387. /* In indirect mode when disabling interrupts, we also need
  388. * to clear the interrupt bit in the GRC local ctrl register.
  389. */
  390. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  391. (val == 0x1)) {
  392. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  393. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  394. }
  395. }
  396. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  397. {
  398. unsigned long flags;
  399. u32 val;
  400. spin_lock_irqsave(&tp->indirect_lock, flags);
  401. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  402. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  403. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  404. return val;
  405. }
  406. /* usec_wait specifies the wait time in usec when writing to certain registers
  407. * where it is unsafe to read back the register without some delay.
  408. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  409. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  410. */
  411. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  412. {
  413. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  414. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  415. /* Non-posted methods */
  416. tp->write32(tp, off, val);
  417. else {
  418. /* Posted method */
  419. tg3_write32(tp, off, val);
  420. if (usec_wait)
  421. udelay(usec_wait);
  422. tp->read32(tp, off);
  423. }
  424. /* Wait again after the read for the posted method to guarantee that
  425. * the wait time is met.
  426. */
  427. if (usec_wait)
  428. udelay(usec_wait);
  429. }
  430. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  431. {
  432. tp->write32_mbox(tp, off, val);
  433. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  434. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  435. tp->read32_mbox(tp, off);
  436. }
  437. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  438. {
  439. void __iomem *mbox = tp->regs + off;
  440. writel(val, mbox);
  441. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  442. writel(val, mbox);
  443. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  444. readl(mbox);
  445. }
  446. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  447. {
  448. return readl(tp->regs + off + GRCMBOX_BASE);
  449. }
  450. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  451. {
  452. writel(val, tp->regs + off + GRCMBOX_BASE);
  453. }
  454. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  455. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  456. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  457. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  458. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  459. #define tw32(reg, val) tp->write32(tp, reg, val)
  460. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  461. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  462. #define tr32(reg) tp->read32(tp, reg)
  463. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  464. {
  465. unsigned long flags;
  466. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  467. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  468. return;
  469. spin_lock_irqsave(&tp->indirect_lock, flags);
  470. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  471. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  472. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  473. /* Always leave this as zero. */
  474. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  475. } else {
  476. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  477. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  478. /* Always leave this as zero. */
  479. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  480. }
  481. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  482. }
  483. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  484. {
  485. unsigned long flags;
  486. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  487. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  488. *val = 0;
  489. return;
  490. }
  491. spin_lock_irqsave(&tp->indirect_lock, flags);
  492. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  493. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  494. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  495. /* Always leave this as zero. */
  496. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  497. } else {
  498. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  499. *val = tr32(TG3PCI_MEM_WIN_DATA);
  500. /* Always leave this as zero. */
  501. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  502. }
  503. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  504. }
  505. static void tg3_ape_lock_init(struct tg3 *tp)
  506. {
  507. int i;
  508. u32 regbase;
  509. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  510. regbase = TG3_APE_LOCK_GRANT;
  511. else
  512. regbase = TG3_APE_PER_LOCK_GRANT;
  513. /* Make sure the driver hasn't any stale locks. */
  514. for (i = 0; i < 8; i++)
  515. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  516. }
  517. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  518. {
  519. int i, off;
  520. int ret = 0;
  521. u32 status, req, gnt;
  522. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  523. return 0;
  524. switch (locknum) {
  525. case TG3_APE_LOCK_GRC:
  526. case TG3_APE_LOCK_MEM:
  527. break;
  528. default:
  529. return -EINVAL;
  530. }
  531. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  532. req = TG3_APE_LOCK_REQ;
  533. gnt = TG3_APE_LOCK_GRANT;
  534. } else {
  535. req = TG3_APE_PER_LOCK_REQ;
  536. gnt = TG3_APE_PER_LOCK_GRANT;
  537. }
  538. off = 4 * locknum;
  539. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  540. /* Wait for up to 1 millisecond to acquire lock. */
  541. for (i = 0; i < 100; i++) {
  542. status = tg3_ape_read32(tp, gnt + off);
  543. if (status == APE_LOCK_GRANT_DRIVER)
  544. break;
  545. udelay(10);
  546. }
  547. if (status != APE_LOCK_GRANT_DRIVER) {
  548. /* Revoke the lock request. */
  549. tg3_ape_write32(tp, gnt + off,
  550. APE_LOCK_GRANT_DRIVER);
  551. ret = -EBUSY;
  552. }
  553. return ret;
  554. }
  555. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  556. {
  557. u32 gnt;
  558. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  559. return;
  560. switch (locknum) {
  561. case TG3_APE_LOCK_GRC:
  562. case TG3_APE_LOCK_MEM:
  563. break;
  564. default:
  565. return;
  566. }
  567. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  568. gnt = TG3_APE_LOCK_GRANT;
  569. else
  570. gnt = TG3_APE_PER_LOCK_GRANT;
  571. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  572. }
  573. static void tg3_disable_ints(struct tg3 *tp)
  574. {
  575. int i;
  576. tw32(TG3PCI_MISC_HOST_CTRL,
  577. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  578. for (i = 0; i < tp->irq_max; i++)
  579. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  580. }
  581. static void tg3_enable_ints(struct tg3 *tp)
  582. {
  583. int i;
  584. tp->irq_sync = 0;
  585. wmb();
  586. tw32(TG3PCI_MISC_HOST_CTRL,
  587. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  588. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  589. for (i = 0; i < tp->irq_cnt; i++) {
  590. struct tg3_napi *tnapi = &tp->napi[i];
  591. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  592. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  593. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  594. tp->coal_now |= tnapi->coal_now;
  595. }
  596. /* Force an initial interrupt */
  597. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  598. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  599. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  600. else
  601. tw32(HOSTCC_MODE, tp->coal_now);
  602. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  603. }
  604. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  605. {
  606. struct tg3 *tp = tnapi->tp;
  607. struct tg3_hw_status *sblk = tnapi->hw_status;
  608. unsigned int work_exists = 0;
  609. /* check for phy events */
  610. if (!(tp->tg3_flags &
  611. (TG3_FLAG_USE_LINKCHG_REG |
  612. TG3_FLAG_POLL_SERDES))) {
  613. if (sblk->status & SD_STATUS_LINK_CHG)
  614. work_exists = 1;
  615. }
  616. /* check for RX/TX work to do */
  617. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  618. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  619. work_exists = 1;
  620. return work_exists;
  621. }
  622. /* tg3_int_reenable
  623. * similar to tg3_enable_ints, but it accurately determines whether there
  624. * is new work pending and can return without flushing the PIO write
  625. * which reenables interrupts
  626. */
  627. static void tg3_int_reenable(struct tg3_napi *tnapi)
  628. {
  629. struct tg3 *tp = tnapi->tp;
  630. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  631. mmiowb();
  632. /* When doing tagged status, this work check is unnecessary.
  633. * The last_tag we write above tells the chip which piece of
  634. * work we've completed.
  635. */
  636. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  637. tg3_has_work(tnapi))
  638. tw32(HOSTCC_MODE, tp->coalesce_mode |
  639. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  640. }
  641. static void tg3_switch_clocks(struct tg3 *tp)
  642. {
  643. u32 clock_ctrl;
  644. u32 orig_clock_ctrl;
  645. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  646. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  647. return;
  648. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  649. orig_clock_ctrl = clock_ctrl;
  650. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  651. CLOCK_CTRL_CLKRUN_OENABLE |
  652. 0x1f);
  653. tp->pci_clock_ctrl = clock_ctrl;
  654. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  655. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  656. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  657. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  658. }
  659. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  660. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  661. clock_ctrl |
  662. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  663. 40);
  664. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  665. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  666. 40);
  667. }
  668. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  669. }
  670. #define PHY_BUSY_LOOPS 5000
  671. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  672. {
  673. u32 frame_val;
  674. unsigned int loops;
  675. int ret;
  676. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  677. tw32_f(MAC_MI_MODE,
  678. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  679. udelay(80);
  680. }
  681. *val = 0x0;
  682. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  683. MI_COM_PHY_ADDR_MASK);
  684. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  685. MI_COM_REG_ADDR_MASK);
  686. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  687. tw32_f(MAC_MI_COM, frame_val);
  688. loops = PHY_BUSY_LOOPS;
  689. while (loops != 0) {
  690. udelay(10);
  691. frame_val = tr32(MAC_MI_COM);
  692. if ((frame_val & MI_COM_BUSY) == 0) {
  693. udelay(5);
  694. frame_val = tr32(MAC_MI_COM);
  695. break;
  696. }
  697. loops -= 1;
  698. }
  699. ret = -EBUSY;
  700. if (loops != 0) {
  701. *val = frame_val & MI_COM_DATA_MASK;
  702. ret = 0;
  703. }
  704. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  705. tw32_f(MAC_MI_MODE, tp->mi_mode);
  706. udelay(80);
  707. }
  708. return ret;
  709. }
  710. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  711. {
  712. u32 frame_val;
  713. unsigned int loops;
  714. int ret;
  715. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  716. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  717. return 0;
  718. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  719. tw32_f(MAC_MI_MODE,
  720. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  721. udelay(80);
  722. }
  723. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  724. MI_COM_PHY_ADDR_MASK);
  725. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  726. MI_COM_REG_ADDR_MASK);
  727. frame_val |= (val & MI_COM_DATA_MASK);
  728. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  729. tw32_f(MAC_MI_COM, frame_val);
  730. loops = PHY_BUSY_LOOPS;
  731. while (loops != 0) {
  732. udelay(10);
  733. frame_val = tr32(MAC_MI_COM);
  734. if ((frame_val & MI_COM_BUSY) == 0) {
  735. udelay(5);
  736. frame_val = tr32(MAC_MI_COM);
  737. break;
  738. }
  739. loops -= 1;
  740. }
  741. ret = -EBUSY;
  742. if (loops != 0)
  743. ret = 0;
  744. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  745. tw32_f(MAC_MI_MODE, tp->mi_mode);
  746. udelay(80);
  747. }
  748. return ret;
  749. }
  750. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  751. {
  752. int err;
  753. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  754. if (err)
  755. goto done;
  756. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  757. if (err)
  758. goto done;
  759. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  760. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  761. if (err)
  762. goto done;
  763. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  764. done:
  765. return err;
  766. }
  767. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  768. {
  769. int err;
  770. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  771. if (err)
  772. goto done;
  773. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  774. if (err)
  775. goto done;
  776. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  777. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  778. if (err)
  779. goto done;
  780. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  781. done:
  782. return err;
  783. }
  784. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  785. {
  786. int err;
  787. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  788. if (!err)
  789. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  790. return err;
  791. }
  792. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  793. {
  794. int err;
  795. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  796. if (!err)
  797. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  798. return err;
  799. }
  800. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  801. {
  802. int err;
  803. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  804. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  805. MII_TG3_AUXCTL_SHDWSEL_MISC);
  806. if (!err)
  807. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  808. return err;
  809. }
  810. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  811. {
  812. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  813. set |= MII_TG3_AUXCTL_MISC_WREN;
  814. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  815. }
  816. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  817. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  818. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  819. MII_TG3_AUXCTL_ACTL_TX_6DB)
  820. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  821. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  822. MII_TG3_AUXCTL_ACTL_TX_6DB);
  823. static int tg3_bmcr_reset(struct tg3 *tp)
  824. {
  825. u32 phy_control;
  826. int limit, err;
  827. /* OK, reset it, and poll the BMCR_RESET bit until it
  828. * clears or we time out.
  829. */
  830. phy_control = BMCR_RESET;
  831. err = tg3_writephy(tp, MII_BMCR, phy_control);
  832. if (err != 0)
  833. return -EBUSY;
  834. limit = 5000;
  835. while (limit--) {
  836. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  837. if (err != 0)
  838. return -EBUSY;
  839. if ((phy_control & BMCR_RESET) == 0) {
  840. udelay(40);
  841. break;
  842. }
  843. udelay(10);
  844. }
  845. if (limit < 0)
  846. return -EBUSY;
  847. return 0;
  848. }
  849. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  850. {
  851. struct tg3 *tp = bp->priv;
  852. u32 val;
  853. spin_lock_bh(&tp->lock);
  854. if (tg3_readphy(tp, reg, &val))
  855. val = -EIO;
  856. spin_unlock_bh(&tp->lock);
  857. return val;
  858. }
  859. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  860. {
  861. struct tg3 *tp = bp->priv;
  862. u32 ret = 0;
  863. spin_lock_bh(&tp->lock);
  864. if (tg3_writephy(tp, reg, val))
  865. ret = -EIO;
  866. spin_unlock_bh(&tp->lock);
  867. return ret;
  868. }
  869. static int tg3_mdio_reset(struct mii_bus *bp)
  870. {
  871. return 0;
  872. }
  873. static void tg3_mdio_config_5785(struct tg3 *tp)
  874. {
  875. u32 val;
  876. struct phy_device *phydev;
  877. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  878. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  879. case PHY_ID_BCM50610:
  880. case PHY_ID_BCM50610M:
  881. val = MAC_PHYCFG2_50610_LED_MODES;
  882. break;
  883. case PHY_ID_BCMAC131:
  884. val = MAC_PHYCFG2_AC131_LED_MODES;
  885. break;
  886. case PHY_ID_RTL8211C:
  887. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  888. break;
  889. case PHY_ID_RTL8201E:
  890. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  891. break;
  892. default:
  893. return;
  894. }
  895. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  896. tw32(MAC_PHYCFG2, val);
  897. val = tr32(MAC_PHYCFG1);
  898. val &= ~(MAC_PHYCFG1_RGMII_INT |
  899. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  900. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  901. tw32(MAC_PHYCFG1, val);
  902. return;
  903. }
  904. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  905. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  906. MAC_PHYCFG2_FMODE_MASK_MASK |
  907. MAC_PHYCFG2_GMODE_MASK_MASK |
  908. MAC_PHYCFG2_ACT_MASK_MASK |
  909. MAC_PHYCFG2_QUAL_MASK_MASK |
  910. MAC_PHYCFG2_INBAND_ENABLE;
  911. tw32(MAC_PHYCFG2, val);
  912. val = tr32(MAC_PHYCFG1);
  913. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  914. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  915. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  916. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  917. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  918. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  919. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  920. }
  921. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  922. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  923. tw32(MAC_PHYCFG1, val);
  924. val = tr32(MAC_EXT_RGMII_MODE);
  925. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  926. MAC_RGMII_MODE_RX_QUALITY |
  927. MAC_RGMII_MODE_RX_ACTIVITY |
  928. MAC_RGMII_MODE_RX_ENG_DET |
  929. MAC_RGMII_MODE_TX_ENABLE |
  930. MAC_RGMII_MODE_TX_LOWPWR |
  931. MAC_RGMII_MODE_TX_RESET);
  932. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  933. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  934. val |= MAC_RGMII_MODE_RX_INT_B |
  935. MAC_RGMII_MODE_RX_QUALITY |
  936. MAC_RGMII_MODE_RX_ACTIVITY |
  937. MAC_RGMII_MODE_RX_ENG_DET;
  938. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  939. val |= MAC_RGMII_MODE_TX_ENABLE |
  940. MAC_RGMII_MODE_TX_LOWPWR |
  941. MAC_RGMII_MODE_TX_RESET;
  942. }
  943. tw32(MAC_EXT_RGMII_MODE, val);
  944. }
  945. static void tg3_mdio_start(struct tg3 *tp)
  946. {
  947. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  948. tw32_f(MAC_MI_MODE, tp->mi_mode);
  949. udelay(80);
  950. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  951. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  952. tg3_mdio_config_5785(tp);
  953. }
  954. static int tg3_mdio_init(struct tg3 *tp)
  955. {
  956. int i;
  957. u32 reg;
  958. struct phy_device *phydev;
  959. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  960. u32 is_serdes;
  961. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  962. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  963. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  964. else
  965. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  966. TG3_CPMU_PHY_STRAP_IS_SERDES;
  967. if (is_serdes)
  968. tp->phy_addr += 7;
  969. } else
  970. tp->phy_addr = TG3_PHY_MII_ADDR;
  971. tg3_mdio_start(tp);
  972. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  973. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  974. return 0;
  975. tp->mdio_bus = mdiobus_alloc();
  976. if (tp->mdio_bus == NULL)
  977. return -ENOMEM;
  978. tp->mdio_bus->name = "tg3 mdio bus";
  979. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  980. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  981. tp->mdio_bus->priv = tp;
  982. tp->mdio_bus->parent = &tp->pdev->dev;
  983. tp->mdio_bus->read = &tg3_mdio_read;
  984. tp->mdio_bus->write = &tg3_mdio_write;
  985. tp->mdio_bus->reset = &tg3_mdio_reset;
  986. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  987. tp->mdio_bus->irq = &tp->mdio_irq[0];
  988. for (i = 0; i < PHY_MAX_ADDR; i++)
  989. tp->mdio_bus->irq[i] = PHY_POLL;
  990. /* The bus registration will look for all the PHYs on the mdio bus.
  991. * Unfortunately, it does not ensure the PHY is powered up before
  992. * accessing the PHY ID registers. A chip reset is the
  993. * quickest way to bring the device back to an operational state..
  994. */
  995. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  996. tg3_bmcr_reset(tp);
  997. i = mdiobus_register(tp->mdio_bus);
  998. if (i) {
  999. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1000. mdiobus_free(tp->mdio_bus);
  1001. return i;
  1002. }
  1003. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1004. if (!phydev || !phydev->drv) {
  1005. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1006. mdiobus_unregister(tp->mdio_bus);
  1007. mdiobus_free(tp->mdio_bus);
  1008. return -ENODEV;
  1009. }
  1010. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1011. case PHY_ID_BCM57780:
  1012. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1013. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1014. break;
  1015. case PHY_ID_BCM50610:
  1016. case PHY_ID_BCM50610M:
  1017. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1018. PHY_BRCM_RX_REFCLK_UNUSED |
  1019. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1020. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1021. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  1022. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1023. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  1024. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1025. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  1026. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1027. /* fallthru */
  1028. case PHY_ID_RTL8211C:
  1029. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1030. break;
  1031. case PHY_ID_RTL8201E:
  1032. case PHY_ID_BCMAC131:
  1033. phydev->interface = PHY_INTERFACE_MODE_MII;
  1034. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1035. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1036. break;
  1037. }
  1038. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  1039. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1040. tg3_mdio_config_5785(tp);
  1041. return 0;
  1042. }
  1043. static void tg3_mdio_fini(struct tg3 *tp)
  1044. {
  1045. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  1046. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  1047. mdiobus_unregister(tp->mdio_bus);
  1048. mdiobus_free(tp->mdio_bus);
  1049. }
  1050. }
  1051. /* tp->lock is held. */
  1052. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1053. {
  1054. u32 val;
  1055. val = tr32(GRC_RX_CPU_EVENT);
  1056. val |= GRC_RX_CPU_DRIVER_EVENT;
  1057. tw32_f(GRC_RX_CPU_EVENT, val);
  1058. tp->last_event_jiffies = jiffies;
  1059. }
  1060. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1061. /* tp->lock is held. */
  1062. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1063. {
  1064. int i;
  1065. unsigned int delay_cnt;
  1066. long time_remain;
  1067. /* If enough time has passed, no wait is necessary. */
  1068. time_remain = (long)(tp->last_event_jiffies + 1 +
  1069. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1070. (long)jiffies;
  1071. if (time_remain < 0)
  1072. return;
  1073. /* Check if we can shorten the wait time. */
  1074. delay_cnt = jiffies_to_usecs(time_remain);
  1075. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1076. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1077. delay_cnt = (delay_cnt >> 3) + 1;
  1078. for (i = 0; i < delay_cnt; i++) {
  1079. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1080. break;
  1081. udelay(8);
  1082. }
  1083. }
  1084. /* tp->lock is held. */
  1085. static void tg3_ump_link_report(struct tg3 *tp)
  1086. {
  1087. u32 reg;
  1088. u32 val;
  1089. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1090. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1091. return;
  1092. tg3_wait_for_event_ack(tp);
  1093. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1094. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1095. val = 0;
  1096. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1097. val = reg << 16;
  1098. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1099. val |= (reg & 0xffff);
  1100. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1101. val = 0;
  1102. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1103. val = reg << 16;
  1104. if (!tg3_readphy(tp, MII_LPA, &reg))
  1105. val |= (reg & 0xffff);
  1106. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1107. val = 0;
  1108. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1109. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1110. val = reg << 16;
  1111. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1112. val |= (reg & 0xffff);
  1113. }
  1114. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1115. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1116. val = reg << 16;
  1117. else
  1118. val = 0;
  1119. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1120. tg3_generate_fw_event(tp);
  1121. }
  1122. static void tg3_link_report(struct tg3 *tp)
  1123. {
  1124. if (!netif_carrier_ok(tp->dev)) {
  1125. netif_info(tp, link, tp->dev, "Link is down\n");
  1126. tg3_ump_link_report(tp);
  1127. } else if (netif_msg_link(tp)) {
  1128. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1129. (tp->link_config.active_speed == SPEED_1000 ?
  1130. 1000 :
  1131. (tp->link_config.active_speed == SPEED_100 ?
  1132. 100 : 10)),
  1133. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1134. "full" : "half"));
  1135. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1136. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1137. "on" : "off",
  1138. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1139. "on" : "off");
  1140. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1141. netdev_info(tp->dev, "EEE is %s\n",
  1142. tp->setlpicnt ? "enabled" : "disabled");
  1143. tg3_ump_link_report(tp);
  1144. }
  1145. }
  1146. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1147. {
  1148. u16 miireg;
  1149. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1150. miireg = ADVERTISE_PAUSE_CAP;
  1151. else if (flow_ctrl & FLOW_CTRL_TX)
  1152. miireg = ADVERTISE_PAUSE_ASYM;
  1153. else if (flow_ctrl & FLOW_CTRL_RX)
  1154. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1155. else
  1156. miireg = 0;
  1157. return miireg;
  1158. }
  1159. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1160. {
  1161. u16 miireg;
  1162. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1163. miireg = ADVERTISE_1000XPAUSE;
  1164. else if (flow_ctrl & FLOW_CTRL_TX)
  1165. miireg = ADVERTISE_1000XPSE_ASYM;
  1166. else if (flow_ctrl & FLOW_CTRL_RX)
  1167. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1168. else
  1169. miireg = 0;
  1170. return miireg;
  1171. }
  1172. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1173. {
  1174. u8 cap = 0;
  1175. if (lcladv & ADVERTISE_1000XPAUSE) {
  1176. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1177. if (rmtadv & LPA_1000XPAUSE)
  1178. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1179. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1180. cap = FLOW_CTRL_RX;
  1181. } else {
  1182. if (rmtadv & LPA_1000XPAUSE)
  1183. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1184. }
  1185. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1186. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1187. cap = FLOW_CTRL_TX;
  1188. }
  1189. return cap;
  1190. }
  1191. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1192. {
  1193. u8 autoneg;
  1194. u8 flowctrl = 0;
  1195. u32 old_rx_mode = tp->rx_mode;
  1196. u32 old_tx_mode = tp->tx_mode;
  1197. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1198. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1199. else
  1200. autoneg = tp->link_config.autoneg;
  1201. if (autoneg == AUTONEG_ENABLE &&
  1202. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1203. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1204. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1205. else
  1206. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1207. } else
  1208. flowctrl = tp->link_config.flowctrl;
  1209. tp->link_config.active_flowctrl = flowctrl;
  1210. if (flowctrl & FLOW_CTRL_RX)
  1211. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1212. else
  1213. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1214. if (old_rx_mode != tp->rx_mode)
  1215. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1216. if (flowctrl & FLOW_CTRL_TX)
  1217. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1218. else
  1219. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1220. if (old_tx_mode != tp->tx_mode)
  1221. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1222. }
  1223. static void tg3_adjust_link(struct net_device *dev)
  1224. {
  1225. u8 oldflowctrl, linkmesg = 0;
  1226. u32 mac_mode, lcl_adv, rmt_adv;
  1227. struct tg3 *tp = netdev_priv(dev);
  1228. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1229. spin_lock_bh(&tp->lock);
  1230. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1231. MAC_MODE_HALF_DUPLEX);
  1232. oldflowctrl = tp->link_config.active_flowctrl;
  1233. if (phydev->link) {
  1234. lcl_adv = 0;
  1235. rmt_adv = 0;
  1236. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1237. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1238. else if (phydev->speed == SPEED_1000 ||
  1239. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1240. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1241. else
  1242. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1243. if (phydev->duplex == DUPLEX_HALF)
  1244. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1245. else {
  1246. lcl_adv = tg3_advert_flowctrl_1000T(
  1247. tp->link_config.flowctrl);
  1248. if (phydev->pause)
  1249. rmt_adv = LPA_PAUSE_CAP;
  1250. if (phydev->asym_pause)
  1251. rmt_adv |= LPA_PAUSE_ASYM;
  1252. }
  1253. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1254. } else
  1255. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1256. if (mac_mode != tp->mac_mode) {
  1257. tp->mac_mode = mac_mode;
  1258. tw32_f(MAC_MODE, tp->mac_mode);
  1259. udelay(40);
  1260. }
  1261. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1262. if (phydev->speed == SPEED_10)
  1263. tw32(MAC_MI_STAT,
  1264. MAC_MI_STAT_10MBPS_MODE |
  1265. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1266. else
  1267. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1268. }
  1269. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1270. tw32(MAC_TX_LENGTHS,
  1271. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1272. (6 << TX_LENGTHS_IPG_SHIFT) |
  1273. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1274. else
  1275. tw32(MAC_TX_LENGTHS,
  1276. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1277. (6 << TX_LENGTHS_IPG_SHIFT) |
  1278. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1279. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1280. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1281. phydev->speed != tp->link_config.active_speed ||
  1282. phydev->duplex != tp->link_config.active_duplex ||
  1283. oldflowctrl != tp->link_config.active_flowctrl)
  1284. linkmesg = 1;
  1285. tp->link_config.active_speed = phydev->speed;
  1286. tp->link_config.active_duplex = phydev->duplex;
  1287. spin_unlock_bh(&tp->lock);
  1288. if (linkmesg)
  1289. tg3_link_report(tp);
  1290. }
  1291. static int tg3_phy_init(struct tg3 *tp)
  1292. {
  1293. struct phy_device *phydev;
  1294. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1295. return 0;
  1296. /* Bring the PHY back to a known state. */
  1297. tg3_bmcr_reset(tp);
  1298. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1299. /* Attach the MAC to the PHY. */
  1300. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1301. phydev->dev_flags, phydev->interface);
  1302. if (IS_ERR(phydev)) {
  1303. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1304. return PTR_ERR(phydev);
  1305. }
  1306. /* Mask with MAC supported features. */
  1307. switch (phydev->interface) {
  1308. case PHY_INTERFACE_MODE_GMII:
  1309. case PHY_INTERFACE_MODE_RGMII:
  1310. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1311. phydev->supported &= (PHY_GBIT_FEATURES |
  1312. SUPPORTED_Pause |
  1313. SUPPORTED_Asym_Pause);
  1314. break;
  1315. }
  1316. /* fallthru */
  1317. case PHY_INTERFACE_MODE_MII:
  1318. phydev->supported &= (PHY_BASIC_FEATURES |
  1319. SUPPORTED_Pause |
  1320. SUPPORTED_Asym_Pause);
  1321. break;
  1322. default:
  1323. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1324. return -EINVAL;
  1325. }
  1326. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1327. phydev->advertising = phydev->supported;
  1328. return 0;
  1329. }
  1330. static void tg3_phy_start(struct tg3 *tp)
  1331. {
  1332. struct phy_device *phydev;
  1333. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1334. return;
  1335. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1336. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1337. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1338. phydev->speed = tp->link_config.orig_speed;
  1339. phydev->duplex = tp->link_config.orig_duplex;
  1340. phydev->autoneg = tp->link_config.orig_autoneg;
  1341. phydev->advertising = tp->link_config.orig_advertising;
  1342. }
  1343. phy_start(phydev);
  1344. phy_start_aneg(phydev);
  1345. }
  1346. static void tg3_phy_stop(struct tg3 *tp)
  1347. {
  1348. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1349. return;
  1350. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1351. }
  1352. static void tg3_phy_fini(struct tg3 *tp)
  1353. {
  1354. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1355. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1356. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1357. }
  1358. }
  1359. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1360. {
  1361. u32 phytest;
  1362. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1363. u32 phy;
  1364. tg3_writephy(tp, MII_TG3_FET_TEST,
  1365. phytest | MII_TG3_FET_SHADOW_EN);
  1366. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1367. if (enable)
  1368. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1369. else
  1370. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1371. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1372. }
  1373. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1374. }
  1375. }
  1376. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1377. {
  1378. u32 reg;
  1379. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1380. ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  1381. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1382. return;
  1383. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1384. tg3_phy_fet_toggle_apd(tp, enable);
  1385. return;
  1386. }
  1387. reg = MII_TG3_MISC_SHDW_WREN |
  1388. MII_TG3_MISC_SHDW_SCR5_SEL |
  1389. MII_TG3_MISC_SHDW_SCR5_LPED |
  1390. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1391. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1392. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1393. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1394. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1395. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1396. reg = MII_TG3_MISC_SHDW_WREN |
  1397. MII_TG3_MISC_SHDW_APD_SEL |
  1398. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1399. if (enable)
  1400. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1401. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1402. }
  1403. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1404. {
  1405. u32 phy;
  1406. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1407. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1408. return;
  1409. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1410. u32 ephy;
  1411. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1412. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1413. tg3_writephy(tp, MII_TG3_FET_TEST,
  1414. ephy | MII_TG3_FET_SHADOW_EN);
  1415. if (!tg3_readphy(tp, reg, &phy)) {
  1416. if (enable)
  1417. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1418. else
  1419. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1420. tg3_writephy(tp, reg, phy);
  1421. }
  1422. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1423. }
  1424. } else {
  1425. int ret;
  1426. ret = tg3_phy_auxctl_read(tp,
  1427. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1428. if (!ret) {
  1429. if (enable)
  1430. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1431. else
  1432. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1433. tg3_phy_auxctl_write(tp,
  1434. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1435. }
  1436. }
  1437. }
  1438. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1439. {
  1440. int ret;
  1441. u32 val;
  1442. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1443. return;
  1444. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1445. if (!ret)
  1446. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1447. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1448. }
  1449. static void tg3_phy_apply_otp(struct tg3 *tp)
  1450. {
  1451. u32 otp, phy;
  1452. if (!tp->phy_otp)
  1453. return;
  1454. otp = tp->phy_otp;
  1455. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1456. return;
  1457. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1458. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1459. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1460. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1461. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1462. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1463. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1464. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1465. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1466. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1467. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1468. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1469. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1470. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1471. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1472. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1473. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1474. }
  1475. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1476. {
  1477. u32 val;
  1478. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1479. return;
  1480. tp->setlpicnt = 0;
  1481. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1482. current_link_up == 1 &&
  1483. tp->link_config.active_duplex == DUPLEX_FULL &&
  1484. (tp->link_config.active_speed == SPEED_100 ||
  1485. tp->link_config.active_speed == SPEED_1000)) {
  1486. u32 eeectl;
  1487. if (tp->link_config.active_speed == SPEED_1000)
  1488. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1489. else
  1490. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1491. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1492. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1493. TG3_CL45_D7_EEERES_STAT, &val);
  1494. switch (val) {
  1495. case TG3_CL45_D7_EEERES_STAT_LP_1000T:
  1496. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  1497. case ASIC_REV_5717:
  1498. case ASIC_REV_5719:
  1499. case ASIC_REV_57765:
  1500. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1501. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26,
  1502. 0x0000);
  1503. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1504. }
  1505. }
  1506. /* Fallthrough */
  1507. case TG3_CL45_D7_EEERES_STAT_LP_100TX:
  1508. tp->setlpicnt = 2;
  1509. }
  1510. }
  1511. if (!tp->setlpicnt) {
  1512. val = tr32(TG3_CPMU_EEE_MODE);
  1513. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1514. }
  1515. }
  1516. static int tg3_wait_macro_done(struct tg3 *tp)
  1517. {
  1518. int limit = 100;
  1519. while (limit--) {
  1520. u32 tmp32;
  1521. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1522. if ((tmp32 & 0x1000) == 0)
  1523. break;
  1524. }
  1525. }
  1526. if (limit < 0)
  1527. return -EBUSY;
  1528. return 0;
  1529. }
  1530. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1531. {
  1532. static const u32 test_pat[4][6] = {
  1533. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1534. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1535. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1536. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1537. };
  1538. int chan;
  1539. for (chan = 0; chan < 4; chan++) {
  1540. int i;
  1541. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1542. (chan * 0x2000) | 0x0200);
  1543. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1544. for (i = 0; i < 6; i++)
  1545. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1546. test_pat[chan][i]);
  1547. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1548. if (tg3_wait_macro_done(tp)) {
  1549. *resetp = 1;
  1550. return -EBUSY;
  1551. }
  1552. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1553. (chan * 0x2000) | 0x0200);
  1554. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1555. if (tg3_wait_macro_done(tp)) {
  1556. *resetp = 1;
  1557. return -EBUSY;
  1558. }
  1559. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1560. if (tg3_wait_macro_done(tp)) {
  1561. *resetp = 1;
  1562. return -EBUSY;
  1563. }
  1564. for (i = 0; i < 6; i += 2) {
  1565. u32 low, high;
  1566. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1567. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1568. tg3_wait_macro_done(tp)) {
  1569. *resetp = 1;
  1570. return -EBUSY;
  1571. }
  1572. low &= 0x7fff;
  1573. high &= 0x000f;
  1574. if (low != test_pat[chan][i] ||
  1575. high != test_pat[chan][i+1]) {
  1576. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1577. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1578. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1579. return -EBUSY;
  1580. }
  1581. }
  1582. }
  1583. return 0;
  1584. }
  1585. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1586. {
  1587. int chan;
  1588. for (chan = 0; chan < 4; chan++) {
  1589. int i;
  1590. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1591. (chan * 0x2000) | 0x0200);
  1592. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1593. for (i = 0; i < 6; i++)
  1594. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1595. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1596. if (tg3_wait_macro_done(tp))
  1597. return -EBUSY;
  1598. }
  1599. return 0;
  1600. }
  1601. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1602. {
  1603. u32 reg32, phy9_orig;
  1604. int retries, do_phy_reset, err;
  1605. retries = 10;
  1606. do_phy_reset = 1;
  1607. do {
  1608. if (do_phy_reset) {
  1609. err = tg3_bmcr_reset(tp);
  1610. if (err)
  1611. return err;
  1612. do_phy_reset = 0;
  1613. }
  1614. /* Disable transmitter and interrupt. */
  1615. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1616. continue;
  1617. reg32 |= 0x3000;
  1618. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1619. /* Set full-duplex, 1000 mbps. */
  1620. tg3_writephy(tp, MII_BMCR,
  1621. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1622. /* Set to master mode. */
  1623. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1624. continue;
  1625. tg3_writephy(tp, MII_TG3_CTRL,
  1626. (MII_TG3_CTRL_AS_MASTER |
  1627. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1628. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1629. if (err)
  1630. return err;
  1631. /* Block the PHY control access. */
  1632. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1633. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1634. if (!err)
  1635. break;
  1636. } while (--retries);
  1637. err = tg3_phy_reset_chanpat(tp);
  1638. if (err)
  1639. return err;
  1640. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1641. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1642. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1643. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1644. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1645. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1646. reg32 &= ~0x3000;
  1647. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1648. } else if (!err)
  1649. err = -EBUSY;
  1650. return err;
  1651. }
  1652. /* This will reset the tigon3 PHY if there is no valid
  1653. * link unless the FORCE argument is non-zero.
  1654. */
  1655. static int tg3_phy_reset(struct tg3 *tp)
  1656. {
  1657. u32 val, cpmuctrl;
  1658. int err;
  1659. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1660. val = tr32(GRC_MISC_CFG);
  1661. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1662. udelay(40);
  1663. }
  1664. err = tg3_readphy(tp, MII_BMSR, &val);
  1665. err |= tg3_readphy(tp, MII_BMSR, &val);
  1666. if (err != 0)
  1667. return -EBUSY;
  1668. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1669. netif_carrier_off(tp->dev);
  1670. tg3_link_report(tp);
  1671. }
  1672. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1673. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1674. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1675. err = tg3_phy_reset_5703_4_5(tp);
  1676. if (err)
  1677. return err;
  1678. goto out;
  1679. }
  1680. cpmuctrl = 0;
  1681. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1682. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1683. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1684. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1685. tw32(TG3_CPMU_CTRL,
  1686. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1687. }
  1688. err = tg3_bmcr_reset(tp);
  1689. if (err)
  1690. return err;
  1691. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1692. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1693. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1694. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1695. }
  1696. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1697. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1698. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1699. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1700. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1701. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1702. udelay(40);
  1703. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1704. }
  1705. }
  1706. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  1707. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1708. return 0;
  1709. tg3_phy_apply_otp(tp);
  1710. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1711. tg3_phy_toggle_apd(tp, true);
  1712. else
  1713. tg3_phy_toggle_apd(tp, false);
  1714. out:
  1715. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  1716. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1717. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1718. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1719. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1720. }
  1721. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1722. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1723. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1724. }
  1725. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1726. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1727. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1728. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1729. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1730. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1731. }
  1732. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1733. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1734. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1735. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1736. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1737. tg3_writephy(tp, MII_TG3_TEST1,
  1738. MII_TG3_TEST1_TRIM_EN | 0x4);
  1739. } else
  1740. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1741. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1742. }
  1743. }
  1744. /* Set Extended packet length bit (bit 14) on all chips that */
  1745. /* support jumbo frames */
  1746. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1747. /* Cannot do read-modify-write on 5401 */
  1748. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  1749. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1750. /* Set bit 14 with read-modify-write to preserve other bits */
  1751. err = tg3_phy_auxctl_read(tp,
  1752. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1753. if (!err)
  1754. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1755. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  1756. }
  1757. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1758. * jumbo frames transmission.
  1759. */
  1760. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1761. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1762. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1763. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1764. }
  1765. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1766. /* adjust output voltage */
  1767. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1768. }
  1769. tg3_phy_toggle_automdix(tp, 1);
  1770. tg3_phy_set_wirespeed(tp);
  1771. return 0;
  1772. }
  1773. static void tg3_frob_aux_power(struct tg3 *tp)
  1774. {
  1775. bool need_vaux = false;
  1776. /* The GPIOs do something completely different on 57765. */
  1777. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1778. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1779. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1780. return;
  1781. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1782. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1783. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1784. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) &&
  1785. tp->pdev_peer != tp->pdev) {
  1786. struct net_device *dev_peer;
  1787. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1788. /* remove_one() may have been run on the peer. */
  1789. if (dev_peer) {
  1790. struct tg3 *tp_peer = netdev_priv(dev_peer);
  1791. if (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  1792. return;
  1793. if ((tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) ||
  1794. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1795. need_vaux = true;
  1796. }
  1797. }
  1798. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) ||
  1799. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1800. need_vaux = true;
  1801. if (need_vaux) {
  1802. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1803. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1804. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1805. (GRC_LCLCTRL_GPIO_OE0 |
  1806. GRC_LCLCTRL_GPIO_OE1 |
  1807. GRC_LCLCTRL_GPIO_OE2 |
  1808. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1809. GRC_LCLCTRL_GPIO_OUTPUT1),
  1810. 100);
  1811. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1812. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1813. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1814. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1815. GRC_LCLCTRL_GPIO_OE1 |
  1816. GRC_LCLCTRL_GPIO_OE2 |
  1817. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1818. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1819. tp->grc_local_ctrl;
  1820. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1821. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1822. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1823. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1824. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1825. } else {
  1826. u32 no_gpio2;
  1827. u32 grc_local_ctrl = 0;
  1828. /* Workaround to prevent overdrawing Amps. */
  1829. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1830. ASIC_REV_5714) {
  1831. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1832. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1833. grc_local_ctrl, 100);
  1834. }
  1835. /* On 5753 and variants, GPIO2 cannot be used. */
  1836. no_gpio2 = tp->nic_sram_data_cfg &
  1837. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1838. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1839. GRC_LCLCTRL_GPIO_OE1 |
  1840. GRC_LCLCTRL_GPIO_OE2 |
  1841. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1842. GRC_LCLCTRL_GPIO_OUTPUT2;
  1843. if (no_gpio2) {
  1844. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1845. GRC_LCLCTRL_GPIO_OUTPUT2);
  1846. }
  1847. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1848. grc_local_ctrl, 100);
  1849. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1850. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1851. grc_local_ctrl, 100);
  1852. if (!no_gpio2) {
  1853. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1854. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1855. grc_local_ctrl, 100);
  1856. }
  1857. }
  1858. } else {
  1859. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1860. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1861. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1862. (GRC_LCLCTRL_GPIO_OE1 |
  1863. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1864. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1865. GRC_LCLCTRL_GPIO_OE1, 100);
  1866. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1867. (GRC_LCLCTRL_GPIO_OE1 |
  1868. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1869. }
  1870. }
  1871. }
  1872. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1873. {
  1874. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1875. return 1;
  1876. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1877. if (speed != SPEED_10)
  1878. return 1;
  1879. } else if (speed == SPEED_10)
  1880. return 1;
  1881. return 0;
  1882. }
  1883. static int tg3_setup_phy(struct tg3 *, int);
  1884. #define RESET_KIND_SHUTDOWN 0
  1885. #define RESET_KIND_INIT 1
  1886. #define RESET_KIND_SUSPEND 2
  1887. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1888. static int tg3_halt_cpu(struct tg3 *, u32);
  1889. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1890. {
  1891. u32 val;
  1892. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  1893. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1894. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1895. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1896. sg_dig_ctrl |=
  1897. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1898. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1899. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1900. }
  1901. return;
  1902. }
  1903. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1904. tg3_bmcr_reset(tp);
  1905. val = tr32(GRC_MISC_CFG);
  1906. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1907. udelay(40);
  1908. return;
  1909. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1910. u32 phytest;
  1911. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1912. u32 phy;
  1913. tg3_writephy(tp, MII_ADVERTISE, 0);
  1914. tg3_writephy(tp, MII_BMCR,
  1915. BMCR_ANENABLE | BMCR_ANRESTART);
  1916. tg3_writephy(tp, MII_TG3_FET_TEST,
  1917. phytest | MII_TG3_FET_SHADOW_EN);
  1918. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1919. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1920. tg3_writephy(tp,
  1921. MII_TG3_FET_SHDW_AUXMODE4,
  1922. phy);
  1923. }
  1924. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1925. }
  1926. return;
  1927. } else if (do_low_power) {
  1928. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1929. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1930. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1931. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1932. MII_TG3_AUXCTL_PCTL_VREG_11V;
  1933. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  1934. }
  1935. /* The PHY should not be powered down on some chips because
  1936. * of bugs.
  1937. */
  1938. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1939. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1940. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1941. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1942. return;
  1943. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1944. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1945. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1946. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1947. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1948. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1949. }
  1950. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1951. }
  1952. /* tp->lock is held. */
  1953. static int tg3_nvram_lock(struct tg3 *tp)
  1954. {
  1955. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1956. int i;
  1957. if (tp->nvram_lock_cnt == 0) {
  1958. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1959. for (i = 0; i < 8000; i++) {
  1960. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1961. break;
  1962. udelay(20);
  1963. }
  1964. if (i == 8000) {
  1965. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1966. return -ENODEV;
  1967. }
  1968. }
  1969. tp->nvram_lock_cnt++;
  1970. }
  1971. return 0;
  1972. }
  1973. /* tp->lock is held. */
  1974. static void tg3_nvram_unlock(struct tg3 *tp)
  1975. {
  1976. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1977. if (tp->nvram_lock_cnt > 0)
  1978. tp->nvram_lock_cnt--;
  1979. if (tp->nvram_lock_cnt == 0)
  1980. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1981. }
  1982. }
  1983. /* tp->lock is held. */
  1984. static void tg3_enable_nvram_access(struct tg3 *tp)
  1985. {
  1986. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1987. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1988. u32 nvaccess = tr32(NVRAM_ACCESS);
  1989. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1990. }
  1991. }
  1992. /* tp->lock is held. */
  1993. static void tg3_disable_nvram_access(struct tg3 *tp)
  1994. {
  1995. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1996. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1997. u32 nvaccess = tr32(NVRAM_ACCESS);
  1998. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1999. }
  2000. }
  2001. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2002. u32 offset, u32 *val)
  2003. {
  2004. u32 tmp;
  2005. int i;
  2006. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2007. return -EINVAL;
  2008. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2009. EEPROM_ADDR_DEVID_MASK |
  2010. EEPROM_ADDR_READ);
  2011. tw32(GRC_EEPROM_ADDR,
  2012. tmp |
  2013. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2014. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2015. EEPROM_ADDR_ADDR_MASK) |
  2016. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2017. for (i = 0; i < 1000; i++) {
  2018. tmp = tr32(GRC_EEPROM_ADDR);
  2019. if (tmp & EEPROM_ADDR_COMPLETE)
  2020. break;
  2021. msleep(1);
  2022. }
  2023. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2024. return -EBUSY;
  2025. tmp = tr32(GRC_EEPROM_DATA);
  2026. /*
  2027. * The data will always be opposite the native endian
  2028. * format. Perform a blind byteswap to compensate.
  2029. */
  2030. *val = swab32(tmp);
  2031. return 0;
  2032. }
  2033. #define NVRAM_CMD_TIMEOUT 10000
  2034. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2035. {
  2036. int i;
  2037. tw32(NVRAM_CMD, nvram_cmd);
  2038. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2039. udelay(10);
  2040. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2041. udelay(10);
  2042. break;
  2043. }
  2044. }
  2045. if (i == NVRAM_CMD_TIMEOUT)
  2046. return -EBUSY;
  2047. return 0;
  2048. }
  2049. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2050. {
  2051. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2052. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2053. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2054. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2055. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2056. addr = ((addr / tp->nvram_pagesize) <<
  2057. ATMEL_AT45DB0X1B_PAGE_POS) +
  2058. (addr % tp->nvram_pagesize);
  2059. return addr;
  2060. }
  2061. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2062. {
  2063. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2064. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2065. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2066. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2067. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2068. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2069. tp->nvram_pagesize) +
  2070. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2071. return addr;
  2072. }
  2073. /* NOTE: Data read in from NVRAM is byteswapped according to
  2074. * the byteswapping settings for all other register accesses.
  2075. * tg3 devices are BE devices, so on a BE machine, the data
  2076. * returned will be exactly as it is seen in NVRAM. On a LE
  2077. * machine, the 32-bit value will be byteswapped.
  2078. */
  2079. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2080. {
  2081. int ret;
  2082. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  2083. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2084. offset = tg3_nvram_phys_addr(tp, offset);
  2085. if (offset > NVRAM_ADDR_MSK)
  2086. return -EINVAL;
  2087. ret = tg3_nvram_lock(tp);
  2088. if (ret)
  2089. return ret;
  2090. tg3_enable_nvram_access(tp);
  2091. tw32(NVRAM_ADDR, offset);
  2092. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2093. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2094. if (ret == 0)
  2095. *val = tr32(NVRAM_RDDATA);
  2096. tg3_disable_nvram_access(tp);
  2097. tg3_nvram_unlock(tp);
  2098. return ret;
  2099. }
  2100. /* Ensures NVRAM data is in bytestream format. */
  2101. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2102. {
  2103. u32 v;
  2104. int res = tg3_nvram_read(tp, offset, &v);
  2105. if (!res)
  2106. *val = cpu_to_be32(v);
  2107. return res;
  2108. }
  2109. /* tp->lock is held. */
  2110. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2111. {
  2112. u32 addr_high, addr_low;
  2113. int i;
  2114. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2115. tp->dev->dev_addr[1]);
  2116. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2117. (tp->dev->dev_addr[3] << 16) |
  2118. (tp->dev->dev_addr[4] << 8) |
  2119. (tp->dev->dev_addr[5] << 0));
  2120. for (i = 0; i < 4; i++) {
  2121. if (i == 1 && skip_mac_1)
  2122. continue;
  2123. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2124. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2125. }
  2126. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2127. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2128. for (i = 0; i < 12; i++) {
  2129. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2130. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2131. }
  2132. }
  2133. addr_high = (tp->dev->dev_addr[0] +
  2134. tp->dev->dev_addr[1] +
  2135. tp->dev->dev_addr[2] +
  2136. tp->dev->dev_addr[3] +
  2137. tp->dev->dev_addr[4] +
  2138. tp->dev->dev_addr[5]) &
  2139. TX_BACKOFF_SEED_MASK;
  2140. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2141. }
  2142. static void tg3_enable_register_access(struct tg3 *tp)
  2143. {
  2144. /*
  2145. * Make sure register accesses (indirect or otherwise) will function
  2146. * correctly.
  2147. */
  2148. pci_write_config_dword(tp->pdev,
  2149. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2150. }
  2151. static int tg3_power_up(struct tg3 *tp)
  2152. {
  2153. tg3_enable_register_access(tp);
  2154. pci_set_power_state(tp->pdev, PCI_D0);
  2155. /* Switch out of Vaux if it is a NIC */
  2156. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2157. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2158. return 0;
  2159. }
  2160. static int tg3_power_down_prepare(struct tg3 *tp)
  2161. {
  2162. u32 misc_host_ctrl;
  2163. bool device_should_wake, do_low_power;
  2164. tg3_enable_register_access(tp);
  2165. /* Restore the CLKREQ setting. */
  2166. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2167. u16 lnkctl;
  2168. pci_read_config_word(tp->pdev,
  2169. tp->pcie_cap + PCI_EXP_LNKCTL,
  2170. &lnkctl);
  2171. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2172. pci_write_config_word(tp->pdev,
  2173. tp->pcie_cap + PCI_EXP_LNKCTL,
  2174. lnkctl);
  2175. }
  2176. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2177. tw32(TG3PCI_MISC_HOST_CTRL,
  2178. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2179. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2180. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2181. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2182. do_low_power = false;
  2183. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2184. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2185. struct phy_device *phydev;
  2186. u32 phyid, advertising;
  2187. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2188. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2189. tp->link_config.orig_speed = phydev->speed;
  2190. tp->link_config.orig_duplex = phydev->duplex;
  2191. tp->link_config.orig_autoneg = phydev->autoneg;
  2192. tp->link_config.orig_advertising = phydev->advertising;
  2193. advertising = ADVERTISED_TP |
  2194. ADVERTISED_Pause |
  2195. ADVERTISED_Autoneg |
  2196. ADVERTISED_10baseT_Half;
  2197. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2198. device_should_wake) {
  2199. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2200. advertising |=
  2201. ADVERTISED_100baseT_Half |
  2202. ADVERTISED_100baseT_Full |
  2203. ADVERTISED_10baseT_Full;
  2204. else
  2205. advertising |= ADVERTISED_10baseT_Full;
  2206. }
  2207. phydev->advertising = advertising;
  2208. phy_start_aneg(phydev);
  2209. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2210. if (phyid != PHY_ID_BCMAC131) {
  2211. phyid &= PHY_BCM_OUI_MASK;
  2212. if (phyid == PHY_BCM_OUI_1 ||
  2213. phyid == PHY_BCM_OUI_2 ||
  2214. phyid == PHY_BCM_OUI_3)
  2215. do_low_power = true;
  2216. }
  2217. }
  2218. } else {
  2219. do_low_power = true;
  2220. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2221. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2222. tp->link_config.orig_speed = tp->link_config.speed;
  2223. tp->link_config.orig_duplex = tp->link_config.duplex;
  2224. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2225. }
  2226. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2227. tp->link_config.speed = SPEED_10;
  2228. tp->link_config.duplex = DUPLEX_HALF;
  2229. tp->link_config.autoneg = AUTONEG_ENABLE;
  2230. tg3_setup_phy(tp, 0);
  2231. }
  2232. }
  2233. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2234. u32 val;
  2235. val = tr32(GRC_VCPU_EXT_CTRL);
  2236. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2237. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2238. int i;
  2239. u32 val;
  2240. for (i = 0; i < 200; i++) {
  2241. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2242. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2243. break;
  2244. msleep(1);
  2245. }
  2246. }
  2247. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2248. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2249. WOL_DRV_STATE_SHUTDOWN |
  2250. WOL_DRV_WOL |
  2251. WOL_SET_MAGIC_PKT);
  2252. if (device_should_wake) {
  2253. u32 mac_mode;
  2254. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2255. if (do_low_power &&
  2256. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  2257. tg3_phy_auxctl_write(tp,
  2258. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  2259. MII_TG3_AUXCTL_PCTL_WOL_EN |
  2260. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2261. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  2262. udelay(40);
  2263. }
  2264. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2265. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2266. else
  2267. mac_mode = MAC_MODE_PORT_MODE_MII;
  2268. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2269. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2270. ASIC_REV_5700) {
  2271. u32 speed = (tp->tg3_flags &
  2272. TG3_FLAG_WOL_SPEED_100MB) ?
  2273. SPEED_100 : SPEED_10;
  2274. if (tg3_5700_link_polarity(tp, speed))
  2275. mac_mode |= MAC_MODE_LINK_POLARITY;
  2276. else
  2277. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2278. }
  2279. } else {
  2280. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2281. }
  2282. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2283. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2284. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2285. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2286. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2287. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2288. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2289. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2290. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  2291. mac_mode |= MAC_MODE_APE_TX_EN |
  2292. MAC_MODE_APE_RX_EN |
  2293. MAC_MODE_TDE_ENABLE;
  2294. tw32_f(MAC_MODE, mac_mode);
  2295. udelay(100);
  2296. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2297. udelay(10);
  2298. }
  2299. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2300. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2301. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2302. u32 base_val;
  2303. base_val = tp->pci_clock_ctrl;
  2304. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2305. CLOCK_CTRL_TXCLK_DISABLE);
  2306. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2307. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2308. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2309. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2310. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2311. /* do nothing */
  2312. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2313. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2314. u32 newbits1, newbits2;
  2315. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2316. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2317. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2318. CLOCK_CTRL_TXCLK_DISABLE |
  2319. CLOCK_CTRL_ALTCLK);
  2320. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2321. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2322. newbits1 = CLOCK_CTRL_625_CORE;
  2323. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2324. } else {
  2325. newbits1 = CLOCK_CTRL_ALTCLK;
  2326. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2327. }
  2328. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2329. 40);
  2330. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2331. 40);
  2332. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2333. u32 newbits3;
  2334. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2335. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2336. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2337. CLOCK_CTRL_TXCLK_DISABLE |
  2338. CLOCK_CTRL_44MHZ_CORE);
  2339. } else {
  2340. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2341. }
  2342. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2343. tp->pci_clock_ctrl | newbits3, 40);
  2344. }
  2345. }
  2346. if (!(device_should_wake) &&
  2347. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2348. tg3_power_down_phy(tp, do_low_power);
  2349. tg3_frob_aux_power(tp);
  2350. /* Workaround for unstable PLL clock */
  2351. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2352. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2353. u32 val = tr32(0x7d00);
  2354. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2355. tw32(0x7d00, val);
  2356. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2357. int err;
  2358. err = tg3_nvram_lock(tp);
  2359. tg3_halt_cpu(tp, RX_CPU_BASE);
  2360. if (!err)
  2361. tg3_nvram_unlock(tp);
  2362. }
  2363. }
  2364. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2365. return 0;
  2366. }
  2367. static void tg3_power_down(struct tg3 *tp)
  2368. {
  2369. tg3_power_down_prepare(tp);
  2370. pci_wake_from_d3(tp->pdev, tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2371. pci_set_power_state(tp->pdev, PCI_D3hot);
  2372. }
  2373. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2374. {
  2375. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2376. case MII_TG3_AUX_STAT_10HALF:
  2377. *speed = SPEED_10;
  2378. *duplex = DUPLEX_HALF;
  2379. break;
  2380. case MII_TG3_AUX_STAT_10FULL:
  2381. *speed = SPEED_10;
  2382. *duplex = DUPLEX_FULL;
  2383. break;
  2384. case MII_TG3_AUX_STAT_100HALF:
  2385. *speed = SPEED_100;
  2386. *duplex = DUPLEX_HALF;
  2387. break;
  2388. case MII_TG3_AUX_STAT_100FULL:
  2389. *speed = SPEED_100;
  2390. *duplex = DUPLEX_FULL;
  2391. break;
  2392. case MII_TG3_AUX_STAT_1000HALF:
  2393. *speed = SPEED_1000;
  2394. *duplex = DUPLEX_HALF;
  2395. break;
  2396. case MII_TG3_AUX_STAT_1000FULL:
  2397. *speed = SPEED_1000;
  2398. *duplex = DUPLEX_FULL;
  2399. break;
  2400. default:
  2401. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2402. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2403. SPEED_10;
  2404. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2405. DUPLEX_HALF;
  2406. break;
  2407. }
  2408. *speed = SPEED_INVALID;
  2409. *duplex = DUPLEX_INVALID;
  2410. break;
  2411. }
  2412. }
  2413. static void tg3_phy_copper_begin(struct tg3 *tp)
  2414. {
  2415. u32 new_adv;
  2416. int i;
  2417. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2418. /* Entering low power mode. Disable gigabit and
  2419. * 100baseT advertisements.
  2420. */
  2421. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2422. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2423. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2424. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2425. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2426. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2427. } else if (tp->link_config.speed == SPEED_INVALID) {
  2428. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2429. tp->link_config.advertising &=
  2430. ~(ADVERTISED_1000baseT_Half |
  2431. ADVERTISED_1000baseT_Full);
  2432. new_adv = ADVERTISE_CSMA;
  2433. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2434. new_adv |= ADVERTISE_10HALF;
  2435. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2436. new_adv |= ADVERTISE_10FULL;
  2437. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2438. new_adv |= ADVERTISE_100HALF;
  2439. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2440. new_adv |= ADVERTISE_100FULL;
  2441. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2442. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2443. if (tp->link_config.advertising &
  2444. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2445. new_adv = 0;
  2446. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2447. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2448. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2449. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2450. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
  2451. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2452. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2453. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2454. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2455. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2456. } else {
  2457. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2458. }
  2459. } else {
  2460. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2461. new_adv |= ADVERTISE_CSMA;
  2462. /* Asking for a specific link mode. */
  2463. if (tp->link_config.speed == SPEED_1000) {
  2464. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2465. if (tp->link_config.duplex == DUPLEX_FULL)
  2466. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2467. else
  2468. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2469. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2470. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2471. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2472. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2473. } else {
  2474. if (tp->link_config.speed == SPEED_100) {
  2475. if (tp->link_config.duplex == DUPLEX_FULL)
  2476. new_adv |= ADVERTISE_100FULL;
  2477. else
  2478. new_adv |= ADVERTISE_100HALF;
  2479. } else {
  2480. if (tp->link_config.duplex == DUPLEX_FULL)
  2481. new_adv |= ADVERTISE_10FULL;
  2482. else
  2483. new_adv |= ADVERTISE_10HALF;
  2484. }
  2485. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2486. new_adv = 0;
  2487. }
  2488. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2489. }
  2490. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  2491. u32 val;
  2492. tw32(TG3_CPMU_EEE_MODE,
  2493. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2494. TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  2495. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  2496. case ASIC_REV_5717:
  2497. case ASIC_REV_57765:
  2498. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2499. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  2500. MII_TG3_DSP_CH34TP2_HIBW01);
  2501. /* Fall through */
  2502. case ASIC_REV_5719:
  2503. val = MII_TG3_DSP_TAP26_ALNOKO |
  2504. MII_TG3_DSP_TAP26_RMRXSTO |
  2505. MII_TG3_DSP_TAP26_OPCSINPT;
  2506. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2507. }
  2508. val = 0;
  2509. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2510. /* Advertise 100-BaseTX EEE ability */
  2511. if (tp->link_config.advertising &
  2512. ADVERTISED_100baseT_Full)
  2513. val |= MDIO_AN_EEE_ADV_100TX;
  2514. /* Advertise 1000-BaseT EEE ability */
  2515. if (tp->link_config.advertising &
  2516. ADVERTISED_1000baseT_Full)
  2517. val |= MDIO_AN_EEE_ADV_1000T;
  2518. }
  2519. tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  2520. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2521. }
  2522. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2523. tp->link_config.speed != SPEED_INVALID) {
  2524. u32 bmcr, orig_bmcr;
  2525. tp->link_config.active_speed = tp->link_config.speed;
  2526. tp->link_config.active_duplex = tp->link_config.duplex;
  2527. bmcr = 0;
  2528. switch (tp->link_config.speed) {
  2529. default:
  2530. case SPEED_10:
  2531. break;
  2532. case SPEED_100:
  2533. bmcr |= BMCR_SPEED100;
  2534. break;
  2535. case SPEED_1000:
  2536. bmcr |= TG3_BMCR_SPEED1000;
  2537. break;
  2538. }
  2539. if (tp->link_config.duplex == DUPLEX_FULL)
  2540. bmcr |= BMCR_FULLDPLX;
  2541. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2542. (bmcr != orig_bmcr)) {
  2543. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2544. for (i = 0; i < 1500; i++) {
  2545. u32 tmp;
  2546. udelay(10);
  2547. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2548. tg3_readphy(tp, MII_BMSR, &tmp))
  2549. continue;
  2550. if (!(tmp & BMSR_LSTATUS)) {
  2551. udelay(40);
  2552. break;
  2553. }
  2554. }
  2555. tg3_writephy(tp, MII_BMCR, bmcr);
  2556. udelay(40);
  2557. }
  2558. } else {
  2559. tg3_writephy(tp, MII_BMCR,
  2560. BMCR_ANENABLE | BMCR_ANRESTART);
  2561. }
  2562. }
  2563. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2564. {
  2565. int err;
  2566. /* Turn off tap power management. */
  2567. /* Set Extended packet length bit */
  2568. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2569. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2570. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2571. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2572. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2573. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2574. udelay(40);
  2575. return err;
  2576. }
  2577. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2578. {
  2579. u32 adv_reg, all_mask = 0;
  2580. if (mask & ADVERTISED_10baseT_Half)
  2581. all_mask |= ADVERTISE_10HALF;
  2582. if (mask & ADVERTISED_10baseT_Full)
  2583. all_mask |= ADVERTISE_10FULL;
  2584. if (mask & ADVERTISED_100baseT_Half)
  2585. all_mask |= ADVERTISE_100HALF;
  2586. if (mask & ADVERTISED_100baseT_Full)
  2587. all_mask |= ADVERTISE_100FULL;
  2588. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2589. return 0;
  2590. if ((adv_reg & all_mask) != all_mask)
  2591. return 0;
  2592. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2593. u32 tg3_ctrl;
  2594. all_mask = 0;
  2595. if (mask & ADVERTISED_1000baseT_Half)
  2596. all_mask |= ADVERTISE_1000HALF;
  2597. if (mask & ADVERTISED_1000baseT_Full)
  2598. all_mask |= ADVERTISE_1000FULL;
  2599. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2600. return 0;
  2601. if ((tg3_ctrl & all_mask) != all_mask)
  2602. return 0;
  2603. }
  2604. return 1;
  2605. }
  2606. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2607. {
  2608. u32 curadv, reqadv;
  2609. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2610. return 1;
  2611. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2612. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2613. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2614. if (curadv != reqadv)
  2615. return 0;
  2616. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2617. tg3_readphy(tp, MII_LPA, rmtadv);
  2618. } else {
  2619. /* Reprogram the advertisement register, even if it
  2620. * does not affect the current link. If the link
  2621. * gets renegotiated in the future, we can save an
  2622. * additional renegotiation cycle by advertising
  2623. * it correctly in the first place.
  2624. */
  2625. if (curadv != reqadv) {
  2626. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2627. ADVERTISE_PAUSE_ASYM);
  2628. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2629. }
  2630. }
  2631. return 1;
  2632. }
  2633. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2634. {
  2635. int current_link_up;
  2636. u32 bmsr, val;
  2637. u32 lcl_adv, rmt_adv;
  2638. u16 current_speed;
  2639. u8 current_duplex;
  2640. int i, err;
  2641. tw32(MAC_EVENT, 0);
  2642. tw32_f(MAC_STATUS,
  2643. (MAC_STATUS_SYNC_CHANGED |
  2644. MAC_STATUS_CFG_CHANGED |
  2645. MAC_STATUS_MI_COMPLETION |
  2646. MAC_STATUS_LNKSTATE_CHANGED));
  2647. udelay(40);
  2648. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2649. tw32_f(MAC_MI_MODE,
  2650. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2651. udelay(80);
  2652. }
  2653. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  2654. /* Some third-party PHYs need to be reset on link going
  2655. * down.
  2656. */
  2657. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2658. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2659. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2660. netif_carrier_ok(tp->dev)) {
  2661. tg3_readphy(tp, MII_BMSR, &bmsr);
  2662. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2663. !(bmsr & BMSR_LSTATUS))
  2664. force_reset = 1;
  2665. }
  2666. if (force_reset)
  2667. tg3_phy_reset(tp);
  2668. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2669. tg3_readphy(tp, MII_BMSR, &bmsr);
  2670. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2671. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2672. bmsr = 0;
  2673. if (!(bmsr & BMSR_LSTATUS)) {
  2674. err = tg3_init_5401phy_dsp(tp);
  2675. if (err)
  2676. return err;
  2677. tg3_readphy(tp, MII_BMSR, &bmsr);
  2678. for (i = 0; i < 1000; i++) {
  2679. udelay(10);
  2680. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2681. (bmsr & BMSR_LSTATUS)) {
  2682. udelay(40);
  2683. break;
  2684. }
  2685. }
  2686. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2687. TG3_PHY_REV_BCM5401_B0 &&
  2688. !(bmsr & BMSR_LSTATUS) &&
  2689. tp->link_config.active_speed == SPEED_1000) {
  2690. err = tg3_phy_reset(tp);
  2691. if (!err)
  2692. err = tg3_init_5401phy_dsp(tp);
  2693. if (err)
  2694. return err;
  2695. }
  2696. }
  2697. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2698. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2699. /* 5701 {A0,B0} CRC bug workaround */
  2700. tg3_writephy(tp, 0x15, 0x0a75);
  2701. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2702. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2703. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2704. }
  2705. /* Clear pending interrupts... */
  2706. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2707. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2708. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2709. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2710. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2711. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2712. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2713. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2714. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2715. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2716. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2717. else
  2718. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2719. }
  2720. current_link_up = 0;
  2721. current_speed = SPEED_INVALID;
  2722. current_duplex = DUPLEX_INVALID;
  2723. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2724. err = tg3_phy_auxctl_read(tp,
  2725. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2726. &val);
  2727. if (!err && !(val & (1 << 10))) {
  2728. tg3_phy_auxctl_write(tp,
  2729. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2730. val | (1 << 10));
  2731. goto relink;
  2732. }
  2733. }
  2734. bmsr = 0;
  2735. for (i = 0; i < 100; i++) {
  2736. tg3_readphy(tp, MII_BMSR, &bmsr);
  2737. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2738. (bmsr & BMSR_LSTATUS))
  2739. break;
  2740. udelay(40);
  2741. }
  2742. if (bmsr & BMSR_LSTATUS) {
  2743. u32 aux_stat, bmcr;
  2744. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2745. for (i = 0; i < 2000; i++) {
  2746. udelay(10);
  2747. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2748. aux_stat)
  2749. break;
  2750. }
  2751. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2752. &current_speed,
  2753. &current_duplex);
  2754. bmcr = 0;
  2755. for (i = 0; i < 200; i++) {
  2756. tg3_readphy(tp, MII_BMCR, &bmcr);
  2757. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2758. continue;
  2759. if (bmcr && bmcr != 0x7fff)
  2760. break;
  2761. udelay(10);
  2762. }
  2763. lcl_adv = 0;
  2764. rmt_adv = 0;
  2765. tp->link_config.active_speed = current_speed;
  2766. tp->link_config.active_duplex = current_duplex;
  2767. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2768. if ((bmcr & BMCR_ANENABLE) &&
  2769. tg3_copper_is_advertising_all(tp,
  2770. tp->link_config.advertising)) {
  2771. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2772. &rmt_adv))
  2773. current_link_up = 1;
  2774. }
  2775. } else {
  2776. if (!(bmcr & BMCR_ANENABLE) &&
  2777. tp->link_config.speed == current_speed &&
  2778. tp->link_config.duplex == current_duplex &&
  2779. tp->link_config.flowctrl ==
  2780. tp->link_config.active_flowctrl) {
  2781. current_link_up = 1;
  2782. }
  2783. }
  2784. if (current_link_up == 1 &&
  2785. tp->link_config.active_duplex == DUPLEX_FULL)
  2786. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2787. }
  2788. relink:
  2789. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2790. tg3_phy_copper_begin(tp);
  2791. tg3_readphy(tp, MII_BMSR, &bmsr);
  2792. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2793. (bmsr & BMSR_LSTATUS))
  2794. current_link_up = 1;
  2795. }
  2796. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2797. if (current_link_up == 1) {
  2798. if (tp->link_config.active_speed == SPEED_100 ||
  2799. tp->link_config.active_speed == SPEED_10)
  2800. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2801. else
  2802. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2803. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2804. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2805. else
  2806. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2807. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2808. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2809. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2810. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2811. if (current_link_up == 1 &&
  2812. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2813. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2814. else
  2815. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2816. }
  2817. /* ??? Without this setting Netgear GA302T PHY does not
  2818. * ??? send/receive packets...
  2819. */
  2820. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2821. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2822. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2823. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2824. udelay(80);
  2825. }
  2826. tw32_f(MAC_MODE, tp->mac_mode);
  2827. udelay(40);
  2828. tg3_phy_eee_adjust(tp, current_link_up);
  2829. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2830. /* Polled via timer. */
  2831. tw32_f(MAC_EVENT, 0);
  2832. } else {
  2833. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2834. }
  2835. udelay(40);
  2836. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2837. current_link_up == 1 &&
  2838. tp->link_config.active_speed == SPEED_1000 &&
  2839. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2840. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2841. udelay(120);
  2842. tw32_f(MAC_STATUS,
  2843. (MAC_STATUS_SYNC_CHANGED |
  2844. MAC_STATUS_CFG_CHANGED));
  2845. udelay(40);
  2846. tg3_write_mem(tp,
  2847. NIC_SRAM_FIRMWARE_MBOX,
  2848. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2849. }
  2850. /* Prevent send BD corruption. */
  2851. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2852. u16 oldlnkctl, newlnkctl;
  2853. pci_read_config_word(tp->pdev,
  2854. tp->pcie_cap + PCI_EXP_LNKCTL,
  2855. &oldlnkctl);
  2856. if (tp->link_config.active_speed == SPEED_100 ||
  2857. tp->link_config.active_speed == SPEED_10)
  2858. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2859. else
  2860. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2861. if (newlnkctl != oldlnkctl)
  2862. pci_write_config_word(tp->pdev,
  2863. tp->pcie_cap + PCI_EXP_LNKCTL,
  2864. newlnkctl);
  2865. }
  2866. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2867. if (current_link_up)
  2868. netif_carrier_on(tp->dev);
  2869. else
  2870. netif_carrier_off(tp->dev);
  2871. tg3_link_report(tp);
  2872. }
  2873. return 0;
  2874. }
  2875. struct tg3_fiber_aneginfo {
  2876. int state;
  2877. #define ANEG_STATE_UNKNOWN 0
  2878. #define ANEG_STATE_AN_ENABLE 1
  2879. #define ANEG_STATE_RESTART_INIT 2
  2880. #define ANEG_STATE_RESTART 3
  2881. #define ANEG_STATE_DISABLE_LINK_OK 4
  2882. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2883. #define ANEG_STATE_ABILITY_DETECT 6
  2884. #define ANEG_STATE_ACK_DETECT_INIT 7
  2885. #define ANEG_STATE_ACK_DETECT 8
  2886. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2887. #define ANEG_STATE_COMPLETE_ACK 10
  2888. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2889. #define ANEG_STATE_IDLE_DETECT 12
  2890. #define ANEG_STATE_LINK_OK 13
  2891. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2892. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2893. u32 flags;
  2894. #define MR_AN_ENABLE 0x00000001
  2895. #define MR_RESTART_AN 0x00000002
  2896. #define MR_AN_COMPLETE 0x00000004
  2897. #define MR_PAGE_RX 0x00000008
  2898. #define MR_NP_LOADED 0x00000010
  2899. #define MR_TOGGLE_TX 0x00000020
  2900. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2901. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2902. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2903. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2904. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2905. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2906. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2907. #define MR_TOGGLE_RX 0x00002000
  2908. #define MR_NP_RX 0x00004000
  2909. #define MR_LINK_OK 0x80000000
  2910. unsigned long link_time, cur_time;
  2911. u32 ability_match_cfg;
  2912. int ability_match_count;
  2913. char ability_match, idle_match, ack_match;
  2914. u32 txconfig, rxconfig;
  2915. #define ANEG_CFG_NP 0x00000080
  2916. #define ANEG_CFG_ACK 0x00000040
  2917. #define ANEG_CFG_RF2 0x00000020
  2918. #define ANEG_CFG_RF1 0x00000010
  2919. #define ANEG_CFG_PS2 0x00000001
  2920. #define ANEG_CFG_PS1 0x00008000
  2921. #define ANEG_CFG_HD 0x00004000
  2922. #define ANEG_CFG_FD 0x00002000
  2923. #define ANEG_CFG_INVAL 0x00001f06
  2924. };
  2925. #define ANEG_OK 0
  2926. #define ANEG_DONE 1
  2927. #define ANEG_TIMER_ENAB 2
  2928. #define ANEG_FAILED -1
  2929. #define ANEG_STATE_SETTLE_TIME 10000
  2930. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2931. struct tg3_fiber_aneginfo *ap)
  2932. {
  2933. u16 flowctrl;
  2934. unsigned long delta;
  2935. u32 rx_cfg_reg;
  2936. int ret;
  2937. if (ap->state == ANEG_STATE_UNKNOWN) {
  2938. ap->rxconfig = 0;
  2939. ap->link_time = 0;
  2940. ap->cur_time = 0;
  2941. ap->ability_match_cfg = 0;
  2942. ap->ability_match_count = 0;
  2943. ap->ability_match = 0;
  2944. ap->idle_match = 0;
  2945. ap->ack_match = 0;
  2946. }
  2947. ap->cur_time++;
  2948. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2949. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2950. if (rx_cfg_reg != ap->ability_match_cfg) {
  2951. ap->ability_match_cfg = rx_cfg_reg;
  2952. ap->ability_match = 0;
  2953. ap->ability_match_count = 0;
  2954. } else {
  2955. if (++ap->ability_match_count > 1) {
  2956. ap->ability_match = 1;
  2957. ap->ability_match_cfg = rx_cfg_reg;
  2958. }
  2959. }
  2960. if (rx_cfg_reg & ANEG_CFG_ACK)
  2961. ap->ack_match = 1;
  2962. else
  2963. ap->ack_match = 0;
  2964. ap->idle_match = 0;
  2965. } else {
  2966. ap->idle_match = 1;
  2967. ap->ability_match_cfg = 0;
  2968. ap->ability_match_count = 0;
  2969. ap->ability_match = 0;
  2970. ap->ack_match = 0;
  2971. rx_cfg_reg = 0;
  2972. }
  2973. ap->rxconfig = rx_cfg_reg;
  2974. ret = ANEG_OK;
  2975. switch (ap->state) {
  2976. case ANEG_STATE_UNKNOWN:
  2977. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2978. ap->state = ANEG_STATE_AN_ENABLE;
  2979. /* fallthru */
  2980. case ANEG_STATE_AN_ENABLE:
  2981. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2982. if (ap->flags & MR_AN_ENABLE) {
  2983. ap->link_time = 0;
  2984. ap->cur_time = 0;
  2985. ap->ability_match_cfg = 0;
  2986. ap->ability_match_count = 0;
  2987. ap->ability_match = 0;
  2988. ap->idle_match = 0;
  2989. ap->ack_match = 0;
  2990. ap->state = ANEG_STATE_RESTART_INIT;
  2991. } else {
  2992. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2993. }
  2994. break;
  2995. case ANEG_STATE_RESTART_INIT:
  2996. ap->link_time = ap->cur_time;
  2997. ap->flags &= ~(MR_NP_LOADED);
  2998. ap->txconfig = 0;
  2999. tw32(MAC_TX_AUTO_NEG, 0);
  3000. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3001. tw32_f(MAC_MODE, tp->mac_mode);
  3002. udelay(40);
  3003. ret = ANEG_TIMER_ENAB;
  3004. ap->state = ANEG_STATE_RESTART;
  3005. /* fallthru */
  3006. case ANEG_STATE_RESTART:
  3007. delta = ap->cur_time - ap->link_time;
  3008. if (delta > ANEG_STATE_SETTLE_TIME)
  3009. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3010. else
  3011. ret = ANEG_TIMER_ENAB;
  3012. break;
  3013. case ANEG_STATE_DISABLE_LINK_OK:
  3014. ret = ANEG_DONE;
  3015. break;
  3016. case ANEG_STATE_ABILITY_DETECT_INIT:
  3017. ap->flags &= ~(MR_TOGGLE_TX);
  3018. ap->txconfig = ANEG_CFG_FD;
  3019. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3020. if (flowctrl & ADVERTISE_1000XPAUSE)
  3021. ap->txconfig |= ANEG_CFG_PS1;
  3022. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3023. ap->txconfig |= ANEG_CFG_PS2;
  3024. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3025. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3026. tw32_f(MAC_MODE, tp->mac_mode);
  3027. udelay(40);
  3028. ap->state = ANEG_STATE_ABILITY_DETECT;
  3029. break;
  3030. case ANEG_STATE_ABILITY_DETECT:
  3031. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3032. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3033. break;
  3034. case ANEG_STATE_ACK_DETECT_INIT:
  3035. ap->txconfig |= ANEG_CFG_ACK;
  3036. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3037. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3038. tw32_f(MAC_MODE, tp->mac_mode);
  3039. udelay(40);
  3040. ap->state = ANEG_STATE_ACK_DETECT;
  3041. /* fallthru */
  3042. case ANEG_STATE_ACK_DETECT:
  3043. if (ap->ack_match != 0) {
  3044. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3045. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3046. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3047. } else {
  3048. ap->state = ANEG_STATE_AN_ENABLE;
  3049. }
  3050. } else if (ap->ability_match != 0 &&
  3051. ap->rxconfig == 0) {
  3052. ap->state = ANEG_STATE_AN_ENABLE;
  3053. }
  3054. break;
  3055. case ANEG_STATE_COMPLETE_ACK_INIT:
  3056. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3057. ret = ANEG_FAILED;
  3058. break;
  3059. }
  3060. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3061. MR_LP_ADV_HALF_DUPLEX |
  3062. MR_LP_ADV_SYM_PAUSE |
  3063. MR_LP_ADV_ASYM_PAUSE |
  3064. MR_LP_ADV_REMOTE_FAULT1 |
  3065. MR_LP_ADV_REMOTE_FAULT2 |
  3066. MR_LP_ADV_NEXT_PAGE |
  3067. MR_TOGGLE_RX |
  3068. MR_NP_RX);
  3069. if (ap->rxconfig & ANEG_CFG_FD)
  3070. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3071. if (ap->rxconfig & ANEG_CFG_HD)
  3072. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3073. if (ap->rxconfig & ANEG_CFG_PS1)
  3074. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3075. if (ap->rxconfig & ANEG_CFG_PS2)
  3076. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3077. if (ap->rxconfig & ANEG_CFG_RF1)
  3078. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3079. if (ap->rxconfig & ANEG_CFG_RF2)
  3080. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3081. if (ap->rxconfig & ANEG_CFG_NP)
  3082. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3083. ap->link_time = ap->cur_time;
  3084. ap->flags ^= (MR_TOGGLE_TX);
  3085. if (ap->rxconfig & 0x0008)
  3086. ap->flags |= MR_TOGGLE_RX;
  3087. if (ap->rxconfig & ANEG_CFG_NP)
  3088. ap->flags |= MR_NP_RX;
  3089. ap->flags |= MR_PAGE_RX;
  3090. ap->state = ANEG_STATE_COMPLETE_ACK;
  3091. ret = ANEG_TIMER_ENAB;
  3092. break;
  3093. case ANEG_STATE_COMPLETE_ACK:
  3094. if (ap->ability_match != 0 &&
  3095. ap->rxconfig == 0) {
  3096. ap->state = ANEG_STATE_AN_ENABLE;
  3097. break;
  3098. }
  3099. delta = ap->cur_time - ap->link_time;
  3100. if (delta > ANEG_STATE_SETTLE_TIME) {
  3101. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3102. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3103. } else {
  3104. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3105. !(ap->flags & MR_NP_RX)) {
  3106. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3107. } else {
  3108. ret = ANEG_FAILED;
  3109. }
  3110. }
  3111. }
  3112. break;
  3113. case ANEG_STATE_IDLE_DETECT_INIT:
  3114. ap->link_time = ap->cur_time;
  3115. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3116. tw32_f(MAC_MODE, tp->mac_mode);
  3117. udelay(40);
  3118. ap->state = ANEG_STATE_IDLE_DETECT;
  3119. ret = ANEG_TIMER_ENAB;
  3120. break;
  3121. case ANEG_STATE_IDLE_DETECT:
  3122. if (ap->ability_match != 0 &&
  3123. ap->rxconfig == 0) {
  3124. ap->state = ANEG_STATE_AN_ENABLE;
  3125. break;
  3126. }
  3127. delta = ap->cur_time - ap->link_time;
  3128. if (delta > ANEG_STATE_SETTLE_TIME) {
  3129. /* XXX another gem from the Broadcom driver :( */
  3130. ap->state = ANEG_STATE_LINK_OK;
  3131. }
  3132. break;
  3133. case ANEG_STATE_LINK_OK:
  3134. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3135. ret = ANEG_DONE;
  3136. break;
  3137. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3138. /* ??? unimplemented */
  3139. break;
  3140. case ANEG_STATE_NEXT_PAGE_WAIT:
  3141. /* ??? unimplemented */
  3142. break;
  3143. default:
  3144. ret = ANEG_FAILED;
  3145. break;
  3146. }
  3147. return ret;
  3148. }
  3149. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3150. {
  3151. int res = 0;
  3152. struct tg3_fiber_aneginfo aninfo;
  3153. int status = ANEG_FAILED;
  3154. unsigned int tick;
  3155. u32 tmp;
  3156. tw32_f(MAC_TX_AUTO_NEG, 0);
  3157. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3158. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3159. udelay(40);
  3160. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3161. udelay(40);
  3162. memset(&aninfo, 0, sizeof(aninfo));
  3163. aninfo.flags |= MR_AN_ENABLE;
  3164. aninfo.state = ANEG_STATE_UNKNOWN;
  3165. aninfo.cur_time = 0;
  3166. tick = 0;
  3167. while (++tick < 195000) {
  3168. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3169. if (status == ANEG_DONE || status == ANEG_FAILED)
  3170. break;
  3171. udelay(1);
  3172. }
  3173. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3174. tw32_f(MAC_MODE, tp->mac_mode);
  3175. udelay(40);
  3176. *txflags = aninfo.txconfig;
  3177. *rxflags = aninfo.flags;
  3178. if (status == ANEG_DONE &&
  3179. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3180. MR_LP_ADV_FULL_DUPLEX)))
  3181. res = 1;
  3182. return res;
  3183. }
  3184. static void tg3_init_bcm8002(struct tg3 *tp)
  3185. {
  3186. u32 mac_status = tr32(MAC_STATUS);
  3187. int i;
  3188. /* Reset when initting first time or we have a link. */
  3189. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3190. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3191. return;
  3192. /* Set PLL lock range. */
  3193. tg3_writephy(tp, 0x16, 0x8007);
  3194. /* SW reset */
  3195. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3196. /* Wait for reset to complete. */
  3197. /* XXX schedule_timeout() ... */
  3198. for (i = 0; i < 500; i++)
  3199. udelay(10);
  3200. /* Config mode; select PMA/Ch 1 regs. */
  3201. tg3_writephy(tp, 0x10, 0x8411);
  3202. /* Enable auto-lock and comdet, select txclk for tx. */
  3203. tg3_writephy(tp, 0x11, 0x0a10);
  3204. tg3_writephy(tp, 0x18, 0x00a0);
  3205. tg3_writephy(tp, 0x16, 0x41ff);
  3206. /* Assert and deassert POR. */
  3207. tg3_writephy(tp, 0x13, 0x0400);
  3208. udelay(40);
  3209. tg3_writephy(tp, 0x13, 0x0000);
  3210. tg3_writephy(tp, 0x11, 0x0a50);
  3211. udelay(40);
  3212. tg3_writephy(tp, 0x11, 0x0a10);
  3213. /* Wait for signal to stabilize */
  3214. /* XXX schedule_timeout() ... */
  3215. for (i = 0; i < 15000; i++)
  3216. udelay(10);
  3217. /* Deselect the channel register so we can read the PHYID
  3218. * later.
  3219. */
  3220. tg3_writephy(tp, 0x10, 0x8011);
  3221. }
  3222. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3223. {
  3224. u16 flowctrl;
  3225. u32 sg_dig_ctrl, sg_dig_status;
  3226. u32 serdes_cfg, expected_sg_dig_ctrl;
  3227. int workaround, port_a;
  3228. int current_link_up;
  3229. serdes_cfg = 0;
  3230. expected_sg_dig_ctrl = 0;
  3231. workaround = 0;
  3232. port_a = 1;
  3233. current_link_up = 0;
  3234. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3235. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3236. workaround = 1;
  3237. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3238. port_a = 0;
  3239. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3240. /* preserve bits 20-23 for voltage regulator */
  3241. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3242. }
  3243. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3244. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3245. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3246. if (workaround) {
  3247. u32 val = serdes_cfg;
  3248. if (port_a)
  3249. val |= 0xc010000;
  3250. else
  3251. val |= 0x4010000;
  3252. tw32_f(MAC_SERDES_CFG, val);
  3253. }
  3254. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3255. }
  3256. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3257. tg3_setup_flow_control(tp, 0, 0);
  3258. current_link_up = 1;
  3259. }
  3260. goto out;
  3261. }
  3262. /* Want auto-negotiation. */
  3263. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3264. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3265. if (flowctrl & ADVERTISE_1000XPAUSE)
  3266. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3267. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3268. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3269. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3270. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3271. tp->serdes_counter &&
  3272. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3273. MAC_STATUS_RCVD_CFG)) ==
  3274. MAC_STATUS_PCS_SYNCED)) {
  3275. tp->serdes_counter--;
  3276. current_link_up = 1;
  3277. goto out;
  3278. }
  3279. restart_autoneg:
  3280. if (workaround)
  3281. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3282. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3283. udelay(5);
  3284. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3285. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3286. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3287. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3288. MAC_STATUS_SIGNAL_DET)) {
  3289. sg_dig_status = tr32(SG_DIG_STATUS);
  3290. mac_status = tr32(MAC_STATUS);
  3291. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3292. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3293. u32 local_adv = 0, remote_adv = 0;
  3294. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3295. local_adv |= ADVERTISE_1000XPAUSE;
  3296. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3297. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3298. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3299. remote_adv |= LPA_1000XPAUSE;
  3300. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3301. remote_adv |= LPA_1000XPAUSE_ASYM;
  3302. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3303. current_link_up = 1;
  3304. tp->serdes_counter = 0;
  3305. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3306. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3307. if (tp->serdes_counter)
  3308. tp->serdes_counter--;
  3309. else {
  3310. if (workaround) {
  3311. u32 val = serdes_cfg;
  3312. if (port_a)
  3313. val |= 0xc010000;
  3314. else
  3315. val |= 0x4010000;
  3316. tw32_f(MAC_SERDES_CFG, val);
  3317. }
  3318. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3319. udelay(40);
  3320. /* Link parallel detection - link is up */
  3321. /* only if we have PCS_SYNC and not */
  3322. /* receiving config code words */
  3323. mac_status = tr32(MAC_STATUS);
  3324. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3325. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3326. tg3_setup_flow_control(tp, 0, 0);
  3327. current_link_up = 1;
  3328. tp->phy_flags |=
  3329. TG3_PHYFLG_PARALLEL_DETECT;
  3330. tp->serdes_counter =
  3331. SERDES_PARALLEL_DET_TIMEOUT;
  3332. } else
  3333. goto restart_autoneg;
  3334. }
  3335. }
  3336. } else {
  3337. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3338. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3339. }
  3340. out:
  3341. return current_link_up;
  3342. }
  3343. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3344. {
  3345. int current_link_up = 0;
  3346. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3347. goto out;
  3348. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3349. u32 txflags, rxflags;
  3350. int i;
  3351. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3352. u32 local_adv = 0, remote_adv = 0;
  3353. if (txflags & ANEG_CFG_PS1)
  3354. local_adv |= ADVERTISE_1000XPAUSE;
  3355. if (txflags & ANEG_CFG_PS2)
  3356. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3357. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3358. remote_adv |= LPA_1000XPAUSE;
  3359. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3360. remote_adv |= LPA_1000XPAUSE_ASYM;
  3361. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3362. current_link_up = 1;
  3363. }
  3364. for (i = 0; i < 30; i++) {
  3365. udelay(20);
  3366. tw32_f(MAC_STATUS,
  3367. (MAC_STATUS_SYNC_CHANGED |
  3368. MAC_STATUS_CFG_CHANGED));
  3369. udelay(40);
  3370. if ((tr32(MAC_STATUS) &
  3371. (MAC_STATUS_SYNC_CHANGED |
  3372. MAC_STATUS_CFG_CHANGED)) == 0)
  3373. break;
  3374. }
  3375. mac_status = tr32(MAC_STATUS);
  3376. if (current_link_up == 0 &&
  3377. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3378. !(mac_status & MAC_STATUS_RCVD_CFG))
  3379. current_link_up = 1;
  3380. } else {
  3381. tg3_setup_flow_control(tp, 0, 0);
  3382. /* Forcing 1000FD link up. */
  3383. current_link_up = 1;
  3384. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3385. udelay(40);
  3386. tw32_f(MAC_MODE, tp->mac_mode);
  3387. udelay(40);
  3388. }
  3389. out:
  3390. return current_link_up;
  3391. }
  3392. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3393. {
  3394. u32 orig_pause_cfg;
  3395. u16 orig_active_speed;
  3396. u8 orig_active_duplex;
  3397. u32 mac_status;
  3398. int current_link_up;
  3399. int i;
  3400. orig_pause_cfg = tp->link_config.active_flowctrl;
  3401. orig_active_speed = tp->link_config.active_speed;
  3402. orig_active_duplex = tp->link_config.active_duplex;
  3403. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3404. netif_carrier_ok(tp->dev) &&
  3405. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3406. mac_status = tr32(MAC_STATUS);
  3407. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3408. MAC_STATUS_SIGNAL_DET |
  3409. MAC_STATUS_CFG_CHANGED |
  3410. MAC_STATUS_RCVD_CFG);
  3411. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3412. MAC_STATUS_SIGNAL_DET)) {
  3413. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3414. MAC_STATUS_CFG_CHANGED));
  3415. return 0;
  3416. }
  3417. }
  3418. tw32_f(MAC_TX_AUTO_NEG, 0);
  3419. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3420. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3421. tw32_f(MAC_MODE, tp->mac_mode);
  3422. udelay(40);
  3423. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3424. tg3_init_bcm8002(tp);
  3425. /* Enable link change event even when serdes polling. */
  3426. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3427. udelay(40);
  3428. current_link_up = 0;
  3429. mac_status = tr32(MAC_STATUS);
  3430. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3431. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3432. else
  3433. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3434. tp->napi[0].hw_status->status =
  3435. (SD_STATUS_UPDATED |
  3436. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3437. for (i = 0; i < 100; i++) {
  3438. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3439. MAC_STATUS_CFG_CHANGED));
  3440. udelay(5);
  3441. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3442. MAC_STATUS_CFG_CHANGED |
  3443. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3444. break;
  3445. }
  3446. mac_status = tr32(MAC_STATUS);
  3447. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3448. current_link_up = 0;
  3449. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3450. tp->serdes_counter == 0) {
  3451. tw32_f(MAC_MODE, (tp->mac_mode |
  3452. MAC_MODE_SEND_CONFIGS));
  3453. udelay(1);
  3454. tw32_f(MAC_MODE, tp->mac_mode);
  3455. }
  3456. }
  3457. if (current_link_up == 1) {
  3458. tp->link_config.active_speed = SPEED_1000;
  3459. tp->link_config.active_duplex = DUPLEX_FULL;
  3460. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3461. LED_CTRL_LNKLED_OVERRIDE |
  3462. LED_CTRL_1000MBPS_ON));
  3463. } else {
  3464. tp->link_config.active_speed = SPEED_INVALID;
  3465. tp->link_config.active_duplex = DUPLEX_INVALID;
  3466. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3467. LED_CTRL_LNKLED_OVERRIDE |
  3468. LED_CTRL_TRAFFIC_OVERRIDE));
  3469. }
  3470. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3471. if (current_link_up)
  3472. netif_carrier_on(tp->dev);
  3473. else
  3474. netif_carrier_off(tp->dev);
  3475. tg3_link_report(tp);
  3476. } else {
  3477. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3478. if (orig_pause_cfg != now_pause_cfg ||
  3479. orig_active_speed != tp->link_config.active_speed ||
  3480. orig_active_duplex != tp->link_config.active_duplex)
  3481. tg3_link_report(tp);
  3482. }
  3483. return 0;
  3484. }
  3485. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3486. {
  3487. int current_link_up, err = 0;
  3488. u32 bmsr, bmcr;
  3489. u16 current_speed;
  3490. u8 current_duplex;
  3491. u32 local_adv, remote_adv;
  3492. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3493. tw32_f(MAC_MODE, tp->mac_mode);
  3494. udelay(40);
  3495. tw32(MAC_EVENT, 0);
  3496. tw32_f(MAC_STATUS,
  3497. (MAC_STATUS_SYNC_CHANGED |
  3498. MAC_STATUS_CFG_CHANGED |
  3499. MAC_STATUS_MI_COMPLETION |
  3500. MAC_STATUS_LNKSTATE_CHANGED));
  3501. udelay(40);
  3502. if (force_reset)
  3503. tg3_phy_reset(tp);
  3504. current_link_up = 0;
  3505. current_speed = SPEED_INVALID;
  3506. current_duplex = DUPLEX_INVALID;
  3507. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3508. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3509. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3510. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3511. bmsr |= BMSR_LSTATUS;
  3512. else
  3513. bmsr &= ~BMSR_LSTATUS;
  3514. }
  3515. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3516. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3517. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3518. /* do nothing, just check for link up at the end */
  3519. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3520. u32 adv, new_adv;
  3521. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3522. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3523. ADVERTISE_1000XPAUSE |
  3524. ADVERTISE_1000XPSE_ASYM |
  3525. ADVERTISE_SLCT);
  3526. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3527. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3528. new_adv |= ADVERTISE_1000XHALF;
  3529. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3530. new_adv |= ADVERTISE_1000XFULL;
  3531. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3532. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3533. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3534. tg3_writephy(tp, MII_BMCR, bmcr);
  3535. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3536. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3537. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3538. return err;
  3539. }
  3540. } else {
  3541. u32 new_bmcr;
  3542. bmcr &= ~BMCR_SPEED1000;
  3543. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3544. if (tp->link_config.duplex == DUPLEX_FULL)
  3545. new_bmcr |= BMCR_FULLDPLX;
  3546. if (new_bmcr != bmcr) {
  3547. /* BMCR_SPEED1000 is a reserved bit that needs
  3548. * to be set on write.
  3549. */
  3550. new_bmcr |= BMCR_SPEED1000;
  3551. /* Force a linkdown */
  3552. if (netif_carrier_ok(tp->dev)) {
  3553. u32 adv;
  3554. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3555. adv &= ~(ADVERTISE_1000XFULL |
  3556. ADVERTISE_1000XHALF |
  3557. ADVERTISE_SLCT);
  3558. tg3_writephy(tp, MII_ADVERTISE, adv);
  3559. tg3_writephy(tp, MII_BMCR, bmcr |
  3560. BMCR_ANRESTART |
  3561. BMCR_ANENABLE);
  3562. udelay(10);
  3563. netif_carrier_off(tp->dev);
  3564. }
  3565. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3566. bmcr = new_bmcr;
  3567. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3568. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3569. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3570. ASIC_REV_5714) {
  3571. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3572. bmsr |= BMSR_LSTATUS;
  3573. else
  3574. bmsr &= ~BMSR_LSTATUS;
  3575. }
  3576. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3577. }
  3578. }
  3579. if (bmsr & BMSR_LSTATUS) {
  3580. current_speed = SPEED_1000;
  3581. current_link_up = 1;
  3582. if (bmcr & BMCR_FULLDPLX)
  3583. current_duplex = DUPLEX_FULL;
  3584. else
  3585. current_duplex = DUPLEX_HALF;
  3586. local_adv = 0;
  3587. remote_adv = 0;
  3588. if (bmcr & BMCR_ANENABLE) {
  3589. u32 common;
  3590. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3591. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3592. common = local_adv & remote_adv;
  3593. if (common & (ADVERTISE_1000XHALF |
  3594. ADVERTISE_1000XFULL)) {
  3595. if (common & ADVERTISE_1000XFULL)
  3596. current_duplex = DUPLEX_FULL;
  3597. else
  3598. current_duplex = DUPLEX_HALF;
  3599. } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  3600. /* Link is up via parallel detect */
  3601. } else {
  3602. current_link_up = 0;
  3603. }
  3604. }
  3605. }
  3606. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3607. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3608. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3609. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3610. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3611. tw32_f(MAC_MODE, tp->mac_mode);
  3612. udelay(40);
  3613. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3614. tp->link_config.active_speed = current_speed;
  3615. tp->link_config.active_duplex = current_duplex;
  3616. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3617. if (current_link_up)
  3618. netif_carrier_on(tp->dev);
  3619. else {
  3620. netif_carrier_off(tp->dev);
  3621. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3622. }
  3623. tg3_link_report(tp);
  3624. }
  3625. return err;
  3626. }
  3627. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3628. {
  3629. if (tp->serdes_counter) {
  3630. /* Give autoneg time to complete. */
  3631. tp->serdes_counter--;
  3632. return;
  3633. }
  3634. if (!netif_carrier_ok(tp->dev) &&
  3635. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3636. u32 bmcr;
  3637. tg3_readphy(tp, MII_BMCR, &bmcr);
  3638. if (bmcr & BMCR_ANENABLE) {
  3639. u32 phy1, phy2;
  3640. /* Select shadow register 0x1f */
  3641. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3642. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3643. /* Select expansion interrupt status register */
  3644. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3645. MII_TG3_DSP_EXP1_INT_STAT);
  3646. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3647. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3648. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3649. /* We have signal detect and not receiving
  3650. * config code words, link is up by parallel
  3651. * detection.
  3652. */
  3653. bmcr &= ~BMCR_ANENABLE;
  3654. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3655. tg3_writephy(tp, MII_BMCR, bmcr);
  3656. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3657. }
  3658. }
  3659. } else if (netif_carrier_ok(tp->dev) &&
  3660. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3661. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3662. u32 phy2;
  3663. /* Select expansion interrupt status register */
  3664. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3665. MII_TG3_DSP_EXP1_INT_STAT);
  3666. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3667. if (phy2 & 0x20) {
  3668. u32 bmcr;
  3669. /* Config code words received, turn on autoneg. */
  3670. tg3_readphy(tp, MII_BMCR, &bmcr);
  3671. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3672. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3673. }
  3674. }
  3675. }
  3676. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3677. {
  3678. u32 val;
  3679. int err;
  3680. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3681. err = tg3_setup_fiber_phy(tp, force_reset);
  3682. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3683. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3684. else
  3685. err = tg3_setup_copper_phy(tp, force_reset);
  3686. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3687. u32 scale;
  3688. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3689. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3690. scale = 65;
  3691. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3692. scale = 6;
  3693. else
  3694. scale = 12;
  3695. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3696. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3697. tw32(GRC_MISC_CFG, val);
  3698. }
  3699. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3700. (6 << TX_LENGTHS_IPG_SHIFT);
  3701. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  3702. val |= tr32(MAC_TX_LENGTHS) &
  3703. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  3704. TX_LENGTHS_CNT_DWN_VAL_MSK);
  3705. if (tp->link_config.active_speed == SPEED_1000 &&
  3706. tp->link_config.active_duplex == DUPLEX_HALF)
  3707. tw32(MAC_TX_LENGTHS, val |
  3708. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  3709. else
  3710. tw32(MAC_TX_LENGTHS, val |
  3711. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  3712. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3713. if (netif_carrier_ok(tp->dev)) {
  3714. tw32(HOSTCC_STAT_COAL_TICKS,
  3715. tp->coal.stats_block_coalesce_usecs);
  3716. } else {
  3717. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3718. }
  3719. }
  3720. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3721. val = tr32(PCIE_PWR_MGMT_THRESH);
  3722. if (!netif_carrier_ok(tp->dev))
  3723. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3724. tp->pwrmgmt_thresh;
  3725. else
  3726. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3727. tw32(PCIE_PWR_MGMT_THRESH, val);
  3728. }
  3729. return err;
  3730. }
  3731. static inline int tg3_irq_sync(struct tg3 *tp)
  3732. {
  3733. return tp->irq_sync;
  3734. }
  3735. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  3736. {
  3737. int i;
  3738. dst = (u32 *)((u8 *)dst + off);
  3739. for (i = 0; i < len; i += sizeof(u32))
  3740. *dst++ = tr32(off + i);
  3741. }
  3742. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  3743. {
  3744. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  3745. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  3746. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  3747. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  3748. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  3749. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  3750. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  3751. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  3752. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  3753. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  3754. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  3755. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  3756. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  3757. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  3758. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  3759. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  3760. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  3761. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  3762. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  3763. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX)
  3764. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  3765. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  3766. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  3767. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  3768. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  3769. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  3770. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  3771. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  3772. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  3773. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3774. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  3775. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  3776. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  3777. }
  3778. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  3779. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  3780. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  3781. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  3782. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  3783. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  3784. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  3785. }
  3786. static void tg3_dump_state(struct tg3 *tp)
  3787. {
  3788. int i;
  3789. u32 *regs;
  3790. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  3791. if (!regs) {
  3792. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  3793. return;
  3794. }
  3795. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3796. /* Read up to but not including private PCI registers */
  3797. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  3798. regs[i / sizeof(u32)] = tr32(i);
  3799. } else
  3800. tg3_dump_legacy_regs(tp, regs);
  3801. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  3802. if (!regs[i + 0] && !regs[i + 1] &&
  3803. !regs[i + 2] && !regs[i + 3])
  3804. continue;
  3805. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  3806. i * 4,
  3807. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  3808. }
  3809. kfree(regs);
  3810. for (i = 0; i < tp->irq_cnt; i++) {
  3811. struct tg3_napi *tnapi = &tp->napi[i];
  3812. /* SW status block */
  3813. netdev_err(tp->dev,
  3814. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  3815. i,
  3816. tnapi->hw_status->status,
  3817. tnapi->hw_status->status_tag,
  3818. tnapi->hw_status->rx_jumbo_consumer,
  3819. tnapi->hw_status->rx_consumer,
  3820. tnapi->hw_status->rx_mini_consumer,
  3821. tnapi->hw_status->idx[0].rx_producer,
  3822. tnapi->hw_status->idx[0].tx_consumer);
  3823. netdev_err(tp->dev,
  3824. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  3825. i,
  3826. tnapi->last_tag, tnapi->last_irq_tag,
  3827. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  3828. tnapi->rx_rcb_ptr,
  3829. tnapi->prodring.rx_std_prod_idx,
  3830. tnapi->prodring.rx_std_cons_idx,
  3831. tnapi->prodring.rx_jmb_prod_idx,
  3832. tnapi->prodring.rx_jmb_cons_idx);
  3833. }
  3834. }
  3835. /* This is called whenever we suspect that the system chipset is re-
  3836. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3837. * is bogus tx completions. We try to recover by setting the
  3838. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3839. * in the workqueue.
  3840. */
  3841. static void tg3_tx_recover(struct tg3 *tp)
  3842. {
  3843. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3844. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3845. netdev_warn(tp->dev,
  3846. "The system may be re-ordering memory-mapped I/O "
  3847. "cycles to the network device, attempting to recover. "
  3848. "Please report the problem to the driver maintainer "
  3849. "and include system chipset information.\n");
  3850. spin_lock(&tp->lock);
  3851. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3852. spin_unlock(&tp->lock);
  3853. }
  3854. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3855. {
  3856. /* Tell compiler to fetch tx indices from memory. */
  3857. barrier();
  3858. return tnapi->tx_pending -
  3859. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3860. }
  3861. /* Tigon3 never reports partial packet sends. So we do not
  3862. * need special logic to handle SKBs that have not had all
  3863. * of their frags sent yet, like SunGEM does.
  3864. */
  3865. static void tg3_tx(struct tg3_napi *tnapi)
  3866. {
  3867. struct tg3 *tp = tnapi->tp;
  3868. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3869. u32 sw_idx = tnapi->tx_cons;
  3870. struct netdev_queue *txq;
  3871. int index = tnapi - tp->napi;
  3872. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3873. index--;
  3874. txq = netdev_get_tx_queue(tp->dev, index);
  3875. while (sw_idx != hw_idx) {
  3876. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3877. struct sk_buff *skb = ri->skb;
  3878. int i, tx_bug = 0;
  3879. if (unlikely(skb == NULL)) {
  3880. tg3_tx_recover(tp);
  3881. return;
  3882. }
  3883. pci_unmap_single(tp->pdev,
  3884. dma_unmap_addr(ri, mapping),
  3885. skb_headlen(skb),
  3886. PCI_DMA_TODEVICE);
  3887. ri->skb = NULL;
  3888. sw_idx = NEXT_TX(sw_idx);
  3889. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3890. ri = &tnapi->tx_buffers[sw_idx];
  3891. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3892. tx_bug = 1;
  3893. pci_unmap_page(tp->pdev,
  3894. dma_unmap_addr(ri, mapping),
  3895. skb_shinfo(skb)->frags[i].size,
  3896. PCI_DMA_TODEVICE);
  3897. sw_idx = NEXT_TX(sw_idx);
  3898. }
  3899. dev_kfree_skb(skb);
  3900. if (unlikely(tx_bug)) {
  3901. tg3_tx_recover(tp);
  3902. return;
  3903. }
  3904. }
  3905. tnapi->tx_cons = sw_idx;
  3906. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3907. * before checking for netif_queue_stopped(). Without the
  3908. * memory barrier, there is a small possibility that tg3_start_xmit()
  3909. * will miss it and cause the queue to be stopped forever.
  3910. */
  3911. smp_mb();
  3912. if (unlikely(netif_tx_queue_stopped(txq) &&
  3913. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3914. __netif_tx_lock(txq, smp_processor_id());
  3915. if (netif_tx_queue_stopped(txq) &&
  3916. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3917. netif_tx_wake_queue(txq);
  3918. __netif_tx_unlock(txq);
  3919. }
  3920. }
  3921. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3922. {
  3923. if (!ri->skb)
  3924. return;
  3925. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3926. map_sz, PCI_DMA_FROMDEVICE);
  3927. dev_kfree_skb_any(ri->skb);
  3928. ri->skb = NULL;
  3929. }
  3930. /* Returns size of skb allocated or < 0 on error.
  3931. *
  3932. * We only need to fill in the address because the other members
  3933. * of the RX descriptor are invariant, see tg3_init_rings.
  3934. *
  3935. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3936. * posting buffers we only dirty the first cache line of the RX
  3937. * descriptor (containing the address). Whereas for the RX status
  3938. * buffers the cpu only reads the last cacheline of the RX descriptor
  3939. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3940. */
  3941. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3942. u32 opaque_key, u32 dest_idx_unmasked)
  3943. {
  3944. struct tg3_rx_buffer_desc *desc;
  3945. struct ring_info *map;
  3946. struct sk_buff *skb;
  3947. dma_addr_t mapping;
  3948. int skb_size, dest_idx;
  3949. switch (opaque_key) {
  3950. case RXD_OPAQUE_RING_STD:
  3951. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3952. desc = &tpr->rx_std[dest_idx];
  3953. map = &tpr->rx_std_buffers[dest_idx];
  3954. skb_size = tp->rx_pkt_map_sz;
  3955. break;
  3956. case RXD_OPAQUE_RING_JUMBO:
  3957. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3958. desc = &tpr->rx_jmb[dest_idx].std;
  3959. map = &tpr->rx_jmb_buffers[dest_idx];
  3960. skb_size = TG3_RX_JMB_MAP_SZ;
  3961. break;
  3962. default:
  3963. return -EINVAL;
  3964. }
  3965. /* Do not overwrite any of the map or rp information
  3966. * until we are sure we can commit to a new buffer.
  3967. *
  3968. * Callers depend upon this behavior and assume that
  3969. * we leave everything unchanged if we fail.
  3970. */
  3971. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3972. if (skb == NULL)
  3973. return -ENOMEM;
  3974. skb_reserve(skb, tp->rx_offset);
  3975. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3976. PCI_DMA_FROMDEVICE);
  3977. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3978. dev_kfree_skb(skb);
  3979. return -EIO;
  3980. }
  3981. map->skb = skb;
  3982. dma_unmap_addr_set(map, mapping, mapping);
  3983. desc->addr_hi = ((u64)mapping >> 32);
  3984. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3985. return skb_size;
  3986. }
  3987. /* We only need to move over in the address because the other
  3988. * members of the RX descriptor are invariant. See notes above
  3989. * tg3_alloc_rx_skb for full details.
  3990. */
  3991. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3992. struct tg3_rx_prodring_set *dpr,
  3993. u32 opaque_key, int src_idx,
  3994. u32 dest_idx_unmasked)
  3995. {
  3996. struct tg3 *tp = tnapi->tp;
  3997. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3998. struct ring_info *src_map, *dest_map;
  3999. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4000. int dest_idx;
  4001. switch (opaque_key) {
  4002. case RXD_OPAQUE_RING_STD:
  4003. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4004. dest_desc = &dpr->rx_std[dest_idx];
  4005. dest_map = &dpr->rx_std_buffers[dest_idx];
  4006. src_desc = &spr->rx_std[src_idx];
  4007. src_map = &spr->rx_std_buffers[src_idx];
  4008. break;
  4009. case RXD_OPAQUE_RING_JUMBO:
  4010. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4011. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4012. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4013. src_desc = &spr->rx_jmb[src_idx].std;
  4014. src_map = &spr->rx_jmb_buffers[src_idx];
  4015. break;
  4016. default:
  4017. return;
  4018. }
  4019. dest_map->skb = src_map->skb;
  4020. dma_unmap_addr_set(dest_map, mapping,
  4021. dma_unmap_addr(src_map, mapping));
  4022. dest_desc->addr_hi = src_desc->addr_hi;
  4023. dest_desc->addr_lo = src_desc->addr_lo;
  4024. /* Ensure that the update to the skb happens after the physical
  4025. * addresses have been transferred to the new BD location.
  4026. */
  4027. smp_wmb();
  4028. src_map->skb = NULL;
  4029. }
  4030. /* The RX ring scheme is composed of multiple rings which post fresh
  4031. * buffers to the chip, and one special ring the chip uses to report
  4032. * status back to the host.
  4033. *
  4034. * The special ring reports the status of received packets to the
  4035. * host. The chip does not write into the original descriptor the
  4036. * RX buffer was obtained from. The chip simply takes the original
  4037. * descriptor as provided by the host, updates the status and length
  4038. * field, then writes this into the next status ring entry.
  4039. *
  4040. * Each ring the host uses to post buffers to the chip is described
  4041. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4042. * it is first placed into the on-chip ram. When the packet's length
  4043. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4044. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4045. * which is within the range of the new packet's length is chosen.
  4046. *
  4047. * The "separate ring for rx status" scheme may sound queer, but it makes
  4048. * sense from a cache coherency perspective. If only the host writes
  4049. * to the buffer post rings, and only the chip writes to the rx status
  4050. * rings, then cache lines never move beyond shared-modified state.
  4051. * If both the host and chip were to write into the same ring, cache line
  4052. * eviction could occur since both entities want it in an exclusive state.
  4053. */
  4054. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4055. {
  4056. struct tg3 *tp = tnapi->tp;
  4057. u32 work_mask, rx_std_posted = 0;
  4058. u32 std_prod_idx, jmb_prod_idx;
  4059. u32 sw_idx = tnapi->rx_rcb_ptr;
  4060. u16 hw_idx;
  4061. int received;
  4062. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4063. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4064. /*
  4065. * We need to order the read of hw_idx and the read of
  4066. * the opaque cookie.
  4067. */
  4068. rmb();
  4069. work_mask = 0;
  4070. received = 0;
  4071. std_prod_idx = tpr->rx_std_prod_idx;
  4072. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4073. while (sw_idx != hw_idx && budget > 0) {
  4074. struct ring_info *ri;
  4075. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4076. unsigned int len;
  4077. struct sk_buff *skb;
  4078. dma_addr_t dma_addr;
  4079. u32 opaque_key, desc_idx, *post_ptr;
  4080. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4081. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4082. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4083. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4084. dma_addr = dma_unmap_addr(ri, mapping);
  4085. skb = ri->skb;
  4086. post_ptr = &std_prod_idx;
  4087. rx_std_posted++;
  4088. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4089. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4090. dma_addr = dma_unmap_addr(ri, mapping);
  4091. skb = ri->skb;
  4092. post_ptr = &jmb_prod_idx;
  4093. } else
  4094. goto next_pkt_nopost;
  4095. work_mask |= opaque_key;
  4096. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4097. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4098. drop_it:
  4099. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4100. desc_idx, *post_ptr);
  4101. drop_it_no_recycle:
  4102. /* Other statistics kept track of by card. */
  4103. tp->rx_dropped++;
  4104. goto next_pkt;
  4105. }
  4106. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4107. ETH_FCS_LEN;
  4108. if (len > TG3_RX_COPY_THRESH(tp)) {
  4109. int skb_size;
  4110. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  4111. *post_ptr);
  4112. if (skb_size < 0)
  4113. goto drop_it;
  4114. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4115. PCI_DMA_FROMDEVICE);
  4116. /* Ensure that the update to the skb happens
  4117. * after the usage of the old DMA mapping.
  4118. */
  4119. smp_wmb();
  4120. ri->skb = NULL;
  4121. skb_put(skb, len);
  4122. } else {
  4123. struct sk_buff *copy_skb;
  4124. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4125. desc_idx, *post_ptr);
  4126. copy_skb = netdev_alloc_skb(tp->dev, len +
  4127. TG3_RAW_IP_ALIGN);
  4128. if (copy_skb == NULL)
  4129. goto drop_it_no_recycle;
  4130. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  4131. skb_put(copy_skb, len);
  4132. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4133. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4134. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4135. /* We'll reuse the original ring buffer. */
  4136. skb = copy_skb;
  4137. }
  4138. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4139. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4140. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4141. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4142. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4143. else
  4144. skb_checksum_none_assert(skb);
  4145. skb->protocol = eth_type_trans(skb, tp->dev);
  4146. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4147. skb->protocol != htons(ETH_P_8021Q)) {
  4148. dev_kfree_skb(skb);
  4149. goto drop_it_no_recycle;
  4150. }
  4151. if (desc->type_flags & RXD_FLAG_VLAN &&
  4152. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4153. __vlan_hwaccel_put_tag(skb,
  4154. desc->err_vlan & RXD_VLAN_MASK);
  4155. napi_gro_receive(&tnapi->napi, skb);
  4156. received++;
  4157. budget--;
  4158. next_pkt:
  4159. (*post_ptr)++;
  4160. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4161. tpr->rx_std_prod_idx = std_prod_idx &
  4162. tp->rx_std_ring_mask;
  4163. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4164. tpr->rx_std_prod_idx);
  4165. work_mask &= ~RXD_OPAQUE_RING_STD;
  4166. rx_std_posted = 0;
  4167. }
  4168. next_pkt_nopost:
  4169. sw_idx++;
  4170. sw_idx &= tp->rx_ret_ring_mask;
  4171. /* Refresh hw_idx to see if there is new work */
  4172. if (sw_idx == hw_idx) {
  4173. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4174. rmb();
  4175. }
  4176. }
  4177. /* ACK the status ring. */
  4178. tnapi->rx_rcb_ptr = sw_idx;
  4179. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4180. /* Refill RX ring(s). */
  4181. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  4182. if (work_mask & RXD_OPAQUE_RING_STD) {
  4183. tpr->rx_std_prod_idx = std_prod_idx &
  4184. tp->rx_std_ring_mask;
  4185. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4186. tpr->rx_std_prod_idx);
  4187. }
  4188. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4189. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4190. tp->rx_jmb_ring_mask;
  4191. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4192. tpr->rx_jmb_prod_idx);
  4193. }
  4194. mmiowb();
  4195. } else if (work_mask) {
  4196. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4197. * updated before the producer indices can be updated.
  4198. */
  4199. smp_wmb();
  4200. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4201. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4202. if (tnapi != &tp->napi[1])
  4203. napi_schedule(&tp->napi[1].napi);
  4204. }
  4205. return received;
  4206. }
  4207. static void tg3_poll_link(struct tg3 *tp)
  4208. {
  4209. /* handle link change and other phy events */
  4210. if (!(tp->tg3_flags &
  4211. (TG3_FLAG_USE_LINKCHG_REG |
  4212. TG3_FLAG_POLL_SERDES))) {
  4213. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4214. if (sblk->status & SD_STATUS_LINK_CHG) {
  4215. sblk->status = SD_STATUS_UPDATED |
  4216. (sblk->status & ~SD_STATUS_LINK_CHG);
  4217. spin_lock(&tp->lock);
  4218. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4219. tw32_f(MAC_STATUS,
  4220. (MAC_STATUS_SYNC_CHANGED |
  4221. MAC_STATUS_CFG_CHANGED |
  4222. MAC_STATUS_MI_COMPLETION |
  4223. MAC_STATUS_LNKSTATE_CHANGED));
  4224. udelay(40);
  4225. } else
  4226. tg3_setup_phy(tp, 0);
  4227. spin_unlock(&tp->lock);
  4228. }
  4229. }
  4230. }
  4231. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4232. struct tg3_rx_prodring_set *dpr,
  4233. struct tg3_rx_prodring_set *spr)
  4234. {
  4235. u32 si, di, cpycnt, src_prod_idx;
  4236. int i, err = 0;
  4237. while (1) {
  4238. src_prod_idx = spr->rx_std_prod_idx;
  4239. /* Make sure updates to the rx_std_buffers[] entries and the
  4240. * standard producer index are seen in the correct order.
  4241. */
  4242. smp_rmb();
  4243. if (spr->rx_std_cons_idx == src_prod_idx)
  4244. break;
  4245. if (spr->rx_std_cons_idx < src_prod_idx)
  4246. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4247. else
  4248. cpycnt = tp->rx_std_ring_mask + 1 -
  4249. spr->rx_std_cons_idx;
  4250. cpycnt = min(cpycnt,
  4251. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4252. si = spr->rx_std_cons_idx;
  4253. di = dpr->rx_std_prod_idx;
  4254. for (i = di; i < di + cpycnt; i++) {
  4255. if (dpr->rx_std_buffers[i].skb) {
  4256. cpycnt = i - di;
  4257. err = -ENOSPC;
  4258. break;
  4259. }
  4260. }
  4261. if (!cpycnt)
  4262. break;
  4263. /* Ensure that updates to the rx_std_buffers ring and the
  4264. * shadowed hardware producer ring from tg3_recycle_skb() are
  4265. * ordered correctly WRT the skb check above.
  4266. */
  4267. smp_rmb();
  4268. memcpy(&dpr->rx_std_buffers[di],
  4269. &spr->rx_std_buffers[si],
  4270. cpycnt * sizeof(struct ring_info));
  4271. for (i = 0; i < cpycnt; i++, di++, si++) {
  4272. struct tg3_rx_buffer_desc *sbd, *dbd;
  4273. sbd = &spr->rx_std[si];
  4274. dbd = &dpr->rx_std[di];
  4275. dbd->addr_hi = sbd->addr_hi;
  4276. dbd->addr_lo = sbd->addr_lo;
  4277. }
  4278. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4279. tp->rx_std_ring_mask;
  4280. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4281. tp->rx_std_ring_mask;
  4282. }
  4283. while (1) {
  4284. src_prod_idx = spr->rx_jmb_prod_idx;
  4285. /* Make sure updates to the rx_jmb_buffers[] entries and
  4286. * the jumbo producer index are seen in the correct order.
  4287. */
  4288. smp_rmb();
  4289. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4290. break;
  4291. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4292. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4293. else
  4294. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4295. spr->rx_jmb_cons_idx;
  4296. cpycnt = min(cpycnt,
  4297. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4298. si = spr->rx_jmb_cons_idx;
  4299. di = dpr->rx_jmb_prod_idx;
  4300. for (i = di; i < di + cpycnt; i++) {
  4301. if (dpr->rx_jmb_buffers[i].skb) {
  4302. cpycnt = i - di;
  4303. err = -ENOSPC;
  4304. break;
  4305. }
  4306. }
  4307. if (!cpycnt)
  4308. break;
  4309. /* Ensure that updates to the rx_jmb_buffers ring and the
  4310. * shadowed hardware producer ring from tg3_recycle_skb() are
  4311. * ordered correctly WRT the skb check above.
  4312. */
  4313. smp_rmb();
  4314. memcpy(&dpr->rx_jmb_buffers[di],
  4315. &spr->rx_jmb_buffers[si],
  4316. cpycnt * sizeof(struct ring_info));
  4317. for (i = 0; i < cpycnt; i++, di++, si++) {
  4318. struct tg3_rx_buffer_desc *sbd, *dbd;
  4319. sbd = &spr->rx_jmb[si].std;
  4320. dbd = &dpr->rx_jmb[di].std;
  4321. dbd->addr_hi = sbd->addr_hi;
  4322. dbd->addr_lo = sbd->addr_lo;
  4323. }
  4324. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4325. tp->rx_jmb_ring_mask;
  4326. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4327. tp->rx_jmb_ring_mask;
  4328. }
  4329. return err;
  4330. }
  4331. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4332. {
  4333. struct tg3 *tp = tnapi->tp;
  4334. /* run TX completion thread */
  4335. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4336. tg3_tx(tnapi);
  4337. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4338. return work_done;
  4339. }
  4340. /* run RX thread, within the bounds set by NAPI.
  4341. * All RX "locking" is done by ensuring outside
  4342. * code synchronizes with tg3->napi.poll()
  4343. */
  4344. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4345. work_done += tg3_rx(tnapi, budget - work_done);
  4346. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4347. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4348. int i, err = 0;
  4349. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4350. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4351. for (i = 1; i < tp->irq_cnt; i++)
  4352. err |= tg3_rx_prodring_xfer(tp, dpr,
  4353. &tp->napi[i].prodring);
  4354. wmb();
  4355. if (std_prod_idx != dpr->rx_std_prod_idx)
  4356. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4357. dpr->rx_std_prod_idx);
  4358. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4359. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4360. dpr->rx_jmb_prod_idx);
  4361. mmiowb();
  4362. if (err)
  4363. tw32_f(HOSTCC_MODE, tp->coal_now);
  4364. }
  4365. return work_done;
  4366. }
  4367. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4368. {
  4369. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4370. struct tg3 *tp = tnapi->tp;
  4371. int work_done = 0;
  4372. struct tg3_hw_status *sblk = tnapi->hw_status;
  4373. while (1) {
  4374. work_done = tg3_poll_work(tnapi, work_done, budget);
  4375. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4376. goto tx_recovery;
  4377. if (unlikely(work_done >= budget))
  4378. break;
  4379. /* tp->last_tag is used in tg3_int_reenable() below
  4380. * to tell the hw how much work has been processed,
  4381. * so we must read it before checking for more work.
  4382. */
  4383. tnapi->last_tag = sblk->status_tag;
  4384. tnapi->last_irq_tag = tnapi->last_tag;
  4385. rmb();
  4386. /* check for RX/TX work to do */
  4387. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4388. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4389. napi_complete(napi);
  4390. /* Reenable interrupts. */
  4391. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4392. mmiowb();
  4393. break;
  4394. }
  4395. }
  4396. return work_done;
  4397. tx_recovery:
  4398. /* work_done is guaranteed to be less than budget. */
  4399. napi_complete(napi);
  4400. schedule_work(&tp->reset_task);
  4401. return work_done;
  4402. }
  4403. static void tg3_process_error(struct tg3 *tp)
  4404. {
  4405. u32 val;
  4406. bool real_error = false;
  4407. if (tp->tg3_flags & TG3_FLAG_ERROR_PROCESSED)
  4408. return;
  4409. /* Check Flow Attention register */
  4410. val = tr32(HOSTCC_FLOW_ATTN);
  4411. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  4412. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  4413. real_error = true;
  4414. }
  4415. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  4416. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  4417. real_error = true;
  4418. }
  4419. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  4420. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  4421. real_error = true;
  4422. }
  4423. if (!real_error)
  4424. return;
  4425. tg3_dump_state(tp);
  4426. tp->tg3_flags |= TG3_FLAG_ERROR_PROCESSED;
  4427. schedule_work(&tp->reset_task);
  4428. }
  4429. static int tg3_poll(struct napi_struct *napi, int budget)
  4430. {
  4431. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4432. struct tg3 *tp = tnapi->tp;
  4433. int work_done = 0;
  4434. struct tg3_hw_status *sblk = tnapi->hw_status;
  4435. while (1) {
  4436. if (sblk->status & SD_STATUS_ERROR)
  4437. tg3_process_error(tp);
  4438. tg3_poll_link(tp);
  4439. work_done = tg3_poll_work(tnapi, work_done, budget);
  4440. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4441. goto tx_recovery;
  4442. if (unlikely(work_done >= budget))
  4443. break;
  4444. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4445. /* tp->last_tag is used in tg3_int_reenable() below
  4446. * to tell the hw how much work has been processed,
  4447. * so we must read it before checking for more work.
  4448. */
  4449. tnapi->last_tag = sblk->status_tag;
  4450. tnapi->last_irq_tag = tnapi->last_tag;
  4451. rmb();
  4452. } else
  4453. sblk->status &= ~SD_STATUS_UPDATED;
  4454. if (likely(!tg3_has_work(tnapi))) {
  4455. napi_complete(napi);
  4456. tg3_int_reenable(tnapi);
  4457. break;
  4458. }
  4459. }
  4460. return work_done;
  4461. tx_recovery:
  4462. /* work_done is guaranteed to be less than budget. */
  4463. napi_complete(napi);
  4464. schedule_work(&tp->reset_task);
  4465. return work_done;
  4466. }
  4467. static void tg3_napi_disable(struct tg3 *tp)
  4468. {
  4469. int i;
  4470. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4471. napi_disable(&tp->napi[i].napi);
  4472. }
  4473. static void tg3_napi_enable(struct tg3 *tp)
  4474. {
  4475. int i;
  4476. for (i = 0; i < tp->irq_cnt; i++)
  4477. napi_enable(&tp->napi[i].napi);
  4478. }
  4479. static void tg3_napi_init(struct tg3 *tp)
  4480. {
  4481. int i;
  4482. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4483. for (i = 1; i < tp->irq_cnt; i++)
  4484. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4485. }
  4486. static void tg3_napi_fini(struct tg3 *tp)
  4487. {
  4488. int i;
  4489. for (i = 0; i < tp->irq_cnt; i++)
  4490. netif_napi_del(&tp->napi[i].napi);
  4491. }
  4492. static inline void tg3_netif_stop(struct tg3 *tp)
  4493. {
  4494. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4495. tg3_napi_disable(tp);
  4496. netif_tx_disable(tp->dev);
  4497. }
  4498. static inline void tg3_netif_start(struct tg3 *tp)
  4499. {
  4500. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4501. * appropriate so long as all callers are assured to
  4502. * have free tx slots (such as after tg3_init_hw)
  4503. */
  4504. netif_tx_wake_all_queues(tp->dev);
  4505. tg3_napi_enable(tp);
  4506. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4507. tg3_enable_ints(tp);
  4508. }
  4509. static void tg3_irq_quiesce(struct tg3 *tp)
  4510. {
  4511. int i;
  4512. BUG_ON(tp->irq_sync);
  4513. tp->irq_sync = 1;
  4514. smp_mb();
  4515. for (i = 0; i < tp->irq_cnt; i++)
  4516. synchronize_irq(tp->napi[i].irq_vec);
  4517. }
  4518. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4519. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4520. * with as well. Most of the time, this is not necessary except when
  4521. * shutting down the device.
  4522. */
  4523. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4524. {
  4525. spin_lock_bh(&tp->lock);
  4526. if (irq_sync)
  4527. tg3_irq_quiesce(tp);
  4528. }
  4529. static inline void tg3_full_unlock(struct tg3 *tp)
  4530. {
  4531. spin_unlock_bh(&tp->lock);
  4532. }
  4533. /* One-shot MSI handler - Chip automatically disables interrupt
  4534. * after sending MSI so driver doesn't have to do it.
  4535. */
  4536. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4537. {
  4538. struct tg3_napi *tnapi = dev_id;
  4539. struct tg3 *tp = tnapi->tp;
  4540. prefetch(tnapi->hw_status);
  4541. if (tnapi->rx_rcb)
  4542. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4543. if (likely(!tg3_irq_sync(tp)))
  4544. napi_schedule(&tnapi->napi);
  4545. return IRQ_HANDLED;
  4546. }
  4547. /* MSI ISR - No need to check for interrupt sharing and no need to
  4548. * flush status block and interrupt mailbox. PCI ordering rules
  4549. * guarantee that MSI will arrive after the status block.
  4550. */
  4551. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4552. {
  4553. struct tg3_napi *tnapi = dev_id;
  4554. struct tg3 *tp = tnapi->tp;
  4555. prefetch(tnapi->hw_status);
  4556. if (tnapi->rx_rcb)
  4557. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4558. /*
  4559. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4560. * chip-internal interrupt pending events.
  4561. * Writing non-zero to intr-mbox-0 additional tells the
  4562. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4563. * event coalescing.
  4564. */
  4565. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4566. if (likely(!tg3_irq_sync(tp)))
  4567. napi_schedule(&tnapi->napi);
  4568. return IRQ_RETVAL(1);
  4569. }
  4570. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4571. {
  4572. struct tg3_napi *tnapi = dev_id;
  4573. struct tg3 *tp = tnapi->tp;
  4574. struct tg3_hw_status *sblk = tnapi->hw_status;
  4575. unsigned int handled = 1;
  4576. /* In INTx mode, it is possible for the interrupt to arrive at
  4577. * the CPU before the status block posted prior to the interrupt.
  4578. * Reading the PCI State register will confirm whether the
  4579. * interrupt is ours and will flush the status block.
  4580. */
  4581. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4582. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4583. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4584. handled = 0;
  4585. goto out;
  4586. }
  4587. }
  4588. /*
  4589. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4590. * chip-internal interrupt pending events.
  4591. * Writing non-zero to intr-mbox-0 additional tells the
  4592. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4593. * event coalescing.
  4594. *
  4595. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4596. * spurious interrupts. The flush impacts performance but
  4597. * excessive spurious interrupts can be worse in some cases.
  4598. */
  4599. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4600. if (tg3_irq_sync(tp))
  4601. goto out;
  4602. sblk->status &= ~SD_STATUS_UPDATED;
  4603. if (likely(tg3_has_work(tnapi))) {
  4604. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4605. napi_schedule(&tnapi->napi);
  4606. } else {
  4607. /* No work, shared interrupt perhaps? re-enable
  4608. * interrupts, and flush that PCI write
  4609. */
  4610. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4611. 0x00000000);
  4612. }
  4613. out:
  4614. return IRQ_RETVAL(handled);
  4615. }
  4616. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4617. {
  4618. struct tg3_napi *tnapi = dev_id;
  4619. struct tg3 *tp = tnapi->tp;
  4620. struct tg3_hw_status *sblk = tnapi->hw_status;
  4621. unsigned int handled = 1;
  4622. /* In INTx mode, it is possible for the interrupt to arrive at
  4623. * the CPU before the status block posted prior to the interrupt.
  4624. * Reading the PCI State register will confirm whether the
  4625. * interrupt is ours and will flush the status block.
  4626. */
  4627. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4628. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4629. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4630. handled = 0;
  4631. goto out;
  4632. }
  4633. }
  4634. /*
  4635. * writing any value to intr-mbox-0 clears PCI INTA# and
  4636. * chip-internal interrupt pending events.
  4637. * writing non-zero to intr-mbox-0 additional tells the
  4638. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4639. * event coalescing.
  4640. *
  4641. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4642. * spurious interrupts. The flush impacts performance but
  4643. * excessive spurious interrupts can be worse in some cases.
  4644. */
  4645. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4646. /*
  4647. * In a shared interrupt configuration, sometimes other devices'
  4648. * interrupts will scream. We record the current status tag here
  4649. * so that the above check can report that the screaming interrupts
  4650. * are unhandled. Eventually they will be silenced.
  4651. */
  4652. tnapi->last_irq_tag = sblk->status_tag;
  4653. if (tg3_irq_sync(tp))
  4654. goto out;
  4655. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4656. napi_schedule(&tnapi->napi);
  4657. out:
  4658. return IRQ_RETVAL(handled);
  4659. }
  4660. /* ISR for interrupt test */
  4661. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4662. {
  4663. struct tg3_napi *tnapi = dev_id;
  4664. struct tg3 *tp = tnapi->tp;
  4665. struct tg3_hw_status *sblk = tnapi->hw_status;
  4666. if ((sblk->status & SD_STATUS_UPDATED) ||
  4667. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4668. tg3_disable_ints(tp);
  4669. return IRQ_RETVAL(1);
  4670. }
  4671. return IRQ_RETVAL(0);
  4672. }
  4673. static int tg3_init_hw(struct tg3 *, int);
  4674. static int tg3_halt(struct tg3 *, int, int);
  4675. /* Restart hardware after configuration changes, self-test, etc.
  4676. * Invoked with tp->lock held.
  4677. */
  4678. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4679. __releases(tp->lock)
  4680. __acquires(tp->lock)
  4681. {
  4682. int err;
  4683. err = tg3_init_hw(tp, reset_phy);
  4684. if (err) {
  4685. netdev_err(tp->dev,
  4686. "Failed to re-initialize device, aborting\n");
  4687. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4688. tg3_full_unlock(tp);
  4689. del_timer_sync(&tp->timer);
  4690. tp->irq_sync = 0;
  4691. tg3_napi_enable(tp);
  4692. dev_close(tp->dev);
  4693. tg3_full_lock(tp, 0);
  4694. }
  4695. return err;
  4696. }
  4697. #ifdef CONFIG_NET_POLL_CONTROLLER
  4698. static void tg3_poll_controller(struct net_device *dev)
  4699. {
  4700. int i;
  4701. struct tg3 *tp = netdev_priv(dev);
  4702. for (i = 0; i < tp->irq_cnt; i++)
  4703. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4704. }
  4705. #endif
  4706. static void tg3_reset_task(struct work_struct *work)
  4707. {
  4708. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4709. int err;
  4710. unsigned int restart_timer;
  4711. tg3_full_lock(tp, 0);
  4712. if (!netif_running(tp->dev)) {
  4713. tg3_full_unlock(tp);
  4714. return;
  4715. }
  4716. tg3_full_unlock(tp);
  4717. tg3_phy_stop(tp);
  4718. tg3_netif_stop(tp);
  4719. tg3_full_lock(tp, 1);
  4720. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4721. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4722. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4723. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4724. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4725. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4726. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4727. }
  4728. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4729. err = tg3_init_hw(tp, 1);
  4730. if (err)
  4731. goto out;
  4732. tg3_netif_start(tp);
  4733. if (restart_timer)
  4734. mod_timer(&tp->timer, jiffies + 1);
  4735. out:
  4736. tg3_full_unlock(tp);
  4737. if (!err)
  4738. tg3_phy_start(tp);
  4739. }
  4740. static void tg3_tx_timeout(struct net_device *dev)
  4741. {
  4742. struct tg3 *tp = netdev_priv(dev);
  4743. if (netif_msg_tx_err(tp)) {
  4744. netdev_err(dev, "transmit timed out, resetting\n");
  4745. tg3_dump_state(tp);
  4746. }
  4747. schedule_work(&tp->reset_task);
  4748. }
  4749. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4750. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4751. {
  4752. u32 base = (u32) mapping & 0xffffffff;
  4753. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4754. }
  4755. /* Test for DMA addresses > 40-bit */
  4756. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4757. int len)
  4758. {
  4759. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4760. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4761. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4762. return 0;
  4763. #else
  4764. return 0;
  4765. #endif
  4766. }
  4767. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4768. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4769. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4770. struct sk_buff *skb, u32 last_plus_one,
  4771. u32 *start, u32 base_flags, u32 mss)
  4772. {
  4773. struct tg3 *tp = tnapi->tp;
  4774. struct sk_buff *new_skb;
  4775. dma_addr_t new_addr = 0;
  4776. u32 entry = *start;
  4777. int i, ret = 0;
  4778. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4779. new_skb = skb_copy(skb, GFP_ATOMIC);
  4780. else {
  4781. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4782. new_skb = skb_copy_expand(skb,
  4783. skb_headroom(skb) + more_headroom,
  4784. skb_tailroom(skb), GFP_ATOMIC);
  4785. }
  4786. if (!new_skb) {
  4787. ret = -1;
  4788. } else {
  4789. /* New SKB is guaranteed to be linear. */
  4790. entry = *start;
  4791. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4792. PCI_DMA_TODEVICE);
  4793. /* Make sure the mapping succeeded */
  4794. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4795. ret = -1;
  4796. dev_kfree_skb(new_skb);
  4797. new_skb = NULL;
  4798. /* Make sure new skb does not cross any 4G boundaries.
  4799. * Drop the packet if it does.
  4800. */
  4801. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4802. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4803. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4804. PCI_DMA_TODEVICE);
  4805. ret = -1;
  4806. dev_kfree_skb(new_skb);
  4807. new_skb = NULL;
  4808. } else {
  4809. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4810. base_flags, 1 | (mss << 1));
  4811. *start = NEXT_TX(entry);
  4812. }
  4813. }
  4814. /* Now clean up the sw ring entries. */
  4815. i = 0;
  4816. while (entry != last_plus_one) {
  4817. int len;
  4818. if (i == 0)
  4819. len = skb_headlen(skb);
  4820. else
  4821. len = skb_shinfo(skb)->frags[i-1].size;
  4822. pci_unmap_single(tp->pdev,
  4823. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4824. mapping),
  4825. len, PCI_DMA_TODEVICE);
  4826. if (i == 0) {
  4827. tnapi->tx_buffers[entry].skb = new_skb;
  4828. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4829. new_addr);
  4830. } else {
  4831. tnapi->tx_buffers[entry].skb = NULL;
  4832. }
  4833. entry = NEXT_TX(entry);
  4834. i++;
  4835. }
  4836. dev_kfree_skb(skb);
  4837. return ret;
  4838. }
  4839. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4840. dma_addr_t mapping, int len, u32 flags,
  4841. u32 mss_and_is_end)
  4842. {
  4843. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4844. int is_end = (mss_and_is_end & 0x1);
  4845. u32 mss = (mss_and_is_end >> 1);
  4846. u32 vlan_tag = 0;
  4847. if (is_end)
  4848. flags |= TXD_FLAG_END;
  4849. if (flags & TXD_FLAG_VLAN) {
  4850. vlan_tag = flags >> 16;
  4851. flags &= 0xffff;
  4852. }
  4853. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4854. txd->addr_hi = ((u64) mapping >> 32);
  4855. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4856. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4857. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4858. }
  4859. /* hard_start_xmit for devices that don't have any bugs and
  4860. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4861. */
  4862. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4863. struct net_device *dev)
  4864. {
  4865. struct tg3 *tp = netdev_priv(dev);
  4866. u32 len, entry, base_flags, mss;
  4867. dma_addr_t mapping;
  4868. struct tg3_napi *tnapi;
  4869. struct netdev_queue *txq;
  4870. unsigned int i, last;
  4871. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4872. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4873. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4874. tnapi++;
  4875. /* We are running in BH disabled context with netif_tx_lock
  4876. * and TX reclaim runs via tp->napi.poll inside of a software
  4877. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4878. * no IRQ context deadlocks to worry about either. Rejoice!
  4879. */
  4880. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4881. if (!netif_tx_queue_stopped(txq)) {
  4882. netif_tx_stop_queue(txq);
  4883. /* This is a hard error, log it. */
  4884. netdev_err(dev,
  4885. "BUG! Tx Ring full when queue awake!\n");
  4886. }
  4887. return NETDEV_TX_BUSY;
  4888. }
  4889. entry = tnapi->tx_prod;
  4890. base_flags = 0;
  4891. mss = skb_shinfo(skb)->gso_size;
  4892. if (mss) {
  4893. int tcp_opt_len, ip_tcp_len;
  4894. u32 hdrlen;
  4895. if (skb_header_cloned(skb) &&
  4896. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4897. dev_kfree_skb(skb);
  4898. goto out_unlock;
  4899. }
  4900. if (skb_is_gso_v6(skb)) {
  4901. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4902. } else {
  4903. struct iphdr *iph = ip_hdr(skb);
  4904. tcp_opt_len = tcp_optlen(skb);
  4905. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4906. iph->check = 0;
  4907. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4908. hdrlen = ip_tcp_len + tcp_opt_len;
  4909. }
  4910. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4911. mss |= (hdrlen & 0xc) << 12;
  4912. if (hdrlen & 0x10)
  4913. base_flags |= 0x00000010;
  4914. base_flags |= (hdrlen & 0x3e0) << 5;
  4915. } else
  4916. mss |= hdrlen << 9;
  4917. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4918. TXD_FLAG_CPU_POST_DMA);
  4919. tcp_hdr(skb)->check = 0;
  4920. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4921. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4922. }
  4923. if (vlan_tx_tag_present(skb))
  4924. base_flags |= (TXD_FLAG_VLAN |
  4925. (vlan_tx_tag_get(skb) << 16));
  4926. len = skb_headlen(skb);
  4927. /* Queue skb data, a.k.a. the main skb fragment. */
  4928. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4929. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4930. dev_kfree_skb(skb);
  4931. goto out_unlock;
  4932. }
  4933. tnapi->tx_buffers[entry].skb = skb;
  4934. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4935. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4936. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  4937. base_flags |= TXD_FLAG_JMB_PKT;
  4938. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4939. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4940. entry = NEXT_TX(entry);
  4941. /* Now loop through additional data fragments, and queue them. */
  4942. if (skb_shinfo(skb)->nr_frags > 0) {
  4943. last = skb_shinfo(skb)->nr_frags - 1;
  4944. for (i = 0; i <= last; i++) {
  4945. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4946. len = frag->size;
  4947. mapping = pci_map_page(tp->pdev,
  4948. frag->page,
  4949. frag->page_offset,
  4950. len, PCI_DMA_TODEVICE);
  4951. if (pci_dma_mapping_error(tp->pdev, mapping))
  4952. goto dma_error;
  4953. tnapi->tx_buffers[entry].skb = NULL;
  4954. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4955. mapping);
  4956. tg3_set_txd(tnapi, entry, mapping, len,
  4957. base_flags, (i == last) | (mss << 1));
  4958. entry = NEXT_TX(entry);
  4959. }
  4960. }
  4961. /* Packets are ready, update Tx producer idx local and on card. */
  4962. tw32_tx_mbox(tnapi->prodmbox, entry);
  4963. tnapi->tx_prod = entry;
  4964. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4965. netif_tx_stop_queue(txq);
  4966. /* netif_tx_stop_queue() must be done before checking
  4967. * checking tx index in tg3_tx_avail() below, because in
  4968. * tg3_tx(), we update tx index before checking for
  4969. * netif_tx_queue_stopped().
  4970. */
  4971. smp_mb();
  4972. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4973. netif_tx_wake_queue(txq);
  4974. }
  4975. out_unlock:
  4976. mmiowb();
  4977. return NETDEV_TX_OK;
  4978. dma_error:
  4979. last = i;
  4980. entry = tnapi->tx_prod;
  4981. tnapi->tx_buffers[entry].skb = NULL;
  4982. pci_unmap_single(tp->pdev,
  4983. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4984. skb_headlen(skb),
  4985. PCI_DMA_TODEVICE);
  4986. for (i = 0; i <= last; i++) {
  4987. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4988. entry = NEXT_TX(entry);
  4989. pci_unmap_page(tp->pdev,
  4990. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4991. mapping),
  4992. frag->size, PCI_DMA_TODEVICE);
  4993. }
  4994. dev_kfree_skb(skb);
  4995. return NETDEV_TX_OK;
  4996. }
  4997. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4998. struct net_device *);
  4999. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5000. * TSO header is greater than 80 bytes.
  5001. */
  5002. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5003. {
  5004. struct sk_buff *segs, *nskb;
  5005. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5006. /* Estimate the number of fragments in the worst case */
  5007. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5008. netif_stop_queue(tp->dev);
  5009. /* netif_tx_stop_queue() must be done before checking
  5010. * checking tx index in tg3_tx_avail() below, because in
  5011. * tg3_tx(), we update tx index before checking for
  5012. * netif_tx_queue_stopped().
  5013. */
  5014. smp_mb();
  5015. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5016. return NETDEV_TX_BUSY;
  5017. netif_wake_queue(tp->dev);
  5018. }
  5019. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5020. if (IS_ERR(segs))
  5021. goto tg3_tso_bug_end;
  5022. do {
  5023. nskb = segs;
  5024. segs = segs->next;
  5025. nskb->next = NULL;
  5026. tg3_start_xmit_dma_bug(nskb, tp->dev);
  5027. } while (segs);
  5028. tg3_tso_bug_end:
  5029. dev_kfree_skb(skb);
  5030. return NETDEV_TX_OK;
  5031. }
  5032. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5033. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  5034. */
  5035. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  5036. struct net_device *dev)
  5037. {
  5038. struct tg3 *tp = netdev_priv(dev);
  5039. u32 len, entry, base_flags, mss;
  5040. int would_hit_hwbug;
  5041. dma_addr_t mapping;
  5042. struct tg3_napi *tnapi;
  5043. struct netdev_queue *txq;
  5044. unsigned int i, last;
  5045. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5046. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5047. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  5048. tnapi++;
  5049. /* We are running in BH disabled context with netif_tx_lock
  5050. * and TX reclaim runs via tp->napi.poll inside of a software
  5051. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5052. * no IRQ context deadlocks to worry about either. Rejoice!
  5053. */
  5054. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  5055. if (!netif_tx_queue_stopped(txq)) {
  5056. netif_tx_stop_queue(txq);
  5057. /* This is a hard error, log it. */
  5058. netdev_err(dev,
  5059. "BUG! Tx Ring full when queue awake!\n");
  5060. }
  5061. return NETDEV_TX_BUSY;
  5062. }
  5063. entry = tnapi->tx_prod;
  5064. base_flags = 0;
  5065. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5066. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5067. mss = skb_shinfo(skb)->gso_size;
  5068. if (mss) {
  5069. struct iphdr *iph;
  5070. u32 tcp_opt_len, hdr_len;
  5071. if (skb_header_cloned(skb) &&
  5072. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  5073. dev_kfree_skb(skb);
  5074. goto out_unlock;
  5075. }
  5076. iph = ip_hdr(skb);
  5077. tcp_opt_len = tcp_optlen(skb);
  5078. if (skb_is_gso_v6(skb)) {
  5079. hdr_len = skb_headlen(skb) - ETH_HLEN;
  5080. } else {
  5081. u32 ip_tcp_len;
  5082. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  5083. hdr_len = ip_tcp_len + tcp_opt_len;
  5084. iph->check = 0;
  5085. iph->tot_len = htons(mss + hdr_len);
  5086. }
  5087. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5088. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  5089. return tg3_tso_bug(tp, skb);
  5090. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5091. TXD_FLAG_CPU_POST_DMA);
  5092. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  5093. tcp_hdr(skb)->check = 0;
  5094. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5095. } else
  5096. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5097. iph->daddr, 0,
  5098. IPPROTO_TCP,
  5099. 0);
  5100. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  5101. mss |= (hdr_len & 0xc) << 12;
  5102. if (hdr_len & 0x10)
  5103. base_flags |= 0x00000010;
  5104. base_flags |= (hdr_len & 0x3e0) << 5;
  5105. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  5106. mss |= hdr_len << 9;
  5107. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  5108. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5109. if (tcp_opt_len || iph->ihl > 5) {
  5110. int tsflags;
  5111. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5112. mss |= (tsflags << 11);
  5113. }
  5114. } else {
  5115. if (tcp_opt_len || iph->ihl > 5) {
  5116. int tsflags;
  5117. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5118. base_flags |= tsflags << 12;
  5119. }
  5120. }
  5121. }
  5122. if (vlan_tx_tag_present(skb))
  5123. base_flags |= (TXD_FLAG_VLAN |
  5124. (vlan_tx_tag_get(skb) << 16));
  5125. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  5126. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5127. base_flags |= TXD_FLAG_JMB_PKT;
  5128. len = skb_headlen(skb);
  5129. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5130. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  5131. dev_kfree_skb(skb);
  5132. goto out_unlock;
  5133. }
  5134. tnapi->tx_buffers[entry].skb = skb;
  5135. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5136. would_hit_hwbug = 0;
  5137. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  5138. would_hit_hwbug = 1;
  5139. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  5140. tg3_4g_overflow_test(mapping, len))
  5141. would_hit_hwbug = 1;
  5142. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  5143. tg3_40bit_overflow_test(tp, mapping, len))
  5144. would_hit_hwbug = 1;
  5145. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  5146. would_hit_hwbug = 1;
  5147. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  5148. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  5149. entry = NEXT_TX(entry);
  5150. /* Now loop through additional data fragments, and queue them. */
  5151. if (skb_shinfo(skb)->nr_frags > 0) {
  5152. last = skb_shinfo(skb)->nr_frags - 1;
  5153. for (i = 0; i <= last; i++) {
  5154. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5155. len = frag->size;
  5156. mapping = pci_map_page(tp->pdev,
  5157. frag->page,
  5158. frag->page_offset,
  5159. len, PCI_DMA_TODEVICE);
  5160. tnapi->tx_buffers[entry].skb = NULL;
  5161. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5162. mapping);
  5163. if (pci_dma_mapping_error(tp->pdev, mapping))
  5164. goto dma_error;
  5165. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  5166. len <= 8)
  5167. would_hit_hwbug = 1;
  5168. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  5169. tg3_4g_overflow_test(mapping, len))
  5170. would_hit_hwbug = 1;
  5171. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  5172. tg3_40bit_overflow_test(tp, mapping, len))
  5173. would_hit_hwbug = 1;
  5174. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5175. tg3_set_txd(tnapi, entry, mapping, len,
  5176. base_flags, (i == last)|(mss << 1));
  5177. else
  5178. tg3_set_txd(tnapi, entry, mapping, len,
  5179. base_flags, (i == last));
  5180. entry = NEXT_TX(entry);
  5181. }
  5182. }
  5183. if (would_hit_hwbug) {
  5184. u32 last_plus_one = entry;
  5185. u32 start;
  5186. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  5187. start &= (TG3_TX_RING_SIZE - 1);
  5188. /* If the workaround fails due to memory/mapping
  5189. * failure, silently drop this packet.
  5190. */
  5191. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  5192. &start, base_flags, mss))
  5193. goto out_unlock;
  5194. entry = start;
  5195. }
  5196. /* Packets are ready, update Tx producer idx local and on card. */
  5197. tw32_tx_mbox(tnapi->prodmbox, entry);
  5198. tnapi->tx_prod = entry;
  5199. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5200. netif_tx_stop_queue(txq);
  5201. /* netif_tx_stop_queue() must be done before checking
  5202. * checking tx index in tg3_tx_avail() below, because in
  5203. * tg3_tx(), we update tx index before checking for
  5204. * netif_tx_queue_stopped().
  5205. */
  5206. smp_mb();
  5207. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5208. netif_tx_wake_queue(txq);
  5209. }
  5210. out_unlock:
  5211. mmiowb();
  5212. return NETDEV_TX_OK;
  5213. dma_error:
  5214. last = i;
  5215. entry = tnapi->tx_prod;
  5216. tnapi->tx_buffers[entry].skb = NULL;
  5217. pci_unmap_single(tp->pdev,
  5218. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  5219. skb_headlen(skb),
  5220. PCI_DMA_TODEVICE);
  5221. for (i = 0; i <= last; i++) {
  5222. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5223. entry = NEXT_TX(entry);
  5224. pci_unmap_page(tp->pdev,
  5225. dma_unmap_addr(&tnapi->tx_buffers[entry],
  5226. mapping),
  5227. frag->size, PCI_DMA_TODEVICE);
  5228. }
  5229. dev_kfree_skb(skb);
  5230. return NETDEV_TX_OK;
  5231. }
  5232. static u32 tg3_fix_features(struct net_device *dev, u32 features)
  5233. {
  5234. struct tg3 *tp = netdev_priv(dev);
  5235. if (dev->mtu > ETH_DATA_LEN && (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5236. features &= ~NETIF_F_ALL_TSO;
  5237. return features;
  5238. }
  5239. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5240. int new_mtu)
  5241. {
  5242. dev->mtu = new_mtu;
  5243. if (new_mtu > ETH_DATA_LEN) {
  5244. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5245. netdev_update_features(dev);
  5246. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  5247. } else {
  5248. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  5249. }
  5250. } else {
  5251. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5252. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  5253. netdev_update_features(dev);
  5254. }
  5255. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  5256. }
  5257. }
  5258. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5259. {
  5260. struct tg3 *tp = netdev_priv(dev);
  5261. int err;
  5262. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5263. return -EINVAL;
  5264. if (!netif_running(dev)) {
  5265. /* We'll just catch it later when the
  5266. * device is up'd.
  5267. */
  5268. tg3_set_mtu(dev, tp, new_mtu);
  5269. return 0;
  5270. }
  5271. tg3_phy_stop(tp);
  5272. tg3_netif_stop(tp);
  5273. tg3_full_lock(tp, 1);
  5274. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5275. tg3_set_mtu(dev, tp, new_mtu);
  5276. err = tg3_restart_hw(tp, 0);
  5277. if (!err)
  5278. tg3_netif_start(tp);
  5279. tg3_full_unlock(tp);
  5280. if (!err)
  5281. tg3_phy_start(tp);
  5282. return err;
  5283. }
  5284. static void tg3_rx_prodring_free(struct tg3 *tp,
  5285. struct tg3_rx_prodring_set *tpr)
  5286. {
  5287. int i;
  5288. if (tpr != &tp->napi[0].prodring) {
  5289. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5290. i = (i + 1) & tp->rx_std_ring_mask)
  5291. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5292. tp->rx_pkt_map_sz);
  5293. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5294. for (i = tpr->rx_jmb_cons_idx;
  5295. i != tpr->rx_jmb_prod_idx;
  5296. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5297. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5298. TG3_RX_JMB_MAP_SZ);
  5299. }
  5300. }
  5301. return;
  5302. }
  5303. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5304. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5305. tp->rx_pkt_map_sz);
  5306. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5307. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5308. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5309. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5310. TG3_RX_JMB_MAP_SZ);
  5311. }
  5312. }
  5313. /* Initialize rx rings for packet processing.
  5314. *
  5315. * The chip has been shut down and the driver detached from
  5316. * the networking, so no interrupts or new tx packets will
  5317. * end up in the driver. tp->{tx,}lock are held and thus
  5318. * we may not sleep.
  5319. */
  5320. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5321. struct tg3_rx_prodring_set *tpr)
  5322. {
  5323. u32 i, rx_pkt_dma_sz;
  5324. tpr->rx_std_cons_idx = 0;
  5325. tpr->rx_std_prod_idx = 0;
  5326. tpr->rx_jmb_cons_idx = 0;
  5327. tpr->rx_jmb_prod_idx = 0;
  5328. if (tpr != &tp->napi[0].prodring) {
  5329. memset(&tpr->rx_std_buffers[0], 0,
  5330. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5331. if (tpr->rx_jmb_buffers)
  5332. memset(&tpr->rx_jmb_buffers[0], 0,
  5333. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5334. goto done;
  5335. }
  5336. /* Zero out all descriptors. */
  5337. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5338. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5339. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5340. tp->dev->mtu > ETH_DATA_LEN)
  5341. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5342. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5343. /* Initialize invariants of the rings, we only set this
  5344. * stuff once. This works because the card does not
  5345. * write into the rx buffer posting rings.
  5346. */
  5347. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5348. struct tg3_rx_buffer_desc *rxd;
  5349. rxd = &tpr->rx_std[i];
  5350. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5351. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5352. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5353. (i << RXD_OPAQUE_INDEX_SHIFT));
  5354. }
  5355. /* Now allocate fresh SKBs for each rx ring. */
  5356. for (i = 0; i < tp->rx_pending; i++) {
  5357. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5358. netdev_warn(tp->dev,
  5359. "Using a smaller RX standard ring. Only "
  5360. "%d out of %d buffers were allocated "
  5361. "successfully\n", i, tp->rx_pending);
  5362. if (i == 0)
  5363. goto initfail;
  5364. tp->rx_pending = i;
  5365. break;
  5366. }
  5367. }
  5368. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
  5369. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5370. goto done;
  5371. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5372. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5373. goto done;
  5374. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5375. struct tg3_rx_buffer_desc *rxd;
  5376. rxd = &tpr->rx_jmb[i].std;
  5377. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5378. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5379. RXD_FLAG_JUMBO;
  5380. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5381. (i << RXD_OPAQUE_INDEX_SHIFT));
  5382. }
  5383. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5384. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5385. netdev_warn(tp->dev,
  5386. "Using a smaller RX jumbo ring. Only %d "
  5387. "out of %d buffers were allocated "
  5388. "successfully\n", i, tp->rx_jumbo_pending);
  5389. if (i == 0)
  5390. goto initfail;
  5391. tp->rx_jumbo_pending = i;
  5392. break;
  5393. }
  5394. }
  5395. done:
  5396. return 0;
  5397. initfail:
  5398. tg3_rx_prodring_free(tp, tpr);
  5399. return -ENOMEM;
  5400. }
  5401. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5402. struct tg3_rx_prodring_set *tpr)
  5403. {
  5404. kfree(tpr->rx_std_buffers);
  5405. tpr->rx_std_buffers = NULL;
  5406. kfree(tpr->rx_jmb_buffers);
  5407. tpr->rx_jmb_buffers = NULL;
  5408. if (tpr->rx_std) {
  5409. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5410. tpr->rx_std, tpr->rx_std_mapping);
  5411. tpr->rx_std = NULL;
  5412. }
  5413. if (tpr->rx_jmb) {
  5414. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5415. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5416. tpr->rx_jmb = NULL;
  5417. }
  5418. }
  5419. static int tg3_rx_prodring_init(struct tg3 *tp,
  5420. struct tg3_rx_prodring_set *tpr)
  5421. {
  5422. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5423. GFP_KERNEL);
  5424. if (!tpr->rx_std_buffers)
  5425. return -ENOMEM;
  5426. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5427. TG3_RX_STD_RING_BYTES(tp),
  5428. &tpr->rx_std_mapping,
  5429. GFP_KERNEL);
  5430. if (!tpr->rx_std)
  5431. goto err_out;
  5432. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5433. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5434. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5435. GFP_KERNEL);
  5436. if (!tpr->rx_jmb_buffers)
  5437. goto err_out;
  5438. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  5439. TG3_RX_JMB_RING_BYTES(tp),
  5440. &tpr->rx_jmb_mapping,
  5441. GFP_KERNEL);
  5442. if (!tpr->rx_jmb)
  5443. goto err_out;
  5444. }
  5445. return 0;
  5446. err_out:
  5447. tg3_rx_prodring_fini(tp, tpr);
  5448. return -ENOMEM;
  5449. }
  5450. /* Free up pending packets in all rx/tx rings.
  5451. *
  5452. * The chip has been shut down and the driver detached from
  5453. * the networking, so no interrupts or new tx packets will
  5454. * end up in the driver. tp->{tx,}lock is not held and we are not
  5455. * in an interrupt context and thus may sleep.
  5456. */
  5457. static void tg3_free_rings(struct tg3 *tp)
  5458. {
  5459. int i, j;
  5460. for (j = 0; j < tp->irq_cnt; j++) {
  5461. struct tg3_napi *tnapi = &tp->napi[j];
  5462. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5463. if (!tnapi->tx_buffers)
  5464. continue;
  5465. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5466. struct ring_info *txp;
  5467. struct sk_buff *skb;
  5468. unsigned int k;
  5469. txp = &tnapi->tx_buffers[i];
  5470. skb = txp->skb;
  5471. if (skb == NULL) {
  5472. i++;
  5473. continue;
  5474. }
  5475. pci_unmap_single(tp->pdev,
  5476. dma_unmap_addr(txp, mapping),
  5477. skb_headlen(skb),
  5478. PCI_DMA_TODEVICE);
  5479. txp->skb = NULL;
  5480. i++;
  5481. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5482. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5483. pci_unmap_page(tp->pdev,
  5484. dma_unmap_addr(txp, mapping),
  5485. skb_shinfo(skb)->frags[k].size,
  5486. PCI_DMA_TODEVICE);
  5487. i++;
  5488. }
  5489. dev_kfree_skb_any(skb);
  5490. }
  5491. }
  5492. }
  5493. /* Initialize tx/rx rings for packet processing.
  5494. *
  5495. * The chip has been shut down and the driver detached from
  5496. * the networking, so no interrupts or new tx packets will
  5497. * end up in the driver. tp->{tx,}lock are held and thus
  5498. * we may not sleep.
  5499. */
  5500. static int tg3_init_rings(struct tg3 *tp)
  5501. {
  5502. int i;
  5503. /* Free up all the SKBs. */
  5504. tg3_free_rings(tp);
  5505. for (i = 0; i < tp->irq_cnt; i++) {
  5506. struct tg3_napi *tnapi = &tp->napi[i];
  5507. tnapi->last_tag = 0;
  5508. tnapi->last_irq_tag = 0;
  5509. tnapi->hw_status->status = 0;
  5510. tnapi->hw_status->status_tag = 0;
  5511. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5512. tnapi->tx_prod = 0;
  5513. tnapi->tx_cons = 0;
  5514. if (tnapi->tx_ring)
  5515. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5516. tnapi->rx_rcb_ptr = 0;
  5517. if (tnapi->rx_rcb)
  5518. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5519. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5520. tg3_free_rings(tp);
  5521. return -ENOMEM;
  5522. }
  5523. }
  5524. return 0;
  5525. }
  5526. /*
  5527. * Must not be invoked with interrupt sources disabled and
  5528. * the hardware shutdown down.
  5529. */
  5530. static void tg3_free_consistent(struct tg3 *tp)
  5531. {
  5532. int i;
  5533. for (i = 0; i < tp->irq_cnt; i++) {
  5534. struct tg3_napi *tnapi = &tp->napi[i];
  5535. if (tnapi->tx_ring) {
  5536. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  5537. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5538. tnapi->tx_ring = NULL;
  5539. }
  5540. kfree(tnapi->tx_buffers);
  5541. tnapi->tx_buffers = NULL;
  5542. if (tnapi->rx_rcb) {
  5543. dma_free_coherent(&tp->pdev->dev,
  5544. TG3_RX_RCB_RING_BYTES(tp),
  5545. tnapi->rx_rcb,
  5546. tnapi->rx_rcb_mapping);
  5547. tnapi->rx_rcb = NULL;
  5548. }
  5549. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5550. if (tnapi->hw_status) {
  5551. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  5552. tnapi->hw_status,
  5553. tnapi->status_mapping);
  5554. tnapi->hw_status = NULL;
  5555. }
  5556. }
  5557. if (tp->hw_stats) {
  5558. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  5559. tp->hw_stats, tp->stats_mapping);
  5560. tp->hw_stats = NULL;
  5561. }
  5562. }
  5563. /*
  5564. * Must not be invoked with interrupt sources disabled and
  5565. * the hardware shutdown down. Can sleep.
  5566. */
  5567. static int tg3_alloc_consistent(struct tg3 *tp)
  5568. {
  5569. int i;
  5570. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  5571. sizeof(struct tg3_hw_stats),
  5572. &tp->stats_mapping,
  5573. GFP_KERNEL);
  5574. if (!tp->hw_stats)
  5575. goto err_out;
  5576. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5577. for (i = 0; i < tp->irq_cnt; i++) {
  5578. struct tg3_napi *tnapi = &tp->napi[i];
  5579. struct tg3_hw_status *sblk;
  5580. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  5581. TG3_HW_STATUS_SIZE,
  5582. &tnapi->status_mapping,
  5583. GFP_KERNEL);
  5584. if (!tnapi->hw_status)
  5585. goto err_out;
  5586. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5587. sblk = tnapi->hw_status;
  5588. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5589. goto err_out;
  5590. /* If multivector TSS is enabled, vector 0 does not handle
  5591. * tx interrupts. Don't allocate any resources for it.
  5592. */
  5593. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5594. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5595. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5596. TG3_TX_RING_SIZE,
  5597. GFP_KERNEL);
  5598. if (!tnapi->tx_buffers)
  5599. goto err_out;
  5600. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  5601. TG3_TX_RING_BYTES,
  5602. &tnapi->tx_desc_mapping,
  5603. GFP_KERNEL);
  5604. if (!tnapi->tx_ring)
  5605. goto err_out;
  5606. }
  5607. /*
  5608. * When RSS is enabled, the status block format changes
  5609. * slightly. The "rx_jumbo_consumer", "reserved",
  5610. * and "rx_mini_consumer" members get mapped to the
  5611. * other three rx return ring producer indexes.
  5612. */
  5613. switch (i) {
  5614. default:
  5615. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5616. break;
  5617. case 2:
  5618. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5619. break;
  5620. case 3:
  5621. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5622. break;
  5623. case 4:
  5624. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5625. break;
  5626. }
  5627. /*
  5628. * If multivector RSS is enabled, vector 0 does not handle
  5629. * rx or tx interrupts. Don't allocate any resources for it.
  5630. */
  5631. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5632. continue;
  5633. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  5634. TG3_RX_RCB_RING_BYTES(tp),
  5635. &tnapi->rx_rcb_mapping,
  5636. GFP_KERNEL);
  5637. if (!tnapi->rx_rcb)
  5638. goto err_out;
  5639. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5640. }
  5641. return 0;
  5642. err_out:
  5643. tg3_free_consistent(tp);
  5644. return -ENOMEM;
  5645. }
  5646. #define MAX_WAIT_CNT 1000
  5647. /* To stop a block, clear the enable bit and poll till it
  5648. * clears. tp->lock is held.
  5649. */
  5650. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5651. {
  5652. unsigned int i;
  5653. u32 val;
  5654. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5655. switch (ofs) {
  5656. case RCVLSC_MODE:
  5657. case DMAC_MODE:
  5658. case MBFREE_MODE:
  5659. case BUFMGR_MODE:
  5660. case MEMARB_MODE:
  5661. /* We can't enable/disable these bits of the
  5662. * 5705/5750, just say success.
  5663. */
  5664. return 0;
  5665. default:
  5666. break;
  5667. }
  5668. }
  5669. val = tr32(ofs);
  5670. val &= ~enable_bit;
  5671. tw32_f(ofs, val);
  5672. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5673. udelay(100);
  5674. val = tr32(ofs);
  5675. if ((val & enable_bit) == 0)
  5676. break;
  5677. }
  5678. if (i == MAX_WAIT_CNT && !silent) {
  5679. dev_err(&tp->pdev->dev,
  5680. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5681. ofs, enable_bit);
  5682. return -ENODEV;
  5683. }
  5684. return 0;
  5685. }
  5686. /* tp->lock is held. */
  5687. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5688. {
  5689. int i, err;
  5690. tg3_disable_ints(tp);
  5691. tp->rx_mode &= ~RX_MODE_ENABLE;
  5692. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5693. udelay(10);
  5694. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5695. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5696. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5697. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5698. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5699. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5700. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5701. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5702. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5703. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5704. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5705. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5706. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5707. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5708. tw32_f(MAC_MODE, tp->mac_mode);
  5709. udelay(40);
  5710. tp->tx_mode &= ~TX_MODE_ENABLE;
  5711. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5712. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5713. udelay(100);
  5714. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5715. break;
  5716. }
  5717. if (i >= MAX_WAIT_CNT) {
  5718. dev_err(&tp->pdev->dev,
  5719. "%s timed out, TX_MODE_ENABLE will not clear "
  5720. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5721. err |= -ENODEV;
  5722. }
  5723. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5724. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5725. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5726. tw32(FTQ_RESET, 0xffffffff);
  5727. tw32(FTQ_RESET, 0x00000000);
  5728. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5729. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5730. for (i = 0; i < tp->irq_cnt; i++) {
  5731. struct tg3_napi *tnapi = &tp->napi[i];
  5732. if (tnapi->hw_status)
  5733. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5734. }
  5735. if (tp->hw_stats)
  5736. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5737. return err;
  5738. }
  5739. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5740. {
  5741. int i;
  5742. u32 apedata;
  5743. /* NCSI does not support APE events */
  5744. if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
  5745. return;
  5746. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5747. if (apedata != APE_SEG_SIG_MAGIC)
  5748. return;
  5749. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5750. if (!(apedata & APE_FW_STATUS_READY))
  5751. return;
  5752. /* Wait for up to 1 millisecond for APE to service previous event. */
  5753. for (i = 0; i < 10; i++) {
  5754. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5755. return;
  5756. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5757. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5758. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5759. event | APE_EVENT_STATUS_EVENT_PENDING);
  5760. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5761. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5762. break;
  5763. udelay(100);
  5764. }
  5765. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5766. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5767. }
  5768. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5769. {
  5770. u32 event;
  5771. u32 apedata;
  5772. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5773. return;
  5774. switch (kind) {
  5775. case RESET_KIND_INIT:
  5776. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5777. APE_HOST_SEG_SIG_MAGIC);
  5778. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5779. APE_HOST_SEG_LEN_MAGIC);
  5780. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5781. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5782. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5783. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5784. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5785. APE_HOST_BEHAV_NO_PHYLOCK);
  5786. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5787. TG3_APE_HOST_DRVR_STATE_START);
  5788. event = APE_EVENT_STATUS_STATE_START;
  5789. break;
  5790. case RESET_KIND_SHUTDOWN:
  5791. /* With the interface we are currently using,
  5792. * APE does not track driver state. Wiping
  5793. * out the HOST SEGMENT SIGNATURE forces
  5794. * the APE to assume OS absent status.
  5795. */
  5796. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5797. if (device_may_wakeup(&tp->pdev->dev) &&
  5798. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
  5799. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5800. TG3_APE_HOST_WOL_SPEED_AUTO);
  5801. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5802. } else
  5803. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5804. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5805. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5806. break;
  5807. case RESET_KIND_SUSPEND:
  5808. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5809. break;
  5810. default:
  5811. return;
  5812. }
  5813. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5814. tg3_ape_send_event(tp, event);
  5815. }
  5816. /* tp->lock is held. */
  5817. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5818. {
  5819. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5820. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5821. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5822. switch (kind) {
  5823. case RESET_KIND_INIT:
  5824. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5825. DRV_STATE_START);
  5826. break;
  5827. case RESET_KIND_SHUTDOWN:
  5828. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5829. DRV_STATE_UNLOAD);
  5830. break;
  5831. case RESET_KIND_SUSPEND:
  5832. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5833. DRV_STATE_SUSPEND);
  5834. break;
  5835. default:
  5836. break;
  5837. }
  5838. }
  5839. if (kind == RESET_KIND_INIT ||
  5840. kind == RESET_KIND_SUSPEND)
  5841. tg3_ape_driver_state_change(tp, kind);
  5842. }
  5843. /* tp->lock is held. */
  5844. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5845. {
  5846. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5847. switch (kind) {
  5848. case RESET_KIND_INIT:
  5849. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5850. DRV_STATE_START_DONE);
  5851. break;
  5852. case RESET_KIND_SHUTDOWN:
  5853. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5854. DRV_STATE_UNLOAD_DONE);
  5855. break;
  5856. default:
  5857. break;
  5858. }
  5859. }
  5860. if (kind == RESET_KIND_SHUTDOWN)
  5861. tg3_ape_driver_state_change(tp, kind);
  5862. }
  5863. /* tp->lock is held. */
  5864. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5865. {
  5866. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5867. switch (kind) {
  5868. case RESET_KIND_INIT:
  5869. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5870. DRV_STATE_START);
  5871. break;
  5872. case RESET_KIND_SHUTDOWN:
  5873. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5874. DRV_STATE_UNLOAD);
  5875. break;
  5876. case RESET_KIND_SUSPEND:
  5877. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5878. DRV_STATE_SUSPEND);
  5879. break;
  5880. default:
  5881. break;
  5882. }
  5883. }
  5884. }
  5885. static int tg3_poll_fw(struct tg3 *tp)
  5886. {
  5887. int i;
  5888. u32 val;
  5889. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5890. /* Wait up to 20ms for init done. */
  5891. for (i = 0; i < 200; i++) {
  5892. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5893. return 0;
  5894. udelay(100);
  5895. }
  5896. return -ENODEV;
  5897. }
  5898. /* Wait for firmware initialization to complete. */
  5899. for (i = 0; i < 100000; i++) {
  5900. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5901. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5902. break;
  5903. udelay(10);
  5904. }
  5905. /* Chip might not be fitted with firmware. Some Sun onboard
  5906. * parts are configured like that. So don't signal the timeout
  5907. * of the above loop as an error, but do report the lack of
  5908. * running firmware once.
  5909. */
  5910. if (i >= 100000 &&
  5911. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5912. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5913. netdev_info(tp->dev, "No firmware running\n");
  5914. }
  5915. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5916. /* The 57765 A0 needs a little more
  5917. * time to do some important work.
  5918. */
  5919. mdelay(10);
  5920. }
  5921. return 0;
  5922. }
  5923. /* Save PCI command register before chip reset */
  5924. static void tg3_save_pci_state(struct tg3 *tp)
  5925. {
  5926. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5927. }
  5928. /* Restore PCI state after chip reset */
  5929. static void tg3_restore_pci_state(struct tg3 *tp)
  5930. {
  5931. u32 val;
  5932. /* Re-enable indirect register accesses. */
  5933. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5934. tp->misc_host_ctrl);
  5935. /* Set MAX PCI retry to zero. */
  5936. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5937. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5938. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5939. val |= PCISTATE_RETRY_SAME_DMA;
  5940. /* Allow reads and writes to the APE register and memory space. */
  5941. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5942. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5943. PCISTATE_ALLOW_APE_SHMEM_WR |
  5944. PCISTATE_ALLOW_APE_PSPACE_WR;
  5945. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5946. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5947. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5948. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5949. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5950. else {
  5951. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5952. tp->pci_cacheline_sz);
  5953. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5954. tp->pci_lat_timer);
  5955. }
  5956. }
  5957. /* Make sure PCI-X relaxed ordering bit is clear. */
  5958. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5959. u16 pcix_cmd;
  5960. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5961. &pcix_cmd);
  5962. pcix_cmd &= ~PCI_X_CMD_ERO;
  5963. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5964. pcix_cmd);
  5965. }
  5966. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5967. /* Chip reset on 5780 will reset MSI enable bit,
  5968. * so need to restore it.
  5969. */
  5970. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5971. u16 ctrl;
  5972. pci_read_config_word(tp->pdev,
  5973. tp->msi_cap + PCI_MSI_FLAGS,
  5974. &ctrl);
  5975. pci_write_config_word(tp->pdev,
  5976. tp->msi_cap + PCI_MSI_FLAGS,
  5977. ctrl | PCI_MSI_FLAGS_ENABLE);
  5978. val = tr32(MSGINT_MODE);
  5979. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5980. }
  5981. }
  5982. }
  5983. static void tg3_stop_fw(struct tg3 *);
  5984. /* tp->lock is held. */
  5985. static int tg3_chip_reset(struct tg3 *tp)
  5986. {
  5987. u32 val;
  5988. void (*write_op)(struct tg3 *, u32, u32);
  5989. int i, err;
  5990. tg3_nvram_lock(tp);
  5991. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5992. /* No matching tg3_nvram_unlock() after this because
  5993. * chip reset below will undo the nvram lock.
  5994. */
  5995. tp->nvram_lock_cnt = 0;
  5996. /* GRC_MISC_CFG core clock reset will clear the memory
  5997. * enable bit in PCI register 4 and the MSI enable bit
  5998. * on some chips, so we save relevant registers here.
  5999. */
  6000. tg3_save_pci_state(tp);
  6001. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6002. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  6003. tw32(GRC_FASTBOOT_PC, 0);
  6004. /*
  6005. * We must avoid the readl() that normally takes place.
  6006. * It locks machines, causes machine checks, and other
  6007. * fun things. So, temporarily disable the 5701
  6008. * hardware workaround, while we do the reset.
  6009. */
  6010. write_op = tp->write32;
  6011. if (write_op == tg3_write_flush_reg32)
  6012. tp->write32 = tg3_write32;
  6013. /* Prevent the irq handler from reading or writing PCI registers
  6014. * during chip reset when the memory enable bit in the PCI command
  6015. * register may be cleared. The chip does not generate interrupt
  6016. * at this time, but the irq handler may still be called due to irq
  6017. * sharing or irqpoll.
  6018. */
  6019. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  6020. for (i = 0; i < tp->irq_cnt; i++) {
  6021. struct tg3_napi *tnapi = &tp->napi[i];
  6022. if (tnapi->hw_status) {
  6023. tnapi->hw_status->status = 0;
  6024. tnapi->hw_status->status_tag = 0;
  6025. }
  6026. tnapi->last_tag = 0;
  6027. tnapi->last_irq_tag = 0;
  6028. }
  6029. smp_mb();
  6030. for (i = 0; i < tp->irq_cnt; i++)
  6031. synchronize_irq(tp->napi[i].irq_vec);
  6032. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6033. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6034. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6035. }
  6036. /* do the reset */
  6037. val = GRC_MISC_CFG_CORECLK_RESET;
  6038. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  6039. /* Force PCIe 1.0a mode */
  6040. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6041. !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  6042. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6043. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6044. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6045. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6046. tw32(GRC_MISC_CFG, (1 << 29));
  6047. val |= (1 << 29);
  6048. }
  6049. }
  6050. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6051. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6052. tw32(GRC_VCPU_EXT_CTRL,
  6053. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6054. }
  6055. /* Manage gphy power for all CPMU absent PCIe devices. */
  6056. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6057. !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  6058. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6059. tw32(GRC_MISC_CFG, val);
  6060. /* restore 5701 hardware bug workaround write method */
  6061. tp->write32 = write_op;
  6062. /* Unfortunately, we have to delay before the PCI read back.
  6063. * Some 575X chips even will not respond to a PCI cfg access
  6064. * when the reset command is given to the chip.
  6065. *
  6066. * How do these hardware designers expect things to work
  6067. * properly if the PCI write is posted for a long period
  6068. * of time? It is always necessary to have some method by
  6069. * which a register read back can occur to push the write
  6070. * out which does the reset.
  6071. *
  6072. * For most tg3 variants the trick below was working.
  6073. * Ho hum...
  6074. */
  6075. udelay(120);
  6076. /* Flush PCI posted writes. The normal MMIO registers
  6077. * are inaccessible at this time so this is the only
  6078. * way to make this reliably (actually, this is no longer
  6079. * the case, see above). I tried to use indirect
  6080. * register read/write but this upset some 5701 variants.
  6081. */
  6082. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6083. udelay(120);
  6084. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  6085. u16 val16;
  6086. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6087. int i;
  6088. u32 cfg_val;
  6089. /* Wait for link training to complete. */
  6090. for (i = 0; i < 5000; i++)
  6091. udelay(100);
  6092. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6093. pci_write_config_dword(tp->pdev, 0xc4,
  6094. cfg_val | (1 << 15));
  6095. }
  6096. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6097. pci_read_config_word(tp->pdev,
  6098. tp->pcie_cap + PCI_EXP_DEVCTL,
  6099. &val16);
  6100. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  6101. PCI_EXP_DEVCTL_NOSNOOP_EN);
  6102. /*
  6103. * Older PCIe devices only support the 128 byte
  6104. * MPS setting. Enforce the restriction.
  6105. */
  6106. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  6107. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  6108. pci_write_config_word(tp->pdev,
  6109. tp->pcie_cap + PCI_EXP_DEVCTL,
  6110. val16);
  6111. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  6112. /* Clear error status */
  6113. pci_write_config_word(tp->pdev,
  6114. tp->pcie_cap + PCI_EXP_DEVSTA,
  6115. PCI_EXP_DEVSTA_CED |
  6116. PCI_EXP_DEVSTA_NFED |
  6117. PCI_EXP_DEVSTA_FED |
  6118. PCI_EXP_DEVSTA_URD);
  6119. }
  6120. tg3_restore_pci_state(tp);
  6121. tp->tg3_flags &= ~(TG3_FLAG_CHIP_RESETTING |
  6122. TG3_FLAG_ERROR_PROCESSED);
  6123. val = 0;
  6124. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  6125. val = tr32(MEMARB_MODE);
  6126. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6127. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6128. tg3_stop_fw(tp);
  6129. tw32(0x5000, 0x400);
  6130. }
  6131. tw32(GRC_MODE, tp->grc_mode);
  6132. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6133. val = tr32(0xc4);
  6134. tw32(0xc4, val | (1 << 15));
  6135. }
  6136. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6137. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6138. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6139. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6140. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6141. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6142. }
  6143. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6144. tp->mac_mode = MAC_MODE_APE_TX_EN |
  6145. MAC_MODE_APE_RX_EN |
  6146. MAC_MODE_TDE_ENABLE;
  6147. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6148. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  6149. val = tp->mac_mode;
  6150. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6151. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6152. val = tp->mac_mode;
  6153. } else
  6154. val = 0;
  6155. tw32_f(MAC_MODE, val);
  6156. udelay(40);
  6157. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6158. err = tg3_poll_fw(tp);
  6159. if (err)
  6160. return err;
  6161. tg3_mdio_start(tp);
  6162. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  6163. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6164. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6165. !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
  6166. val = tr32(0x7c00);
  6167. tw32(0x7c00, val | (1 << 25));
  6168. }
  6169. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6170. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6171. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6172. }
  6173. /* Reprobe ASF enable state. */
  6174. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  6175. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  6176. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6177. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6178. u32 nic_cfg;
  6179. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6180. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6181. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  6182. tp->last_event_jiffies = jiffies;
  6183. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  6184. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  6185. }
  6186. }
  6187. return 0;
  6188. }
  6189. /* tp->lock is held. */
  6190. static void tg3_stop_fw(struct tg3 *tp)
  6191. {
  6192. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6193. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6194. /* Wait for RX cpu to ACK the previous event. */
  6195. tg3_wait_for_event_ack(tp);
  6196. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6197. tg3_generate_fw_event(tp);
  6198. /* Wait for RX cpu to ACK this event. */
  6199. tg3_wait_for_event_ack(tp);
  6200. }
  6201. }
  6202. /* tp->lock is held. */
  6203. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6204. {
  6205. int err;
  6206. tg3_stop_fw(tp);
  6207. tg3_write_sig_pre_reset(tp, kind);
  6208. tg3_abort_hw(tp, silent);
  6209. err = tg3_chip_reset(tp);
  6210. __tg3_set_mac_addr(tp, 0);
  6211. tg3_write_sig_legacy(tp, kind);
  6212. tg3_write_sig_post_reset(tp, kind);
  6213. if (err)
  6214. return err;
  6215. return 0;
  6216. }
  6217. #define RX_CPU_SCRATCH_BASE 0x30000
  6218. #define RX_CPU_SCRATCH_SIZE 0x04000
  6219. #define TX_CPU_SCRATCH_BASE 0x34000
  6220. #define TX_CPU_SCRATCH_SIZE 0x04000
  6221. /* tp->lock is held. */
  6222. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6223. {
  6224. int i;
  6225. BUG_ON(offset == TX_CPU_BASE &&
  6226. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  6227. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6228. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6229. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6230. return 0;
  6231. }
  6232. if (offset == RX_CPU_BASE) {
  6233. for (i = 0; i < 10000; i++) {
  6234. tw32(offset + CPU_STATE, 0xffffffff);
  6235. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6236. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6237. break;
  6238. }
  6239. tw32(offset + CPU_STATE, 0xffffffff);
  6240. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6241. udelay(10);
  6242. } else {
  6243. for (i = 0; i < 10000; i++) {
  6244. tw32(offset + CPU_STATE, 0xffffffff);
  6245. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6246. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6247. break;
  6248. }
  6249. }
  6250. if (i >= 10000) {
  6251. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6252. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6253. return -ENODEV;
  6254. }
  6255. /* Clear firmware's nvram arbitration. */
  6256. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6257. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6258. return 0;
  6259. }
  6260. struct fw_info {
  6261. unsigned int fw_base;
  6262. unsigned int fw_len;
  6263. const __be32 *fw_data;
  6264. };
  6265. /* tp->lock is held. */
  6266. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6267. int cpu_scratch_size, struct fw_info *info)
  6268. {
  6269. int err, lock_err, i;
  6270. void (*write_op)(struct tg3 *, u32, u32);
  6271. if (cpu_base == TX_CPU_BASE &&
  6272. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6273. netdev_err(tp->dev,
  6274. "%s: Trying to load TX cpu firmware which is 5705\n",
  6275. __func__);
  6276. return -EINVAL;
  6277. }
  6278. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6279. write_op = tg3_write_mem;
  6280. else
  6281. write_op = tg3_write_indirect_reg32;
  6282. /* It is possible that bootcode is still loading at this point.
  6283. * Get the nvram lock first before halting the cpu.
  6284. */
  6285. lock_err = tg3_nvram_lock(tp);
  6286. err = tg3_halt_cpu(tp, cpu_base);
  6287. if (!lock_err)
  6288. tg3_nvram_unlock(tp);
  6289. if (err)
  6290. goto out;
  6291. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6292. write_op(tp, cpu_scratch_base + i, 0);
  6293. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6294. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6295. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6296. write_op(tp, (cpu_scratch_base +
  6297. (info->fw_base & 0xffff) +
  6298. (i * sizeof(u32))),
  6299. be32_to_cpu(info->fw_data[i]));
  6300. err = 0;
  6301. out:
  6302. return err;
  6303. }
  6304. /* tp->lock is held. */
  6305. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6306. {
  6307. struct fw_info info;
  6308. const __be32 *fw_data;
  6309. int err, i;
  6310. fw_data = (void *)tp->fw->data;
  6311. /* Firmware blob starts with version numbers, followed by
  6312. start address and length. We are setting complete length.
  6313. length = end_address_of_bss - start_address_of_text.
  6314. Remainder is the blob to be loaded contiguously
  6315. from start address. */
  6316. info.fw_base = be32_to_cpu(fw_data[1]);
  6317. info.fw_len = tp->fw->size - 12;
  6318. info.fw_data = &fw_data[3];
  6319. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6320. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6321. &info);
  6322. if (err)
  6323. return err;
  6324. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6325. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6326. &info);
  6327. if (err)
  6328. return err;
  6329. /* Now startup only the RX cpu. */
  6330. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6331. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6332. for (i = 0; i < 5; i++) {
  6333. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6334. break;
  6335. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6336. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6337. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6338. udelay(1000);
  6339. }
  6340. if (i >= 5) {
  6341. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6342. "should be %08x\n", __func__,
  6343. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6344. return -ENODEV;
  6345. }
  6346. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6347. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6348. return 0;
  6349. }
  6350. /* 5705 needs a special version of the TSO firmware. */
  6351. /* tp->lock is held. */
  6352. static int tg3_load_tso_firmware(struct tg3 *tp)
  6353. {
  6354. struct fw_info info;
  6355. const __be32 *fw_data;
  6356. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6357. int err, i;
  6358. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6359. return 0;
  6360. fw_data = (void *)tp->fw->data;
  6361. /* Firmware blob starts with version numbers, followed by
  6362. start address and length. We are setting complete length.
  6363. length = end_address_of_bss - start_address_of_text.
  6364. Remainder is the blob to be loaded contiguously
  6365. from start address. */
  6366. info.fw_base = be32_to_cpu(fw_data[1]);
  6367. cpu_scratch_size = tp->fw_len;
  6368. info.fw_len = tp->fw->size - 12;
  6369. info.fw_data = &fw_data[3];
  6370. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6371. cpu_base = RX_CPU_BASE;
  6372. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6373. } else {
  6374. cpu_base = TX_CPU_BASE;
  6375. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6376. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6377. }
  6378. err = tg3_load_firmware_cpu(tp, cpu_base,
  6379. cpu_scratch_base, cpu_scratch_size,
  6380. &info);
  6381. if (err)
  6382. return err;
  6383. /* Now startup the cpu. */
  6384. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6385. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6386. for (i = 0; i < 5; i++) {
  6387. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6388. break;
  6389. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6390. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6391. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6392. udelay(1000);
  6393. }
  6394. if (i >= 5) {
  6395. netdev_err(tp->dev,
  6396. "%s fails to set CPU PC, is %08x should be %08x\n",
  6397. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6398. return -ENODEV;
  6399. }
  6400. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6401. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6402. return 0;
  6403. }
  6404. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6405. {
  6406. struct tg3 *tp = netdev_priv(dev);
  6407. struct sockaddr *addr = p;
  6408. int err = 0, skip_mac_1 = 0;
  6409. if (!is_valid_ether_addr(addr->sa_data))
  6410. return -EINVAL;
  6411. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6412. if (!netif_running(dev))
  6413. return 0;
  6414. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6415. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6416. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6417. addr0_low = tr32(MAC_ADDR_0_LOW);
  6418. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6419. addr1_low = tr32(MAC_ADDR_1_LOW);
  6420. /* Skip MAC addr 1 if ASF is using it. */
  6421. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6422. !(addr1_high == 0 && addr1_low == 0))
  6423. skip_mac_1 = 1;
  6424. }
  6425. spin_lock_bh(&tp->lock);
  6426. __tg3_set_mac_addr(tp, skip_mac_1);
  6427. spin_unlock_bh(&tp->lock);
  6428. return err;
  6429. }
  6430. /* tp->lock is held. */
  6431. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6432. dma_addr_t mapping, u32 maxlen_flags,
  6433. u32 nic_addr)
  6434. {
  6435. tg3_write_mem(tp,
  6436. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6437. ((u64) mapping >> 32));
  6438. tg3_write_mem(tp,
  6439. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6440. ((u64) mapping & 0xffffffff));
  6441. tg3_write_mem(tp,
  6442. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6443. maxlen_flags);
  6444. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6445. tg3_write_mem(tp,
  6446. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6447. nic_addr);
  6448. }
  6449. static void __tg3_set_rx_mode(struct net_device *);
  6450. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6451. {
  6452. int i;
  6453. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6454. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6455. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6456. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6457. } else {
  6458. tw32(HOSTCC_TXCOL_TICKS, 0);
  6459. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6460. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6461. }
  6462. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  6463. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6464. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6465. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6466. } else {
  6467. tw32(HOSTCC_RXCOL_TICKS, 0);
  6468. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6469. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6470. }
  6471. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6472. u32 val = ec->stats_block_coalesce_usecs;
  6473. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6474. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6475. if (!netif_carrier_ok(tp->dev))
  6476. val = 0;
  6477. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6478. }
  6479. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6480. u32 reg;
  6481. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6482. tw32(reg, ec->rx_coalesce_usecs);
  6483. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6484. tw32(reg, ec->rx_max_coalesced_frames);
  6485. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6486. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6487. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6488. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6489. tw32(reg, ec->tx_coalesce_usecs);
  6490. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6491. tw32(reg, ec->tx_max_coalesced_frames);
  6492. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6493. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6494. }
  6495. }
  6496. for (; i < tp->irq_max - 1; i++) {
  6497. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6498. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6499. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6500. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6501. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6502. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6503. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6504. }
  6505. }
  6506. }
  6507. /* tp->lock is held. */
  6508. static void tg3_rings_reset(struct tg3 *tp)
  6509. {
  6510. int i;
  6511. u32 stblk, txrcb, rxrcb, limit;
  6512. struct tg3_napi *tnapi = &tp->napi[0];
  6513. /* Disable all transmit rings but the first. */
  6514. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6515. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6516. else if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  6517. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6518. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6519. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6520. else
  6521. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6522. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6523. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6524. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6525. BDINFO_FLAGS_DISABLED);
  6526. /* Disable all receive return rings but the first. */
  6527. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  6528. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6529. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6530. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6531. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6532. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6533. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6534. else
  6535. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6536. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6537. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6538. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6539. BDINFO_FLAGS_DISABLED);
  6540. /* Disable interrupts */
  6541. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6542. /* Zero mailbox registers. */
  6543. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6544. for (i = 1; i < tp->irq_max; i++) {
  6545. tp->napi[i].tx_prod = 0;
  6546. tp->napi[i].tx_cons = 0;
  6547. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6548. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6549. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6550. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6551. }
  6552. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6553. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6554. } else {
  6555. tp->napi[0].tx_prod = 0;
  6556. tp->napi[0].tx_cons = 0;
  6557. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6558. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6559. }
  6560. /* Make sure the NIC-based send BD rings are disabled. */
  6561. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6562. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6563. for (i = 0; i < 16; i++)
  6564. tw32_tx_mbox(mbox + i * 8, 0);
  6565. }
  6566. txrcb = NIC_SRAM_SEND_RCB;
  6567. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6568. /* Clear status block in ram. */
  6569. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6570. /* Set status block DMA address */
  6571. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6572. ((u64) tnapi->status_mapping >> 32));
  6573. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6574. ((u64) tnapi->status_mapping & 0xffffffff));
  6575. if (tnapi->tx_ring) {
  6576. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6577. (TG3_TX_RING_SIZE <<
  6578. BDINFO_FLAGS_MAXLEN_SHIFT),
  6579. NIC_SRAM_TX_BUFFER_DESC);
  6580. txrcb += TG3_BDINFO_SIZE;
  6581. }
  6582. if (tnapi->rx_rcb) {
  6583. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6584. (tp->rx_ret_ring_mask + 1) <<
  6585. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6586. rxrcb += TG3_BDINFO_SIZE;
  6587. }
  6588. stblk = HOSTCC_STATBLCK_RING1;
  6589. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6590. u64 mapping = (u64)tnapi->status_mapping;
  6591. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6592. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6593. /* Clear status block in ram. */
  6594. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6595. if (tnapi->tx_ring) {
  6596. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6597. (TG3_TX_RING_SIZE <<
  6598. BDINFO_FLAGS_MAXLEN_SHIFT),
  6599. NIC_SRAM_TX_BUFFER_DESC);
  6600. txrcb += TG3_BDINFO_SIZE;
  6601. }
  6602. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6603. ((tp->rx_ret_ring_mask + 1) <<
  6604. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6605. stblk += 8;
  6606. rxrcb += TG3_BDINFO_SIZE;
  6607. }
  6608. }
  6609. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6610. {
  6611. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6612. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS) ||
  6613. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  6614. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6615. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6616. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6617. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6618. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6619. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6620. else
  6621. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6622. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6623. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6624. val = min(nic_rep_thresh, host_rep_thresh);
  6625. tw32(RCVBDI_STD_THRESH, val);
  6626. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
  6627. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6628. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
  6629. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6630. return;
  6631. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6632. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6633. else
  6634. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
  6635. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6636. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6637. tw32(RCVBDI_JUMBO_THRESH, val);
  6638. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
  6639. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6640. }
  6641. /* tp->lock is held. */
  6642. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6643. {
  6644. u32 val, rdmac_mode;
  6645. int i, err, limit;
  6646. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6647. tg3_disable_ints(tp);
  6648. tg3_stop_fw(tp);
  6649. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6650. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  6651. tg3_abort_hw(tp, 1);
  6652. /* Enable MAC control of LPI */
  6653. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6654. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6655. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6656. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6657. tw32_f(TG3_CPMU_EEE_CTRL,
  6658. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6659. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6660. TG3_CPMU_EEEMD_LPI_IN_TX |
  6661. TG3_CPMU_EEEMD_LPI_IN_RX |
  6662. TG3_CPMU_EEEMD_EEE_ENABLE;
  6663. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6664. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6665. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6666. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6667. tw32_f(TG3_CPMU_EEE_MODE, val);
  6668. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6669. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6670. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6671. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6672. TG3_CPMU_DBTMR2_APE_TX_2047US |
  6673. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6674. }
  6675. if (reset_phy)
  6676. tg3_phy_reset(tp);
  6677. err = tg3_chip_reset(tp);
  6678. if (err)
  6679. return err;
  6680. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6681. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6682. val = tr32(TG3_CPMU_CTRL);
  6683. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6684. tw32(TG3_CPMU_CTRL, val);
  6685. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6686. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6687. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6688. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6689. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6690. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6691. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6692. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6693. val = tr32(TG3_CPMU_HST_ACC);
  6694. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6695. val |= CPMU_HST_ACC_MACCLK_6_25;
  6696. tw32(TG3_CPMU_HST_ACC, val);
  6697. }
  6698. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6699. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6700. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6701. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6702. tw32(PCIE_PWR_MGMT_THRESH, val);
  6703. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6704. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6705. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6706. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6707. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6708. }
  6709. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6710. u32 grc_mode = tr32(GRC_MODE);
  6711. /* Access the lower 1K of PL PCIE block registers. */
  6712. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6713. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6714. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6715. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6716. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6717. tw32(GRC_MODE, grc_mode);
  6718. }
  6719. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6720. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6721. u32 grc_mode = tr32(GRC_MODE);
  6722. /* Access the lower 1K of PL PCIE block registers. */
  6723. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6724. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6725. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6726. TG3_PCIE_PL_LO_PHYCTL5);
  6727. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6728. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6729. tw32(GRC_MODE, grc_mode);
  6730. }
  6731. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6732. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6733. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6734. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6735. }
  6736. /* This works around an issue with Athlon chipsets on
  6737. * B3 tigon3 silicon. This bit has no effect on any
  6738. * other revision. But do not set this on PCI Express
  6739. * chips and don't even touch the clocks if the CPMU is present.
  6740. */
  6741. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6742. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6743. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6744. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6745. }
  6746. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6747. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6748. val = tr32(TG3PCI_PCISTATE);
  6749. val |= PCISTATE_RETRY_SAME_DMA;
  6750. tw32(TG3PCI_PCISTATE, val);
  6751. }
  6752. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6753. /* Allow reads and writes to the
  6754. * APE register and memory space.
  6755. */
  6756. val = tr32(TG3PCI_PCISTATE);
  6757. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6758. PCISTATE_ALLOW_APE_SHMEM_WR |
  6759. PCISTATE_ALLOW_APE_PSPACE_WR;
  6760. tw32(TG3PCI_PCISTATE, val);
  6761. }
  6762. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6763. /* Enable some hw fixes. */
  6764. val = tr32(TG3PCI_MSI_DATA);
  6765. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6766. tw32(TG3PCI_MSI_DATA, val);
  6767. }
  6768. /* Descriptor ring init may make accesses to the
  6769. * NIC SRAM area to setup the TX descriptors, so we
  6770. * can only do this after the hardware has been
  6771. * successfully reset.
  6772. */
  6773. err = tg3_init_rings(tp);
  6774. if (err)
  6775. return err;
  6776. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  6777. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6778. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6779. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6780. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6781. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  6782. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6783. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  6784. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6785. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6786. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6787. /* This value is determined during the probe time DMA
  6788. * engine test, tg3_test_dma.
  6789. */
  6790. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6791. }
  6792. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6793. GRC_MODE_4X_NIC_SEND_RINGS |
  6794. GRC_MODE_NO_TX_PHDR_CSUM |
  6795. GRC_MODE_NO_RX_PHDR_CSUM);
  6796. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6797. /* Pseudo-header checksum is done by hardware logic and not
  6798. * the offload processers, so make the chip do the pseudo-
  6799. * header checksums on receive. For transmit it is more
  6800. * convenient to do the pseudo-header checksum in software
  6801. * as Linux does that on transmit for us in all cases.
  6802. */
  6803. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6804. tw32(GRC_MODE,
  6805. tp->grc_mode |
  6806. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6807. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6808. val = tr32(GRC_MISC_CFG);
  6809. val &= ~0xff;
  6810. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6811. tw32(GRC_MISC_CFG, val);
  6812. /* Initialize MBUF/DESC pool. */
  6813. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6814. /* Do nothing. */
  6815. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6816. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6817. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6818. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6819. else
  6820. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6821. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6822. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6823. } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6824. int fw_len;
  6825. fw_len = tp->fw_len;
  6826. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6827. tw32(BUFMGR_MB_POOL_ADDR,
  6828. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6829. tw32(BUFMGR_MB_POOL_SIZE,
  6830. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6831. }
  6832. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6833. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6834. tp->bufmgr_config.mbuf_read_dma_low_water);
  6835. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6836. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6837. tw32(BUFMGR_MB_HIGH_WATER,
  6838. tp->bufmgr_config.mbuf_high_water);
  6839. } else {
  6840. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6841. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6842. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6843. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6844. tw32(BUFMGR_MB_HIGH_WATER,
  6845. tp->bufmgr_config.mbuf_high_water_jumbo);
  6846. }
  6847. tw32(BUFMGR_DMA_LOW_WATER,
  6848. tp->bufmgr_config.dma_low_water);
  6849. tw32(BUFMGR_DMA_HIGH_WATER,
  6850. tp->bufmgr_config.dma_high_water);
  6851. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6852. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6853. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6854. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6855. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  6856. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  6857. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  6858. tw32(BUFMGR_MODE, val);
  6859. for (i = 0; i < 2000; i++) {
  6860. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6861. break;
  6862. udelay(10);
  6863. }
  6864. if (i >= 2000) {
  6865. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6866. return -ENODEV;
  6867. }
  6868. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6869. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6870. tg3_setup_rxbd_thresholds(tp);
  6871. /* Initialize TG3_BDINFO's at:
  6872. * RCVDBDI_STD_BD: standard eth size rx ring
  6873. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6874. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6875. *
  6876. * like so:
  6877. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6878. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6879. * ring attribute flags
  6880. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6881. *
  6882. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6883. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6884. *
  6885. * The size of each ring is fixed in the firmware, but the location is
  6886. * configurable.
  6887. */
  6888. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6889. ((u64) tpr->rx_std_mapping >> 32));
  6890. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6891. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6892. if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  6893. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6894. NIC_SRAM_RX_BUFFER_DESC);
  6895. /* Disable the mini ring */
  6896. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6897. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6898. BDINFO_FLAGS_DISABLED);
  6899. /* Program the jumbo buffer descriptor ring control
  6900. * blocks on those devices that have them.
  6901. */
  6902. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6903. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6904. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))) {
  6905. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6906. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6907. ((u64) tpr->rx_jmb_mapping >> 32));
  6908. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6909. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6910. val = TG3_RX_JMB_RING_SIZE(tp) <<
  6911. BDINFO_FLAGS_MAXLEN_SHIFT;
  6912. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6913. val | BDINFO_FLAGS_USE_EXT_RECV);
  6914. if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
  6915. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6916. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6917. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6918. } else {
  6919. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6920. BDINFO_FLAGS_DISABLED);
  6921. }
  6922. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  6923. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6924. val = TG3_RX_STD_MAX_SIZE_5700;
  6925. else
  6926. val = TG3_RX_STD_MAX_SIZE_5717;
  6927. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6928. val |= (TG3_RX_STD_DMA_SZ << 2);
  6929. } else
  6930. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6931. } else
  6932. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6933. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6934. tpr->rx_std_prod_idx = tp->rx_pending;
  6935. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6936. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6937. tp->rx_jumbo_pending : 0;
  6938. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6939. tg3_rings_reset(tp);
  6940. /* Initialize MAC address and backoff seed. */
  6941. __tg3_set_mac_addr(tp, 0);
  6942. /* MTU + ethernet header + FCS + optional VLAN tag */
  6943. tw32(MAC_RX_MTU_SIZE,
  6944. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6945. /* The slot time is changed by tg3_setup_phy if we
  6946. * run at gigabit with half duplex.
  6947. */
  6948. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6949. (6 << TX_LENGTHS_IPG_SHIFT) |
  6950. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  6951. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6952. val |= tr32(MAC_TX_LENGTHS) &
  6953. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  6954. TX_LENGTHS_CNT_DWN_VAL_MSK);
  6955. tw32(MAC_TX_LENGTHS, val);
  6956. /* Receive rules. */
  6957. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6958. tw32(RCVLPC_CONFIG, 0x0181);
  6959. /* Calculate RDMAC_MODE setting early, we need it to determine
  6960. * the RCVLPC_STATE_ENABLE mask.
  6961. */
  6962. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6963. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6964. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6965. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6966. RDMAC_MODE_LNGREAD_ENAB);
  6967. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6968. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6969. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6970. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6971. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6972. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6973. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6974. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6975. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6976. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  6977. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6978. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6979. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6980. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6981. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6982. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6983. }
  6984. }
  6985. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6986. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6987. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6988. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6989. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6990. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6991. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6992. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6993. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6994. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  6995. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6996. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6997. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6998. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  6999. (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
  7000. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  7001. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7002. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7003. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7004. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7005. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7006. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7007. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7008. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7009. }
  7010. tw32(TG3_RDMA_RSRVCTRL_REG,
  7011. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7012. }
  7013. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7014. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7015. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7016. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7017. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7018. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7019. }
  7020. /* Receive/send statistics. */
  7021. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  7022. val = tr32(RCVLPC_STATS_ENABLE);
  7023. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7024. tw32(RCVLPC_STATS_ENABLE, val);
  7025. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7026. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7027. val = tr32(RCVLPC_STATS_ENABLE);
  7028. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7029. tw32(RCVLPC_STATS_ENABLE, val);
  7030. } else {
  7031. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7032. }
  7033. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7034. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7035. tw32(SNDDATAI_STATSCTRL,
  7036. (SNDDATAI_SCTRL_ENABLE |
  7037. SNDDATAI_SCTRL_FASTUPD));
  7038. /* Setup host coalescing engine. */
  7039. tw32(HOSTCC_MODE, 0);
  7040. for (i = 0; i < 2000; i++) {
  7041. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7042. break;
  7043. udelay(10);
  7044. }
  7045. __tg3_set_coalesce(tp, &tp->coal);
  7046. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  7047. /* Status/statistics block address. See tg3_timer,
  7048. * the tg3_periodic_fetch_stats call there, and
  7049. * tg3_get_stats to see how this works for 5705/5750 chips.
  7050. */
  7051. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7052. ((u64) tp->stats_mapping >> 32));
  7053. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7054. ((u64) tp->stats_mapping & 0xffffffff));
  7055. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7056. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7057. /* Clear statistics and status block memory areas */
  7058. for (i = NIC_SRAM_STATS_BLK;
  7059. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7060. i += sizeof(u32)) {
  7061. tg3_write_mem(tp, i, 0);
  7062. udelay(40);
  7063. }
  7064. }
  7065. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7066. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7067. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7068. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7069. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7070. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7071. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7072. /* reset to prevent losing 1st rx packet intermittently */
  7073. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7074. udelay(10);
  7075. }
  7076. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  7077. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7078. else
  7079. tp->mac_mode = 0;
  7080. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7081. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  7082. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  7083. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7084. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7085. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7086. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7087. udelay(40);
  7088. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7089. * If TG3_FLG2_IS_NIC is zero, we should read the
  7090. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7091. * whether used as inputs or outputs, are set by boot code after
  7092. * reset.
  7093. */
  7094. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  7095. u32 gpio_mask;
  7096. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7097. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7098. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7099. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7100. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7101. GRC_LCLCTRL_GPIO_OUTPUT3;
  7102. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7103. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7104. tp->grc_local_ctrl &= ~gpio_mask;
  7105. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7106. /* GPIO1 must be driven high for eeprom write protect */
  7107. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  7108. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7109. GRC_LCLCTRL_GPIO_OUTPUT1);
  7110. }
  7111. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7112. udelay(100);
  7113. if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
  7114. tp->irq_cnt > 1) {
  7115. val = tr32(MSGINT_MODE);
  7116. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  7117. tw32(MSGINT_MODE, val);
  7118. }
  7119. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  7120. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7121. udelay(40);
  7122. }
  7123. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7124. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7125. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7126. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7127. WDMAC_MODE_LNGREAD_ENAB);
  7128. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7129. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7130. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  7131. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7132. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7133. /* nothing */
  7134. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7135. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  7136. val |= WDMAC_MODE_RX_ACCEL;
  7137. }
  7138. }
  7139. /* Enable host coalescing bug fix */
  7140. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7141. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7142. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7143. val |= WDMAC_MODE_BURST_ALL_DATA;
  7144. tw32_f(WDMAC_MODE, val);
  7145. udelay(40);
  7146. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  7147. u16 pcix_cmd;
  7148. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7149. &pcix_cmd);
  7150. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7151. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7152. pcix_cmd |= PCI_X_CMD_READ_2K;
  7153. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7154. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7155. pcix_cmd |= PCI_X_CMD_READ_2K;
  7156. }
  7157. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7158. pcix_cmd);
  7159. }
  7160. tw32_f(RDMAC_MODE, rdmac_mode);
  7161. udelay(40);
  7162. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7163. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7164. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7165. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7166. tw32(SNDDATAC_MODE,
  7167. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7168. else
  7169. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7170. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7171. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7172. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7173. if (tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP)
  7174. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7175. tw32(RCVDBDI_MODE, val);
  7176. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7177. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  7178. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7179. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7180. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  7181. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7182. tw32(SNDBDI_MODE, val);
  7183. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7184. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7185. err = tg3_load_5701_a0_firmware_fix(tp);
  7186. if (err)
  7187. return err;
  7188. }
  7189. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  7190. err = tg3_load_tso_firmware(tp);
  7191. if (err)
  7192. return err;
  7193. }
  7194. tp->tx_mode = TX_MODE_ENABLE;
  7195. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  7196. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7197. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7198. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7199. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7200. tp->tx_mode &= ~val;
  7201. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7202. }
  7203. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7204. udelay(100);
  7205. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  7206. u32 reg = MAC_RSS_INDIR_TBL_0;
  7207. u8 *ent = (u8 *)&val;
  7208. /* Setup the indirection table */
  7209. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7210. int idx = i % sizeof(val);
  7211. ent[idx] = i % (tp->irq_cnt - 1);
  7212. if (idx == sizeof(val) - 1) {
  7213. tw32(reg, val);
  7214. reg += 4;
  7215. }
  7216. }
  7217. /* Setup the "secret" hash key. */
  7218. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7219. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7220. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7221. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7222. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7223. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7224. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7225. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7226. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7227. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7228. }
  7229. tp->rx_mode = RX_MODE_ENABLE;
  7230. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7231. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7232. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  7233. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7234. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7235. RX_MODE_RSS_IPV6_HASH_EN |
  7236. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7237. RX_MODE_RSS_IPV4_HASH_EN |
  7238. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7239. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7240. udelay(10);
  7241. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7242. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7243. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7244. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7245. udelay(10);
  7246. }
  7247. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7248. udelay(10);
  7249. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7250. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7251. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7252. /* Set drive transmission level to 1.2V */
  7253. /* only if the signal pre-emphasis bit is not set */
  7254. val = tr32(MAC_SERDES_CFG);
  7255. val &= 0xfffff000;
  7256. val |= 0x880;
  7257. tw32(MAC_SERDES_CFG, val);
  7258. }
  7259. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7260. tw32(MAC_SERDES_CFG, 0x616000);
  7261. }
  7262. /* Prevent chip from dropping frames when flow control
  7263. * is enabled.
  7264. */
  7265. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7266. val = 1;
  7267. else
  7268. val = 2;
  7269. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7270. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7271. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7272. /* Use hardware link auto-negotiation */
  7273. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  7274. }
  7275. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7276. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  7277. u32 tmp;
  7278. tmp = tr32(SERDES_RX_CTRL);
  7279. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7280. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7281. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7282. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7283. }
  7284. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  7285. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7286. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7287. tp->link_config.speed = tp->link_config.orig_speed;
  7288. tp->link_config.duplex = tp->link_config.orig_duplex;
  7289. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7290. }
  7291. err = tg3_setup_phy(tp, 0);
  7292. if (err)
  7293. return err;
  7294. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7295. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7296. u32 tmp;
  7297. /* Clear CRC stats. */
  7298. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7299. tg3_writephy(tp, MII_TG3_TEST1,
  7300. tmp | MII_TG3_TEST1_CRC_EN);
  7301. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7302. }
  7303. }
  7304. }
  7305. __tg3_set_rx_mode(tp->dev);
  7306. /* Initialize receive rules. */
  7307. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7308. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7309. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7310. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7311. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  7312. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  7313. limit = 8;
  7314. else
  7315. limit = 16;
  7316. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  7317. limit -= 4;
  7318. switch (limit) {
  7319. case 16:
  7320. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7321. case 15:
  7322. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7323. case 14:
  7324. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7325. case 13:
  7326. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7327. case 12:
  7328. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7329. case 11:
  7330. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7331. case 10:
  7332. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7333. case 9:
  7334. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7335. case 8:
  7336. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7337. case 7:
  7338. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7339. case 6:
  7340. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7341. case 5:
  7342. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7343. case 4:
  7344. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7345. case 3:
  7346. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7347. case 2:
  7348. case 1:
  7349. default:
  7350. break;
  7351. }
  7352. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  7353. /* Write our heartbeat update interval to APE. */
  7354. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7355. APE_HOST_HEARTBEAT_INT_DISABLE);
  7356. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7357. return 0;
  7358. }
  7359. /* Called at device open time to get the chip ready for
  7360. * packet processing. Invoked with tp->lock held.
  7361. */
  7362. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7363. {
  7364. tg3_switch_clocks(tp);
  7365. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7366. return tg3_reset_hw(tp, reset_phy);
  7367. }
  7368. #define TG3_STAT_ADD32(PSTAT, REG) \
  7369. do { u32 __val = tr32(REG); \
  7370. (PSTAT)->low += __val; \
  7371. if ((PSTAT)->low < __val) \
  7372. (PSTAT)->high += 1; \
  7373. } while (0)
  7374. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7375. {
  7376. struct tg3_hw_stats *sp = tp->hw_stats;
  7377. if (!netif_carrier_ok(tp->dev))
  7378. return;
  7379. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7380. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7381. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7382. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7383. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7384. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7385. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7386. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7387. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7388. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7389. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7390. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7391. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7392. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7393. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7394. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7395. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7396. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7397. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7398. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7399. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7400. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7401. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7402. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7403. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7404. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7405. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7406. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7407. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  7408. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7409. } else {
  7410. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7411. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7412. if (val) {
  7413. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7414. sp->rx_discards.low += val;
  7415. if (sp->rx_discards.low < val)
  7416. sp->rx_discards.high += 1;
  7417. }
  7418. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7419. }
  7420. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7421. }
  7422. static void tg3_timer(unsigned long __opaque)
  7423. {
  7424. struct tg3 *tp = (struct tg3 *) __opaque;
  7425. if (tp->irq_sync)
  7426. goto restart_timer;
  7427. spin_lock(&tp->lock);
  7428. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7429. /* All of this garbage is because when using non-tagged
  7430. * IRQ status the mailbox/status_block protocol the chip
  7431. * uses with the cpu is race prone.
  7432. */
  7433. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7434. tw32(GRC_LOCAL_CTRL,
  7435. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7436. } else {
  7437. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7438. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7439. }
  7440. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7441. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7442. spin_unlock(&tp->lock);
  7443. schedule_work(&tp->reset_task);
  7444. return;
  7445. }
  7446. }
  7447. /* This part only runs once per second. */
  7448. if (!--tp->timer_counter) {
  7449. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7450. tg3_periodic_fetch_stats(tp);
  7451. if (tp->setlpicnt && !--tp->setlpicnt) {
  7452. u32 val = tr32(TG3_CPMU_EEE_MODE);
  7453. tw32(TG3_CPMU_EEE_MODE,
  7454. val | TG3_CPMU_EEEMD_LPI_ENABLE);
  7455. }
  7456. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7457. u32 mac_stat;
  7458. int phy_event;
  7459. mac_stat = tr32(MAC_STATUS);
  7460. phy_event = 0;
  7461. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7462. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7463. phy_event = 1;
  7464. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7465. phy_event = 1;
  7466. if (phy_event)
  7467. tg3_setup_phy(tp, 0);
  7468. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7469. u32 mac_stat = tr32(MAC_STATUS);
  7470. int need_setup = 0;
  7471. if (netif_carrier_ok(tp->dev) &&
  7472. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7473. need_setup = 1;
  7474. }
  7475. if (!netif_carrier_ok(tp->dev) &&
  7476. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7477. MAC_STATUS_SIGNAL_DET))) {
  7478. need_setup = 1;
  7479. }
  7480. if (need_setup) {
  7481. if (!tp->serdes_counter) {
  7482. tw32_f(MAC_MODE,
  7483. (tp->mac_mode &
  7484. ~MAC_MODE_PORT_MODE_MASK));
  7485. udelay(40);
  7486. tw32_f(MAC_MODE, tp->mac_mode);
  7487. udelay(40);
  7488. }
  7489. tg3_setup_phy(tp, 0);
  7490. }
  7491. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7492. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7493. tg3_serdes_parallel_detect(tp);
  7494. }
  7495. tp->timer_counter = tp->timer_multiplier;
  7496. }
  7497. /* Heartbeat is only sent once every 2 seconds.
  7498. *
  7499. * The heartbeat is to tell the ASF firmware that the host
  7500. * driver is still alive. In the event that the OS crashes,
  7501. * ASF needs to reset the hardware to free up the FIFO space
  7502. * that may be filled with rx packets destined for the host.
  7503. * If the FIFO is full, ASF will no longer function properly.
  7504. *
  7505. * Unintended resets have been reported on real time kernels
  7506. * where the timer doesn't run on time. Netpoll will also have
  7507. * same problem.
  7508. *
  7509. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7510. * to check the ring condition when the heartbeat is expiring
  7511. * before doing the reset. This will prevent most unintended
  7512. * resets.
  7513. */
  7514. if (!--tp->asf_counter) {
  7515. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7516. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7517. tg3_wait_for_event_ack(tp);
  7518. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7519. FWCMD_NICDRV_ALIVE3);
  7520. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7521. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7522. TG3_FW_UPDATE_TIMEOUT_SEC);
  7523. tg3_generate_fw_event(tp);
  7524. }
  7525. tp->asf_counter = tp->asf_multiplier;
  7526. }
  7527. spin_unlock(&tp->lock);
  7528. restart_timer:
  7529. tp->timer.expires = jiffies + tp->timer_offset;
  7530. add_timer(&tp->timer);
  7531. }
  7532. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7533. {
  7534. irq_handler_t fn;
  7535. unsigned long flags;
  7536. char *name;
  7537. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7538. if (tp->irq_cnt == 1)
  7539. name = tp->dev->name;
  7540. else {
  7541. name = &tnapi->irq_lbl[0];
  7542. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7543. name[IFNAMSIZ-1] = 0;
  7544. }
  7545. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7546. fn = tg3_msi;
  7547. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7548. fn = tg3_msi_1shot;
  7549. flags = 0;
  7550. } else {
  7551. fn = tg3_interrupt;
  7552. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7553. fn = tg3_interrupt_tagged;
  7554. flags = IRQF_SHARED;
  7555. }
  7556. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7557. }
  7558. static int tg3_test_interrupt(struct tg3 *tp)
  7559. {
  7560. struct tg3_napi *tnapi = &tp->napi[0];
  7561. struct net_device *dev = tp->dev;
  7562. int err, i, intr_ok = 0;
  7563. u32 val;
  7564. if (!netif_running(dev))
  7565. return -ENODEV;
  7566. tg3_disable_ints(tp);
  7567. free_irq(tnapi->irq_vec, tnapi);
  7568. /*
  7569. * Turn off MSI one shot mode. Otherwise this test has no
  7570. * observable way to know whether the interrupt was delivered.
  7571. */
  7572. if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  7573. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7574. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7575. tw32(MSGINT_MODE, val);
  7576. }
  7577. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7578. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7579. if (err)
  7580. return err;
  7581. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7582. tg3_enable_ints(tp);
  7583. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7584. tnapi->coal_now);
  7585. for (i = 0; i < 5; i++) {
  7586. u32 int_mbox, misc_host_ctrl;
  7587. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7588. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7589. if ((int_mbox != 0) ||
  7590. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7591. intr_ok = 1;
  7592. break;
  7593. }
  7594. msleep(10);
  7595. }
  7596. tg3_disable_ints(tp);
  7597. free_irq(tnapi->irq_vec, tnapi);
  7598. err = tg3_request_irq(tp, 0);
  7599. if (err)
  7600. return err;
  7601. if (intr_ok) {
  7602. /* Reenable MSI one shot mode. */
  7603. if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  7604. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7605. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7606. tw32(MSGINT_MODE, val);
  7607. }
  7608. return 0;
  7609. }
  7610. return -EIO;
  7611. }
  7612. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7613. * successfully restored
  7614. */
  7615. static int tg3_test_msi(struct tg3 *tp)
  7616. {
  7617. int err;
  7618. u16 pci_cmd;
  7619. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7620. return 0;
  7621. /* Turn off SERR reporting in case MSI terminates with Master
  7622. * Abort.
  7623. */
  7624. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7625. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7626. pci_cmd & ~PCI_COMMAND_SERR);
  7627. err = tg3_test_interrupt(tp);
  7628. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7629. if (!err)
  7630. return 0;
  7631. /* other failures */
  7632. if (err != -EIO)
  7633. return err;
  7634. /* MSI test failed, go back to INTx mode */
  7635. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7636. "to INTx mode. Please report this failure to the PCI "
  7637. "maintainer and include system chipset information\n");
  7638. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7639. pci_disable_msi(tp->pdev);
  7640. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7641. tp->napi[0].irq_vec = tp->pdev->irq;
  7642. err = tg3_request_irq(tp, 0);
  7643. if (err)
  7644. return err;
  7645. /* Need to reset the chip because the MSI cycle may have terminated
  7646. * with Master Abort.
  7647. */
  7648. tg3_full_lock(tp, 1);
  7649. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7650. err = tg3_init_hw(tp, 1);
  7651. tg3_full_unlock(tp);
  7652. if (err)
  7653. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7654. return err;
  7655. }
  7656. static int tg3_request_firmware(struct tg3 *tp)
  7657. {
  7658. const __be32 *fw_data;
  7659. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7660. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7661. tp->fw_needed);
  7662. return -ENOENT;
  7663. }
  7664. fw_data = (void *)tp->fw->data;
  7665. /* Firmware blob starts with version numbers, followed by
  7666. * start address and _full_ length including BSS sections
  7667. * (which must be longer than the actual data, of course
  7668. */
  7669. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7670. if (tp->fw_len < (tp->fw->size - 12)) {
  7671. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7672. tp->fw_len, tp->fw_needed);
  7673. release_firmware(tp->fw);
  7674. tp->fw = NULL;
  7675. return -EINVAL;
  7676. }
  7677. /* We no longer need firmware; we have it. */
  7678. tp->fw_needed = NULL;
  7679. return 0;
  7680. }
  7681. static bool tg3_enable_msix(struct tg3 *tp)
  7682. {
  7683. int i, rc, cpus = num_online_cpus();
  7684. struct msix_entry msix_ent[tp->irq_max];
  7685. if (cpus == 1)
  7686. /* Just fallback to the simpler MSI mode. */
  7687. return false;
  7688. /*
  7689. * We want as many rx rings enabled as there are cpus.
  7690. * The first MSIX vector only deals with link interrupts, etc,
  7691. * so we add one to the number of vectors we are requesting.
  7692. */
  7693. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7694. for (i = 0; i < tp->irq_max; i++) {
  7695. msix_ent[i].entry = i;
  7696. msix_ent[i].vector = 0;
  7697. }
  7698. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7699. if (rc < 0) {
  7700. return false;
  7701. } else if (rc != 0) {
  7702. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7703. return false;
  7704. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7705. tp->irq_cnt, rc);
  7706. tp->irq_cnt = rc;
  7707. }
  7708. for (i = 0; i < tp->irq_max; i++)
  7709. tp->napi[i].irq_vec = msix_ent[i].vector;
  7710. netif_set_real_num_tx_queues(tp->dev, 1);
  7711. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7712. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7713. pci_disable_msix(tp->pdev);
  7714. return false;
  7715. }
  7716. if (tp->irq_cnt > 1) {
  7717. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7718. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7719. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7720. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7721. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7722. }
  7723. }
  7724. return true;
  7725. }
  7726. static void tg3_ints_init(struct tg3 *tp)
  7727. {
  7728. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7729. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7730. /* All MSI supporting chips should support tagged
  7731. * status. Assert that this is the case.
  7732. */
  7733. netdev_warn(tp->dev,
  7734. "MSI without TAGGED_STATUS? Not using MSI\n");
  7735. goto defcfg;
  7736. }
  7737. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7738. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7739. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7740. pci_enable_msi(tp->pdev) == 0)
  7741. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7742. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7743. u32 msi_mode = tr32(MSGINT_MODE);
  7744. if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
  7745. tp->irq_cnt > 1)
  7746. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7747. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7748. }
  7749. defcfg:
  7750. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7751. tp->irq_cnt = 1;
  7752. tp->napi[0].irq_vec = tp->pdev->irq;
  7753. netif_set_real_num_tx_queues(tp->dev, 1);
  7754. netif_set_real_num_rx_queues(tp->dev, 1);
  7755. }
  7756. }
  7757. static void tg3_ints_fini(struct tg3 *tp)
  7758. {
  7759. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7760. pci_disable_msix(tp->pdev);
  7761. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7762. pci_disable_msi(tp->pdev);
  7763. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7764. tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
  7765. }
  7766. static int tg3_open(struct net_device *dev)
  7767. {
  7768. struct tg3 *tp = netdev_priv(dev);
  7769. int i, err;
  7770. if (tp->fw_needed) {
  7771. err = tg3_request_firmware(tp);
  7772. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7773. if (err)
  7774. return err;
  7775. } else if (err) {
  7776. netdev_warn(tp->dev, "TSO capability disabled\n");
  7777. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7778. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7779. netdev_notice(tp->dev, "TSO capability restored\n");
  7780. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7781. }
  7782. }
  7783. netif_carrier_off(tp->dev);
  7784. err = tg3_power_up(tp);
  7785. if (err)
  7786. return err;
  7787. tg3_full_lock(tp, 0);
  7788. tg3_disable_ints(tp);
  7789. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7790. tg3_full_unlock(tp);
  7791. /*
  7792. * Setup interrupts first so we know how
  7793. * many NAPI resources to allocate
  7794. */
  7795. tg3_ints_init(tp);
  7796. /* The placement of this call is tied
  7797. * to the setup and use of Host TX descriptors.
  7798. */
  7799. err = tg3_alloc_consistent(tp);
  7800. if (err)
  7801. goto err_out1;
  7802. tg3_napi_init(tp);
  7803. tg3_napi_enable(tp);
  7804. for (i = 0; i < tp->irq_cnt; i++) {
  7805. struct tg3_napi *tnapi = &tp->napi[i];
  7806. err = tg3_request_irq(tp, i);
  7807. if (err) {
  7808. for (i--; i >= 0; i--)
  7809. free_irq(tnapi->irq_vec, tnapi);
  7810. break;
  7811. }
  7812. }
  7813. if (err)
  7814. goto err_out2;
  7815. tg3_full_lock(tp, 0);
  7816. err = tg3_init_hw(tp, 1);
  7817. if (err) {
  7818. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7819. tg3_free_rings(tp);
  7820. } else {
  7821. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7822. tp->timer_offset = HZ;
  7823. else
  7824. tp->timer_offset = HZ / 10;
  7825. BUG_ON(tp->timer_offset > HZ);
  7826. tp->timer_counter = tp->timer_multiplier =
  7827. (HZ / tp->timer_offset);
  7828. tp->asf_counter = tp->asf_multiplier =
  7829. ((HZ / tp->timer_offset) * 2);
  7830. init_timer(&tp->timer);
  7831. tp->timer.expires = jiffies + tp->timer_offset;
  7832. tp->timer.data = (unsigned long) tp;
  7833. tp->timer.function = tg3_timer;
  7834. }
  7835. tg3_full_unlock(tp);
  7836. if (err)
  7837. goto err_out3;
  7838. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7839. err = tg3_test_msi(tp);
  7840. if (err) {
  7841. tg3_full_lock(tp, 0);
  7842. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7843. tg3_free_rings(tp);
  7844. tg3_full_unlock(tp);
  7845. goto err_out2;
  7846. }
  7847. if (!(tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  7848. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7849. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7850. tw32(PCIE_TRANSACTION_CFG,
  7851. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7852. }
  7853. }
  7854. tg3_phy_start(tp);
  7855. tg3_full_lock(tp, 0);
  7856. add_timer(&tp->timer);
  7857. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7858. tg3_enable_ints(tp);
  7859. tg3_full_unlock(tp);
  7860. netif_tx_start_all_queues(dev);
  7861. return 0;
  7862. err_out3:
  7863. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7864. struct tg3_napi *tnapi = &tp->napi[i];
  7865. free_irq(tnapi->irq_vec, tnapi);
  7866. }
  7867. err_out2:
  7868. tg3_napi_disable(tp);
  7869. tg3_napi_fini(tp);
  7870. tg3_free_consistent(tp);
  7871. err_out1:
  7872. tg3_ints_fini(tp);
  7873. return err;
  7874. }
  7875. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7876. struct rtnl_link_stats64 *);
  7877. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7878. static int tg3_close(struct net_device *dev)
  7879. {
  7880. int i;
  7881. struct tg3 *tp = netdev_priv(dev);
  7882. tg3_napi_disable(tp);
  7883. cancel_work_sync(&tp->reset_task);
  7884. netif_tx_stop_all_queues(dev);
  7885. del_timer_sync(&tp->timer);
  7886. tg3_phy_stop(tp);
  7887. tg3_full_lock(tp, 1);
  7888. tg3_disable_ints(tp);
  7889. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7890. tg3_free_rings(tp);
  7891. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7892. tg3_full_unlock(tp);
  7893. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7894. struct tg3_napi *tnapi = &tp->napi[i];
  7895. free_irq(tnapi->irq_vec, tnapi);
  7896. }
  7897. tg3_ints_fini(tp);
  7898. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7899. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7900. sizeof(tp->estats_prev));
  7901. tg3_napi_fini(tp);
  7902. tg3_free_consistent(tp);
  7903. tg3_power_down(tp);
  7904. netif_carrier_off(tp->dev);
  7905. return 0;
  7906. }
  7907. static inline u64 get_stat64(tg3_stat64_t *val)
  7908. {
  7909. return ((u64)val->high << 32) | ((u64)val->low);
  7910. }
  7911. static u64 calc_crc_errors(struct tg3 *tp)
  7912. {
  7913. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7914. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7915. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7916. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7917. u32 val;
  7918. spin_lock_bh(&tp->lock);
  7919. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7920. tg3_writephy(tp, MII_TG3_TEST1,
  7921. val | MII_TG3_TEST1_CRC_EN);
  7922. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  7923. } else
  7924. val = 0;
  7925. spin_unlock_bh(&tp->lock);
  7926. tp->phy_crc_errors += val;
  7927. return tp->phy_crc_errors;
  7928. }
  7929. return get_stat64(&hw_stats->rx_fcs_errors);
  7930. }
  7931. #define ESTAT_ADD(member) \
  7932. estats->member = old_estats->member + \
  7933. get_stat64(&hw_stats->member)
  7934. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7935. {
  7936. struct tg3_ethtool_stats *estats = &tp->estats;
  7937. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7938. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7939. if (!hw_stats)
  7940. return old_estats;
  7941. ESTAT_ADD(rx_octets);
  7942. ESTAT_ADD(rx_fragments);
  7943. ESTAT_ADD(rx_ucast_packets);
  7944. ESTAT_ADD(rx_mcast_packets);
  7945. ESTAT_ADD(rx_bcast_packets);
  7946. ESTAT_ADD(rx_fcs_errors);
  7947. ESTAT_ADD(rx_align_errors);
  7948. ESTAT_ADD(rx_xon_pause_rcvd);
  7949. ESTAT_ADD(rx_xoff_pause_rcvd);
  7950. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7951. ESTAT_ADD(rx_xoff_entered);
  7952. ESTAT_ADD(rx_frame_too_long_errors);
  7953. ESTAT_ADD(rx_jabbers);
  7954. ESTAT_ADD(rx_undersize_packets);
  7955. ESTAT_ADD(rx_in_length_errors);
  7956. ESTAT_ADD(rx_out_length_errors);
  7957. ESTAT_ADD(rx_64_or_less_octet_packets);
  7958. ESTAT_ADD(rx_65_to_127_octet_packets);
  7959. ESTAT_ADD(rx_128_to_255_octet_packets);
  7960. ESTAT_ADD(rx_256_to_511_octet_packets);
  7961. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7962. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7963. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7964. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7965. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7966. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7967. ESTAT_ADD(tx_octets);
  7968. ESTAT_ADD(tx_collisions);
  7969. ESTAT_ADD(tx_xon_sent);
  7970. ESTAT_ADD(tx_xoff_sent);
  7971. ESTAT_ADD(tx_flow_control);
  7972. ESTAT_ADD(tx_mac_errors);
  7973. ESTAT_ADD(tx_single_collisions);
  7974. ESTAT_ADD(tx_mult_collisions);
  7975. ESTAT_ADD(tx_deferred);
  7976. ESTAT_ADD(tx_excessive_collisions);
  7977. ESTAT_ADD(tx_late_collisions);
  7978. ESTAT_ADD(tx_collide_2times);
  7979. ESTAT_ADD(tx_collide_3times);
  7980. ESTAT_ADD(tx_collide_4times);
  7981. ESTAT_ADD(tx_collide_5times);
  7982. ESTAT_ADD(tx_collide_6times);
  7983. ESTAT_ADD(tx_collide_7times);
  7984. ESTAT_ADD(tx_collide_8times);
  7985. ESTAT_ADD(tx_collide_9times);
  7986. ESTAT_ADD(tx_collide_10times);
  7987. ESTAT_ADD(tx_collide_11times);
  7988. ESTAT_ADD(tx_collide_12times);
  7989. ESTAT_ADD(tx_collide_13times);
  7990. ESTAT_ADD(tx_collide_14times);
  7991. ESTAT_ADD(tx_collide_15times);
  7992. ESTAT_ADD(tx_ucast_packets);
  7993. ESTAT_ADD(tx_mcast_packets);
  7994. ESTAT_ADD(tx_bcast_packets);
  7995. ESTAT_ADD(tx_carrier_sense_errors);
  7996. ESTAT_ADD(tx_discards);
  7997. ESTAT_ADD(tx_errors);
  7998. ESTAT_ADD(dma_writeq_full);
  7999. ESTAT_ADD(dma_write_prioq_full);
  8000. ESTAT_ADD(rxbds_empty);
  8001. ESTAT_ADD(rx_discards);
  8002. ESTAT_ADD(rx_errors);
  8003. ESTAT_ADD(rx_threshold_hit);
  8004. ESTAT_ADD(dma_readq_full);
  8005. ESTAT_ADD(dma_read_prioq_full);
  8006. ESTAT_ADD(tx_comp_queue_full);
  8007. ESTAT_ADD(ring_set_send_prod_index);
  8008. ESTAT_ADD(ring_status_update);
  8009. ESTAT_ADD(nic_irqs);
  8010. ESTAT_ADD(nic_avoided_irqs);
  8011. ESTAT_ADD(nic_tx_threshold_hit);
  8012. return estats;
  8013. }
  8014. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  8015. struct rtnl_link_stats64 *stats)
  8016. {
  8017. struct tg3 *tp = netdev_priv(dev);
  8018. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8019. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8020. if (!hw_stats)
  8021. return old_stats;
  8022. stats->rx_packets = old_stats->rx_packets +
  8023. get_stat64(&hw_stats->rx_ucast_packets) +
  8024. get_stat64(&hw_stats->rx_mcast_packets) +
  8025. get_stat64(&hw_stats->rx_bcast_packets);
  8026. stats->tx_packets = old_stats->tx_packets +
  8027. get_stat64(&hw_stats->tx_ucast_packets) +
  8028. get_stat64(&hw_stats->tx_mcast_packets) +
  8029. get_stat64(&hw_stats->tx_bcast_packets);
  8030. stats->rx_bytes = old_stats->rx_bytes +
  8031. get_stat64(&hw_stats->rx_octets);
  8032. stats->tx_bytes = old_stats->tx_bytes +
  8033. get_stat64(&hw_stats->tx_octets);
  8034. stats->rx_errors = old_stats->rx_errors +
  8035. get_stat64(&hw_stats->rx_errors);
  8036. stats->tx_errors = old_stats->tx_errors +
  8037. get_stat64(&hw_stats->tx_errors) +
  8038. get_stat64(&hw_stats->tx_mac_errors) +
  8039. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8040. get_stat64(&hw_stats->tx_discards);
  8041. stats->multicast = old_stats->multicast +
  8042. get_stat64(&hw_stats->rx_mcast_packets);
  8043. stats->collisions = old_stats->collisions +
  8044. get_stat64(&hw_stats->tx_collisions);
  8045. stats->rx_length_errors = old_stats->rx_length_errors +
  8046. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8047. get_stat64(&hw_stats->rx_undersize_packets);
  8048. stats->rx_over_errors = old_stats->rx_over_errors +
  8049. get_stat64(&hw_stats->rxbds_empty);
  8050. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8051. get_stat64(&hw_stats->rx_align_errors);
  8052. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8053. get_stat64(&hw_stats->tx_discards);
  8054. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8055. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8056. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8057. calc_crc_errors(tp);
  8058. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8059. get_stat64(&hw_stats->rx_discards);
  8060. stats->rx_dropped = tp->rx_dropped;
  8061. return stats;
  8062. }
  8063. static inline u32 calc_crc(unsigned char *buf, int len)
  8064. {
  8065. u32 reg;
  8066. u32 tmp;
  8067. int j, k;
  8068. reg = 0xffffffff;
  8069. for (j = 0; j < len; j++) {
  8070. reg ^= buf[j];
  8071. for (k = 0; k < 8; k++) {
  8072. tmp = reg & 0x01;
  8073. reg >>= 1;
  8074. if (tmp)
  8075. reg ^= 0xedb88320;
  8076. }
  8077. }
  8078. return ~reg;
  8079. }
  8080. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  8081. {
  8082. /* accept or reject all multicast frames */
  8083. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  8084. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  8085. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  8086. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  8087. }
  8088. static void __tg3_set_rx_mode(struct net_device *dev)
  8089. {
  8090. struct tg3 *tp = netdev_priv(dev);
  8091. u32 rx_mode;
  8092. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  8093. RX_MODE_KEEP_VLAN_TAG);
  8094. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  8095. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  8096. * flag clear.
  8097. */
  8098. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  8099. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  8100. #endif
  8101. if (dev->flags & IFF_PROMISC) {
  8102. /* Promiscuous mode. */
  8103. rx_mode |= RX_MODE_PROMISC;
  8104. } else if (dev->flags & IFF_ALLMULTI) {
  8105. /* Accept all multicast. */
  8106. tg3_set_multi(tp, 1);
  8107. } else if (netdev_mc_empty(dev)) {
  8108. /* Reject all multicast. */
  8109. tg3_set_multi(tp, 0);
  8110. } else {
  8111. /* Accept one or more multicast(s). */
  8112. struct netdev_hw_addr *ha;
  8113. u32 mc_filter[4] = { 0, };
  8114. u32 regidx;
  8115. u32 bit;
  8116. u32 crc;
  8117. netdev_for_each_mc_addr(ha, dev) {
  8118. crc = calc_crc(ha->addr, ETH_ALEN);
  8119. bit = ~crc & 0x7f;
  8120. regidx = (bit & 0x60) >> 5;
  8121. bit &= 0x1f;
  8122. mc_filter[regidx] |= (1 << bit);
  8123. }
  8124. tw32(MAC_HASH_REG_0, mc_filter[0]);
  8125. tw32(MAC_HASH_REG_1, mc_filter[1]);
  8126. tw32(MAC_HASH_REG_2, mc_filter[2]);
  8127. tw32(MAC_HASH_REG_3, mc_filter[3]);
  8128. }
  8129. if (rx_mode != tp->rx_mode) {
  8130. tp->rx_mode = rx_mode;
  8131. tw32_f(MAC_RX_MODE, rx_mode);
  8132. udelay(10);
  8133. }
  8134. }
  8135. static void tg3_set_rx_mode(struct net_device *dev)
  8136. {
  8137. struct tg3 *tp = netdev_priv(dev);
  8138. if (!netif_running(dev))
  8139. return;
  8140. tg3_full_lock(tp, 0);
  8141. __tg3_set_rx_mode(dev);
  8142. tg3_full_unlock(tp);
  8143. }
  8144. static int tg3_get_regs_len(struct net_device *dev)
  8145. {
  8146. return TG3_REG_BLK_SIZE;
  8147. }
  8148. static void tg3_get_regs(struct net_device *dev,
  8149. struct ethtool_regs *regs, void *_p)
  8150. {
  8151. struct tg3 *tp = netdev_priv(dev);
  8152. regs->version = 0;
  8153. memset(_p, 0, TG3_REG_BLK_SIZE);
  8154. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8155. return;
  8156. tg3_full_lock(tp, 0);
  8157. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8158. tg3_full_unlock(tp);
  8159. }
  8160. static int tg3_get_eeprom_len(struct net_device *dev)
  8161. {
  8162. struct tg3 *tp = netdev_priv(dev);
  8163. return tp->nvram_size;
  8164. }
  8165. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8166. {
  8167. struct tg3 *tp = netdev_priv(dev);
  8168. int ret;
  8169. u8 *pd;
  8170. u32 i, offset, len, b_offset, b_count;
  8171. __be32 val;
  8172. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8173. return -EINVAL;
  8174. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8175. return -EAGAIN;
  8176. offset = eeprom->offset;
  8177. len = eeprom->len;
  8178. eeprom->len = 0;
  8179. eeprom->magic = TG3_EEPROM_MAGIC;
  8180. if (offset & 3) {
  8181. /* adjustments to start on required 4 byte boundary */
  8182. b_offset = offset & 3;
  8183. b_count = 4 - b_offset;
  8184. if (b_count > len) {
  8185. /* i.e. offset=1 len=2 */
  8186. b_count = len;
  8187. }
  8188. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8189. if (ret)
  8190. return ret;
  8191. memcpy(data, ((char *)&val) + b_offset, b_count);
  8192. len -= b_count;
  8193. offset += b_count;
  8194. eeprom->len += b_count;
  8195. }
  8196. /* read bytes up to the last 4 byte boundary */
  8197. pd = &data[eeprom->len];
  8198. for (i = 0; i < (len - (len & 3)); i += 4) {
  8199. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8200. if (ret) {
  8201. eeprom->len += i;
  8202. return ret;
  8203. }
  8204. memcpy(pd + i, &val, 4);
  8205. }
  8206. eeprom->len += i;
  8207. if (len & 3) {
  8208. /* read last bytes not ending on 4 byte boundary */
  8209. pd = &data[eeprom->len];
  8210. b_count = len & 3;
  8211. b_offset = offset + len - b_count;
  8212. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8213. if (ret)
  8214. return ret;
  8215. memcpy(pd, &val, b_count);
  8216. eeprom->len += b_count;
  8217. }
  8218. return 0;
  8219. }
  8220. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8221. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8222. {
  8223. struct tg3 *tp = netdev_priv(dev);
  8224. int ret;
  8225. u32 offset, len, b_offset, odd_len;
  8226. u8 *buf;
  8227. __be32 start, end;
  8228. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8229. return -EAGAIN;
  8230. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8231. eeprom->magic != TG3_EEPROM_MAGIC)
  8232. return -EINVAL;
  8233. offset = eeprom->offset;
  8234. len = eeprom->len;
  8235. if ((b_offset = (offset & 3))) {
  8236. /* adjustments to start on required 4 byte boundary */
  8237. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8238. if (ret)
  8239. return ret;
  8240. len += b_offset;
  8241. offset &= ~3;
  8242. if (len < 4)
  8243. len = 4;
  8244. }
  8245. odd_len = 0;
  8246. if (len & 3) {
  8247. /* adjustments to end on required 4 byte boundary */
  8248. odd_len = 1;
  8249. len = (len + 3) & ~3;
  8250. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8251. if (ret)
  8252. return ret;
  8253. }
  8254. buf = data;
  8255. if (b_offset || odd_len) {
  8256. buf = kmalloc(len, GFP_KERNEL);
  8257. if (!buf)
  8258. return -ENOMEM;
  8259. if (b_offset)
  8260. memcpy(buf, &start, 4);
  8261. if (odd_len)
  8262. memcpy(buf+len-4, &end, 4);
  8263. memcpy(buf + b_offset, data, eeprom->len);
  8264. }
  8265. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8266. if (buf != data)
  8267. kfree(buf);
  8268. return ret;
  8269. }
  8270. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8271. {
  8272. struct tg3 *tp = netdev_priv(dev);
  8273. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8274. struct phy_device *phydev;
  8275. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8276. return -EAGAIN;
  8277. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8278. return phy_ethtool_gset(phydev, cmd);
  8279. }
  8280. cmd->supported = (SUPPORTED_Autoneg);
  8281. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8282. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8283. SUPPORTED_1000baseT_Full);
  8284. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8285. cmd->supported |= (SUPPORTED_100baseT_Half |
  8286. SUPPORTED_100baseT_Full |
  8287. SUPPORTED_10baseT_Half |
  8288. SUPPORTED_10baseT_Full |
  8289. SUPPORTED_TP);
  8290. cmd->port = PORT_TP;
  8291. } else {
  8292. cmd->supported |= SUPPORTED_FIBRE;
  8293. cmd->port = PORT_FIBRE;
  8294. }
  8295. cmd->advertising = tp->link_config.advertising;
  8296. if (netif_running(dev)) {
  8297. cmd->speed = tp->link_config.active_speed;
  8298. cmd->duplex = tp->link_config.active_duplex;
  8299. } else {
  8300. cmd->speed = SPEED_INVALID;
  8301. cmd->duplex = DUPLEX_INVALID;
  8302. }
  8303. cmd->phy_address = tp->phy_addr;
  8304. cmd->transceiver = XCVR_INTERNAL;
  8305. cmd->autoneg = tp->link_config.autoneg;
  8306. cmd->maxtxpkt = 0;
  8307. cmd->maxrxpkt = 0;
  8308. return 0;
  8309. }
  8310. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8311. {
  8312. struct tg3 *tp = netdev_priv(dev);
  8313. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8314. struct phy_device *phydev;
  8315. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8316. return -EAGAIN;
  8317. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8318. return phy_ethtool_sset(phydev, cmd);
  8319. }
  8320. if (cmd->autoneg != AUTONEG_ENABLE &&
  8321. cmd->autoneg != AUTONEG_DISABLE)
  8322. return -EINVAL;
  8323. if (cmd->autoneg == AUTONEG_DISABLE &&
  8324. cmd->duplex != DUPLEX_FULL &&
  8325. cmd->duplex != DUPLEX_HALF)
  8326. return -EINVAL;
  8327. if (cmd->autoneg == AUTONEG_ENABLE) {
  8328. u32 mask = ADVERTISED_Autoneg |
  8329. ADVERTISED_Pause |
  8330. ADVERTISED_Asym_Pause;
  8331. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8332. mask |= ADVERTISED_1000baseT_Half |
  8333. ADVERTISED_1000baseT_Full;
  8334. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8335. mask |= ADVERTISED_100baseT_Half |
  8336. ADVERTISED_100baseT_Full |
  8337. ADVERTISED_10baseT_Half |
  8338. ADVERTISED_10baseT_Full |
  8339. ADVERTISED_TP;
  8340. else
  8341. mask |= ADVERTISED_FIBRE;
  8342. if (cmd->advertising & ~mask)
  8343. return -EINVAL;
  8344. mask &= (ADVERTISED_1000baseT_Half |
  8345. ADVERTISED_1000baseT_Full |
  8346. ADVERTISED_100baseT_Half |
  8347. ADVERTISED_100baseT_Full |
  8348. ADVERTISED_10baseT_Half |
  8349. ADVERTISED_10baseT_Full);
  8350. cmd->advertising &= mask;
  8351. } else {
  8352. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8353. if (cmd->speed != SPEED_1000)
  8354. return -EINVAL;
  8355. if (cmd->duplex != DUPLEX_FULL)
  8356. return -EINVAL;
  8357. } else {
  8358. if (cmd->speed != SPEED_100 &&
  8359. cmd->speed != SPEED_10)
  8360. return -EINVAL;
  8361. }
  8362. }
  8363. tg3_full_lock(tp, 0);
  8364. tp->link_config.autoneg = cmd->autoneg;
  8365. if (cmd->autoneg == AUTONEG_ENABLE) {
  8366. tp->link_config.advertising = (cmd->advertising |
  8367. ADVERTISED_Autoneg);
  8368. tp->link_config.speed = SPEED_INVALID;
  8369. tp->link_config.duplex = DUPLEX_INVALID;
  8370. } else {
  8371. tp->link_config.advertising = 0;
  8372. tp->link_config.speed = cmd->speed;
  8373. tp->link_config.duplex = cmd->duplex;
  8374. }
  8375. tp->link_config.orig_speed = tp->link_config.speed;
  8376. tp->link_config.orig_duplex = tp->link_config.duplex;
  8377. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8378. if (netif_running(dev))
  8379. tg3_setup_phy(tp, 1);
  8380. tg3_full_unlock(tp);
  8381. return 0;
  8382. }
  8383. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8384. {
  8385. struct tg3 *tp = netdev_priv(dev);
  8386. strcpy(info->driver, DRV_MODULE_NAME);
  8387. strcpy(info->version, DRV_MODULE_VERSION);
  8388. strcpy(info->fw_version, tp->fw_ver);
  8389. strcpy(info->bus_info, pci_name(tp->pdev));
  8390. }
  8391. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8392. {
  8393. struct tg3 *tp = netdev_priv(dev);
  8394. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8395. device_can_wakeup(&tp->pdev->dev))
  8396. wol->supported = WAKE_MAGIC;
  8397. else
  8398. wol->supported = 0;
  8399. wol->wolopts = 0;
  8400. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8401. device_can_wakeup(&tp->pdev->dev))
  8402. wol->wolopts = WAKE_MAGIC;
  8403. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8404. }
  8405. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8406. {
  8407. struct tg3 *tp = netdev_priv(dev);
  8408. struct device *dp = &tp->pdev->dev;
  8409. if (wol->wolopts & ~WAKE_MAGIC)
  8410. return -EINVAL;
  8411. if ((wol->wolopts & WAKE_MAGIC) &&
  8412. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8413. return -EINVAL;
  8414. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8415. spin_lock_bh(&tp->lock);
  8416. if (device_may_wakeup(dp))
  8417. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8418. else
  8419. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8420. spin_unlock_bh(&tp->lock);
  8421. return 0;
  8422. }
  8423. static u32 tg3_get_msglevel(struct net_device *dev)
  8424. {
  8425. struct tg3 *tp = netdev_priv(dev);
  8426. return tp->msg_enable;
  8427. }
  8428. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8429. {
  8430. struct tg3 *tp = netdev_priv(dev);
  8431. tp->msg_enable = value;
  8432. }
  8433. static int tg3_nway_reset(struct net_device *dev)
  8434. {
  8435. struct tg3 *tp = netdev_priv(dev);
  8436. int r;
  8437. if (!netif_running(dev))
  8438. return -EAGAIN;
  8439. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8440. return -EINVAL;
  8441. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8442. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8443. return -EAGAIN;
  8444. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8445. } else {
  8446. u32 bmcr;
  8447. spin_lock_bh(&tp->lock);
  8448. r = -EINVAL;
  8449. tg3_readphy(tp, MII_BMCR, &bmcr);
  8450. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8451. ((bmcr & BMCR_ANENABLE) ||
  8452. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8453. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8454. BMCR_ANENABLE);
  8455. r = 0;
  8456. }
  8457. spin_unlock_bh(&tp->lock);
  8458. }
  8459. return r;
  8460. }
  8461. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8462. {
  8463. struct tg3 *tp = netdev_priv(dev);
  8464. ering->rx_max_pending = tp->rx_std_ring_mask;
  8465. ering->rx_mini_max_pending = 0;
  8466. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8467. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8468. else
  8469. ering->rx_jumbo_max_pending = 0;
  8470. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8471. ering->rx_pending = tp->rx_pending;
  8472. ering->rx_mini_pending = 0;
  8473. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8474. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8475. else
  8476. ering->rx_jumbo_pending = 0;
  8477. ering->tx_pending = tp->napi[0].tx_pending;
  8478. }
  8479. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8480. {
  8481. struct tg3 *tp = netdev_priv(dev);
  8482. int i, irq_sync = 0, err = 0;
  8483. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8484. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8485. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8486. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8487. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8488. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8489. return -EINVAL;
  8490. if (netif_running(dev)) {
  8491. tg3_phy_stop(tp);
  8492. tg3_netif_stop(tp);
  8493. irq_sync = 1;
  8494. }
  8495. tg3_full_lock(tp, irq_sync);
  8496. tp->rx_pending = ering->rx_pending;
  8497. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8498. tp->rx_pending > 63)
  8499. tp->rx_pending = 63;
  8500. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8501. for (i = 0; i < tp->irq_max; i++)
  8502. tp->napi[i].tx_pending = ering->tx_pending;
  8503. if (netif_running(dev)) {
  8504. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8505. err = tg3_restart_hw(tp, 1);
  8506. if (!err)
  8507. tg3_netif_start(tp);
  8508. }
  8509. tg3_full_unlock(tp);
  8510. if (irq_sync && !err)
  8511. tg3_phy_start(tp);
  8512. return err;
  8513. }
  8514. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8515. {
  8516. struct tg3 *tp = netdev_priv(dev);
  8517. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8518. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8519. epause->rx_pause = 1;
  8520. else
  8521. epause->rx_pause = 0;
  8522. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8523. epause->tx_pause = 1;
  8524. else
  8525. epause->tx_pause = 0;
  8526. }
  8527. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8528. {
  8529. struct tg3 *tp = netdev_priv(dev);
  8530. int err = 0;
  8531. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8532. u32 newadv;
  8533. struct phy_device *phydev;
  8534. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8535. if (!(phydev->supported & SUPPORTED_Pause) ||
  8536. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8537. (epause->rx_pause != epause->tx_pause)))
  8538. return -EINVAL;
  8539. tp->link_config.flowctrl = 0;
  8540. if (epause->rx_pause) {
  8541. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8542. if (epause->tx_pause) {
  8543. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8544. newadv = ADVERTISED_Pause;
  8545. } else
  8546. newadv = ADVERTISED_Pause |
  8547. ADVERTISED_Asym_Pause;
  8548. } else if (epause->tx_pause) {
  8549. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8550. newadv = ADVERTISED_Asym_Pause;
  8551. } else
  8552. newadv = 0;
  8553. if (epause->autoneg)
  8554. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8555. else
  8556. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8557. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8558. u32 oldadv = phydev->advertising &
  8559. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8560. if (oldadv != newadv) {
  8561. phydev->advertising &=
  8562. ~(ADVERTISED_Pause |
  8563. ADVERTISED_Asym_Pause);
  8564. phydev->advertising |= newadv;
  8565. if (phydev->autoneg) {
  8566. /*
  8567. * Always renegotiate the link to
  8568. * inform our link partner of our
  8569. * flow control settings, even if the
  8570. * flow control is forced. Let
  8571. * tg3_adjust_link() do the final
  8572. * flow control setup.
  8573. */
  8574. return phy_start_aneg(phydev);
  8575. }
  8576. }
  8577. if (!epause->autoneg)
  8578. tg3_setup_flow_control(tp, 0, 0);
  8579. } else {
  8580. tp->link_config.orig_advertising &=
  8581. ~(ADVERTISED_Pause |
  8582. ADVERTISED_Asym_Pause);
  8583. tp->link_config.orig_advertising |= newadv;
  8584. }
  8585. } else {
  8586. int irq_sync = 0;
  8587. if (netif_running(dev)) {
  8588. tg3_netif_stop(tp);
  8589. irq_sync = 1;
  8590. }
  8591. tg3_full_lock(tp, irq_sync);
  8592. if (epause->autoneg)
  8593. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8594. else
  8595. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8596. if (epause->rx_pause)
  8597. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8598. else
  8599. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8600. if (epause->tx_pause)
  8601. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8602. else
  8603. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8604. if (netif_running(dev)) {
  8605. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8606. err = tg3_restart_hw(tp, 1);
  8607. if (!err)
  8608. tg3_netif_start(tp);
  8609. }
  8610. tg3_full_unlock(tp);
  8611. }
  8612. return err;
  8613. }
  8614. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8615. {
  8616. switch (sset) {
  8617. case ETH_SS_TEST:
  8618. return TG3_NUM_TEST;
  8619. case ETH_SS_STATS:
  8620. return TG3_NUM_STATS;
  8621. default:
  8622. return -EOPNOTSUPP;
  8623. }
  8624. }
  8625. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8626. {
  8627. switch (stringset) {
  8628. case ETH_SS_STATS:
  8629. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8630. break;
  8631. case ETH_SS_TEST:
  8632. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8633. break;
  8634. default:
  8635. WARN_ON(1); /* we need a WARN() */
  8636. break;
  8637. }
  8638. }
  8639. static int tg3_set_phys_id(struct net_device *dev,
  8640. enum ethtool_phys_id_state state)
  8641. {
  8642. struct tg3 *tp = netdev_priv(dev);
  8643. if (!netif_running(tp->dev))
  8644. return -EAGAIN;
  8645. switch (state) {
  8646. case ETHTOOL_ID_ACTIVE:
  8647. return 1; /* cycle on/off once per second */
  8648. case ETHTOOL_ID_ON:
  8649. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8650. LED_CTRL_1000MBPS_ON |
  8651. LED_CTRL_100MBPS_ON |
  8652. LED_CTRL_10MBPS_ON |
  8653. LED_CTRL_TRAFFIC_OVERRIDE |
  8654. LED_CTRL_TRAFFIC_BLINK |
  8655. LED_CTRL_TRAFFIC_LED);
  8656. break;
  8657. case ETHTOOL_ID_OFF:
  8658. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8659. LED_CTRL_TRAFFIC_OVERRIDE);
  8660. break;
  8661. case ETHTOOL_ID_INACTIVE:
  8662. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8663. break;
  8664. }
  8665. return 0;
  8666. }
  8667. static void tg3_get_ethtool_stats(struct net_device *dev,
  8668. struct ethtool_stats *estats, u64 *tmp_stats)
  8669. {
  8670. struct tg3 *tp = netdev_priv(dev);
  8671. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8672. }
  8673. static __be32 * tg3_vpd_readblock(struct tg3 *tp)
  8674. {
  8675. int i;
  8676. __be32 *buf;
  8677. u32 offset = 0, len = 0;
  8678. u32 magic, val;
  8679. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8680. tg3_nvram_read(tp, 0, &magic))
  8681. return NULL;
  8682. if (magic == TG3_EEPROM_MAGIC) {
  8683. for (offset = TG3_NVM_DIR_START;
  8684. offset < TG3_NVM_DIR_END;
  8685. offset += TG3_NVM_DIRENT_SIZE) {
  8686. if (tg3_nvram_read(tp, offset, &val))
  8687. return NULL;
  8688. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  8689. TG3_NVM_DIRTYPE_EXTVPD)
  8690. break;
  8691. }
  8692. if (offset != TG3_NVM_DIR_END) {
  8693. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  8694. if (tg3_nvram_read(tp, offset + 4, &offset))
  8695. return NULL;
  8696. offset = tg3_nvram_logical_addr(tp, offset);
  8697. }
  8698. }
  8699. if (!offset || !len) {
  8700. offset = TG3_NVM_VPD_OFF;
  8701. len = TG3_NVM_VPD_LEN;
  8702. }
  8703. buf = kmalloc(len, GFP_KERNEL);
  8704. if (buf == NULL)
  8705. return NULL;
  8706. if (magic == TG3_EEPROM_MAGIC) {
  8707. for (i = 0; i < len; i += 4) {
  8708. /* The data is in little-endian format in NVRAM.
  8709. * Use the big-endian read routines to preserve
  8710. * the byte order as it exists in NVRAM.
  8711. */
  8712. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  8713. goto error;
  8714. }
  8715. } else {
  8716. u8 *ptr;
  8717. ssize_t cnt;
  8718. unsigned int pos = 0;
  8719. ptr = (u8 *)&buf[0];
  8720. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  8721. cnt = pci_read_vpd(tp->pdev, pos,
  8722. len - pos, ptr);
  8723. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  8724. cnt = 0;
  8725. else if (cnt < 0)
  8726. goto error;
  8727. }
  8728. if (pos != len)
  8729. goto error;
  8730. }
  8731. return buf;
  8732. error:
  8733. kfree(buf);
  8734. return NULL;
  8735. }
  8736. #define NVRAM_TEST_SIZE 0x100
  8737. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8738. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8739. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8740. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8741. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8742. static int tg3_test_nvram(struct tg3 *tp)
  8743. {
  8744. u32 csum, magic;
  8745. __be32 *buf;
  8746. int i, j, k, err = 0, size;
  8747. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8748. return 0;
  8749. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8750. return -EIO;
  8751. if (magic == TG3_EEPROM_MAGIC)
  8752. size = NVRAM_TEST_SIZE;
  8753. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8754. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8755. TG3_EEPROM_SB_FORMAT_1) {
  8756. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8757. case TG3_EEPROM_SB_REVISION_0:
  8758. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8759. break;
  8760. case TG3_EEPROM_SB_REVISION_2:
  8761. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8762. break;
  8763. case TG3_EEPROM_SB_REVISION_3:
  8764. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8765. break;
  8766. default:
  8767. return 0;
  8768. }
  8769. } else
  8770. return 0;
  8771. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8772. size = NVRAM_SELFBOOT_HW_SIZE;
  8773. else
  8774. return -EIO;
  8775. buf = kmalloc(size, GFP_KERNEL);
  8776. if (buf == NULL)
  8777. return -ENOMEM;
  8778. err = -EIO;
  8779. for (i = 0, j = 0; i < size; i += 4, j++) {
  8780. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8781. if (err)
  8782. break;
  8783. }
  8784. if (i < size)
  8785. goto out;
  8786. /* Selfboot format */
  8787. magic = be32_to_cpu(buf[0]);
  8788. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8789. TG3_EEPROM_MAGIC_FW) {
  8790. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8791. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8792. TG3_EEPROM_SB_REVISION_2) {
  8793. /* For rev 2, the csum doesn't include the MBA. */
  8794. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8795. csum8 += buf8[i];
  8796. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8797. csum8 += buf8[i];
  8798. } else {
  8799. for (i = 0; i < size; i++)
  8800. csum8 += buf8[i];
  8801. }
  8802. if (csum8 == 0) {
  8803. err = 0;
  8804. goto out;
  8805. }
  8806. err = -EIO;
  8807. goto out;
  8808. }
  8809. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8810. TG3_EEPROM_MAGIC_HW) {
  8811. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8812. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8813. u8 *buf8 = (u8 *) buf;
  8814. /* Separate the parity bits and the data bytes. */
  8815. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8816. if ((i == 0) || (i == 8)) {
  8817. int l;
  8818. u8 msk;
  8819. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8820. parity[k++] = buf8[i] & msk;
  8821. i++;
  8822. } else if (i == 16) {
  8823. int l;
  8824. u8 msk;
  8825. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8826. parity[k++] = buf8[i] & msk;
  8827. i++;
  8828. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8829. parity[k++] = buf8[i] & msk;
  8830. i++;
  8831. }
  8832. data[j++] = buf8[i];
  8833. }
  8834. err = -EIO;
  8835. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8836. u8 hw8 = hweight8(data[i]);
  8837. if ((hw8 & 0x1) && parity[i])
  8838. goto out;
  8839. else if (!(hw8 & 0x1) && !parity[i])
  8840. goto out;
  8841. }
  8842. err = 0;
  8843. goto out;
  8844. }
  8845. err = -EIO;
  8846. /* Bootstrap checksum at offset 0x10 */
  8847. csum = calc_crc((unsigned char *) buf, 0x10);
  8848. if (csum != le32_to_cpu(buf[0x10/4]))
  8849. goto out;
  8850. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8851. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8852. if (csum != le32_to_cpu(buf[0xfc/4]))
  8853. goto out;
  8854. kfree(buf);
  8855. buf = tg3_vpd_readblock(tp);
  8856. if (!buf)
  8857. return -ENOMEM;
  8858. i = pci_vpd_find_tag((u8 *)buf, 0, TG3_NVM_VPD_LEN,
  8859. PCI_VPD_LRDT_RO_DATA);
  8860. if (i > 0) {
  8861. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  8862. if (j < 0)
  8863. goto out;
  8864. if (i + PCI_VPD_LRDT_TAG_SIZE + j > TG3_NVM_VPD_LEN)
  8865. goto out;
  8866. i += PCI_VPD_LRDT_TAG_SIZE;
  8867. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  8868. PCI_VPD_RO_KEYWORD_CHKSUM);
  8869. if (j > 0) {
  8870. u8 csum8 = 0;
  8871. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  8872. for (i = 0; i <= j; i++)
  8873. csum8 += ((u8 *)buf)[i];
  8874. if (csum8)
  8875. goto out;
  8876. }
  8877. }
  8878. err = 0;
  8879. out:
  8880. kfree(buf);
  8881. return err;
  8882. }
  8883. #define TG3_SERDES_TIMEOUT_SEC 2
  8884. #define TG3_COPPER_TIMEOUT_SEC 6
  8885. static int tg3_test_link(struct tg3 *tp)
  8886. {
  8887. int i, max;
  8888. if (!netif_running(tp->dev))
  8889. return -ENODEV;
  8890. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  8891. max = TG3_SERDES_TIMEOUT_SEC;
  8892. else
  8893. max = TG3_COPPER_TIMEOUT_SEC;
  8894. for (i = 0; i < max; i++) {
  8895. if (netif_carrier_ok(tp->dev))
  8896. return 0;
  8897. if (msleep_interruptible(1000))
  8898. break;
  8899. }
  8900. return -EIO;
  8901. }
  8902. /* Only test the commonly used registers */
  8903. static int tg3_test_registers(struct tg3 *tp)
  8904. {
  8905. int i, is_5705, is_5750;
  8906. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8907. static struct {
  8908. u16 offset;
  8909. u16 flags;
  8910. #define TG3_FL_5705 0x1
  8911. #define TG3_FL_NOT_5705 0x2
  8912. #define TG3_FL_NOT_5788 0x4
  8913. #define TG3_FL_NOT_5750 0x8
  8914. u32 read_mask;
  8915. u32 write_mask;
  8916. } reg_tbl[] = {
  8917. /* MAC Control Registers */
  8918. { MAC_MODE, TG3_FL_NOT_5705,
  8919. 0x00000000, 0x00ef6f8c },
  8920. { MAC_MODE, TG3_FL_5705,
  8921. 0x00000000, 0x01ef6b8c },
  8922. { MAC_STATUS, TG3_FL_NOT_5705,
  8923. 0x03800107, 0x00000000 },
  8924. { MAC_STATUS, TG3_FL_5705,
  8925. 0x03800100, 0x00000000 },
  8926. { MAC_ADDR_0_HIGH, 0x0000,
  8927. 0x00000000, 0x0000ffff },
  8928. { MAC_ADDR_0_LOW, 0x0000,
  8929. 0x00000000, 0xffffffff },
  8930. { MAC_RX_MTU_SIZE, 0x0000,
  8931. 0x00000000, 0x0000ffff },
  8932. { MAC_TX_MODE, 0x0000,
  8933. 0x00000000, 0x00000070 },
  8934. { MAC_TX_LENGTHS, 0x0000,
  8935. 0x00000000, 0x00003fff },
  8936. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8937. 0x00000000, 0x000007fc },
  8938. { MAC_RX_MODE, TG3_FL_5705,
  8939. 0x00000000, 0x000007dc },
  8940. { MAC_HASH_REG_0, 0x0000,
  8941. 0x00000000, 0xffffffff },
  8942. { MAC_HASH_REG_1, 0x0000,
  8943. 0x00000000, 0xffffffff },
  8944. { MAC_HASH_REG_2, 0x0000,
  8945. 0x00000000, 0xffffffff },
  8946. { MAC_HASH_REG_3, 0x0000,
  8947. 0x00000000, 0xffffffff },
  8948. /* Receive Data and Receive BD Initiator Control Registers. */
  8949. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8950. 0x00000000, 0xffffffff },
  8951. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8952. 0x00000000, 0xffffffff },
  8953. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8954. 0x00000000, 0x00000003 },
  8955. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8956. 0x00000000, 0xffffffff },
  8957. { RCVDBDI_STD_BD+0, 0x0000,
  8958. 0x00000000, 0xffffffff },
  8959. { RCVDBDI_STD_BD+4, 0x0000,
  8960. 0x00000000, 0xffffffff },
  8961. { RCVDBDI_STD_BD+8, 0x0000,
  8962. 0x00000000, 0xffff0002 },
  8963. { RCVDBDI_STD_BD+0xc, 0x0000,
  8964. 0x00000000, 0xffffffff },
  8965. /* Receive BD Initiator Control Registers. */
  8966. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8967. 0x00000000, 0xffffffff },
  8968. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8969. 0x00000000, 0x000003ff },
  8970. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8971. 0x00000000, 0xffffffff },
  8972. /* Host Coalescing Control Registers. */
  8973. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8974. 0x00000000, 0x00000004 },
  8975. { HOSTCC_MODE, TG3_FL_5705,
  8976. 0x00000000, 0x000000f6 },
  8977. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8978. 0x00000000, 0xffffffff },
  8979. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8980. 0x00000000, 0x000003ff },
  8981. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8982. 0x00000000, 0xffffffff },
  8983. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8984. 0x00000000, 0x000003ff },
  8985. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8986. 0x00000000, 0xffffffff },
  8987. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8988. 0x00000000, 0x000000ff },
  8989. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8990. 0x00000000, 0xffffffff },
  8991. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8992. 0x00000000, 0x000000ff },
  8993. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8994. 0x00000000, 0xffffffff },
  8995. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8996. 0x00000000, 0xffffffff },
  8997. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8998. 0x00000000, 0xffffffff },
  8999. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9000. 0x00000000, 0x000000ff },
  9001. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9002. 0x00000000, 0xffffffff },
  9003. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9004. 0x00000000, 0x000000ff },
  9005. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  9006. 0x00000000, 0xffffffff },
  9007. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  9008. 0x00000000, 0xffffffff },
  9009. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  9010. 0x00000000, 0xffffffff },
  9011. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9012. 0x00000000, 0xffffffff },
  9013. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9014. 0x00000000, 0xffffffff },
  9015. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9016. 0xffffffff, 0x00000000 },
  9017. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9018. 0xffffffff, 0x00000000 },
  9019. /* Buffer Manager Control Registers. */
  9020. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9021. 0x00000000, 0x007fff80 },
  9022. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9023. 0x00000000, 0x007fffff },
  9024. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9025. 0x00000000, 0x0000003f },
  9026. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9027. 0x00000000, 0x000001ff },
  9028. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9029. 0x00000000, 0x000001ff },
  9030. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9031. 0xffffffff, 0x00000000 },
  9032. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9033. 0xffffffff, 0x00000000 },
  9034. /* Mailbox Registers */
  9035. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9036. 0x00000000, 0x000001ff },
  9037. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9038. 0x00000000, 0x000001ff },
  9039. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9040. 0x00000000, 0x000007ff },
  9041. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9042. 0x00000000, 0x000001ff },
  9043. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9044. };
  9045. is_5705 = is_5750 = 0;
  9046. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9047. is_5705 = 1;
  9048. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9049. is_5750 = 1;
  9050. }
  9051. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9052. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9053. continue;
  9054. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9055. continue;
  9056. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  9057. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9058. continue;
  9059. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9060. continue;
  9061. offset = (u32) reg_tbl[i].offset;
  9062. read_mask = reg_tbl[i].read_mask;
  9063. write_mask = reg_tbl[i].write_mask;
  9064. /* Save the original register content */
  9065. save_val = tr32(offset);
  9066. /* Determine the read-only value. */
  9067. read_val = save_val & read_mask;
  9068. /* Write zero to the register, then make sure the read-only bits
  9069. * are not changed and the read/write bits are all zeros.
  9070. */
  9071. tw32(offset, 0);
  9072. val = tr32(offset);
  9073. /* Test the read-only and read/write bits. */
  9074. if (((val & read_mask) != read_val) || (val & write_mask))
  9075. goto out;
  9076. /* Write ones to all the bits defined by RdMask and WrMask, then
  9077. * make sure the read-only bits are not changed and the
  9078. * read/write bits are all ones.
  9079. */
  9080. tw32(offset, read_mask | write_mask);
  9081. val = tr32(offset);
  9082. /* Test the read-only bits. */
  9083. if ((val & read_mask) != read_val)
  9084. goto out;
  9085. /* Test the read/write bits. */
  9086. if ((val & write_mask) != write_mask)
  9087. goto out;
  9088. tw32(offset, save_val);
  9089. }
  9090. return 0;
  9091. out:
  9092. if (netif_msg_hw(tp))
  9093. netdev_err(tp->dev,
  9094. "Register test failed at offset %x\n", offset);
  9095. tw32(offset, save_val);
  9096. return -EIO;
  9097. }
  9098. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9099. {
  9100. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9101. int i;
  9102. u32 j;
  9103. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9104. for (j = 0; j < len; j += 4) {
  9105. u32 val;
  9106. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9107. tg3_read_mem(tp, offset + j, &val);
  9108. if (val != test_pattern[i])
  9109. return -EIO;
  9110. }
  9111. }
  9112. return 0;
  9113. }
  9114. static int tg3_test_memory(struct tg3 *tp)
  9115. {
  9116. static struct mem_entry {
  9117. u32 offset;
  9118. u32 len;
  9119. } mem_tbl_570x[] = {
  9120. { 0x00000000, 0x00b50},
  9121. { 0x00002000, 0x1c000},
  9122. { 0xffffffff, 0x00000}
  9123. }, mem_tbl_5705[] = {
  9124. { 0x00000100, 0x0000c},
  9125. { 0x00000200, 0x00008},
  9126. { 0x00004000, 0x00800},
  9127. { 0x00006000, 0x01000},
  9128. { 0x00008000, 0x02000},
  9129. { 0x00010000, 0x0e000},
  9130. { 0xffffffff, 0x00000}
  9131. }, mem_tbl_5755[] = {
  9132. { 0x00000200, 0x00008},
  9133. { 0x00004000, 0x00800},
  9134. { 0x00006000, 0x00800},
  9135. { 0x00008000, 0x02000},
  9136. { 0x00010000, 0x0c000},
  9137. { 0xffffffff, 0x00000}
  9138. }, mem_tbl_5906[] = {
  9139. { 0x00000200, 0x00008},
  9140. { 0x00004000, 0x00400},
  9141. { 0x00006000, 0x00400},
  9142. { 0x00008000, 0x01000},
  9143. { 0x00010000, 0x01000},
  9144. { 0xffffffff, 0x00000}
  9145. }, mem_tbl_5717[] = {
  9146. { 0x00000200, 0x00008},
  9147. { 0x00010000, 0x0a000},
  9148. { 0x00020000, 0x13c00},
  9149. { 0xffffffff, 0x00000}
  9150. }, mem_tbl_57765[] = {
  9151. { 0x00000200, 0x00008},
  9152. { 0x00004000, 0x00800},
  9153. { 0x00006000, 0x09800},
  9154. { 0x00010000, 0x0a000},
  9155. { 0xffffffff, 0x00000}
  9156. };
  9157. struct mem_entry *mem_tbl;
  9158. int err = 0;
  9159. int i;
  9160. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  9161. mem_tbl = mem_tbl_5717;
  9162. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9163. mem_tbl = mem_tbl_57765;
  9164. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  9165. mem_tbl = mem_tbl_5755;
  9166. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9167. mem_tbl = mem_tbl_5906;
  9168. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  9169. mem_tbl = mem_tbl_5705;
  9170. else
  9171. mem_tbl = mem_tbl_570x;
  9172. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9173. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9174. if (err)
  9175. break;
  9176. }
  9177. return err;
  9178. }
  9179. #define TG3_MAC_LOOPBACK 0
  9180. #define TG3_PHY_LOOPBACK 1
  9181. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
  9182. {
  9183. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  9184. u32 desc_idx, coal_now;
  9185. struct sk_buff *skb, *rx_skb;
  9186. u8 *tx_data;
  9187. dma_addr_t map;
  9188. int num_pkts, tx_len, rx_len, i, err;
  9189. struct tg3_rx_buffer_desc *desc;
  9190. struct tg3_napi *tnapi, *rnapi;
  9191. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9192. tnapi = &tp->napi[0];
  9193. rnapi = &tp->napi[0];
  9194. if (tp->irq_cnt > 1) {
  9195. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  9196. rnapi = &tp->napi[1];
  9197. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  9198. tnapi = &tp->napi[1];
  9199. }
  9200. coal_now = tnapi->coal_now | rnapi->coal_now;
  9201. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9202. /* HW errata - mac loopback fails in some cases on 5780.
  9203. * Normal traffic and PHY loopback are not affected by
  9204. * errata. Also, the MAC loopback test is deprecated for
  9205. * all newer ASIC revisions.
  9206. */
  9207. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9208. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  9209. return 0;
  9210. mac_mode = tp->mac_mode &
  9211. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9212. mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  9213. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9214. mac_mode |= MAC_MODE_LINK_POLARITY;
  9215. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  9216. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9217. else
  9218. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9219. tw32(MAC_MODE, mac_mode);
  9220. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  9221. u32 val;
  9222. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9223. tg3_phy_fet_toggle_apd(tp, false);
  9224. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9225. } else
  9226. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9227. tg3_phy_toggle_automdix(tp, 0);
  9228. tg3_writephy(tp, MII_BMCR, val);
  9229. udelay(40);
  9230. mac_mode = tp->mac_mode &
  9231. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9232. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9233. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9234. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9235. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9236. /* The write needs to be flushed for the AC131 */
  9237. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9238. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9239. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9240. } else
  9241. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9242. /* reset to prevent losing 1st rx packet intermittently */
  9243. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  9244. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9245. udelay(10);
  9246. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9247. }
  9248. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9249. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9250. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9251. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9252. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9253. mac_mode |= MAC_MODE_LINK_POLARITY;
  9254. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9255. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9256. }
  9257. tw32(MAC_MODE, mac_mode);
  9258. /* Wait for link */
  9259. for (i = 0; i < 100; i++) {
  9260. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9261. break;
  9262. mdelay(1);
  9263. }
  9264. } else {
  9265. return -EINVAL;
  9266. }
  9267. err = -EIO;
  9268. tx_len = pktsz;
  9269. skb = netdev_alloc_skb(tp->dev, tx_len);
  9270. if (!skb)
  9271. return -ENOMEM;
  9272. tx_data = skb_put(skb, tx_len);
  9273. memcpy(tx_data, tp->dev->dev_addr, 6);
  9274. memset(tx_data + 6, 0x0, 8);
  9275. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9276. for (i = 14; i < tx_len; i++)
  9277. tx_data[i] = (u8) (i & 0xff);
  9278. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9279. if (pci_dma_mapping_error(tp->pdev, map)) {
  9280. dev_kfree_skb(skb);
  9281. return -EIO;
  9282. }
  9283. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9284. rnapi->coal_now);
  9285. udelay(10);
  9286. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9287. num_pkts = 0;
  9288. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  9289. tnapi->tx_prod++;
  9290. num_pkts++;
  9291. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9292. tr32_mailbox(tnapi->prodmbox);
  9293. udelay(10);
  9294. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9295. for (i = 0; i < 35; i++) {
  9296. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9297. coal_now);
  9298. udelay(10);
  9299. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9300. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9301. if ((tx_idx == tnapi->tx_prod) &&
  9302. (rx_idx == (rx_start_idx + num_pkts)))
  9303. break;
  9304. }
  9305. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9306. dev_kfree_skb(skb);
  9307. if (tx_idx != tnapi->tx_prod)
  9308. goto out;
  9309. if (rx_idx != rx_start_idx + num_pkts)
  9310. goto out;
  9311. desc = &rnapi->rx_rcb[rx_start_idx];
  9312. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9313. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9314. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9315. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9316. goto out;
  9317. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  9318. if (rx_len != tx_len)
  9319. goto out;
  9320. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9321. if (opaque_key != RXD_OPAQUE_RING_STD)
  9322. goto out;
  9323. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9324. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  9325. } else {
  9326. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9327. goto out;
  9328. rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
  9329. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx], mapping);
  9330. }
  9331. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  9332. for (i = 14; i < tx_len; i++) {
  9333. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  9334. goto out;
  9335. }
  9336. err = 0;
  9337. /* tg3_free_rings will unmap and free the rx_skb */
  9338. out:
  9339. return err;
  9340. }
  9341. #define TG3_STD_LOOPBACK_FAILED 1
  9342. #define TG3_JMB_LOOPBACK_FAILED 2
  9343. #define TG3_MAC_LOOPBACK_SHIFT 0
  9344. #define TG3_PHY_LOOPBACK_SHIFT 4
  9345. #define TG3_LOOPBACK_FAILED 0x00000033
  9346. static int tg3_test_loopback(struct tg3 *tp)
  9347. {
  9348. int err = 0;
  9349. u32 eee_cap, cpmuctrl = 0;
  9350. if (!netif_running(tp->dev))
  9351. return TG3_LOOPBACK_FAILED;
  9352. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9353. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9354. err = tg3_reset_hw(tp, 1);
  9355. if (err) {
  9356. err = TG3_LOOPBACK_FAILED;
  9357. goto done;
  9358. }
  9359. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  9360. int i;
  9361. /* Reroute all rx packets to the 1st queue */
  9362. for (i = MAC_RSS_INDIR_TBL_0;
  9363. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  9364. tw32(i, 0x0);
  9365. }
  9366. /* Turn off gphy autopowerdown. */
  9367. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9368. tg3_phy_toggle_apd(tp, false);
  9369. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9370. int i;
  9371. u32 status;
  9372. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9373. /* Wait for up to 40 microseconds to acquire lock. */
  9374. for (i = 0; i < 4; i++) {
  9375. status = tr32(TG3_CPMU_MUTEX_GNT);
  9376. if (status == CPMU_MUTEX_GNT_DRIVER)
  9377. break;
  9378. udelay(10);
  9379. }
  9380. if (status != CPMU_MUTEX_GNT_DRIVER) {
  9381. err = TG3_LOOPBACK_FAILED;
  9382. goto done;
  9383. }
  9384. /* Turn off link-based power management. */
  9385. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9386. tw32(TG3_CPMU_CTRL,
  9387. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9388. CPMU_CTRL_LINK_AWARE_MODE));
  9389. }
  9390. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
  9391. err |= TG3_STD_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
  9392. if ((tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) &&
  9393. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
  9394. err |= TG3_JMB_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
  9395. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9396. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9397. /* Release the mutex */
  9398. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9399. }
  9400. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9401. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9402. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
  9403. err |= TG3_STD_LOOPBACK_FAILED <<
  9404. TG3_PHY_LOOPBACK_SHIFT;
  9405. if ((tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) &&
  9406. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
  9407. err |= TG3_JMB_LOOPBACK_FAILED <<
  9408. TG3_PHY_LOOPBACK_SHIFT;
  9409. }
  9410. /* Re-enable gphy autopowerdown. */
  9411. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9412. tg3_phy_toggle_apd(tp, true);
  9413. done:
  9414. tp->phy_flags |= eee_cap;
  9415. return err;
  9416. }
  9417. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9418. u64 *data)
  9419. {
  9420. struct tg3 *tp = netdev_priv(dev);
  9421. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9422. tg3_power_up(tp);
  9423. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9424. if (tg3_test_nvram(tp) != 0) {
  9425. etest->flags |= ETH_TEST_FL_FAILED;
  9426. data[0] = 1;
  9427. }
  9428. if (tg3_test_link(tp) != 0) {
  9429. etest->flags |= ETH_TEST_FL_FAILED;
  9430. data[1] = 1;
  9431. }
  9432. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9433. int err, err2 = 0, irq_sync = 0;
  9434. if (netif_running(dev)) {
  9435. tg3_phy_stop(tp);
  9436. tg3_netif_stop(tp);
  9437. irq_sync = 1;
  9438. }
  9439. tg3_full_lock(tp, irq_sync);
  9440. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9441. err = tg3_nvram_lock(tp);
  9442. tg3_halt_cpu(tp, RX_CPU_BASE);
  9443. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9444. tg3_halt_cpu(tp, TX_CPU_BASE);
  9445. if (!err)
  9446. tg3_nvram_unlock(tp);
  9447. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9448. tg3_phy_reset(tp);
  9449. if (tg3_test_registers(tp) != 0) {
  9450. etest->flags |= ETH_TEST_FL_FAILED;
  9451. data[2] = 1;
  9452. }
  9453. if (tg3_test_memory(tp) != 0) {
  9454. etest->flags |= ETH_TEST_FL_FAILED;
  9455. data[3] = 1;
  9456. }
  9457. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9458. etest->flags |= ETH_TEST_FL_FAILED;
  9459. tg3_full_unlock(tp);
  9460. if (tg3_test_interrupt(tp) != 0) {
  9461. etest->flags |= ETH_TEST_FL_FAILED;
  9462. data[5] = 1;
  9463. }
  9464. tg3_full_lock(tp, 0);
  9465. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9466. if (netif_running(dev)) {
  9467. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9468. err2 = tg3_restart_hw(tp, 1);
  9469. if (!err2)
  9470. tg3_netif_start(tp);
  9471. }
  9472. tg3_full_unlock(tp);
  9473. if (irq_sync && !err2)
  9474. tg3_phy_start(tp);
  9475. }
  9476. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9477. tg3_power_down(tp);
  9478. }
  9479. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9480. {
  9481. struct mii_ioctl_data *data = if_mii(ifr);
  9482. struct tg3 *tp = netdev_priv(dev);
  9483. int err;
  9484. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9485. struct phy_device *phydev;
  9486. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9487. return -EAGAIN;
  9488. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9489. return phy_mii_ioctl(phydev, ifr, cmd);
  9490. }
  9491. switch (cmd) {
  9492. case SIOCGMIIPHY:
  9493. data->phy_id = tp->phy_addr;
  9494. /* fallthru */
  9495. case SIOCGMIIREG: {
  9496. u32 mii_regval;
  9497. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9498. break; /* We have no PHY */
  9499. if (!netif_running(dev))
  9500. return -EAGAIN;
  9501. spin_lock_bh(&tp->lock);
  9502. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9503. spin_unlock_bh(&tp->lock);
  9504. data->val_out = mii_regval;
  9505. return err;
  9506. }
  9507. case SIOCSMIIREG:
  9508. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9509. break; /* We have no PHY */
  9510. if (!netif_running(dev))
  9511. return -EAGAIN;
  9512. spin_lock_bh(&tp->lock);
  9513. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9514. spin_unlock_bh(&tp->lock);
  9515. return err;
  9516. default:
  9517. /* do nothing */
  9518. break;
  9519. }
  9520. return -EOPNOTSUPP;
  9521. }
  9522. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9523. {
  9524. struct tg3 *tp = netdev_priv(dev);
  9525. memcpy(ec, &tp->coal, sizeof(*ec));
  9526. return 0;
  9527. }
  9528. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9529. {
  9530. struct tg3 *tp = netdev_priv(dev);
  9531. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9532. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9533. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9534. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9535. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9536. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9537. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9538. }
  9539. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9540. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9541. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9542. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9543. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9544. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9545. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9546. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9547. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9548. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9549. return -EINVAL;
  9550. /* No rx interrupts will be generated if both are zero */
  9551. if ((ec->rx_coalesce_usecs == 0) &&
  9552. (ec->rx_max_coalesced_frames == 0))
  9553. return -EINVAL;
  9554. /* No tx interrupts will be generated if both are zero */
  9555. if ((ec->tx_coalesce_usecs == 0) &&
  9556. (ec->tx_max_coalesced_frames == 0))
  9557. return -EINVAL;
  9558. /* Only copy relevant parameters, ignore all others. */
  9559. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9560. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9561. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9562. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9563. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9564. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9565. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9566. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9567. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9568. if (netif_running(dev)) {
  9569. tg3_full_lock(tp, 0);
  9570. __tg3_set_coalesce(tp, &tp->coal);
  9571. tg3_full_unlock(tp);
  9572. }
  9573. return 0;
  9574. }
  9575. static const struct ethtool_ops tg3_ethtool_ops = {
  9576. .get_settings = tg3_get_settings,
  9577. .set_settings = tg3_set_settings,
  9578. .get_drvinfo = tg3_get_drvinfo,
  9579. .get_regs_len = tg3_get_regs_len,
  9580. .get_regs = tg3_get_regs,
  9581. .get_wol = tg3_get_wol,
  9582. .set_wol = tg3_set_wol,
  9583. .get_msglevel = tg3_get_msglevel,
  9584. .set_msglevel = tg3_set_msglevel,
  9585. .nway_reset = tg3_nway_reset,
  9586. .get_link = ethtool_op_get_link,
  9587. .get_eeprom_len = tg3_get_eeprom_len,
  9588. .get_eeprom = tg3_get_eeprom,
  9589. .set_eeprom = tg3_set_eeprom,
  9590. .get_ringparam = tg3_get_ringparam,
  9591. .set_ringparam = tg3_set_ringparam,
  9592. .get_pauseparam = tg3_get_pauseparam,
  9593. .set_pauseparam = tg3_set_pauseparam,
  9594. .self_test = tg3_self_test,
  9595. .get_strings = tg3_get_strings,
  9596. .set_phys_id = tg3_set_phys_id,
  9597. .get_ethtool_stats = tg3_get_ethtool_stats,
  9598. .get_coalesce = tg3_get_coalesce,
  9599. .set_coalesce = tg3_set_coalesce,
  9600. .get_sset_count = tg3_get_sset_count,
  9601. };
  9602. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9603. {
  9604. u32 cursize, val, magic;
  9605. tp->nvram_size = EEPROM_CHIP_SIZE;
  9606. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9607. return;
  9608. if ((magic != TG3_EEPROM_MAGIC) &&
  9609. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9610. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9611. return;
  9612. /*
  9613. * Size the chip by reading offsets at increasing powers of two.
  9614. * When we encounter our validation signature, we know the addressing
  9615. * has wrapped around, and thus have our chip size.
  9616. */
  9617. cursize = 0x10;
  9618. while (cursize < tp->nvram_size) {
  9619. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9620. return;
  9621. if (val == magic)
  9622. break;
  9623. cursize <<= 1;
  9624. }
  9625. tp->nvram_size = cursize;
  9626. }
  9627. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9628. {
  9629. u32 val;
  9630. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9631. tg3_nvram_read(tp, 0, &val) != 0)
  9632. return;
  9633. /* Selfboot format */
  9634. if (val != TG3_EEPROM_MAGIC) {
  9635. tg3_get_eeprom_size(tp);
  9636. return;
  9637. }
  9638. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9639. if (val != 0) {
  9640. /* This is confusing. We want to operate on the
  9641. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9642. * call will read from NVRAM and byteswap the data
  9643. * according to the byteswapping settings for all
  9644. * other register accesses. This ensures the data we
  9645. * want will always reside in the lower 16-bits.
  9646. * However, the data in NVRAM is in LE format, which
  9647. * means the data from the NVRAM read will always be
  9648. * opposite the endianness of the CPU. The 16-bit
  9649. * byteswap then brings the data to CPU endianness.
  9650. */
  9651. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9652. return;
  9653. }
  9654. }
  9655. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9656. }
  9657. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9658. {
  9659. u32 nvcfg1;
  9660. nvcfg1 = tr32(NVRAM_CFG1);
  9661. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9662. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9663. } else {
  9664. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9665. tw32(NVRAM_CFG1, nvcfg1);
  9666. }
  9667. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9668. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9669. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9670. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9671. tp->nvram_jedecnum = JEDEC_ATMEL;
  9672. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9673. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9674. break;
  9675. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9676. tp->nvram_jedecnum = JEDEC_ATMEL;
  9677. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9678. break;
  9679. case FLASH_VENDOR_ATMEL_EEPROM:
  9680. tp->nvram_jedecnum = JEDEC_ATMEL;
  9681. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9682. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9683. break;
  9684. case FLASH_VENDOR_ST:
  9685. tp->nvram_jedecnum = JEDEC_ST;
  9686. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9687. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9688. break;
  9689. case FLASH_VENDOR_SAIFUN:
  9690. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9691. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9692. break;
  9693. case FLASH_VENDOR_SST_SMALL:
  9694. case FLASH_VENDOR_SST_LARGE:
  9695. tp->nvram_jedecnum = JEDEC_SST;
  9696. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9697. break;
  9698. }
  9699. } else {
  9700. tp->nvram_jedecnum = JEDEC_ATMEL;
  9701. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9702. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9703. }
  9704. }
  9705. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9706. {
  9707. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9708. case FLASH_5752PAGE_SIZE_256:
  9709. tp->nvram_pagesize = 256;
  9710. break;
  9711. case FLASH_5752PAGE_SIZE_512:
  9712. tp->nvram_pagesize = 512;
  9713. break;
  9714. case FLASH_5752PAGE_SIZE_1K:
  9715. tp->nvram_pagesize = 1024;
  9716. break;
  9717. case FLASH_5752PAGE_SIZE_2K:
  9718. tp->nvram_pagesize = 2048;
  9719. break;
  9720. case FLASH_5752PAGE_SIZE_4K:
  9721. tp->nvram_pagesize = 4096;
  9722. break;
  9723. case FLASH_5752PAGE_SIZE_264:
  9724. tp->nvram_pagesize = 264;
  9725. break;
  9726. case FLASH_5752PAGE_SIZE_528:
  9727. tp->nvram_pagesize = 528;
  9728. break;
  9729. }
  9730. }
  9731. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9732. {
  9733. u32 nvcfg1;
  9734. nvcfg1 = tr32(NVRAM_CFG1);
  9735. /* NVRAM protection for TPM */
  9736. if (nvcfg1 & (1 << 27))
  9737. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9738. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9739. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9740. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9741. tp->nvram_jedecnum = JEDEC_ATMEL;
  9742. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9743. break;
  9744. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9745. tp->nvram_jedecnum = JEDEC_ATMEL;
  9746. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9747. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9748. break;
  9749. case FLASH_5752VENDOR_ST_M45PE10:
  9750. case FLASH_5752VENDOR_ST_M45PE20:
  9751. case FLASH_5752VENDOR_ST_M45PE40:
  9752. tp->nvram_jedecnum = JEDEC_ST;
  9753. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9754. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9755. break;
  9756. }
  9757. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9758. tg3_nvram_get_pagesize(tp, nvcfg1);
  9759. } else {
  9760. /* For eeprom, set pagesize to maximum eeprom size */
  9761. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9762. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9763. tw32(NVRAM_CFG1, nvcfg1);
  9764. }
  9765. }
  9766. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9767. {
  9768. u32 nvcfg1, protect = 0;
  9769. nvcfg1 = tr32(NVRAM_CFG1);
  9770. /* NVRAM protection for TPM */
  9771. if (nvcfg1 & (1 << 27)) {
  9772. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9773. protect = 1;
  9774. }
  9775. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9776. switch (nvcfg1) {
  9777. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9778. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9779. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9780. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9781. tp->nvram_jedecnum = JEDEC_ATMEL;
  9782. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9783. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9784. tp->nvram_pagesize = 264;
  9785. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9786. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9787. tp->nvram_size = (protect ? 0x3e200 :
  9788. TG3_NVRAM_SIZE_512KB);
  9789. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9790. tp->nvram_size = (protect ? 0x1f200 :
  9791. TG3_NVRAM_SIZE_256KB);
  9792. else
  9793. tp->nvram_size = (protect ? 0x1f200 :
  9794. TG3_NVRAM_SIZE_128KB);
  9795. break;
  9796. case FLASH_5752VENDOR_ST_M45PE10:
  9797. case FLASH_5752VENDOR_ST_M45PE20:
  9798. case FLASH_5752VENDOR_ST_M45PE40:
  9799. tp->nvram_jedecnum = JEDEC_ST;
  9800. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9801. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9802. tp->nvram_pagesize = 256;
  9803. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9804. tp->nvram_size = (protect ?
  9805. TG3_NVRAM_SIZE_64KB :
  9806. TG3_NVRAM_SIZE_128KB);
  9807. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9808. tp->nvram_size = (protect ?
  9809. TG3_NVRAM_SIZE_64KB :
  9810. TG3_NVRAM_SIZE_256KB);
  9811. else
  9812. tp->nvram_size = (protect ?
  9813. TG3_NVRAM_SIZE_128KB :
  9814. TG3_NVRAM_SIZE_512KB);
  9815. break;
  9816. }
  9817. }
  9818. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9819. {
  9820. u32 nvcfg1;
  9821. nvcfg1 = tr32(NVRAM_CFG1);
  9822. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9823. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9824. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9825. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9826. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9827. tp->nvram_jedecnum = JEDEC_ATMEL;
  9828. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9829. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9830. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9831. tw32(NVRAM_CFG1, nvcfg1);
  9832. break;
  9833. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9834. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9835. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9836. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9837. tp->nvram_jedecnum = JEDEC_ATMEL;
  9838. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9839. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9840. tp->nvram_pagesize = 264;
  9841. break;
  9842. case FLASH_5752VENDOR_ST_M45PE10:
  9843. case FLASH_5752VENDOR_ST_M45PE20:
  9844. case FLASH_5752VENDOR_ST_M45PE40:
  9845. tp->nvram_jedecnum = JEDEC_ST;
  9846. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9847. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9848. tp->nvram_pagesize = 256;
  9849. break;
  9850. }
  9851. }
  9852. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9853. {
  9854. u32 nvcfg1, protect = 0;
  9855. nvcfg1 = tr32(NVRAM_CFG1);
  9856. /* NVRAM protection for TPM */
  9857. if (nvcfg1 & (1 << 27)) {
  9858. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9859. protect = 1;
  9860. }
  9861. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9862. switch (nvcfg1) {
  9863. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9864. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9865. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9866. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9867. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9868. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9869. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9870. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9871. tp->nvram_jedecnum = JEDEC_ATMEL;
  9872. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9873. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9874. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9875. tp->nvram_pagesize = 256;
  9876. break;
  9877. case FLASH_5761VENDOR_ST_A_M45PE20:
  9878. case FLASH_5761VENDOR_ST_A_M45PE40:
  9879. case FLASH_5761VENDOR_ST_A_M45PE80:
  9880. case FLASH_5761VENDOR_ST_A_M45PE16:
  9881. case FLASH_5761VENDOR_ST_M_M45PE20:
  9882. case FLASH_5761VENDOR_ST_M_M45PE40:
  9883. case FLASH_5761VENDOR_ST_M_M45PE80:
  9884. case FLASH_5761VENDOR_ST_M_M45PE16:
  9885. tp->nvram_jedecnum = JEDEC_ST;
  9886. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9887. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9888. tp->nvram_pagesize = 256;
  9889. break;
  9890. }
  9891. if (protect) {
  9892. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9893. } else {
  9894. switch (nvcfg1) {
  9895. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9896. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9897. case FLASH_5761VENDOR_ST_A_M45PE16:
  9898. case FLASH_5761VENDOR_ST_M_M45PE16:
  9899. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9900. break;
  9901. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9902. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9903. case FLASH_5761VENDOR_ST_A_M45PE80:
  9904. case FLASH_5761VENDOR_ST_M_M45PE80:
  9905. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9906. break;
  9907. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9908. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9909. case FLASH_5761VENDOR_ST_A_M45PE40:
  9910. case FLASH_5761VENDOR_ST_M_M45PE40:
  9911. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9912. break;
  9913. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9914. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9915. case FLASH_5761VENDOR_ST_A_M45PE20:
  9916. case FLASH_5761VENDOR_ST_M_M45PE20:
  9917. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9918. break;
  9919. }
  9920. }
  9921. }
  9922. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9923. {
  9924. tp->nvram_jedecnum = JEDEC_ATMEL;
  9925. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9926. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9927. }
  9928. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9929. {
  9930. u32 nvcfg1;
  9931. nvcfg1 = tr32(NVRAM_CFG1);
  9932. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9933. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9934. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9935. tp->nvram_jedecnum = JEDEC_ATMEL;
  9936. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9937. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9938. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9939. tw32(NVRAM_CFG1, nvcfg1);
  9940. return;
  9941. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9942. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9943. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9944. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9945. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9946. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9947. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9948. tp->nvram_jedecnum = JEDEC_ATMEL;
  9949. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9950. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9951. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9952. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9953. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9954. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9955. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9956. break;
  9957. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9958. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9959. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9960. break;
  9961. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9962. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9963. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9964. break;
  9965. }
  9966. break;
  9967. case FLASH_5752VENDOR_ST_M45PE10:
  9968. case FLASH_5752VENDOR_ST_M45PE20:
  9969. case FLASH_5752VENDOR_ST_M45PE40:
  9970. tp->nvram_jedecnum = JEDEC_ST;
  9971. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9972. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9973. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9974. case FLASH_5752VENDOR_ST_M45PE10:
  9975. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9976. break;
  9977. case FLASH_5752VENDOR_ST_M45PE20:
  9978. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9979. break;
  9980. case FLASH_5752VENDOR_ST_M45PE40:
  9981. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9982. break;
  9983. }
  9984. break;
  9985. default:
  9986. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9987. return;
  9988. }
  9989. tg3_nvram_get_pagesize(tp, nvcfg1);
  9990. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9991. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9992. }
  9993. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9994. {
  9995. u32 nvcfg1;
  9996. nvcfg1 = tr32(NVRAM_CFG1);
  9997. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9998. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9999. case FLASH_5717VENDOR_MICRO_EEPROM:
  10000. tp->nvram_jedecnum = JEDEC_ATMEL;
  10001. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  10002. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10003. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10004. tw32(NVRAM_CFG1, nvcfg1);
  10005. return;
  10006. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10007. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10008. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10009. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10010. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10011. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10012. case FLASH_5717VENDOR_ATMEL_45USPT:
  10013. tp->nvram_jedecnum = JEDEC_ATMEL;
  10014. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  10015. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  10016. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10017. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10018. /* Detect size with tg3_nvram_get_size() */
  10019. break;
  10020. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10021. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10022. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10023. break;
  10024. default:
  10025. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10026. break;
  10027. }
  10028. break;
  10029. case FLASH_5717VENDOR_ST_M_M25PE10:
  10030. case FLASH_5717VENDOR_ST_A_M25PE10:
  10031. case FLASH_5717VENDOR_ST_M_M45PE10:
  10032. case FLASH_5717VENDOR_ST_A_M45PE10:
  10033. case FLASH_5717VENDOR_ST_M_M25PE20:
  10034. case FLASH_5717VENDOR_ST_A_M25PE20:
  10035. case FLASH_5717VENDOR_ST_M_M45PE20:
  10036. case FLASH_5717VENDOR_ST_A_M45PE20:
  10037. case FLASH_5717VENDOR_ST_25USPT:
  10038. case FLASH_5717VENDOR_ST_45USPT:
  10039. tp->nvram_jedecnum = JEDEC_ST;
  10040. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  10041. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  10042. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10043. case FLASH_5717VENDOR_ST_M_M25PE20:
  10044. case FLASH_5717VENDOR_ST_M_M45PE20:
  10045. /* Detect size with tg3_nvram_get_size() */
  10046. break;
  10047. case FLASH_5717VENDOR_ST_A_M25PE20:
  10048. case FLASH_5717VENDOR_ST_A_M45PE20:
  10049. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10050. break;
  10051. default:
  10052. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10053. break;
  10054. }
  10055. break;
  10056. default:
  10057. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  10058. return;
  10059. }
  10060. tg3_nvram_get_pagesize(tp, nvcfg1);
  10061. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10062. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  10063. }
  10064. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10065. {
  10066. u32 nvcfg1, nvmpinstrp;
  10067. nvcfg1 = tr32(NVRAM_CFG1);
  10068. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10069. switch (nvmpinstrp) {
  10070. case FLASH_5720_EEPROM_HD:
  10071. case FLASH_5720_EEPROM_LD:
  10072. tp->nvram_jedecnum = JEDEC_ATMEL;
  10073. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  10074. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10075. tw32(NVRAM_CFG1, nvcfg1);
  10076. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10077. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10078. else
  10079. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10080. return;
  10081. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10082. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10083. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10084. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10085. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10086. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10087. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10088. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10089. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10090. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10091. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10092. case FLASH_5720VENDOR_ATMEL_45USPT:
  10093. tp->nvram_jedecnum = JEDEC_ATMEL;
  10094. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  10095. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  10096. switch (nvmpinstrp) {
  10097. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10098. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10099. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10100. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10101. break;
  10102. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10103. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10104. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10105. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10106. break;
  10107. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10108. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10109. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10110. break;
  10111. default:
  10112. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10113. break;
  10114. }
  10115. break;
  10116. case FLASH_5720VENDOR_M_ST_M25PE10:
  10117. case FLASH_5720VENDOR_M_ST_M45PE10:
  10118. case FLASH_5720VENDOR_A_ST_M25PE10:
  10119. case FLASH_5720VENDOR_A_ST_M45PE10:
  10120. case FLASH_5720VENDOR_M_ST_M25PE20:
  10121. case FLASH_5720VENDOR_M_ST_M45PE20:
  10122. case FLASH_5720VENDOR_A_ST_M25PE20:
  10123. case FLASH_5720VENDOR_A_ST_M45PE20:
  10124. case FLASH_5720VENDOR_M_ST_M25PE40:
  10125. case FLASH_5720VENDOR_M_ST_M45PE40:
  10126. case FLASH_5720VENDOR_A_ST_M25PE40:
  10127. case FLASH_5720VENDOR_A_ST_M45PE40:
  10128. case FLASH_5720VENDOR_M_ST_M25PE80:
  10129. case FLASH_5720VENDOR_M_ST_M45PE80:
  10130. case FLASH_5720VENDOR_A_ST_M25PE80:
  10131. case FLASH_5720VENDOR_A_ST_M45PE80:
  10132. case FLASH_5720VENDOR_ST_25USPT:
  10133. case FLASH_5720VENDOR_ST_45USPT:
  10134. tp->nvram_jedecnum = JEDEC_ST;
  10135. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  10136. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  10137. switch (nvmpinstrp) {
  10138. case FLASH_5720VENDOR_M_ST_M25PE20:
  10139. case FLASH_5720VENDOR_M_ST_M45PE20:
  10140. case FLASH_5720VENDOR_A_ST_M25PE20:
  10141. case FLASH_5720VENDOR_A_ST_M45PE20:
  10142. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10143. break;
  10144. case FLASH_5720VENDOR_M_ST_M25PE40:
  10145. case FLASH_5720VENDOR_M_ST_M45PE40:
  10146. case FLASH_5720VENDOR_A_ST_M25PE40:
  10147. case FLASH_5720VENDOR_A_ST_M45PE40:
  10148. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10149. break;
  10150. case FLASH_5720VENDOR_M_ST_M25PE80:
  10151. case FLASH_5720VENDOR_M_ST_M45PE80:
  10152. case FLASH_5720VENDOR_A_ST_M25PE80:
  10153. case FLASH_5720VENDOR_A_ST_M45PE80:
  10154. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10155. break;
  10156. default:
  10157. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10158. break;
  10159. }
  10160. break;
  10161. default:
  10162. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  10163. return;
  10164. }
  10165. tg3_nvram_get_pagesize(tp, nvcfg1);
  10166. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10167. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  10168. }
  10169. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10170. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10171. {
  10172. tw32_f(GRC_EEPROM_ADDR,
  10173. (EEPROM_ADDR_FSM_RESET |
  10174. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10175. EEPROM_ADDR_CLKPERD_SHIFT)));
  10176. msleep(1);
  10177. /* Enable seeprom accesses. */
  10178. tw32_f(GRC_LOCAL_CTRL,
  10179. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10180. udelay(100);
  10181. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10182. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10183. tp->tg3_flags |= TG3_FLAG_NVRAM;
  10184. if (tg3_nvram_lock(tp)) {
  10185. netdev_warn(tp->dev,
  10186. "Cannot get nvram lock, %s failed\n",
  10187. __func__);
  10188. return;
  10189. }
  10190. tg3_enable_nvram_access(tp);
  10191. tp->nvram_size = 0;
  10192. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10193. tg3_get_5752_nvram_info(tp);
  10194. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10195. tg3_get_5755_nvram_info(tp);
  10196. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10197. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10198. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10199. tg3_get_5787_nvram_info(tp);
  10200. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10201. tg3_get_5761_nvram_info(tp);
  10202. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10203. tg3_get_5906_nvram_info(tp);
  10204. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10205. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10206. tg3_get_57780_nvram_info(tp);
  10207. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10208. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10209. tg3_get_5717_nvram_info(tp);
  10210. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10211. tg3_get_5720_nvram_info(tp);
  10212. else
  10213. tg3_get_nvram_info(tp);
  10214. if (tp->nvram_size == 0)
  10215. tg3_get_nvram_size(tp);
  10216. tg3_disable_nvram_access(tp);
  10217. tg3_nvram_unlock(tp);
  10218. } else {
  10219. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  10220. tg3_get_eeprom_size(tp);
  10221. }
  10222. }
  10223. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  10224. u32 offset, u32 len, u8 *buf)
  10225. {
  10226. int i, j, rc = 0;
  10227. u32 val;
  10228. for (i = 0; i < len; i += 4) {
  10229. u32 addr;
  10230. __be32 data;
  10231. addr = offset + i;
  10232. memcpy(&data, buf + i, 4);
  10233. /*
  10234. * The SEEPROM interface expects the data to always be opposite
  10235. * the native endian format. We accomplish this by reversing
  10236. * all the operations that would have been performed on the
  10237. * data from a call to tg3_nvram_read_be32().
  10238. */
  10239. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  10240. val = tr32(GRC_EEPROM_ADDR);
  10241. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  10242. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  10243. EEPROM_ADDR_READ);
  10244. tw32(GRC_EEPROM_ADDR, val |
  10245. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  10246. (addr & EEPROM_ADDR_ADDR_MASK) |
  10247. EEPROM_ADDR_START |
  10248. EEPROM_ADDR_WRITE);
  10249. for (j = 0; j < 1000; j++) {
  10250. val = tr32(GRC_EEPROM_ADDR);
  10251. if (val & EEPROM_ADDR_COMPLETE)
  10252. break;
  10253. msleep(1);
  10254. }
  10255. if (!(val & EEPROM_ADDR_COMPLETE)) {
  10256. rc = -EBUSY;
  10257. break;
  10258. }
  10259. }
  10260. return rc;
  10261. }
  10262. /* offset and length are dword aligned */
  10263. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  10264. u8 *buf)
  10265. {
  10266. int ret = 0;
  10267. u32 pagesize = tp->nvram_pagesize;
  10268. u32 pagemask = pagesize - 1;
  10269. u32 nvram_cmd;
  10270. u8 *tmp;
  10271. tmp = kmalloc(pagesize, GFP_KERNEL);
  10272. if (tmp == NULL)
  10273. return -ENOMEM;
  10274. while (len) {
  10275. int j;
  10276. u32 phy_addr, page_off, size;
  10277. phy_addr = offset & ~pagemask;
  10278. for (j = 0; j < pagesize; j += 4) {
  10279. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  10280. (__be32 *) (tmp + j));
  10281. if (ret)
  10282. break;
  10283. }
  10284. if (ret)
  10285. break;
  10286. page_off = offset & pagemask;
  10287. size = pagesize;
  10288. if (len < size)
  10289. size = len;
  10290. len -= size;
  10291. memcpy(tmp + page_off, buf, size);
  10292. offset = offset + (pagesize - page_off);
  10293. tg3_enable_nvram_access(tp);
  10294. /*
  10295. * Before we can erase the flash page, we need
  10296. * to issue a special "write enable" command.
  10297. */
  10298. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10299. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10300. break;
  10301. /* Erase the target page */
  10302. tw32(NVRAM_ADDR, phy_addr);
  10303. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  10304. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  10305. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10306. break;
  10307. /* Issue another write enable to start the write. */
  10308. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10309. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10310. break;
  10311. for (j = 0; j < pagesize; j += 4) {
  10312. __be32 data;
  10313. data = *((__be32 *) (tmp + j));
  10314. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10315. tw32(NVRAM_ADDR, phy_addr + j);
  10316. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10317. NVRAM_CMD_WR;
  10318. if (j == 0)
  10319. nvram_cmd |= NVRAM_CMD_FIRST;
  10320. else if (j == (pagesize - 4))
  10321. nvram_cmd |= NVRAM_CMD_LAST;
  10322. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10323. break;
  10324. }
  10325. if (ret)
  10326. break;
  10327. }
  10328. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10329. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10330. kfree(tmp);
  10331. return ret;
  10332. }
  10333. /* offset and length are dword aligned */
  10334. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10335. u8 *buf)
  10336. {
  10337. int i, ret = 0;
  10338. for (i = 0; i < len; i += 4, offset += 4) {
  10339. u32 page_off, phy_addr, nvram_cmd;
  10340. __be32 data;
  10341. memcpy(&data, buf + i, 4);
  10342. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10343. page_off = offset % tp->nvram_pagesize;
  10344. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10345. tw32(NVRAM_ADDR, phy_addr);
  10346. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10347. if (page_off == 0 || i == 0)
  10348. nvram_cmd |= NVRAM_CMD_FIRST;
  10349. if (page_off == (tp->nvram_pagesize - 4))
  10350. nvram_cmd |= NVRAM_CMD_LAST;
  10351. if (i == (len - 4))
  10352. nvram_cmd |= NVRAM_CMD_LAST;
  10353. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10354. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  10355. (tp->nvram_jedecnum == JEDEC_ST) &&
  10356. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10357. if ((ret = tg3_nvram_exec_cmd(tp,
  10358. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10359. NVRAM_CMD_DONE)))
  10360. break;
  10361. }
  10362. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10363. /* We always do complete word writes to eeprom. */
  10364. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10365. }
  10366. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10367. break;
  10368. }
  10369. return ret;
  10370. }
  10371. /* offset and length are dword aligned */
  10372. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10373. {
  10374. int ret;
  10375. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10376. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10377. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10378. udelay(40);
  10379. }
  10380. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  10381. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10382. } else {
  10383. u32 grc_mode;
  10384. ret = tg3_nvram_lock(tp);
  10385. if (ret)
  10386. return ret;
  10387. tg3_enable_nvram_access(tp);
  10388. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  10389. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  10390. tw32(NVRAM_WRITE1, 0x406);
  10391. grc_mode = tr32(GRC_MODE);
  10392. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10393. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  10394. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10395. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10396. buf);
  10397. } else {
  10398. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10399. buf);
  10400. }
  10401. grc_mode = tr32(GRC_MODE);
  10402. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10403. tg3_disable_nvram_access(tp);
  10404. tg3_nvram_unlock(tp);
  10405. }
  10406. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10407. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10408. udelay(40);
  10409. }
  10410. return ret;
  10411. }
  10412. struct subsys_tbl_ent {
  10413. u16 subsys_vendor, subsys_devid;
  10414. u32 phy_id;
  10415. };
  10416. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10417. /* Broadcom boards. */
  10418. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10419. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10420. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10421. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10422. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10423. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10424. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10425. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10426. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10427. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10428. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10429. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10430. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10431. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10432. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10433. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10434. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10435. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10436. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10437. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10438. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10439. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10440. /* 3com boards. */
  10441. { TG3PCI_SUBVENDOR_ID_3COM,
  10442. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10443. { TG3PCI_SUBVENDOR_ID_3COM,
  10444. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10445. { TG3PCI_SUBVENDOR_ID_3COM,
  10446. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10447. { TG3PCI_SUBVENDOR_ID_3COM,
  10448. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10449. { TG3PCI_SUBVENDOR_ID_3COM,
  10450. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10451. /* DELL boards. */
  10452. { TG3PCI_SUBVENDOR_ID_DELL,
  10453. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10454. { TG3PCI_SUBVENDOR_ID_DELL,
  10455. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10456. { TG3PCI_SUBVENDOR_ID_DELL,
  10457. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10458. { TG3PCI_SUBVENDOR_ID_DELL,
  10459. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10460. /* Compaq boards. */
  10461. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10462. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10463. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10464. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10465. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10466. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10467. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10468. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10469. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10470. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10471. /* IBM boards. */
  10472. { TG3PCI_SUBVENDOR_ID_IBM,
  10473. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10474. };
  10475. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10476. {
  10477. int i;
  10478. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10479. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10480. tp->pdev->subsystem_vendor) &&
  10481. (subsys_id_to_phy_id[i].subsys_devid ==
  10482. tp->pdev->subsystem_device))
  10483. return &subsys_id_to_phy_id[i];
  10484. }
  10485. return NULL;
  10486. }
  10487. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10488. {
  10489. u32 val;
  10490. u16 pmcsr;
  10491. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10492. * so need make sure we're in D0.
  10493. */
  10494. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10495. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10496. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10497. msleep(1);
  10498. /* Make sure register accesses (indirect or otherwise)
  10499. * will function correctly.
  10500. */
  10501. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10502. tp->misc_host_ctrl);
  10503. /* The memory arbiter has to be enabled in order for SRAM accesses
  10504. * to succeed. Normally on powerup the tg3 chip firmware will make
  10505. * sure it is enabled, but other entities such as system netboot
  10506. * code might disable it.
  10507. */
  10508. val = tr32(MEMARB_MODE);
  10509. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10510. tp->phy_id = TG3_PHY_ID_INVALID;
  10511. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10512. /* Assume an onboard device and WOL capable by default. */
  10513. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10514. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10515. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10516. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10517. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10518. }
  10519. val = tr32(VCPU_CFGSHDW);
  10520. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10521. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10522. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10523. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10524. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10525. goto done;
  10526. }
  10527. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10528. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10529. u32 nic_cfg, led_cfg;
  10530. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10531. int eeprom_phy_serdes = 0;
  10532. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10533. tp->nic_sram_data_cfg = nic_cfg;
  10534. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10535. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10536. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10537. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10538. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10539. (ver > 0) && (ver < 0x100))
  10540. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10541. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10542. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10543. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10544. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10545. eeprom_phy_serdes = 1;
  10546. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10547. if (nic_phy_id != 0) {
  10548. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10549. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10550. eeprom_phy_id = (id1 >> 16) << 10;
  10551. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10552. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10553. } else
  10554. eeprom_phy_id = 0;
  10555. tp->phy_id = eeprom_phy_id;
  10556. if (eeprom_phy_serdes) {
  10557. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10558. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10559. else
  10560. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10561. }
  10562. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10563. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10564. SHASTA_EXT_LED_MODE_MASK);
  10565. else
  10566. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10567. switch (led_cfg) {
  10568. default:
  10569. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10570. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10571. break;
  10572. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10573. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10574. break;
  10575. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10576. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10577. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10578. * read on some older 5700/5701 bootcode.
  10579. */
  10580. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10581. ASIC_REV_5700 ||
  10582. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10583. ASIC_REV_5701)
  10584. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10585. break;
  10586. case SHASTA_EXT_LED_SHARED:
  10587. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10588. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10589. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10590. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10591. LED_CTRL_MODE_PHY_2);
  10592. break;
  10593. case SHASTA_EXT_LED_MAC:
  10594. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10595. break;
  10596. case SHASTA_EXT_LED_COMBO:
  10597. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10598. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10599. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10600. LED_CTRL_MODE_PHY_2);
  10601. break;
  10602. }
  10603. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10604. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10605. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10606. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10607. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10608. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10609. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10610. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10611. if ((tp->pdev->subsystem_vendor ==
  10612. PCI_VENDOR_ID_ARIMA) &&
  10613. (tp->pdev->subsystem_device == 0x205a ||
  10614. tp->pdev->subsystem_device == 0x2063))
  10615. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10616. } else {
  10617. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10618. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10619. }
  10620. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10621. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10622. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10623. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10624. }
  10625. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10626. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10627. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10628. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10629. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10630. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10631. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10632. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10633. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10634. if (cfg2 & (1 << 17))
  10635. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10636. /* serdes signal pre-emphasis in register 0x590 set by */
  10637. /* bootcode if bit 18 is set */
  10638. if (cfg2 & (1 << 18))
  10639. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10640. if (((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) ||
  10641. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10642. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX))) &&
  10643. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10644. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10645. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10646. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10647. !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
  10648. u32 cfg3;
  10649. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10650. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10651. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10652. }
  10653. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10654. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10655. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10656. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10657. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10658. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10659. }
  10660. done:
  10661. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  10662. device_set_wakeup_enable(&tp->pdev->dev,
  10663. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10664. else
  10665. device_set_wakeup_capable(&tp->pdev->dev, false);
  10666. }
  10667. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10668. {
  10669. int i;
  10670. u32 val;
  10671. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10672. tw32(OTP_CTRL, cmd);
  10673. /* Wait for up to 1 ms for command to execute. */
  10674. for (i = 0; i < 100; i++) {
  10675. val = tr32(OTP_STATUS);
  10676. if (val & OTP_STATUS_CMD_DONE)
  10677. break;
  10678. udelay(10);
  10679. }
  10680. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10681. }
  10682. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10683. * configuration is a 32-bit value that straddles the alignment boundary.
  10684. * We do two 32-bit reads and then shift and merge the results.
  10685. */
  10686. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10687. {
  10688. u32 bhalf_otp, thalf_otp;
  10689. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10690. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10691. return 0;
  10692. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10693. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10694. return 0;
  10695. thalf_otp = tr32(OTP_READ_DATA);
  10696. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10697. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10698. return 0;
  10699. bhalf_otp = tr32(OTP_READ_DATA);
  10700. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10701. }
  10702. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  10703. {
  10704. u32 adv = ADVERTISED_Autoneg |
  10705. ADVERTISED_Pause;
  10706. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10707. adv |= ADVERTISED_1000baseT_Half |
  10708. ADVERTISED_1000baseT_Full;
  10709. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10710. adv |= ADVERTISED_100baseT_Half |
  10711. ADVERTISED_100baseT_Full |
  10712. ADVERTISED_10baseT_Half |
  10713. ADVERTISED_10baseT_Full |
  10714. ADVERTISED_TP;
  10715. else
  10716. adv |= ADVERTISED_FIBRE;
  10717. tp->link_config.advertising = adv;
  10718. tp->link_config.speed = SPEED_INVALID;
  10719. tp->link_config.duplex = DUPLEX_INVALID;
  10720. tp->link_config.autoneg = AUTONEG_ENABLE;
  10721. tp->link_config.active_speed = SPEED_INVALID;
  10722. tp->link_config.active_duplex = DUPLEX_INVALID;
  10723. tp->link_config.orig_speed = SPEED_INVALID;
  10724. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10725. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10726. }
  10727. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10728. {
  10729. u32 hw_phy_id_1, hw_phy_id_2;
  10730. u32 hw_phy_id, hw_phy_id_masked;
  10731. int err;
  10732. /* flow control autonegotiation is default behavior */
  10733. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  10734. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  10735. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10736. return tg3_phy_init(tp);
  10737. /* Reading the PHY ID register can conflict with ASF
  10738. * firmware access to the PHY hardware.
  10739. */
  10740. err = 0;
  10741. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10742. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10743. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10744. } else {
  10745. /* Now read the physical PHY_ID from the chip and verify
  10746. * that it is sane. If it doesn't look good, we fall back
  10747. * to either the hard-coded table based PHY_ID and failing
  10748. * that the value found in the eeprom area.
  10749. */
  10750. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10751. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10752. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10753. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10754. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10755. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10756. }
  10757. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10758. tp->phy_id = hw_phy_id;
  10759. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10760. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10761. else
  10762. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10763. } else {
  10764. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10765. /* Do nothing, phy ID already set up in
  10766. * tg3_get_eeprom_hw_cfg().
  10767. */
  10768. } else {
  10769. struct subsys_tbl_ent *p;
  10770. /* No eeprom signature? Try the hardcoded
  10771. * subsys device table.
  10772. */
  10773. p = tg3_lookup_by_subsys(tp);
  10774. if (!p)
  10775. return -ENODEV;
  10776. tp->phy_id = p->phy_id;
  10777. if (!tp->phy_id ||
  10778. tp->phy_id == TG3_PHY_ID_BCM8002)
  10779. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10780. }
  10781. }
  10782. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10783. ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  10784. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  10785. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10786. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  10787. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  10788. tg3_phy_init_link_config(tp);
  10789. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10790. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10791. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10792. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10793. tg3_readphy(tp, MII_BMSR, &bmsr);
  10794. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10795. (bmsr & BMSR_LSTATUS))
  10796. goto skip_phy_reset;
  10797. err = tg3_phy_reset(tp);
  10798. if (err)
  10799. return err;
  10800. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10801. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10802. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10803. tg3_ctrl = 0;
  10804. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  10805. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10806. MII_TG3_CTRL_ADV_1000_FULL);
  10807. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10808. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10809. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10810. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10811. }
  10812. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10813. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10814. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10815. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10816. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10817. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10818. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10819. tg3_writephy(tp, MII_BMCR,
  10820. BMCR_ANENABLE | BMCR_ANRESTART);
  10821. }
  10822. tg3_phy_set_wirespeed(tp);
  10823. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10824. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10825. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10826. }
  10827. skip_phy_reset:
  10828. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10829. err = tg3_init_5401phy_dsp(tp);
  10830. if (err)
  10831. return err;
  10832. err = tg3_init_5401phy_dsp(tp);
  10833. }
  10834. return err;
  10835. }
  10836. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10837. {
  10838. u8 *vpd_data;
  10839. unsigned int block_end, rosize, len;
  10840. int j, i = 0;
  10841. vpd_data = (u8 *)tg3_vpd_readblock(tp);
  10842. if (!vpd_data)
  10843. goto out_no_vpd;
  10844. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10845. PCI_VPD_LRDT_RO_DATA);
  10846. if (i < 0)
  10847. goto out_not_found;
  10848. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10849. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10850. i += PCI_VPD_LRDT_TAG_SIZE;
  10851. if (block_end > TG3_NVM_VPD_LEN)
  10852. goto out_not_found;
  10853. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10854. PCI_VPD_RO_KEYWORD_MFR_ID);
  10855. if (j > 0) {
  10856. len = pci_vpd_info_field_size(&vpd_data[j]);
  10857. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10858. if (j + len > block_end || len != 4 ||
  10859. memcmp(&vpd_data[j], "1028", 4))
  10860. goto partno;
  10861. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10862. PCI_VPD_RO_KEYWORD_VENDOR0);
  10863. if (j < 0)
  10864. goto partno;
  10865. len = pci_vpd_info_field_size(&vpd_data[j]);
  10866. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10867. if (j + len > block_end)
  10868. goto partno;
  10869. memcpy(tp->fw_ver, &vpd_data[j], len);
  10870. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10871. }
  10872. partno:
  10873. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10874. PCI_VPD_RO_KEYWORD_PARTNO);
  10875. if (i < 0)
  10876. goto out_not_found;
  10877. len = pci_vpd_info_field_size(&vpd_data[i]);
  10878. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10879. if (len > TG3_BPN_SIZE ||
  10880. (len + i) > TG3_NVM_VPD_LEN)
  10881. goto out_not_found;
  10882. memcpy(tp->board_part_number, &vpd_data[i], len);
  10883. out_not_found:
  10884. kfree(vpd_data);
  10885. if (tp->board_part_number[0])
  10886. return;
  10887. out_no_vpd:
  10888. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10889. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  10890. strcpy(tp->board_part_number, "BCM5717");
  10891. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  10892. strcpy(tp->board_part_number, "BCM5718");
  10893. else
  10894. goto nomatch;
  10895. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  10896. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10897. strcpy(tp->board_part_number, "BCM57780");
  10898. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10899. strcpy(tp->board_part_number, "BCM57760");
  10900. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10901. strcpy(tp->board_part_number, "BCM57790");
  10902. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10903. strcpy(tp->board_part_number, "BCM57788");
  10904. else
  10905. goto nomatch;
  10906. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10907. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10908. strcpy(tp->board_part_number, "BCM57761");
  10909. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10910. strcpy(tp->board_part_number, "BCM57765");
  10911. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10912. strcpy(tp->board_part_number, "BCM57781");
  10913. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10914. strcpy(tp->board_part_number, "BCM57785");
  10915. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10916. strcpy(tp->board_part_number, "BCM57791");
  10917. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10918. strcpy(tp->board_part_number, "BCM57795");
  10919. else
  10920. goto nomatch;
  10921. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10922. strcpy(tp->board_part_number, "BCM95906");
  10923. } else {
  10924. nomatch:
  10925. strcpy(tp->board_part_number, "none");
  10926. }
  10927. }
  10928. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10929. {
  10930. u32 val;
  10931. if (tg3_nvram_read(tp, offset, &val) ||
  10932. (val & 0xfc000000) != 0x0c000000 ||
  10933. tg3_nvram_read(tp, offset + 4, &val) ||
  10934. val != 0)
  10935. return 0;
  10936. return 1;
  10937. }
  10938. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10939. {
  10940. u32 val, offset, start, ver_offset;
  10941. int i, dst_off;
  10942. bool newver = false;
  10943. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10944. tg3_nvram_read(tp, 0x4, &start))
  10945. return;
  10946. offset = tg3_nvram_logical_addr(tp, offset);
  10947. if (tg3_nvram_read(tp, offset, &val))
  10948. return;
  10949. if ((val & 0xfc000000) == 0x0c000000) {
  10950. if (tg3_nvram_read(tp, offset + 4, &val))
  10951. return;
  10952. if (val == 0)
  10953. newver = true;
  10954. }
  10955. dst_off = strlen(tp->fw_ver);
  10956. if (newver) {
  10957. if (TG3_VER_SIZE - dst_off < 16 ||
  10958. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10959. return;
  10960. offset = offset + ver_offset - start;
  10961. for (i = 0; i < 16; i += 4) {
  10962. __be32 v;
  10963. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10964. return;
  10965. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10966. }
  10967. } else {
  10968. u32 major, minor;
  10969. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10970. return;
  10971. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10972. TG3_NVM_BCVER_MAJSFT;
  10973. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10974. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10975. "v%d.%02d", major, minor);
  10976. }
  10977. }
  10978. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10979. {
  10980. u32 val, major, minor;
  10981. /* Use native endian representation */
  10982. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10983. return;
  10984. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10985. TG3_NVM_HWSB_CFG1_MAJSFT;
  10986. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10987. TG3_NVM_HWSB_CFG1_MINSFT;
  10988. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10989. }
  10990. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10991. {
  10992. u32 offset, major, minor, build;
  10993. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10994. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10995. return;
  10996. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10997. case TG3_EEPROM_SB_REVISION_0:
  10998. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10999. break;
  11000. case TG3_EEPROM_SB_REVISION_2:
  11001. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11002. break;
  11003. case TG3_EEPROM_SB_REVISION_3:
  11004. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11005. break;
  11006. case TG3_EEPROM_SB_REVISION_4:
  11007. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11008. break;
  11009. case TG3_EEPROM_SB_REVISION_5:
  11010. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11011. break;
  11012. case TG3_EEPROM_SB_REVISION_6:
  11013. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11014. break;
  11015. default:
  11016. return;
  11017. }
  11018. if (tg3_nvram_read(tp, offset, &val))
  11019. return;
  11020. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11021. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11022. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11023. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11024. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11025. if (minor > 99 || build > 26)
  11026. return;
  11027. offset = strlen(tp->fw_ver);
  11028. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11029. " v%d.%02d", major, minor);
  11030. if (build > 0) {
  11031. offset = strlen(tp->fw_ver);
  11032. if (offset < TG3_VER_SIZE - 1)
  11033. tp->fw_ver[offset] = 'a' + build - 1;
  11034. }
  11035. }
  11036. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11037. {
  11038. u32 val, offset, start;
  11039. int i, vlen;
  11040. for (offset = TG3_NVM_DIR_START;
  11041. offset < TG3_NVM_DIR_END;
  11042. offset += TG3_NVM_DIRENT_SIZE) {
  11043. if (tg3_nvram_read(tp, offset, &val))
  11044. return;
  11045. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11046. break;
  11047. }
  11048. if (offset == TG3_NVM_DIR_END)
  11049. return;
  11050. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  11051. start = 0x08000000;
  11052. else if (tg3_nvram_read(tp, offset - 4, &start))
  11053. return;
  11054. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11055. !tg3_fw_img_is_valid(tp, offset) ||
  11056. tg3_nvram_read(tp, offset + 8, &val))
  11057. return;
  11058. offset += val - start;
  11059. vlen = strlen(tp->fw_ver);
  11060. tp->fw_ver[vlen++] = ',';
  11061. tp->fw_ver[vlen++] = ' ';
  11062. for (i = 0; i < 4; i++) {
  11063. __be32 v;
  11064. if (tg3_nvram_read_be32(tp, offset, &v))
  11065. return;
  11066. offset += sizeof(v);
  11067. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11068. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11069. break;
  11070. }
  11071. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11072. vlen += sizeof(v);
  11073. }
  11074. }
  11075. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11076. {
  11077. int vlen;
  11078. u32 apedata;
  11079. char *fwtype;
  11080. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  11081. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  11082. return;
  11083. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11084. if (apedata != APE_SEG_SIG_MAGIC)
  11085. return;
  11086. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11087. if (!(apedata & APE_FW_STATUS_READY))
  11088. return;
  11089. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11090. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11091. tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
  11092. fwtype = "NCSI";
  11093. } else {
  11094. fwtype = "DASH";
  11095. }
  11096. vlen = strlen(tp->fw_ver);
  11097. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11098. fwtype,
  11099. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11100. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11101. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11102. (apedata & APE_FW_VERSION_BLDMSK));
  11103. }
  11104. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11105. {
  11106. u32 val;
  11107. bool vpd_vers = false;
  11108. if (tp->fw_ver[0] != 0)
  11109. vpd_vers = true;
  11110. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  11111. strcat(tp->fw_ver, "sb");
  11112. return;
  11113. }
  11114. if (tg3_nvram_read(tp, 0, &val))
  11115. return;
  11116. if (val == TG3_EEPROM_MAGIC)
  11117. tg3_read_bc_ver(tp);
  11118. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11119. tg3_read_sb_ver(tp, val);
  11120. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11121. tg3_read_hwsb_ver(tp);
  11122. else
  11123. return;
  11124. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  11125. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  11126. goto done;
  11127. tg3_read_mgmtfw_ver(tp);
  11128. done:
  11129. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11130. }
  11131. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  11132. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11133. {
  11134. if (tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP)
  11135. return TG3_RX_RET_MAX_SIZE_5717;
  11136. else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  11137. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11138. return TG3_RX_RET_MAX_SIZE_5700;
  11139. else
  11140. return TG3_RX_RET_MAX_SIZE_5705;
  11141. }
  11142. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11143. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11144. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11145. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11146. { },
  11147. };
  11148. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11149. {
  11150. u32 misc_ctrl_reg;
  11151. u32 pci_state_reg, grc_misc_cfg;
  11152. u32 val;
  11153. u16 pci_cmd;
  11154. int err;
  11155. /* Force memory write invalidate off. If we leave it on,
  11156. * then on 5700_BX chips we have to enable a workaround.
  11157. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11158. * to match the cacheline size. The Broadcom driver have this
  11159. * workaround but turns MWI off all the times so never uses
  11160. * it. This seems to suggest that the workaround is insufficient.
  11161. */
  11162. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11163. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11164. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11165. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  11166. * has the register indirect write enable bit set before
  11167. * we try to access any of the MMIO registers. It is also
  11168. * critical that the PCI-X hw workaround situation is decided
  11169. * before that as well.
  11170. */
  11171. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11172. &misc_ctrl_reg);
  11173. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  11174. MISC_HOST_CTRL_CHIPREV_SHIFT);
  11175. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11176. u32 prod_id_asic_rev;
  11177. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11178. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11179. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11180. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11181. pci_read_config_dword(tp->pdev,
  11182. TG3PCI_GEN2_PRODID_ASICREV,
  11183. &prod_id_asic_rev);
  11184. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11185. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11186. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11187. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11188. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11189. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11190. pci_read_config_dword(tp->pdev,
  11191. TG3PCI_GEN15_PRODID_ASICREV,
  11192. &prod_id_asic_rev);
  11193. else
  11194. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  11195. &prod_id_asic_rev);
  11196. tp->pci_chip_rev_id = prod_id_asic_rev;
  11197. }
  11198. /* Wrong chip ID in 5752 A0. This code can be removed later
  11199. * as A0 is not in production.
  11200. */
  11201. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11202. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11203. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11204. * we need to disable memory and use config. cycles
  11205. * only to access all registers. The 5702/03 chips
  11206. * can mistakenly decode the special cycles from the
  11207. * ICH chipsets as memory write cycles, causing corruption
  11208. * of register and memory space. Only certain ICH bridges
  11209. * will drive special cycles with non-zero data during the
  11210. * address phase which can fall within the 5703's address
  11211. * range. This is not an ICH bug as the PCI spec allows
  11212. * non-zero address during special cycles. However, only
  11213. * these ICH bridges are known to drive non-zero addresses
  11214. * during special cycles.
  11215. *
  11216. * Since special cycles do not cross PCI bridges, we only
  11217. * enable this workaround if the 5703 is on the secondary
  11218. * bus of these ICH bridges.
  11219. */
  11220. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11221. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11222. static struct tg3_dev_id {
  11223. u32 vendor;
  11224. u32 device;
  11225. u32 rev;
  11226. } ich_chipsets[] = {
  11227. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11228. PCI_ANY_ID },
  11229. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11230. PCI_ANY_ID },
  11231. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11232. 0xa },
  11233. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11234. PCI_ANY_ID },
  11235. { },
  11236. };
  11237. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11238. struct pci_dev *bridge = NULL;
  11239. while (pci_id->vendor != 0) {
  11240. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11241. bridge);
  11242. if (!bridge) {
  11243. pci_id++;
  11244. continue;
  11245. }
  11246. if (pci_id->rev != PCI_ANY_ID) {
  11247. if (bridge->revision > pci_id->rev)
  11248. continue;
  11249. }
  11250. if (bridge->subordinate &&
  11251. (bridge->subordinate->number ==
  11252. tp->pdev->bus->number)) {
  11253. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  11254. pci_dev_put(bridge);
  11255. break;
  11256. }
  11257. }
  11258. }
  11259. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  11260. static struct tg3_dev_id {
  11261. u32 vendor;
  11262. u32 device;
  11263. } bridge_chipsets[] = {
  11264. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11265. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11266. { },
  11267. };
  11268. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11269. struct pci_dev *bridge = NULL;
  11270. while (pci_id->vendor != 0) {
  11271. bridge = pci_get_device(pci_id->vendor,
  11272. pci_id->device,
  11273. bridge);
  11274. if (!bridge) {
  11275. pci_id++;
  11276. continue;
  11277. }
  11278. if (bridge->subordinate &&
  11279. (bridge->subordinate->number <=
  11280. tp->pdev->bus->number) &&
  11281. (bridge->subordinate->subordinate >=
  11282. tp->pdev->bus->number)) {
  11283. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  11284. pci_dev_put(bridge);
  11285. break;
  11286. }
  11287. }
  11288. }
  11289. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11290. * DMA addresses > 40-bit. This bridge may have other additional
  11291. * 57xx devices behind it in some 4-port NIC designs for example.
  11292. * Any tg3 device found behind the bridge will also need the 40-bit
  11293. * DMA workaround.
  11294. */
  11295. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11296. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11297. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  11298. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  11299. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11300. } else {
  11301. struct pci_dev *bridge = NULL;
  11302. do {
  11303. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11304. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11305. bridge);
  11306. if (bridge && bridge->subordinate &&
  11307. (bridge->subordinate->number <=
  11308. tp->pdev->bus->number) &&
  11309. (bridge->subordinate->subordinate >=
  11310. tp->pdev->bus->number)) {
  11311. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  11312. pci_dev_put(bridge);
  11313. break;
  11314. }
  11315. } while (bridge);
  11316. }
  11317. /* Initialize misc host control in PCI block. */
  11318. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11319. MISC_HOST_CTRL_CHIPREV);
  11320. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11321. tp->misc_host_ctrl);
  11322. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11323. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  11324. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11325. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11326. tp->pdev_peer = tg3_find_peer(tp);
  11327. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11328. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11329. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11330. tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
  11331. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11332. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  11333. tp->tg3_flags3 |= TG3_FLG3_57765_PLUS;
  11334. /* Intentionally exclude ASIC_REV_5906 */
  11335. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11336. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11337. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11338. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11339. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11340. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11341. (tp->tg3_flags3 & TG3_FLG3_57765_PLUS))
  11342. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  11343. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11344. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11345. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11346. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11347. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11348. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  11349. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  11350. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  11351. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  11352. /* 5700 B0 chips do not support checksumming correctly due
  11353. * to hardware bugs.
  11354. */
  11355. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  11356. u32 features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  11357. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  11358. features |= NETIF_F_IPV6_CSUM;
  11359. tp->dev->features |= features;
  11360. tp->dev->hw_features |= features;
  11361. tp->dev->vlan_features |= features;
  11362. }
  11363. /* Determine TSO capabilities */
  11364. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11365. ; /* Do nothing. HW bug. */
  11366. else if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
  11367. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  11368. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11369. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11370. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  11371. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11372. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  11373. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11374. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11375. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  11376. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11377. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11378. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11379. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  11380. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11381. tp->fw_needed = FIRMWARE_TG3TSO5;
  11382. else
  11383. tp->fw_needed = FIRMWARE_TG3TSO;
  11384. }
  11385. tp->irq_max = 1;
  11386. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11387. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  11388. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11389. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11390. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11391. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11392. tp->pdev_peer == tp->pdev))
  11393. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  11394. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11395. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11396. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  11397. }
  11398. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  11399. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  11400. tp->irq_max = TG3_IRQ_MAX_VECS;
  11401. }
  11402. }
  11403. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11404. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11405. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11406. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  11407. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  11408. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  11409. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  11410. }
  11411. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11412. tp->tg3_flags3 |= TG3_FLG3_LRG_PROD_RING_CAP;
  11413. if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  11414. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  11415. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  11416. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11417. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  11418. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  11419. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  11420. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11421. &pci_state_reg);
  11422. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  11423. if (tp->pcie_cap != 0) {
  11424. u16 lnkctl;
  11425. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11426. tp->pcie_readrq = 4096;
  11427. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11428. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11429. tp->pcie_readrq = 2048;
  11430. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11431. pci_read_config_word(tp->pdev,
  11432. tp->pcie_cap + PCI_EXP_LNKCTL,
  11433. &lnkctl);
  11434. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11435. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11436. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  11437. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11438. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11439. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11440. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11441. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  11442. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11443. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  11444. }
  11445. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11446. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11447. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11448. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11449. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11450. if (!tp->pcix_cap) {
  11451. dev_err(&tp->pdev->dev,
  11452. "Cannot find PCI-X capability, aborting\n");
  11453. return -EIO;
  11454. }
  11455. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11456. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  11457. }
  11458. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11459. * reordering to the mailbox registers done by the host
  11460. * controller can cause major troubles. We read back from
  11461. * every mailbox register write to force the writes to be
  11462. * posted to the chip in order.
  11463. */
  11464. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11465. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11466. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  11467. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11468. &tp->pci_cacheline_sz);
  11469. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11470. &tp->pci_lat_timer);
  11471. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11472. tp->pci_lat_timer < 64) {
  11473. tp->pci_lat_timer = 64;
  11474. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11475. tp->pci_lat_timer);
  11476. }
  11477. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11478. /* 5700 BX chips need to have their TX producer index
  11479. * mailboxes written twice to workaround a bug.
  11480. */
  11481. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  11482. /* If we are in PCI-X mode, enable register write workaround.
  11483. *
  11484. * The workaround is to use indirect register accesses
  11485. * for all chip writes not to mailbox registers.
  11486. */
  11487. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11488. u32 pm_reg;
  11489. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11490. /* The chip can have it's power management PCI config
  11491. * space registers clobbered due to this bug.
  11492. * So explicitly force the chip into D0 here.
  11493. */
  11494. pci_read_config_dword(tp->pdev,
  11495. tp->pm_cap + PCI_PM_CTRL,
  11496. &pm_reg);
  11497. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11498. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11499. pci_write_config_dword(tp->pdev,
  11500. tp->pm_cap + PCI_PM_CTRL,
  11501. pm_reg);
  11502. /* Also, force SERR#/PERR# in PCI command. */
  11503. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11504. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11505. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11506. }
  11507. }
  11508. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11509. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  11510. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11511. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  11512. /* Chip-specific fixup from Broadcom driver */
  11513. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11514. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11515. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11516. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11517. }
  11518. /* Default fast path register access methods */
  11519. tp->read32 = tg3_read32;
  11520. tp->write32 = tg3_write32;
  11521. tp->read32_mbox = tg3_read32;
  11522. tp->write32_mbox = tg3_write32;
  11523. tp->write32_tx_mbox = tg3_write32;
  11524. tp->write32_rx_mbox = tg3_write32;
  11525. /* Various workaround register access methods */
  11526. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11527. tp->write32 = tg3_write_indirect_reg32;
  11528. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11529. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11530. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11531. /*
  11532. * Back to back register writes can cause problems on these
  11533. * chips, the workaround is to read back all reg writes
  11534. * except those to mailbox regs.
  11535. *
  11536. * See tg3_write_indirect_reg32().
  11537. */
  11538. tp->write32 = tg3_write_flush_reg32;
  11539. }
  11540. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11541. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11542. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11543. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11544. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11545. }
  11546. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11547. tp->read32 = tg3_read_indirect_reg32;
  11548. tp->write32 = tg3_write_indirect_reg32;
  11549. tp->read32_mbox = tg3_read_indirect_mbox;
  11550. tp->write32_mbox = tg3_write_indirect_mbox;
  11551. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11552. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11553. iounmap(tp->regs);
  11554. tp->regs = NULL;
  11555. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11556. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11557. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11558. }
  11559. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11560. tp->read32_mbox = tg3_read32_mbox_5906;
  11561. tp->write32_mbox = tg3_write32_mbox_5906;
  11562. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11563. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11564. }
  11565. if (tp->write32 == tg3_write_indirect_reg32 ||
  11566. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11567. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11568. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11569. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11570. /* Get eeprom hw config before calling tg3_set_power_state().
  11571. * In particular, the TG3_FLG2_IS_NIC flag must be
  11572. * determined before calling tg3_set_power_state() so that
  11573. * we know whether or not to switch out of Vaux power.
  11574. * When the flag is set, it means that GPIO1 is used for eeprom
  11575. * write protect and also implies that it is a LOM where GPIOs
  11576. * are not used to switch power.
  11577. */
  11578. tg3_get_eeprom_hw_cfg(tp);
  11579. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11580. /* Allow reads and writes to the
  11581. * APE register and memory space.
  11582. */
  11583. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11584. PCISTATE_ALLOW_APE_SHMEM_WR |
  11585. PCISTATE_ALLOW_APE_PSPACE_WR;
  11586. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11587. pci_state_reg);
  11588. }
  11589. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11590. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11591. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11592. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11593. (tp->tg3_flags3 & TG3_FLG3_57765_PLUS))
  11594. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11595. /* Set up tp->grc_local_ctrl before calling tg_power_up().
  11596. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11597. * It is also used as eeprom write protect on LOMs.
  11598. */
  11599. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11600. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11601. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11602. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11603. GRC_LCLCTRL_GPIO_OUTPUT1);
  11604. /* Unused GPIO3 must be driven as output on 5752 because there
  11605. * are no pull-up resistors on unused GPIO pins.
  11606. */
  11607. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11608. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11609. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11610. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11611. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11612. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11613. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11614. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11615. /* Turn off the debug UART. */
  11616. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11617. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11618. /* Keep VMain power. */
  11619. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11620. GRC_LCLCTRL_GPIO_OUTPUT0;
  11621. }
  11622. /* Force the chip into D0. */
  11623. err = tg3_power_up(tp);
  11624. if (err) {
  11625. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11626. return err;
  11627. }
  11628. /* Derive initial jumbo mode from MTU assigned in
  11629. * ether_setup() via the alloc_etherdev() call
  11630. */
  11631. if (tp->dev->mtu > ETH_DATA_LEN &&
  11632. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11633. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11634. /* Determine WakeOnLan speed to use. */
  11635. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11636. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11637. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11638. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11639. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11640. } else {
  11641. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11642. }
  11643. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11644. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11645. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11646. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11647. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11648. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11649. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11650. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11651. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11652. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11653. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11654. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11655. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11656. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11657. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11658. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11659. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11660. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11661. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11662. !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
  11663. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11664. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11665. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11666. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11667. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11668. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11669. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11670. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11671. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11672. } else
  11673. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11674. }
  11675. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11676. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11677. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11678. if (tp->phy_otp == 0)
  11679. tp->phy_otp = TG3_OTP_DEFAULT;
  11680. }
  11681. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11682. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11683. else
  11684. tp->mi_mode = MAC_MI_MODE_BASE;
  11685. tp->coalesce_mode = 0;
  11686. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11687. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11688. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11689. /* Set these bits to enable statistics workaround. */
  11690. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11691. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  11692. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  11693. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  11694. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  11695. }
  11696. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11697. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11698. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11699. err = tg3_mdio_init(tp);
  11700. if (err)
  11701. return err;
  11702. /* Initialize data/descriptor byte/word swapping. */
  11703. val = tr32(GRC_MODE);
  11704. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11705. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  11706. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  11707. GRC_MODE_B2HRX_ENABLE |
  11708. GRC_MODE_HTX2B_ENABLE |
  11709. GRC_MODE_HOST_STACKUP);
  11710. else
  11711. val &= GRC_MODE_HOST_STACKUP;
  11712. tw32(GRC_MODE, val | tp->grc_mode);
  11713. tg3_switch_clocks(tp);
  11714. /* Clear this out for sanity. */
  11715. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11716. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11717. &pci_state_reg);
  11718. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11719. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11720. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11721. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11722. chiprevid == CHIPREV_ID_5701_B0 ||
  11723. chiprevid == CHIPREV_ID_5701_B2 ||
  11724. chiprevid == CHIPREV_ID_5701_B5) {
  11725. void __iomem *sram_base;
  11726. /* Write some dummy words into the SRAM status block
  11727. * area, see if it reads back correctly. If the return
  11728. * value is bad, force enable the PCIX workaround.
  11729. */
  11730. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11731. writel(0x00000000, sram_base);
  11732. writel(0x00000000, sram_base + 4);
  11733. writel(0xffffffff, sram_base + 4);
  11734. if (readl(sram_base) != 0x00000000)
  11735. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11736. }
  11737. }
  11738. udelay(50);
  11739. tg3_nvram_init(tp);
  11740. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11741. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11742. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11743. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11744. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11745. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11746. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11747. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11748. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11749. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11750. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11751. HOSTCC_MODE_CLRTICK_TXBD);
  11752. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11753. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11754. tp->misc_host_ctrl);
  11755. }
  11756. /* Preserve the APE MAC_MODE bits */
  11757. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11758. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11759. else
  11760. tp->mac_mode = TG3_DEF_MAC_MODE;
  11761. /* these are limited to 10/100 only */
  11762. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11763. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11764. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11765. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11766. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11767. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11768. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11769. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11770. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11771. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11772. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11773. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11774. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11775. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11776. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11777. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11778. err = tg3_phy_probe(tp);
  11779. if (err) {
  11780. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11781. /* ... but do not return immediately ... */
  11782. tg3_mdio_fini(tp);
  11783. }
  11784. tg3_read_vpd(tp);
  11785. tg3_read_fw_ver(tp);
  11786. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11787. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11788. } else {
  11789. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11790. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11791. else
  11792. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11793. }
  11794. /* 5700 {AX,BX} chips have a broken status block link
  11795. * change bit implementation, so we must use the
  11796. * status register in those cases.
  11797. */
  11798. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11799. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11800. else
  11801. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11802. /* The led_ctrl is set during tg3_phy_probe, here we might
  11803. * have to force the link status polling mechanism based
  11804. * upon subsystem IDs.
  11805. */
  11806. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11807. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11808. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11809. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11810. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11811. }
  11812. /* For all SERDES we poll the MAC status register. */
  11813. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11814. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11815. else
  11816. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11817. tp->rx_offset = NET_IP_ALIGN;
  11818. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11819. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11820. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  11821. tp->rx_offset = 0;
  11822. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11823. tp->rx_copy_thresh = ~(u16)0;
  11824. #endif
  11825. }
  11826. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  11827. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  11828. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  11829. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  11830. /* Increment the rx prod index on the rx std ring by at most
  11831. * 8 for these chips to workaround hw errata.
  11832. */
  11833. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11834. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11835. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11836. tp->rx_std_max_post = 8;
  11837. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11838. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11839. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11840. return err;
  11841. }
  11842. #ifdef CONFIG_SPARC
  11843. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11844. {
  11845. struct net_device *dev = tp->dev;
  11846. struct pci_dev *pdev = tp->pdev;
  11847. struct device_node *dp = pci_device_to_OF_node(pdev);
  11848. const unsigned char *addr;
  11849. int len;
  11850. addr = of_get_property(dp, "local-mac-address", &len);
  11851. if (addr && len == 6) {
  11852. memcpy(dev->dev_addr, addr, 6);
  11853. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11854. return 0;
  11855. }
  11856. return -ENODEV;
  11857. }
  11858. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11859. {
  11860. struct net_device *dev = tp->dev;
  11861. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11862. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11863. return 0;
  11864. }
  11865. #endif
  11866. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11867. {
  11868. struct net_device *dev = tp->dev;
  11869. u32 hi, lo, mac_offset;
  11870. int addr_ok = 0;
  11871. #ifdef CONFIG_SPARC
  11872. if (!tg3_get_macaddr_sparc(tp))
  11873. return 0;
  11874. #endif
  11875. mac_offset = 0x7c;
  11876. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11877. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11878. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11879. mac_offset = 0xcc;
  11880. if (tg3_nvram_lock(tp))
  11881. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11882. else
  11883. tg3_nvram_unlock(tp);
  11884. } else if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11885. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11886. mac_offset = 0xcc;
  11887. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11888. mac_offset += 0x18c;
  11889. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11890. mac_offset = 0x10;
  11891. /* First try to get it from MAC address mailbox. */
  11892. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11893. if ((hi >> 16) == 0x484b) {
  11894. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11895. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11896. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11897. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11898. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11899. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11900. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11901. /* Some old bootcode may report a 0 MAC address in SRAM */
  11902. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11903. }
  11904. if (!addr_ok) {
  11905. /* Next, try NVRAM. */
  11906. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11907. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11908. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11909. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11910. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11911. }
  11912. /* Finally just fetch it out of the MAC control regs. */
  11913. else {
  11914. hi = tr32(MAC_ADDR_0_HIGH);
  11915. lo = tr32(MAC_ADDR_0_LOW);
  11916. dev->dev_addr[5] = lo & 0xff;
  11917. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11918. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11919. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11920. dev->dev_addr[1] = hi & 0xff;
  11921. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11922. }
  11923. }
  11924. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11925. #ifdef CONFIG_SPARC
  11926. if (!tg3_get_default_macaddr_sparc(tp))
  11927. return 0;
  11928. #endif
  11929. return -EINVAL;
  11930. }
  11931. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11932. return 0;
  11933. }
  11934. #define BOUNDARY_SINGLE_CACHELINE 1
  11935. #define BOUNDARY_MULTI_CACHELINE 2
  11936. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11937. {
  11938. int cacheline_size;
  11939. u8 byte;
  11940. int goal;
  11941. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11942. if (byte == 0)
  11943. cacheline_size = 1024;
  11944. else
  11945. cacheline_size = (int) byte * 4;
  11946. /* On 5703 and later chips, the boundary bits have no
  11947. * effect.
  11948. */
  11949. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11950. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11951. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11952. goto out;
  11953. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11954. goal = BOUNDARY_MULTI_CACHELINE;
  11955. #else
  11956. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11957. goal = BOUNDARY_SINGLE_CACHELINE;
  11958. #else
  11959. goal = 0;
  11960. #endif
  11961. #endif
  11962. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  11963. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11964. goto out;
  11965. }
  11966. if (!goal)
  11967. goto out;
  11968. /* PCI controllers on most RISC systems tend to disconnect
  11969. * when a device tries to burst across a cache-line boundary.
  11970. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11971. *
  11972. * Unfortunately, for PCI-E there are only limited
  11973. * write-side controls for this, and thus for reads
  11974. * we will still get the disconnects. We'll also waste
  11975. * these PCI cycles for both read and write for chips
  11976. * other than 5700 and 5701 which do not implement the
  11977. * boundary bits.
  11978. */
  11979. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11980. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11981. switch (cacheline_size) {
  11982. case 16:
  11983. case 32:
  11984. case 64:
  11985. case 128:
  11986. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11987. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11988. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11989. } else {
  11990. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11991. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11992. }
  11993. break;
  11994. case 256:
  11995. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11996. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11997. break;
  11998. default:
  11999. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12000. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12001. break;
  12002. }
  12003. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  12004. switch (cacheline_size) {
  12005. case 16:
  12006. case 32:
  12007. case 64:
  12008. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12009. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12010. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12011. break;
  12012. }
  12013. /* fallthrough */
  12014. case 128:
  12015. default:
  12016. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12017. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12018. break;
  12019. }
  12020. } else {
  12021. switch (cacheline_size) {
  12022. case 16:
  12023. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12024. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12025. DMA_RWCTRL_WRITE_BNDRY_16);
  12026. break;
  12027. }
  12028. /* fallthrough */
  12029. case 32:
  12030. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12031. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12032. DMA_RWCTRL_WRITE_BNDRY_32);
  12033. break;
  12034. }
  12035. /* fallthrough */
  12036. case 64:
  12037. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12038. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12039. DMA_RWCTRL_WRITE_BNDRY_64);
  12040. break;
  12041. }
  12042. /* fallthrough */
  12043. case 128:
  12044. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12045. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12046. DMA_RWCTRL_WRITE_BNDRY_128);
  12047. break;
  12048. }
  12049. /* fallthrough */
  12050. case 256:
  12051. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12052. DMA_RWCTRL_WRITE_BNDRY_256);
  12053. break;
  12054. case 512:
  12055. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12056. DMA_RWCTRL_WRITE_BNDRY_512);
  12057. break;
  12058. case 1024:
  12059. default:
  12060. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12061. DMA_RWCTRL_WRITE_BNDRY_1024);
  12062. break;
  12063. }
  12064. }
  12065. out:
  12066. return val;
  12067. }
  12068. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12069. {
  12070. struct tg3_internal_buffer_desc test_desc;
  12071. u32 sram_dma_descs;
  12072. int i, ret;
  12073. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12074. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12075. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12076. tw32(RDMAC_STATUS, 0);
  12077. tw32(WDMAC_STATUS, 0);
  12078. tw32(BUFMGR_MODE, 0);
  12079. tw32(FTQ_RESET, 0);
  12080. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12081. test_desc.addr_lo = buf_dma & 0xffffffff;
  12082. test_desc.nic_mbuf = 0x00002100;
  12083. test_desc.len = size;
  12084. /*
  12085. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12086. * the *second* time the tg3 driver was getting loaded after an
  12087. * initial scan.
  12088. *
  12089. * Broadcom tells me:
  12090. * ...the DMA engine is connected to the GRC block and a DMA
  12091. * reset may affect the GRC block in some unpredictable way...
  12092. * The behavior of resets to individual blocks has not been tested.
  12093. *
  12094. * Broadcom noted the GRC reset will also reset all sub-components.
  12095. */
  12096. if (to_device) {
  12097. test_desc.cqid_sqid = (13 << 8) | 2;
  12098. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12099. udelay(40);
  12100. } else {
  12101. test_desc.cqid_sqid = (16 << 8) | 7;
  12102. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12103. udelay(40);
  12104. }
  12105. test_desc.flags = 0x00000005;
  12106. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12107. u32 val;
  12108. val = *(((u32 *)&test_desc) + i);
  12109. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12110. sram_dma_descs + (i * sizeof(u32)));
  12111. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12112. }
  12113. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12114. if (to_device)
  12115. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12116. else
  12117. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12118. ret = -ENODEV;
  12119. for (i = 0; i < 40; i++) {
  12120. u32 val;
  12121. if (to_device)
  12122. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12123. else
  12124. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12125. if ((val & 0xffff) == sram_dma_descs) {
  12126. ret = 0;
  12127. break;
  12128. }
  12129. udelay(100);
  12130. }
  12131. return ret;
  12132. }
  12133. #define TEST_BUFFER_SIZE 0x2000
  12134. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12135. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12136. { },
  12137. };
  12138. static int __devinit tg3_test_dma(struct tg3 *tp)
  12139. {
  12140. dma_addr_t buf_dma;
  12141. u32 *buf, saved_dma_rwctrl;
  12142. int ret = 0;
  12143. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12144. &buf_dma, GFP_KERNEL);
  12145. if (!buf) {
  12146. ret = -ENOMEM;
  12147. goto out_nofree;
  12148. }
  12149. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12150. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12151. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12152. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
  12153. goto out;
  12154. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  12155. /* DMA read watermark not used on PCIE */
  12156. tp->dma_rwctrl |= 0x00180000;
  12157. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  12158. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12159. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12160. tp->dma_rwctrl |= 0x003f0000;
  12161. else
  12162. tp->dma_rwctrl |= 0x003f000f;
  12163. } else {
  12164. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12165. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12166. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12167. u32 read_water = 0x7;
  12168. /* If the 5704 is behind the EPB bridge, we can
  12169. * do the less restrictive ONE_DMA workaround for
  12170. * better performance.
  12171. */
  12172. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  12173. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12174. tp->dma_rwctrl |= 0x8000;
  12175. else if (ccval == 0x6 || ccval == 0x7)
  12176. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12177. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12178. read_water = 4;
  12179. /* Set bit 23 to enable PCIX hw bug fix */
  12180. tp->dma_rwctrl |=
  12181. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12182. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12183. (1 << 23);
  12184. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12185. /* 5780 always in PCIX mode */
  12186. tp->dma_rwctrl |= 0x00144000;
  12187. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12188. /* 5714 always in PCIX mode */
  12189. tp->dma_rwctrl |= 0x00148000;
  12190. } else {
  12191. tp->dma_rwctrl |= 0x001b000f;
  12192. }
  12193. }
  12194. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12195. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12196. tp->dma_rwctrl &= 0xfffffff0;
  12197. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12198. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12199. /* Remove this if it causes problems for some boards. */
  12200. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12201. /* On 5700/5701 chips, we need to set this bit.
  12202. * Otherwise the chip will issue cacheline transactions
  12203. * to streamable DMA memory with not all the byte
  12204. * enables turned on. This is an error on several
  12205. * RISC PCI controllers, in particular sparc64.
  12206. *
  12207. * On 5703/5704 chips, this bit has been reassigned
  12208. * a different meaning. In particular, it is used
  12209. * on those chips to enable a PCI-X workaround.
  12210. */
  12211. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12212. }
  12213. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12214. #if 0
  12215. /* Unneeded, already done by tg3_get_invariants. */
  12216. tg3_switch_clocks(tp);
  12217. #endif
  12218. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12219. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12220. goto out;
  12221. /* It is best to perform DMA test with maximum write burst size
  12222. * to expose the 5700/5701 write DMA bug.
  12223. */
  12224. saved_dma_rwctrl = tp->dma_rwctrl;
  12225. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12226. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12227. while (1) {
  12228. u32 *p = buf, i;
  12229. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12230. p[i] = i;
  12231. /* Send the buffer to the chip. */
  12232. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12233. if (ret) {
  12234. dev_err(&tp->pdev->dev,
  12235. "%s: Buffer write failed. err = %d\n",
  12236. __func__, ret);
  12237. break;
  12238. }
  12239. #if 0
  12240. /* validate data reached card RAM correctly. */
  12241. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12242. u32 val;
  12243. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12244. if (le32_to_cpu(val) != p[i]) {
  12245. dev_err(&tp->pdev->dev,
  12246. "%s: Buffer corrupted on device! "
  12247. "(%d != %d)\n", __func__, val, i);
  12248. /* ret = -ENODEV here? */
  12249. }
  12250. p[i] = 0;
  12251. }
  12252. #endif
  12253. /* Now read it back. */
  12254. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12255. if (ret) {
  12256. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12257. "err = %d\n", __func__, ret);
  12258. break;
  12259. }
  12260. /* Verify it. */
  12261. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12262. if (p[i] == i)
  12263. continue;
  12264. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12265. DMA_RWCTRL_WRITE_BNDRY_16) {
  12266. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12267. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12268. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12269. break;
  12270. } else {
  12271. dev_err(&tp->pdev->dev,
  12272. "%s: Buffer corrupted on read back! "
  12273. "(%d != %d)\n", __func__, p[i], i);
  12274. ret = -ENODEV;
  12275. goto out;
  12276. }
  12277. }
  12278. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12279. /* Success. */
  12280. ret = 0;
  12281. break;
  12282. }
  12283. }
  12284. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12285. DMA_RWCTRL_WRITE_BNDRY_16) {
  12286. /* DMA test passed without adjusting DMA boundary,
  12287. * now look for chipsets that are known to expose the
  12288. * DMA bug without failing the test.
  12289. */
  12290. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12291. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12292. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12293. } else {
  12294. /* Safe to use the calculated DMA boundary. */
  12295. tp->dma_rwctrl = saved_dma_rwctrl;
  12296. }
  12297. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12298. }
  12299. out:
  12300. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12301. out_nofree:
  12302. return ret;
  12303. }
  12304. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12305. {
  12306. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  12307. tp->bufmgr_config.mbuf_read_dma_low_water =
  12308. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12309. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12310. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12311. tp->bufmgr_config.mbuf_high_water =
  12312. DEFAULT_MB_HIGH_WATER_57765;
  12313. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12314. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12315. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12316. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12317. tp->bufmgr_config.mbuf_high_water_jumbo =
  12318. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12319. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12320. tp->bufmgr_config.mbuf_read_dma_low_water =
  12321. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12322. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12323. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12324. tp->bufmgr_config.mbuf_high_water =
  12325. DEFAULT_MB_HIGH_WATER_5705;
  12326. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12327. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12328. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12329. tp->bufmgr_config.mbuf_high_water =
  12330. DEFAULT_MB_HIGH_WATER_5906;
  12331. }
  12332. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12333. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12334. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12335. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12336. tp->bufmgr_config.mbuf_high_water_jumbo =
  12337. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12338. } else {
  12339. tp->bufmgr_config.mbuf_read_dma_low_water =
  12340. DEFAULT_MB_RDMA_LOW_WATER;
  12341. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12342. DEFAULT_MB_MACRX_LOW_WATER;
  12343. tp->bufmgr_config.mbuf_high_water =
  12344. DEFAULT_MB_HIGH_WATER;
  12345. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12346. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12347. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12348. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12349. tp->bufmgr_config.mbuf_high_water_jumbo =
  12350. DEFAULT_MB_HIGH_WATER_JUMBO;
  12351. }
  12352. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12353. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12354. }
  12355. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12356. {
  12357. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12358. case TG3_PHY_ID_BCM5400: return "5400";
  12359. case TG3_PHY_ID_BCM5401: return "5401";
  12360. case TG3_PHY_ID_BCM5411: return "5411";
  12361. case TG3_PHY_ID_BCM5701: return "5701";
  12362. case TG3_PHY_ID_BCM5703: return "5703";
  12363. case TG3_PHY_ID_BCM5704: return "5704";
  12364. case TG3_PHY_ID_BCM5705: return "5705";
  12365. case TG3_PHY_ID_BCM5750: return "5750";
  12366. case TG3_PHY_ID_BCM5752: return "5752";
  12367. case TG3_PHY_ID_BCM5714: return "5714";
  12368. case TG3_PHY_ID_BCM5780: return "5780";
  12369. case TG3_PHY_ID_BCM5755: return "5755";
  12370. case TG3_PHY_ID_BCM5787: return "5787";
  12371. case TG3_PHY_ID_BCM5784: return "5784";
  12372. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12373. case TG3_PHY_ID_BCM5906: return "5906";
  12374. case TG3_PHY_ID_BCM5761: return "5761";
  12375. case TG3_PHY_ID_BCM5718C: return "5718C";
  12376. case TG3_PHY_ID_BCM5718S: return "5718S";
  12377. case TG3_PHY_ID_BCM57765: return "57765";
  12378. case TG3_PHY_ID_BCM5719C: return "5719C";
  12379. case TG3_PHY_ID_BCM5720C: return "5720C";
  12380. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12381. case 0: return "serdes";
  12382. default: return "unknown";
  12383. }
  12384. }
  12385. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12386. {
  12387. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  12388. strcpy(str, "PCI Express");
  12389. return str;
  12390. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  12391. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12392. strcpy(str, "PCIX:");
  12393. if ((clock_ctrl == 7) ||
  12394. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12395. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12396. strcat(str, "133MHz");
  12397. else if (clock_ctrl == 0)
  12398. strcat(str, "33MHz");
  12399. else if (clock_ctrl == 2)
  12400. strcat(str, "50MHz");
  12401. else if (clock_ctrl == 4)
  12402. strcat(str, "66MHz");
  12403. else if (clock_ctrl == 6)
  12404. strcat(str, "100MHz");
  12405. } else {
  12406. strcpy(str, "PCI:");
  12407. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  12408. strcat(str, "66MHz");
  12409. else
  12410. strcat(str, "33MHz");
  12411. }
  12412. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  12413. strcat(str, ":32-bit");
  12414. else
  12415. strcat(str, ":64-bit");
  12416. return str;
  12417. }
  12418. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12419. {
  12420. struct pci_dev *peer;
  12421. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12422. for (func = 0; func < 8; func++) {
  12423. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12424. if (peer && peer != tp->pdev)
  12425. break;
  12426. pci_dev_put(peer);
  12427. }
  12428. /* 5704 can be configured in single-port mode, set peer to
  12429. * tp->pdev in that case.
  12430. */
  12431. if (!peer) {
  12432. peer = tp->pdev;
  12433. return peer;
  12434. }
  12435. /*
  12436. * We don't need to keep the refcount elevated; there's no way
  12437. * to remove one half of this device without removing the other
  12438. */
  12439. pci_dev_put(peer);
  12440. return peer;
  12441. }
  12442. static void __devinit tg3_init_coal(struct tg3 *tp)
  12443. {
  12444. struct ethtool_coalesce *ec = &tp->coal;
  12445. memset(ec, 0, sizeof(*ec));
  12446. ec->cmd = ETHTOOL_GCOALESCE;
  12447. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12448. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12449. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12450. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12451. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12452. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12453. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12454. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12455. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12456. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12457. HOSTCC_MODE_CLRTICK_TXBD)) {
  12458. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12459. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12460. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12461. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12462. }
  12463. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12464. ec->rx_coalesce_usecs_irq = 0;
  12465. ec->tx_coalesce_usecs_irq = 0;
  12466. ec->stats_block_coalesce_usecs = 0;
  12467. }
  12468. }
  12469. static const struct net_device_ops tg3_netdev_ops = {
  12470. .ndo_open = tg3_open,
  12471. .ndo_stop = tg3_close,
  12472. .ndo_start_xmit = tg3_start_xmit,
  12473. .ndo_get_stats64 = tg3_get_stats64,
  12474. .ndo_validate_addr = eth_validate_addr,
  12475. .ndo_set_multicast_list = tg3_set_rx_mode,
  12476. .ndo_set_mac_address = tg3_set_mac_addr,
  12477. .ndo_do_ioctl = tg3_ioctl,
  12478. .ndo_tx_timeout = tg3_tx_timeout,
  12479. .ndo_change_mtu = tg3_change_mtu,
  12480. .ndo_fix_features = tg3_fix_features,
  12481. #ifdef CONFIG_NET_POLL_CONTROLLER
  12482. .ndo_poll_controller = tg3_poll_controller,
  12483. #endif
  12484. };
  12485. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  12486. .ndo_open = tg3_open,
  12487. .ndo_stop = tg3_close,
  12488. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  12489. .ndo_get_stats64 = tg3_get_stats64,
  12490. .ndo_validate_addr = eth_validate_addr,
  12491. .ndo_set_multicast_list = tg3_set_rx_mode,
  12492. .ndo_set_mac_address = tg3_set_mac_addr,
  12493. .ndo_do_ioctl = tg3_ioctl,
  12494. .ndo_tx_timeout = tg3_tx_timeout,
  12495. .ndo_change_mtu = tg3_change_mtu,
  12496. #ifdef CONFIG_NET_POLL_CONTROLLER
  12497. .ndo_poll_controller = tg3_poll_controller,
  12498. #endif
  12499. };
  12500. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12501. const struct pci_device_id *ent)
  12502. {
  12503. struct net_device *dev;
  12504. struct tg3 *tp;
  12505. int i, err, pm_cap;
  12506. u32 sndmbx, rcvmbx, intmbx;
  12507. char str[40];
  12508. u64 dma_mask, persist_dma_mask;
  12509. u32 hw_features = 0;
  12510. printk_once(KERN_INFO "%s\n", version);
  12511. err = pci_enable_device(pdev);
  12512. if (err) {
  12513. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12514. return err;
  12515. }
  12516. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12517. if (err) {
  12518. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12519. goto err_out_disable_pdev;
  12520. }
  12521. pci_set_master(pdev);
  12522. /* Find power-management capability. */
  12523. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12524. if (pm_cap == 0) {
  12525. dev_err(&pdev->dev,
  12526. "Cannot find Power Management capability, aborting\n");
  12527. err = -EIO;
  12528. goto err_out_free_res;
  12529. }
  12530. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12531. if (!dev) {
  12532. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12533. err = -ENOMEM;
  12534. goto err_out_free_res;
  12535. }
  12536. SET_NETDEV_DEV(dev, &pdev->dev);
  12537. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12538. tp = netdev_priv(dev);
  12539. tp->pdev = pdev;
  12540. tp->dev = dev;
  12541. tp->pm_cap = pm_cap;
  12542. tp->rx_mode = TG3_DEF_RX_MODE;
  12543. tp->tx_mode = TG3_DEF_TX_MODE;
  12544. if (tg3_debug > 0)
  12545. tp->msg_enable = tg3_debug;
  12546. else
  12547. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12548. /* The word/byte swap controls here control register access byte
  12549. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12550. * setting below.
  12551. */
  12552. tp->misc_host_ctrl =
  12553. MISC_HOST_CTRL_MASK_PCI_INT |
  12554. MISC_HOST_CTRL_WORD_SWAP |
  12555. MISC_HOST_CTRL_INDIR_ACCESS |
  12556. MISC_HOST_CTRL_PCISTATE_RW;
  12557. /* The NONFRM (non-frame) byte/word swap controls take effect
  12558. * on descriptor entries, anything which isn't packet data.
  12559. *
  12560. * The StrongARM chips on the board (one for tx, one for rx)
  12561. * are running in big-endian mode.
  12562. */
  12563. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12564. GRC_MODE_WSWAP_NONFRM_DATA);
  12565. #ifdef __BIG_ENDIAN
  12566. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12567. #endif
  12568. spin_lock_init(&tp->lock);
  12569. spin_lock_init(&tp->indirect_lock);
  12570. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12571. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12572. if (!tp->regs) {
  12573. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12574. err = -ENOMEM;
  12575. goto err_out_free_dev;
  12576. }
  12577. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12578. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12579. dev->ethtool_ops = &tg3_ethtool_ops;
  12580. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12581. dev->irq = pdev->irq;
  12582. err = tg3_get_invariants(tp);
  12583. if (err) {
  12584. dev_err(&pdev->dev,
  12585. "Problem fetching invariants of chip, aborting\n");
  12586. goto err_out_iounmap;
  12587. }
  12588. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12589. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  12590. dev->netdev_ops = &tg3_netdev_ops;
  12591. else
  12592. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12593. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12594. * device behind the EPB cannot support DMA addresses > 40-bit.
  12595. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12596. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12597. * do DMA address check in tg3_start_xmit().
  12598. */
  12599. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12600. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12601. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12602. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12603. #ifdef CONFIG_HIGHMEM
  12604. dma_mask = DMA_BIT_MASK(64);
  12605. #endif
  12606. } else
  12607. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12608. /* Configure DMA attributes. */
  12609. if (dma_mask > DMA_BIT_MASK(32)) {
  12610. err = pci_set_dma_mask(pdev, dma_mask);
  12611. if (!err) {
  12612. dev->features |= NETIF_F_HIGHDMA;
  12613. err = pci_set_consistent_dma_mask(pdev,
  12614. persist_dma_mask);
  12615. if (err < 0) {
  12616. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12617. "DMA for consistent allocations\n");
  12618. goto err_out_iounmap;
  12619. }
  12620. }
  12621. }
  12622. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12623. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12624. if (err) {
  12625. dev_err(&pdev->dev,
  12626. "No usable DMA configuration, aborting\n");
  12627. goto err_out_iounmap;
  12628. }
  12629. }
  12630. tg3_init_bufmgr_config(tp);
  12631. /* Selectively allow TSO based on operating conditions */
  12632. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12633. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12634. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12635. else {
  12636. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12637. tp->fw_needed = NULL;
  12638. }
  12639. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12640. tp->fw_needed = FIRMWARE_TG3;
  12641. /* TSO is on by default on chips that support hardware TSO.
  12642. * Firmware TSO on older chips gives lower performance, so it
  12643. * is off by default, but can be enabled using ethtool.
  12644. */
  12645. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12646. (dev->features & NETIF_F_IP_CSUM))
  12647. hw_features |= NETIF_F_TSO;
  12648. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12649. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12650. if (dev->features & NETIF_F_IPV6_CSUM)
  12651. hw_features |= NETIF_F_TSO6;
  12652. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12653. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12654. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12655. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12656. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12657. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12658. hw_features |= NETIF_F_TSO_ECN;
  12659. }
  12660. dev->hw_features |= hw_features;
  12661. dev->features |= hw_features;
  12662. dev->vlan_features |= hw_features;
  12663. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12664. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12665. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12666. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12667. tp->rx_pending = 63;
  12668. }
  12669. err = tg3_get_device_address(tp);
  12670. if (err) {
  12671. dev_err(&pdev->dev,
  12672. "Could not obtain valid ethernet address, aborting\n");
  12673. goto err_out_iounmap;
  12674. }
  12675. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12676. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12677. if (!tp->aperegs) {
  12678. dev_err(&pdev->dev,
  12679. "Cannot map APE registers, aborting\n");
  12680. err = -ENOMEM;
  12681. goto err_out_iounmap;
  12682. }
  12683. tg3_ape_lock_init(tp);
  12684. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12685. tg3_read_dash_ver(tp);
  12686. }
  12687. /*
  12688. * Reset chip in case UNDI or EFI driver did not shutdown
  12689. * DMA self test will enable WDMAC and we'll see (spurious)
  12690. * pending DMA on the PCI bus at that point.
  12691. */
  12692. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12693. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12694. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12695. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12696. }
  12697. err = tg3_test_dma(tp);
  12698. if (err) {
  12699. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12700. goto err_out_apeunmap;
  12701. }
  12702. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12703. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12704. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12705. for (i = 0; i < tp->irq_max; i++) {
  12706. struct tg3_napi *tnapi = &tp->napi[i];
  12707. tnapi->tp = tp;
  12708. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12709. tnapi->int_mbox = intmbx;
  12710. if (i < 4)
  12711. intmbx += 0x8;
  12712. else
  12713. intmbx += 0x4;
  12714. tnapi->consmbox = rcvmbx;
  12715. tnapi->prodmbox = sndmbx;
  12716. if (i)
  12717. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12718. else
  12719. tnapi->coal_now = HOSTCC_MODE_NOW;
  12720. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12721. break;
  12722. /*
  12723. * If we support MSIX, we'll be using RSS. If we're using
  12724. * RSS, the first vector only handles link interrupts and the
  12725. * remaining vectors handle rx and tx interrupts. Reuse the
  12726. * mailbox values for the next iteration. The values we setup
  12727. * above are still useful for the single vectored mode.
  12728. */
  12729. if (!i)
  12730. continue;
  12731. rcvmbx += 0x8;
  12732. if (sndmbx & 0x4)
  12733. sndmbx -= 0x4;
  12734. else
  12735. sndmbx += 0xc;
  12736. }
  12737. tg3_init_coal(tp);
  12738. pci_set_drvdata(pdev, dev);
  12739. err = register_netdev(dev);
  12740. if (err) {
  12741. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12742. goto err_out_apeunmap;
  12743. }
  12744. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12745. tp->board_part_number,
  12746. tp->pci_chip_rev_id,
  12747. tg3_bus_string(tp, str),
  12748. dev->dev_addr);
  12749. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12750. struct phy_device *phydev;
  12751. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12752. netdev_info(dev,
  12753. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12754. phydev->drv->name, dev_name(&phydev->dev));
  12755. } else {
  12756. char *ethtype;
  12757. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12758. ethtype = "10/100Base-TX";
  12759. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12760. ethtype = "1000Base-SX";
  12761. else
  12762. ethtype = "10/100/1000Base-T";
  12763. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12764. "(WireSpeed[%d], EEE[%d])\n",
  12765. tg3_phy_string(tp), ethtype,
  12766. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  12767. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  12768. }
  12769. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12770. (dev->features & NETIF_F_RXCSUM) != 0,
  12771. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12772. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12773. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12774. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12775. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12776. tp->dma_rwctrl,
  12777. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12778. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12779. return 0;
  12780. err_out_apeunmap:
  12781. if (tp->aperegs) {
  12782. iounmap(tp->aperegs);
  12783. tp->aperegs = NULL;
  12784. }
  12785. err_out_iounmap:
  12786. if (tp->regs) {
  12787. iounmap(tp->regs);
  12788. tp->regs = NULL;
  12789. }
  12790. err_out_free_dev:
  12791. free_netdev(dev);
  12792. err_out_free_res:
  12793. pci_release_regions(pdev);
  12794. err_out_disable_pdev:
  12795. pci_disable_device(pdev);
  12796. pci_set_drvdata(pdev, NULL);
  12797. return err;
  12798. }
  12799. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12800. {
  12801. struct net_device *dev = pci_get_drvdata(pdev);
  12802. if (dev) {
  12803. struct tg3 *tp = netdev_priv(dev);
  12804. if (tp->fw)
  12805. release_firmware(tp->fw);
  12806. cancel_work_sync(&tp->reset_task);
  12807. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12808. tg3_phy_fini(tp);
  12809. tg3_mdio_fini(tp);
  12810. }
  12811. unregister_netdev(dev);
  12812. if (tp->aperegs) {
  12813. iounmap(tp->aperegs);
  12814. tp->aperegs = NULL;
  12815. }
  12816. if (tp->regs) {
  12817. iounmap(tp->regs);
  12818. tp->regs = NULL;
  12819. }
  12820. free_netdev(dev);
  12821. pci_release_regions(pdev);
  12822. pci_disable_device(pdev);
  12823. pci_set_drvdata(pdev, NULL);
  12824. }
  12825. }
  12826. #ifdef CONFIG_PM_SLEEP
  12827. static int tg3_suspend(struct device *device)
  12828. {
  12829. struct pci_dev *pdev = to_pci_dev(device);
  12830. struct net_device *dev = pci_get_drvdata(pdev);
  12831. struct tg3 *tp = netdev_priv(dev);
  12832. int err;
  12833. if (!netif_running(dev))
  12834. return 0;
  12835. flush_work_sync(&tp->reset_task);
  12836. tg3_phy_stop(tp);
  12837. tg3_netif_stop(tp);
  12838. del_timer_sync(&tp->timer);
  12839. tg3_full_lock(tp, 1);
  12840. tg3_disable_ints(tp);
  12841. tg3_full_unlock(tp);
  12842. netif_device_detach(dev);
  12843. tg3_full_lock(tp, 0);
  12844. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12845. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12846. tg3_full_unlock(tp);
  12847. err = tg3_power_down_prepare(tp);
  12848. if (err) {
  12849. int err2;
  12850. tg3_full_lock(tp, 0);
  12851. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12852. err2 = tg3_restart_hw(tp, 1);
  12853. if (err2)
  12854. goto out;
  12855. tp->timer.expires = jiffies + tp->timer_offset;
  12856. add_timer(&tp->timer);
  12857. netif_device_attach(dev);
  12858. tg3_netif_start(tp);
  12859. out:
  12860. tg3_full_unlock(tp);
  12861. if (!err2)
  12862. tg3_phy_start(tp);
  12863. }
  12864. return err;
  12865. }
  12866. static int tg3_resume(struct device *device)
  12867. {
  12868. struct pci_dev *pdev = to_pci_dev(device);
  12869. struct net_device *dev = pci_get_drvdata(pdev);
  12870. struct tg3 *tp = netdev_priv(dev);
  12871. int err;
  12872. if (!netif_running(dev))
  12873. return 0;
  12874. netif_device_attach(dev);
  12875. tg3_full_lock(tp, 0);
  12876. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12877. err = tg3_restart_hw(tp, 1);
  12878. if (err)
  12879. goto out;
  12880. tp->timer.expires = jiffies + tp->timer_offset;
  12881. add_timer(&tp->timer);
  12882. tg3_netif_start(tp);
  12883. out:
  12884. tg3_full_unlock(tp);
  12885. if (!err)
  12886. tg3_phy_start(tp);
  12887. return err;
  12888. }
  12889. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  12890. #define TG3_PM_OPS (&tg3_pm_ops)
  12891. #else
  12892. #define TG3_PM_OPS NULL
  12893. #endif /* CONFIG_PM_SLEEP */
  12894. static struct pci_driver tg3_driver = {
  12895. .name = DRV_MODULE_NAME,
  12896. .id_table = tg3_pci_tbl,
  12897. .probe = tg3_init_one,
  12898. .remove = __devexit_p(tg3_remove_one),
  12899. .driver.pm = TG3_PM_OPS,
  12900. };
  12901. static int __init tg3_init(void)
  12902. {
  12903. return pci_register_driver(&tg3_driver);
  12904. }
  12905. static void __exit tg3_cleanup(void)
  12906. {
  12907. pci_unregister_driver(&tg3_driver);
  12908. }
  12909. module_init(tg3_init);
  12910. module_exit(tg3_cleanup);