devices-da8xx.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044
  1. /*
  2. * DA8XX/OMAP L1XX platform device data
  3. *
  4. * Copyright (c) 2007-2009, MontaVista Software, Inc. <source@mvista.com>
  5. * Derived from code that was:
  6. * Copyright (C) 2006 Komal Shah <komal_shah802003@yahoo.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/serial_8250.h>
  17. #include <linux/ahci_platform.h>
  18. #include <linux/clk.h>
  19. #include <mach/cputype.h>
  20. #include <mach/common.h>
  21. #include <mach/time.h>
  22. #include <mach/da8xx.h>
  23. #include <mach/cpuidle.h>
  24. #include <mach/sram.h>
  25. #include "clock.h"
  26. #include "asp.h"
  27. #define DA8XX_TPCC_BASE 0x01c00000
  28. #define DA8XX_TPTC0_BASE 0x01c08000
  29. #define DA8XX_TPTC1_BASE 0x01c08400
  30. #define DA8XX_WDOG_BASE 0x01c21000 /* DA8XX_TIMER64P1_BASE */
  31. #define DA8XX_I2C0_BASE 0x01c22000
  32. #define DA8XX_RTC_BASE 0x01c23000
  33. #define DA8XX_PRUSS_MEM_BASE 0x01c30000
  34. #define DA8XX_MMCSD0_BASE 0x01c40000
  35. #define DA8XX_SPI0_BASE 0x01c41000
  36. #define DA830_SPI1_BASE 0x01e12000
  37. #define DA8XX_LCD_CNTRL_BASE 0x01e13000
  38. #define DA850_SATA_BASE 0x01e18000
  39. #define DA850_MMCSD1_BASE 0x01e1b000
  40. #define DA8XX_EMAC_CPPI_PORT_BASE 0x01e20000
  41. #define DA8XX_EMAC_CPGMACSS_BASE 0x01e22000
  42. #define DA8XX_EMAC_CPGMAC_BASE 0x01e23000
  43. #define DA8XX_EMAC_MDIO_BASE 0x01e24000
  44. #define DA8XX_I2C1_BASE 0x01e28000
  45. #define DA850_TPCC1_BASE 0x01e30000
  46. #define DA850_TPTC2_BASE 0x01e38000
  47. #define DA850_SPI1_BASE 0x01f0e000
  48. #define DA8XX_DDR2_CTL_BASE 0xb0000000
  49. #define DA8XX_EMAC_CTRL_REG_OFFSET 0x3000
  50. #define DA8XX_EMAC_MOD_REG_OFFSET 0x2000
  51. #define DA8XX_EMAC_RAM_OFFSET 0x0000
  52. #define DA8XX_EMAC_CTRL_RAM_SIZE SZ_8K
  53. #define DA8XX_DMA_SPI0_RX EDMA_CTLR_CHAN(0, 14)
  54. #define DA8XX_DMA_SPI0_TX EDMA_CTLR_CHAN(0, 15)
  55. #define DA8XX_DMA_MMCSD0_RX EDMA_CTLR_CHAN(0, 16)
  56. #define DA8XX_DMA_MMCSD0_TX EDMA_CTLR_CHAN(0, 17)
  57. #define DA8XX_DMA_SPI1_RX EDMA_CTLR_CHAN(0, 18)
  58. #define DA8XX_DMA_SPI1_TX EDMA_CTLR_CHAN(0, 19)
  59. #define DA850_DMA_MMCSD1_RX EDMA_CTLR_CHAN(1, 28)
  60. #define DA850_DMA_MMCSD1_TX EDMA_CTLR_CHAN(1, 29)
  61. void __iomem *da8xx_syscfg0_base;
  62. void __iomem *da8xx_syscfg1_base;
  63. static struct plat_serial8250_port da8xx_serial_pdata[] = {
  64. {
  65. .mapbase = DA8XX_UART0_BASE,
  66. .irq = IRQ_DA8XX_UARTINT0,
  67. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  68. UPF_IOREMAP,
  69. .iotype = UPIO_MEM,
  70. .regshift = 2,
  71. },
  72. {
  73. .mapbase = DA8XX_UART1_BASE,
  74. .irq = IRQ_DA8XX_UARTINT1,
  75. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  76. UPF_IOREMAP,
  77. .iotype = UPIO_MEM,
  78. .regshift = 2,
  79. },
  80. {
  81. .mapbase = DA8XX_UART2_BASE,
  82. .irq = IRQ_DA8XX_UARTINT2,
  83. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  84. UPF_IOREMAP,
  85. .iotype = UPIO_MEM,
  86. .regshift = 2,
  87. },
  88. {
  89. .flags = 0,
  90. },
  91. };
  92. struct platform_device da8xx_serial_device = {
  93. .name = "serial8250",
  94. .id = PLAT8250_DEV_PLATFORM,
  95. .dev = {
  96. .platform_data = da8xx_serial_pdata,
  97. },
  98. };
  99. static const s8 da8xx_queue_tc_mapping[][2] = {
  100. /* {event queue no, TC no} */
  101. {0, 0},
  102. {1, 1},
  103. {-1, -1}
  104. };
  105. static const s8 da8xx_queue_priority_mapping[][2] = {
  106. /* {event queue no, Priority} */
  107. {0, 3},
  108. {1, 7},
  109. {-1, -1}
  110. };
  111. static const s8 da850_queue_tc_mapping[][2] = {
  112. /* {event queue no, TC no} */
  113. {0, 0},
  114. {-1, -1}
  115. };
  116. static const s8 da850_queue_priority_mapping[][2] = {
  117. /* {event queue no, Priority} */
  118. {0, 3},
  119. {-1, -1}
  120. };
  121. static struct edma_soc_info da830_edma_cc0_info = {
  122. .n_channel = 32,
  123. .n_region = 4,
  124. .n_slot = 128,
  125. .n_tc = 2,
  126. .n_cc = 1,
  127. .queue_tc_mapping = da8xx_queue_tc_mapping,
  128. .queue_priority_mapping = da8xx_queue_priority_mapping,
  129. .default_queue = EVENTQ_1,
  130. };
  131. static struct edma_soc_info *da830_edma_info[EDMA_MAX_CC] = {
  132. &da830_edma_cc0_info,
  133. };
  134. static struct edma_soc_info da850_edma_cc_info[] = {
  135. {
  136. .n_channel = 32,
  137. .n_region = 4,
  138. .n_slot = 128,
  139. .n_tc = 2,
  140. .n_cc = 1,
  141. .queue_tc_mapping = da8xx_queue_tc_mapping,
  142. .queue_priority_mapping = da8xx_queue_priority_mapping,
  143. .default_queue = EVENTQ_1,
  144. },
  145. {
  146. .n_channel = 32,
  147. .n_region = 4,
  148. .n_slot = 128,
  149. .n_tc = 1,
  150. .n_cc = 1,
  151. .queue_tc_mapping = da850_queue_tc_mapping,
  152. .queue_priority_mapping = da850_queue_priority_mapping,
  153. .default_queue = EVENTQ_0,
  154. },
  155. };
  156. static struct edma_soc_info *da850_edma_info[EDMA_MAX_CC] = {
  157. &da850_edma_cc_info[0],
  158. &da850_edma_cc_info[1],
  159. };
  160. static struct resource da830_edma_resources[] = {
  161. {
  162. .name = "edma_cc0",
  163. .start = DA8XX_TPCC_BASE,
  164. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  165. .flags = IORESOURCE_MEM,
  166. },
  167. {
  168. .name = "edma_tc0",
  169. .start = DA8XX_TPTC0_BASE,
  170. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  171. .flags = IORESOURCE_MEM,
  172. },
  173. {
  174. .name = "edma_tc1",
  175. .start = DA8XX_TPTC1_BASE,
  176. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  177. .flags = IORESOURCE_MEM,
  178. },
  179. {
  180. .name = "edma0",
  181. .start = IRQ_DA8XX_CCINT0,
  182. .flags = IORESOURCE_IRQ,
  183. },
  184. {
  185. .name = "edma0_err",
  186. .start = IRQ_DA8XX_CCERRINT,
  187. .flags = IORESOURCE_IRQ,
  188. },
  189. };
  190. static struct resource da850_edma_resources[] = {
  191. {
  192. .name = "edma_cc0",
  193. .start = DA8XX_TPCC_BASE,
  194. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  195. .flags = IORESOURCE_MEM,
  196. },
  197. {
  198. .name = "edma_tc0",
  199. .start = DA8XX_TPTC0_BASE,
  200. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  201. .flags = IORESOURCE_MEM,
  202. },
  203. {
  204. .name = "edma_tc1",
  205. .start = DA8XX_TPTC1_BASE,
  206. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  207. .flags = IORESOURCE_MEM,
  208. },
  209. {
  210. .name = "edma_cc1",
  211. .start = DA850_TPCC1_BASE,
  212. .end = DA850_TPCC1_BASE + SZ_32K - 1,
  213. .flags = IORESOURCE_MEM,
  214. },
  215. {
  216. .name = "edma_tc2",
  217. .start = DA850_TPTC2_BASE,
  218. .end = DA850_TPTC2_BASE + SZ_1K - 1,
  219. .flags = IORESOURCE_MEM,
  220. },
  221. {
  222. .name = "edma0",
  223. .start = IRQ_DA8XX_CCINT0,
  224. .flags = IORESOURCE_IRQ,
  225. },
  226. {
  227. .name = "edma0_err",
  228. .start = IRQ_DA8XX_CCERRINT,
  229. .flags = IORESOURCE_IRQ,
  230. },
  231. {
  232. .name = "edma1",
  233. .start = IRQ_DA850_CCINT1,
  234. .flags = IORESOURCE_IRQ,
  235. },
  236. {
  237. .name = "edma1_err",
  238. .start = IRQ_DA850_CCERRINT1,
  239. .flags = IORESOURCE_IRQ,
  240. },
  241. };
  242. static struct platform_device da830_edma_device = {
  243. .name = "edma",
  244. .id = -1,
  245. .dev = {
  246. .platform_data = da830_edma_info,
  247. },
  248. .num_resources = ARRAY_SIZE(da830_edma_resources),
  249. .resource = da830_edma_resources,
  250. };
  251. static struct platform_device da850_edma_device = {
  252. .name = "edma",
  253. .id = -1,
  254. .dev = {
  255. .platform_data = da850_edma_info,
  256. },
  257. .num_resources = ARRAY_SIZE(da850_edma_resources),
  258. .resource = da850_edma_resources,
  259. };
  260. int __init da830_register_edma(struct edma_rsv_info *rsv)
  261. {
  262. da830_edma_cc0_info.rsv = rsv;
  263. return platform_device_register(&da830_edma_device);
  264. }
  265. int __init da850_register_edma(struct edma_rsv_info *rsv[2])
  266. {
  267. if (rsv) {
  268. da850_edma_cc_info[0].rsv = rsv[0];
  269. da850_edma_cc_info[1].rsv = rsv[1];
  270. }
  271. return platform_device_register(&da850_edma_device);
  272. }
  273. static struct resource da8xx_i2c_resources0[] = {
  274. {
  275. .start = DA8XX_I2C0_BASE,
  276. .end = DA8XX_I2C0_BASE + SZ_4K - 1,
  277. .flags = IORESOURCE_MEM,
  278. },
  279. {
  280. .start = IRQ_DA8XX_I2CINT0,
  281. .end = IRQ_DA8XX_I2CINT0,
  282. .flags = IORESOURCE_IRQ,
  283. },
  284. };
  285. static struct platform_device da8xx_i2c_device0 = {
  286. .name = "i2c_davinci",
  287. .id = 1,
  288. .num_resources = ARRAY_SIZE(da8xx_i2c_resources0),
  289. .resource = da8xx_i2c_resources0,
  290. };
  291. static struct resource da8xx_i2c_resources1[] = {
  292. {
  293. .start = DA8XX_I2C1_BASE,
  294. .end = DA8XX_I2C1_BASE + SZ_4K - 1,
  295. .flags = IORESOURCE_MEM,
  296. },
  297. {
  298. .start = IRQ_DA8XX_I2CINT1,
  299. .end = IRQ_DA8XX_I2CINT1,
  300. .flags = IORESOURCE_IRQ,
  301. },
  302. };
  303. static struct platform_device da8xx_i2c_device1 = {
  304. .name = "i2c_davinci",
  305. .id = 2,
  306. .num_resources = ARRAY_SIZE(da8xx_i2c_resources1),
  307. .resource = da8xx_i2c_resources1,
  308. };
  309. int __init da8xx_register_i2c(int instance,
  310. struct davinci_i2c_platform_data *pdata)
  311. {
  312. struct platform_device *pdev;
  313. if (instance == 0)
  314. pdev = &da8xx_i2c_device0;
  315. else if (instance == 1)
  316. pdev = &da8xx_i2c_device1;
  317. else
  318. return -EINVAL;
  319. pdev->dev.platform_data = pdata;
  320. return platform_device_register(pdev);
  321. }
  322. static struct resource da8xx_watchdog_resources[] = {
  323. {
  324. .start = DA8XX_WDOG_BASE,
  325. .end = DA8XX_WDOG_BASE + SZ_4K - 1,
  326. .flags = IORESOURCE_MEM,
  327. },
  328. };
  329. struct platform_device da8xx_wdt_device = {
  330. .name = "watchdog",
  331. .id = -1,
  332. .num_resources = ARRAY_SIZE(da8xx_watchdog_resources),
  333. .resource = da8xx_watchdog_resources,
  334. };
  335. void da8xx_restart(char mode, const char *cmd)
  336. {
  337. davinci_watchdog_reset(&da8xx_wdt_device);
  338. }
  339. int __init da8xx_register_watchdog(void)
  340. {
  341. return platform_device_register(&da8xx_wdt_device);
  342. }
  343. static struct resource da8xx_emac_resources[] = {
  344. {
  345. .start = DA8XX_EMAC_CPPI_PORT_BASE,
  346. .end = DA8XX_EMAC_CPPI_PORT_BASE + SZ_16K - 1,
  347. .flags = IORESOURCE_MEM,
  348. },
  349. {
  350. .start = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  351. .end = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  352. .flags = IORESOURCE_IRQ,
  353. },
  354. {
  355. .start = IRQ_DA8XX_C0_RX_PULSE,
  356. .end = IRQ_DA8XX_C0_RX_PULSE,
  357. .flags = IORESOURCE_IRQ,
  358. },
  359. {
  360. .start = IRQ_DA8XX_C0_TX_PULSE,
  361. .end = IRQ_DA8XX_C0_TX_PULSE,
  362. .flags = IORESOURCE_IRQ,
  363. },
  364. {
  365. .start = IRQ_DA8XX_C0_MISC_PULSE,
  366. .end = IRQ_DA8XX_C0_MISC_PULSE,
  367. .flags = IORESOURCE_IRQ,
  368. },
  369. };
  370. struct emac_platform_data da8xx_emac_pdata = {
  371. .ctrl_reg_offset = DA8XX_EMAC_CTRL_REG_OFFSET,
  372. .ctrl_mod_reg_offset = DA8XX_EMAC_MOD_REG_OFFSET,
  373. .ctrl_ram_offset = DA8XX_EMAC_RAM_OFFSET,
  374. .ctrl_ram_size = DA8XX_EMAC_CTRL_RAM_SIZE,
  375. .version = EMAC_VERSION_2,
  376. };
  377. static struct platform_device da8xx_emac_device = {
  378. .name = "davinci_emac",
  379. .id = 1,
  380. .dev = {
  381. .platform_data = &da8xx_emac_pdata,
  382. },
  383. .num_resources = ARRAY_SIZE(da8xx_emac_resources),
  384. .resource = da8xx_emac_resources,
  385. };
  386. static struct resource da8xx_mdio_resources[] = {
  387. {
  388. .start = DA8XX_EMAC_MDIO_BASE,
  389. .end = DA8XX_EMAC_MDIO_BASE + SZ_4K - 1,
  390. .flags = IORESOURCE_MEM,
  391. },
  392. };
  393. static struct platform_device da8xx_mdio_device = {
  394. .name = "davinci_mdio",
  395. .id = 0,
  396. .num_resources = ARRAY_SIZE(da8xx_mdio_resources),
  397. .resource = da8xx_mdio_resources,
  398. };
  399. int __init da8xx_register_emac(void)
  400. {
  401. int ret;
  402. ret = platform_device_register(&da8xx_mdio_device);
  403. if (ret < 0)
  404. return ret;
  405. ret = platform_device_register(&da8xx_emac_device);
  406. if (ret < 0)
  407. return ret;
  408. ret = clk_add_alias(NULL, dev_name(&da8xx_mdio_device.dev),
  409. NULL, &da8xx_emac_device.dev);
  410. return ret;
  411. }
  412. static struct resource da830_mcasp1_resources[] = {
  413. {
  414. .name = "mcasp1",
  415. .start = DAVINCI_DA830_MCASP1_REG_BASE,
  416. .end = DAVINCI_DA830_MCASP1_REG_BASE + (SZ_1K * 12) - 1,
  417. .flags = IORESOURCE_MEM,
  418. },
  419. /* TX event */
  420. {
  421. .start = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  422. .end = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  423. .flags = IORESOURCE_DMA,
  424. },
  425. /* RX event */
  426. {
  427. .start = DAVINCI_DA830_DMA_MCASP1_AREVT,
  428. .end = DAVINCI_DA830_DMA_MCASP1_AREVT,
  429. .flags = IORESOURCE_DMA,
  430. },
  431. };
  432. static struct platform_device da830_mcasp1_device = {
  433. .name = "davinci-mcasp",
  434. .id = 1,
  435. .num_resources = ARRAY_SIZE(da830_mcasp1_resources),
  436. .resource = da830_mcasp1_resources,
  437. };
  438. static struct resource da850_mcasp_resources[] = {
  439. {
  440. .name = "mcasp",
  441. .start = DAVINCI_DA8XX_MCASP0_REG_BASE,
  442. .end = DAVINCI_DA8XX_MCASP0_REG_BASE + (SZ_1K * 12) - 1,
  443. .flags = IORESOURCE_MEM,
  444. },
  445. /* TX event */
  446. {
  447. .start = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  448. .end = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  449. .flags = IORESOURCE_DMA,
  450. },
  451. /* RX event */
  452. {
  453. .start = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  454. .end = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  455. .flags = IORESOURCE_DMA,
  456. },
  457. };
  458. static struct platform_device da850_mcasp_device = {
  459. .name = "davinci-mcasp",
  460. .id = 0,
  461. .num_resources = ARRAY_SIZE(da850_mcasp_resources),
  462. .resource = da850_mcasp_resources,
  463. };
  464. void __init da8xx_register_mcasp(int id, struct snd_platform_data *pdata)
  465. {
  466. /* DA830/OMAP-L137 has 3 instances of McASP */
  467. if (cpu_is_davinci_da830() && id == 1) {
  468. da830_mcasp1_device.dev.platform_data = pdata;
  469. platform_device_register(&da830_mcasp1_device);
  470. } else if (cpu_is_davinci_da850()) {
  471. da850_mcasp_device.dev.platform_data = pdata;
  472. platform_device_register(&da850_mcasp_device);
  473. }
  474. }
  475. static struct resource da8xx_pruss_resources[] = {
  476. {
  477. .start = DA8XX_PRUSS_MEM_BASE,
  478. .end = DA8XX_PRUSS_MEM_BASE + 0xFFFF,
  479. .flags = IORESOURCE_MEM,
  480. },
  481. {
  482. .start = IRQ_DA8XX_EVTOUT0,
  483. .end = IRQ_DA8XX_EVTOUT0,
  484. .flags = IORESOURCE_IRQ,
  485. },
  486. {
  487. .start = IRQ_DA8XX_EVTOUT1,
  488. .end = IRQ_DA8XX_EVTOUT1,
  489. .flags = IORESOURCE_IRQ,
  490. },
  491. {
  492. .start = IRQ_DA8XX_EVTOUT2,
  493. .end = IRQ_DA8XX_EVTOUT2,
  494. .flags = IORESOURCE_IRQ,
  495. },
  496. {
  497. .start = IRQ_DA8XX_EVTOUT3,
  498. .end = IRQ_DA8XX_EVTOUT3,
  499. .flags = IORESOURCE_IRQ,
  500. },
  501. {
  502. .start = IRQ_DA8XX_EVTOUT4,
  503. .end = IRQ_DA8XX_EVTOUT4,
  504. .flags = IORESOURCE_IRQ,
  505. },
  506. {
  507. .start = IRQ_DA8XX_EVTOUT5,
  508. .end = IRQ_DA8XX_EVTOUT5,
  509. .flags = IORESOURCE_IRQ,
  510. },
  511. {
  512. .start = IRQ_DA8XX_EVTOUT6,
  513. .end = IRQ_DA8XX_EVTOUT6,
  514. .flags = IORESOURCE_IRQ,
  515. },
  516. {
  517. .start = IRQ_DA8XX_EVTOUT7,
  518. .end = IRQ_DA8XX_EVTOUT7,
  519. .flags = IORESOURCE_IRQ,
  520. },
  521. };
  522. static struct uio_pruss_pdata da8xx_uio_pruss_pdata = {
  523. .pintc_base = 0x4000,
  524. };
  525. static struct platform_device da8xx_uio_pruss_dev = {
  526. .name = "pruss_uio",
  527. .id = -1,
  528. .num_resources = ARRAY_SIZE(da8xx_pruss_resources),
  529. .resource = da8xx_pruss_resources,
  530. .dev = {
  531. .coherent_dma_mask = DMA_BIT_MASK(32),
  532. .platform_data = &da8xx_uio_pruss_pdata,
  533. }
  534. };
  535. int __init da8xx_register_uio_pruss(void)
  536. {
  537. da8xx_uio_pruss_pdata.sram_pool = sram_get_gen_pool();
  538. return platform_device_register(&da8xx_uio_pruss_dev);
  539. }
  540. static const struct display_panel disp_panel = {
  541. QVGA,
  542. 16,
  543. 16,
  544. COLOR_ACTIVE,
  545. };
  546. static struct lcd_ctrl_config lcd_cfg = {
  547. &disp_panel,
  548. .ac_bias = 255,
  549. .ac_bias_intrpt = 0,
  550. .dma_burst_sz = 16,
  551. .bpp = 16,
  552. .fdd = 255,
  553. .tft_alt_mode = 0,
  554. .stn_565_mode = 0,
  555. .mono_8bit_mode = 0,
  556. .invert_line_clock = 1,
  557. .invert_frm_clock = 1,
  558. .sync_edge = 0,
  559. .sync_ctrl = 1,
  560. .raster_order = 0,
  561. .fifo_th = 6,
  562. };
  563. struct da8xx_lcdc_platform_data sharp_lcd035q3dg01_pdata = {
  564. .manu_name = "sharp",
  565. .controller_data = &lcd_cfg,
  566. .type = "Sharp_LCD035Q3DG01",
  567. };
  568. struct da8xx_lcdc_platform_data sharp_lk043t1dg01_pdata = {
  569. .manu_name = "sharp",
  570. .controller_data = &lcd_cfg,
  571. .type = "Sharp_LK043T1DG01",
  572. };
  573. static struct resource da8xx_lcdc_resources[] = {
  574. [0] = { /* registers */
  575. .start = DA8XX_LCD_CNTRL_BASE,
  576. .end = DA8XX_LCD_CNTRL_BASE + SZ_4K - 1,
  577. .flags = IORESOURCE_MEM,
  578. },
  579. [1] = { /* interrupt */
  580. .start = IRQ_DA8XX_LCDINT,
  581. .end = IRQ_DA8XX_LCDINT,
  582. .flags = IORESOURCE_IRQ,
  583. },
  584. };
  585. static struct platform_device da8xx_lcdc_device = {
  586. .name = "da8xx_lcdc",
  587. .id = 0,
  588. .num_resources = ARRAY_SIZE(da8xx_lcdc_resources),
  589. .resource = da8xx_lcdc_resources,
  590. };
  591. int __init da8xx_register_lcdc(struct da8xx_lcdc_platform_data *pdata)
  592. {
  593. da8xx_lcdc_device.dev.platform_data = pdata;
  594. return platform_device_register(&da8xx_lcdc_device);
  595. }
  596. static struct resource da8xx_mmcsd0_resources[] = {
  597. { /* registers */
  598. .start = DA8XX_MMCSD0_BASE,
  599. .end = DA8XX_MMCSD0_BASE + SZ_4K - 1,
  600. .flags = IORESOURCE_MEM,
  601. },
  602. { /* interrupt */
  603. .start = IRQ_DA8XX_MMCSDINT0,
  604. .end = IRQ_DA8XX_MMCSDINT0,
  605. .flags = IORESOURCE_IRQ,
  606. },
  607. { /* DMA RX */
  608. .start = DA8XX_DMA_MMCSD0_RX,
  609. .end = DA8XX_DMA_MMCSD0_RX,
  610. .flags = IORESOURCE_DMA,
  611. },
  612. { /* DMA TX */
  613. .start = DA8XX_DMA_MMCSD0_TX,
  614. .end = DA8XX_DMA_MMCSD0_TX,
  615. .flags = IORESOURCE_DMA,
  616. },
  617. };
  618. static struct platform_device da8xx_mmcsd0_device = {
  619. .name = "davinci_mmc",
  620. .id = 0,
  621. .num_resources = ARRAY_SIZE(da8xx_mmcsd0_resources),
  622. .resource = da8xx_mmcsd0_resources,
  623. };
  624. int __init da8xx_register_mmcsd0(struct davinci_mmc_config *config)
  625. {
  626. da8xx_mmcsd0_device.dev.platform_data = config;
  627. return platform_device_register(&da8xx_mmcsd0_device);
  628. }
  629. #ifdef CONFIG_ARCH_DAVINCI_DA850
  630. static struct resource da850_mmcsd1_resources[] = {
  631. { /* registers */
  632. .start = DA850_MMCSD1_BASE,
  633. .end = DA850_MMCSD1_BASE + SZ_4K - 1,
  634. .flags = IORESOURCE_MEM,
  635. },
  636. { /* interrupt */
  637. .start = IRQ_DA850_MMCSDINT0_1,
  638. .end = IRQ_DA850_MMCSDINT0_1,
  639. .flags = IORESOURCE_IRQ,
  640. },
  641. { /* DMA RX */
  642. .start = DA850_DMA_MMCSD1_RX,
  643. .end = DA850_DMA_MMCSD1_RX,
  644. .flags = IORESOURCE_DMA,
  645. },
  646. { /* DMA TX */
  647. .start = DA850_DMA_MMCSD1_TX,
  648. .end = DA850_DMA_MMCSD1_TX,
  649. .flags = IORESOURCE_DMA,
  650. },
  651. };
  652. static struct platform_device da850_mmcsd1_device = {
  653. .name = "davinci_mmc",
  654. .id = 1,
  655. .num_resources = ARRAY_SIZE(da850_mmcsd1_resources),
  656. .resource = da850_mmcsd1_resources,
  657. };
  658. int __init da850_register_mmcsd1(struct davinci_mmc_config *config)
  659. {
  660. da850_mmcsd1_device.dev.platform_data = config;
  661. return platform_device_register(&da850_mmcsd1_device);
  662. }
  663. #endif
  664. static struct resource da8xx_rtc_resources[] = {
  665. {
  666. .start = DA8XX_RTC_BASE,
  667. .end = DA8XX_RTC_BASE + SZ_4K - 1,
  668. .flags = IORESOURCE_MEM,
  669. },
  670. { /* timer irq */
  671. .start = IRQ_DA8XX_RTC,
  672. .end = IRQ_DA8XX_RTC,
  673. .flags = IORESOURCE_IRQ,
  674. },
  675. { /* alarm irq */
  676. .start = IRQ_DA8XX_RTC,
  677. .end = IRQ_DA8XX_RTC,
  678. .flags = IORESOURCE_IRQ,
  679. },
  680. };
  681. static struct platform_device da8xx_rtc_device = {
  682. .name = "omap_rtc",
  683. .id = -1,
  684. .num_resources = ARRAY_SIZE(da8xx_rtc_resources),
  685. .resource = da8xx_rtc_resources,
  686. };
  687. int da8xx_register_rtc(void)
  688. {
  689. int ret;
  690. void __iomem *base;
  691. base = ioremap(DA8XX_RTC_BASE, SZ_4K);
  692. if (WARN_ON(!base))
  693. return -ENOMEM;
  694. /* Unlock the rtc's registers */
  695. __raw_writel(0x83e70b13, base + 0x6c);
  696. __raw_writel(0x95a4f1e0, base + 0x70);
  697. iounmap(base);
  698. ret = platform_device_register(&da8xx_rtc_device);
  699. if (!ret)
  700. /* Atleast on DA850, RTC is a wakeup source */
  701. device_init_wakeup(&da8xx_rtc_device.dev, true);
  702. return ret;
  703. }
  704. static void __iomem *da8xx_ddr2_ctlr_base;
  705. void __iomem * __init da8xx_get_mem_ctlr(void)
  706. {
  707. if (da8xx_ddr2_ctlr_base)
  708. return da8xx_ddr2_ctlr_base;
  709. da8xx_ddr2_ctlr_base = ioremap(DA8XX_DDR2_CTL_BASE, SZ_32K);
  710. if (!da8xx_ddr2_ctlr_base)
  711. pr_warning("%s: Unable to map DDR2 controller", __func__);
  712. return da8xx_ddr2_ctlr_base;
  713. }
  714. static struct resource da8xx_cpuidle_resources[] = {
  715. {
  716. .start = DA8XX_DDR2_CTL_BASE,
  717. .end = DA8XX_DDR2_CTL_BASE + SZ_32K - 1,
  718. .flags = IORESOURCE_MEM,
  719. },
  720. };
  721. /* DA8XX devices support DDR2 power down */
  722. static struct davinci_cpuidle_config da8xx_cpuidle_pdata = {
  723. .ddr2_pdown = 1,
  724. };
  725. static struct platform_device da8xx_cpuidle_device = {
  726. .name = "cpuidle-davinci",
  727. .num_resources = ARRAY_SIZE(da8xx_cpuidle_resources),
  728. .resource = da8xx_cpuidle_resources,
  729. .dev = {
  730. .platform_data = &da8xx_cpuidle_pdata,
  731. },
  732. };
  733. int __init da8xx_register_cpuidle(void)
  734. {
  735. da8xx_cpuidle_pdata.ddr2_ctlr_base = da8xx_get_mem_ctlr();
  736. return platform_device_register(&da8xx_cpuidle_device);
  737. }
  738. static struct resource da8xx_spi0_resources[] = {
  739. [0] = {
  740. .start = DA8XX_SPI0_BASE,
  741. .end = DA8XX_SPI0_BASE + SZ_4K - 1,
  742. .flags = IORESOURCE_MEM,
  743. },
  744. [1] = {
  745. .start = IRQ_DA8XX_SPINT0,
  746. .end = IRQ_DA8XX_SPINT0,
  747. .flags = IORESOURCE_IRQ,
  748. },
  749. [2] = {
  750. .start = DA8XX_DMA_SPI0_RX,
  751. .end = DA8XX_DMA_SPI0_RX,
  752. .flags = IORESOURCE_DMA,
  753. },
  754. [3] = {
  755. .start = DA8XX_DMA_SPI0_TX,
  756. .end = DA8XX_DMA_SPI0_TX,
  757. .flags = IORESOURCE_DMA,
  758. },
  759. };
  760. static struct resource da8xx_spi1_resources[] = {
  761. [0] = {
  762. .start = DA830_SPI1_BASE,
  763. .end = DA830_SPI1_BASE + SZ_4K - 1,
  764. .flags = IORESOURCE_MEM,
  765. },
  766. [1] = {
  767. .start = IRQ_DA8XX_SPINT1,
  768. .end = IRQ_DA8XX_SPINT1,
  769. .flags = IORESOURCE_IRQ,
  770. },
  771. [2] = {
  772. .start = DA8XX_DMA_SPI1_RX,
  773. .end = DA8XX_DMA_SPI1_RX,
  774. .flags = IORESOURCE_DMA,
  775. },
  776. [3] = {
  777. .start = DA8XX_DMA_SPI1_TX,
  778. .end = DA8XX_DMA_SPI1_TX,
  779. .flags = IORESOURCE_DMA,
  780. },
  781. };
  782. struct davinci_spi_platform_data da8xx_spi_pdata[] = {
  783. [0] = {
  784. .version = SPI_VERSION_2,
  785. .intr_line = 1,
  786. .dma_event_q = EVENTQ_0,
  787. },
  788. [1] = {
  789. .version = SPI_VERSION_2,
  790. .intr_line = 1,
  791. .dma_event_q = EVENTQ_0,
  792. },
  793. };
  794. static struct platform_device da8xx_spi_device[] = {
  795. [0] = {
  796. .name = "spi_davinci",
  797. .id = 0,
  798. .num_resources = ARRAY_SIZE(da8xx_spi0_resources),
  799. .resource = da8xx_spi0_resources,
  800. .dev = {
  801. .platform_data = &da8xx_spi_pdata[0],
  802. },
  803. },
  804. [1] = {
  805. .name = "spi_davinci",
  806. .id = 1,
  807. .num_resources = ARRAY_SIZE(da8xx_spi1_resources),
  808. .resource = da8xx_spi1_resources,
  809. .dev = {
  810. .platform_data = &da8xx_spi_pdata[1],
  811. },
  812. },
  813. };
  814. int __init da8xx_register_spi(int instance, const struct spi_board_info *info,
  815. unsigned len)
  816. {
  817. int ret;
  818. if (instance < 0 || instance > 1)
  819. return -EINVAL;
  820. ret = spi_register_board_info(info, len);
  821. if (ret)
  822. pr_warning("%s: failed to register board info for spi %d :"
  823. " %d\n", __func__, instance, ret);
  824. da8xx_spi_pdata[instance].num_chipselect = len;
  825. if (instance == 1 && cpu_is_davinci_da850()) {
  826. da8xx_spi1_resources[0].start = DA850_SPI1_BASE;
  827. da8xx_spi1_resources[0].end = DA850_SPI1_BASE + SZ_4K - 1;
  828. }
  829. return platform_device_register(&da8xx_spi_device[instance]);
  830. }
  831. #ifdef CONFIG_ARCH_DAVINCI_DA850
  832. static struct resource da850_sata_resources[] = {
  833. {
  834. .start = DA850_SATA_BASE,
  835. .end = DA850_SATA_BASE + 0x1fff,
  836. .flags = IORESOURCE_MEM,
  837. },
  838. {
  839. .start = IRQ_DA850_SATAINT,
  840. .flags = IORESOURCE_IRQ,
  841. },
  842. };
  843. /* SATA PHY Control Register offset from AHCI base */
  844. #define SATA_P0PHYCR_REG 0x178
  845. #define SATA_PHY_MPY(x) ((x) << 0)
  846. #define SATA_PHY_LOS(x) ((x) << 6)
  847. #define SATA_PHY_RXCDR(x) ((x) << 10)
  848. #define SATA_PHY_RXEQ(x) ((x) << 13)
  849. #define SATA_PHY_TXSWING(x) ((x) << 19)
  850. #define SATA_PHY_ENPLL(x) ((x) << 31)
  851. static struct clk *da850_sata_clk;
  852. static unsigned long da850_sata_refclkpn;
  853. /* Supported DA850 SATA crystal frequencies */
  854. #define KHZ_TO_HZ(freq) ((freq) * 1000)
  855. static unsigned long da850_sata_xtal[] = {
  856. KHZ_TO_HZ(300000),
  857. KHZ_TO_HZ(250000),
  858. 0, /* Reserved */
  859. KHZ_TO_HZ(187500),
  860. KHZ_TO_HZ(150000),
  861. KHZ_TO_HZ(125000),
  862. KHZ_TO_HZ(120000),
  863. KHZ_TO_HZ(100000),
  864. KHZ_TO_HZ(75000),
  865. KHZ_TO_HZ(60000),
  866. };
  867. static int da850_sata_init(struct device *dev, void __iomem *addr)
  868. {
  869. int i, ret;
  870. unsigned int val;
  871. da850_sata_clk = clk_get(dev, NULL);
  872. if (IS_ERR(da850_sata_clk))
  873. return PTR_ERR(da850_sata_clk);
  874. ret = clk_prepare_enable(da850_sata_clk);
  875. if (ret)
  876. goto err0;
  877. /* Enable SATA clock receiver */
  878. val = __raw_readl(DA8XX_SYSCFG1_VIRT(DA8XX_PWRDN_REG));
  879. val &= ~BIT(0);
  880. __raw_writel(val, DA8XX_SYSCFG1_VIRT(DA8XX_PWRDN_REG));
  881. /* Get the multiplier needed for 1.5GHz PLL output */
  882. for (i = 0; i < ARRAY_SIZE(da850_sata_xtal); i++)
  883. if (da850_sata_xtal[i] == da850_sata_refclkpn)
  884. break;
  885. if (i == ARRAY_SIZE(da850_sata_xtal)) {
  886. ret = -EINVAL;
  887. goto err1;
  888. }
  889. val = SATA_PHY_MPY(i + 1) |
  890. SATA_PHY_LOS(1) |
  891. SATA_PHY_RXCDR(4) |
  892. SATA_PHY_RXEQ(1) |
  893. SATA_PHY_TXSWING(3) |
  894. SATA_PHY_ENPLL(1);
  895. __raw_writel(val, addr + SATA_P0PHYCR_REG);
  896. return 0;
  897. err1:
  898. clk_disable_unprepare(da850_sata_clk);
  899. err0:
  900. clk_put(da850_sata_clk);
  901. return ret;
  902. }
  903. static void da850_sata_exit(struct device *dev)
  904. {
  905. clk_disable_unprepare(da850_sata_clk);
  906. clk_put(da850_sata_clk);
  907. }
  908. static struct ahci_platform_data da850_sata_pdata = {
  909. .init = da850_sata_init,
  910. .exit = da850_sata_exit,
  911. };
  912. static u64 da850_sata_dmamask = DMA_BIT_MASK(32);
  913. static struct platform_device da850_sata_device = {
  914. .name = "ahci",
  915. .id = -1,
  916. .dev = {
  917. .platform_data = &da850_sata_pdata,
  918. .dma_mask = &da850_sata_dmamask,
  919. .coherent_dma_mask = DMA_BIT_MASK(32),
  920. },
  921. .num_resources = ARRAY_SIZE(da850_sata_resources),
  922. .resource = da850_sata_resources,
  923. };
  924. int __init da850_register_sata(unsigned long refclkpn)
  925. {
  926. da850_sata_refclkpn = refclkpn;
  927. if (!da850_sata_refclkpn)
  928. return -EINVAL;
  929. return platform_device_register(&da850_sata_device);
  930. }
  931. #endif