cpsw.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332
  1. /*
  2. * Texas Instruments Ethernet Switch Driver
  3. *
  4. * Copyright (C) 2012 Texas Instruments
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation version 2.
  9. *
  10. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  11. * kind, whether express or implied; without even the implied warranty
  12. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/io.h>
  17. #include <linux/clk.h>
  18. #include <linux/timer.h>
  19. #include <linux/module.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/irqreturn.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/if_ether.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/phy.h>
  27. #include <linux/workqueue.h>
  28. #include <linux/delay.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/of.h>
  31. #include <linux/of_net.h>
  32. #include <linux/of_device.h>
  33. #include <linux/platform_data/cpsw.h>
  34. #include "cpsw_ale.h"
  35. #include "davinci_cpdma.h"
  36. #define CPSW_DEBUG (NETIF_MSG_HW | NETIF_MSG_WOL | \
  37. NETIF_MSG_DRV | NETIF_MSG_LINK | \
  38. NETIF_MSG_IFUP | NETIF_MSG_INTR | \
  39. NETIF_MSG_PROBE | NETIF_MSG_TIMER | \
  40. NETIF_MSG_IFDOWN | NETIF_MSG_RX_ERR | \
  41. NETIF_MSG_TX_ERR | NETIF_MSG_TX_DONE | \
  42. NETIF_MSG_PKTDATA | NETIF_MSG_TX_QUEUED | \
  43. NETIF_MSG_RX_STATUS)
  44. #define cpsw_info(priv, type, format, ...) \
  45. do { \
  46. if (netif_msg_##type(priv) && net_ratelimit()) \
  47. dev_info(priv->dev, format, ## __VA_ARGS__); \
  48. } while (0)
  49. #define cpsw_err(priv, type, format, ...) \
  50. do { \
  51. if (netif_msg_##type(priv) && net_ratelimit()) \
  52. dev_err(priv->dev, format, ## __VA_ARGS__); \
  53. } while (0)
  54. #define cpsw_dbg(priv, type, format, ...) \
  55. do { \
  56. if (netif_msg_##type(priv) && net_ratelimit()) \
  57. dev_dbg(priv->dev, format, ## __VA_ARGS__); \
  58. } while (0)
  59. #define cpsw_notice(priv, type, format, ...) \
  60. do { \
  61. if (netif_msg_##type(priv) && net_ratelimit()) \
  62. dev_notice(priv->dev, format, ## __VA_ARGS__); \
  63. } while (0)
  64. #define ALE_ALL_PORTS 0x7
  65. #define CPSW_MAJOR_VERSION(reg) (reg >> 8 & 0x7)
  66. #define CPSW_MINOR_VERSION(reg) (reg & 0xff)
  67. #define CPSW_RTL_VERSION(reg) ((reg >> 11) & 0x1f)
  68. #define CPSW_VERSION_1 0x19010a
  69. #define CPSW_VERSION_2 0x19010c
  70. #define CPDMA_RXTHRESH 0x0c0
  71. #define CPDMA_RXFREE 0x0e0
  72. #define CPDMA_TXHDP 0x00
  73. #define CPDMA_RXHDP 0x20
  74. #define CPDMA_TXCP 0x40
  75. #define CPDMA_RXCP 0x60
  76. #define cpsw_dma_regs(base, offset) \
  77. (void __iomem *)((base) + (offset))
  78. #define cpsw_dma_rxthresh(base, offset) \
  79. (void __iomem *)((base) + (offset) + CPDMA_RXTHRESH)
  80. #define cpsw_dma_rxfree(base, offset) \
  81. (void __iomem *)((base) + (offset) + CPDMA_RXFREE)
  82. #define cpsw_dma_txhdp(base, offset) \
  83. (void __iomem *)((base) + (offset) + CPDMA_TXHDP)
  84. #define cpsw_dma_rxhdp(base, offset) \
  85. (void __iomem *)((base) + (offset) + CPDMA_RXHDP)
  86. #define cpsw_dma_txcp(base, offset) \
  87. (void __iomem *)((base) + (offset) + CPDMA_TXCP)
  88. #define cpsw_dma_rxcp(base, offset) \
  89. (void __iomem *)((base) + (offset) + CPDMA_RXCP)
  90. #define CPSW_POLL_WEIGHT 64
  91. #define CPSW_MIN_PACKET_SIZE 60
  92. #define CPSW_MAX_PACKET_SIZE (1500 + 14 + 4 + 4)
  93. #define RX_PRIORITY_MAPPING 0x76543210
  94. #define TX_PRIORITY_MAPPING 0x33221100
  95. #define CPDMA_TX_PRIORITY_MAP 0x76543210
  96. #define cpsw_enable_irq(priv) \
  97. do { \
  98. u32 i; \
  99. for (i = 0; i < priv->num_irqs; i++) \
  100. enable_irq(priv->irqs_table[i]); \
  101. } while (0);
  102. #define cpsw_disable_irq(priv) \
  103. do { \
  104. u32 i; \
  105. for (i = 0; i < priv->num_irqs; i++) \
  106. disable_irq_nosync(priv->irqs_table[i]); \
  107. } while (0);
  108. static int debug_level;
  109. module_param(debug_level, int, 0);
  110. MODULE_PARM_DESC(debug_level, "cpsw debug level (NETIF_MSG bits)");
  111. static int ale_ageout = 10;
  112. module_param(ale_ageout, int, 0);
  113. MODULE_PARM_DESC(ale_ageout, "cpsw ale ageout interval (seconds)");
  114. static int rx_packet_max = CPSW_MAX_PACKET_SIZE;
  115. module_param(rx_packet_max, int, 0);
  116. MODULE_PARM_DESC(rx_packet_max, "maximum receive packet size (bytes)");
  117. struct cpsw_wr_regs {
  118. u32 id_ver;
  119. u32 soft_reset;
  120. u32 control;
  121. u32 int_control;
  122. u32 rx_thresh_en;
  123. u32 rx_en;
  124. u32 tx_en;
  125. u32 misc_en;
  126. };
  127. struct cpsw_ss_regs {
  128. u32 id_ver;
  129. u32 control;
  130. u32 soft_reset;
  131. u32 stat_port_en;
  132. u32 ptype;
  133. u32 soft_idle;
  134. u32 thru_rate;
  135. u32 gap_thresh;
  136. u32 tx_start_wds;
  137. u32 flow_control;
  138. u32 vlan_ltype;
  139. u32 ts_ltype;
  140. u32 dlr_ltype;
  141. };
  142. /* CPSW_PORT_V1 */
  143. #define CPSW1_MAX_BLKS 0x00 /* Maximum FIFO Blocks */
  144. #define CPSW1_BLK_CNT 0x04 /* FIFO Block Usage Count (Read Only) */
  145. #define CPSW1_TX_IN_CTL 0x08 /* Transmit FIFO Control */
  146. #define CPSW1_PORT_VLAN 0x0c /* VLAN Register */
  147. #define CPSW1_TX_PRI_MAP 0x10 /* Tx Header Priority to Switch Pri Mapping */
  148. #define CPSW1_TS_CTL 0x14 /* Time Sync Control */
  149. #define CPSW1_TS_SEQ_LTYPE 0x18 /* Time Sync Sequence ID Offset and Msg Type */
  150. #define CPSW1_TS_VLAN 0x1c /* Time Sync VLAN1 and VLAN2 */
  151. /* CPSW_PORT_V2 */
  152. #define CPSW2_CONTROL 0x00 /* Control Register */
  153. #define CPSW2_MAX_BLKS 0x08 /* Maximum FIFO Blocks */
  154. #define CPSW2_BLK_CNT 0x0c /* FIFO Block Usage Count (Read Only) */
  155. #define CPSW2_TX_IN_CTL 0x10 /* Transmit FIFO Control */
  156. #define CPSW2_PORT_VLAN 0x14 /* VLAN Register */
  157. #define CPSW2_TX_PRI_MAP 0x18 /* Tx Header Priority to Switch Pri Mapping */
  158. #define CPSW2_TS_SEQ_MTYPE 0x1c /* Time Sync Sequence ID Offset and Msg Type */
  159. /* CPSW_PORT_V1 and V2 */
  160. #define SA_LO 0x20 /* CPGMAC_SL Source Address Low */
  161. #define SA_HI 0x24 /* CPGMAC_SL Source Address High */
  162. #define SEND_PERCENT 0x28 /* Transmit Queue Send Percentages */
  163. /* CPSW_PORT_V2 only */
  164. #define RX_DSCP_PRI_MAP0 0x30 /* Rx DSCP Priority to Rx Packet Mapping */
  165. #define RX_DSCP_PRI_MAP1 0x34 /* Rx DSCP Priority to Rx Packet Mapping */
  166. #define RX_DSCP_PRI_MAP2 0x38 /* Rx DSCP Priority to Rx Packet Mapping */
  167. #define RX_DSCP_PRI_MAP3 0x3c /* Rx DSCP Priority to Rx Packet Mapping */
  168. #define RX_DSCP_PRI_MAP4 0x40 /* Rx DSCP Priority to Rx Packet Mapping */
  169. #define RX_DSCP_PRI_MAP5 0x44 /* Rx DSCP Priority to Rx Packet Mapping */
  170. #define RX_DSCP_PRI_MAP6 0x48 /* Rx DSCP Priority to Rx Packet Mapping */
  171. #define RX_DSCP_PRI_MAP7 0x4c /* Rx DSCP Priority to Rx Packet Mapping */
  172. /* Bit definitions for the CPSW2_CONTROL register */
  173. #define PASS_PRI_TAGGED (1<<24) /* Pass Priority Tagged */
  174. #define VLAN_LTYPE2_EN (1<<21) /* VLAN LTYPE 2 enable */
  175. #define VLAN_LTYPE1_EN (1<<20) /* VLAN LTYPE 1 enable */
  176. #define DSCP_PRI_EN (1<<16) /* DSCP Priority Enable */
  177. #define TS_320 (1<<14) /* Time Sync Dest Port 320 enable */
  178. #define TS_319 (1<<13) /* Time Sync Dest Port 319 enable */
  179. #define TS_132 (1<<12) /* Time Sync Dest IP Addr 132 enable */
  180. #define TS_131 (1<<11) /* Time Sync Dest IP Addr 131 enable */
  181. #define TS_130 (1<<10) /* Time Sync Dest IP Addr 130 enable */
  182. #define TS_129 (1<<9) /* Time Sync Dest IP Addr 129 enable */
  183. #define TS_BIT8 (1<<8) /* ts_ttl_nonzero? */
  184. #define TS_ANNEX_D_EN (1<<4) /* Time Sync Annex D enable */
  185. #define TS_LTYPE2_EN (1<<3) /* Time Sync LTYPE 2 enable */
  186. #define TS_LTYPE1_EN (1<<2) /* Time Sync LTYPE 1 enable */
  187. #define TS_TX_EN (1<<1) /* Time Sync Transmit Enable */
  188. #define TS_RX_EN (1<<0) /* Time Sync Receive Enable */
  189. #define CTRL_TS_BITS \
  190. (TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 | TS_BIT8 | \
  191. TS_ANNEX_D_EN | TS_LTYPE1_EN)
  192. #define CTRL_ALL_TS_MASK (CTRL_TS_BITS | TS_TX_EN | TS_RX_EN)
  193. #define CTRL_TX_TS_BITS (CTRL_TS_BITS | TS_TX_EN)
  194. #define CTRL_RX_TS_BITS (CTRL_TS_BITS | TS_RX_EN)
  195. /* Bit definitions for the CPSW2_TS_SEQ_MTYPE register */
  196. #define TS_SEQ_ID_OFFSET_SHIFT (16) /* Time Sync Sequence ID Offset */
  197. #define TS_SEQ_ID_OFFSET_MASK (0x3f)
  198. #define TS_MSG_TYPE_EN_SHIFT (0) /* Time Sync Message Type Enable */
  199. #define TS_MSG_TYPE_EN_MASK (0xffff)
  200. /* The PTP event messages - Sync, Delay_Req, Pdelay_Req, and Pdelay_Resp. */
  201. #define EVENT_MSG_BITS ((1<<0) | (1<<1) | (1<<2) | (1<<3))
  202. struct cpsw_host_regs {
  203. u32 max_blks;
  204. u32 blk_cnt;
  205. u32 flow_thresh;
  206. u32 port_vlan;
  207. u32 tx_pri_map;
  208. u32 cpdma_tx_pri_map;
  209. u32 cpdma_rx_chan_map;
  210. };
  211. struct cpsw_sliver_regs {
  212. u32 id_ver;
  213. u32 mac_control;
  214. u32 mac_status;
  215. u32 soft_reset;
  216. u32 rx_maxlen;
  217. u32 __reserved_0;
  218. u32 rx_pause;
  219. u32 tx_pause;
  220. u32 __reserved_1;
  221. u32 rx_pri_map;
  222. };
  223. struct cpsw_slave {
  224. void __iomem *regs;
  225. struct cpsw_sliver_regs __iomem *sliver;
  226. int slave_num;
  227. u32 mac_control;
  228. struct cpsw_slave_data *data;
  229. struct phy_device *phy;
  230. };
  231. static inline u32 slave_read(struct cpsw_slave *slave, u32 offset)
  232. {
  233. return __raw_readl(slave->regs + offset);
  234. }
  235. static inline void slave_write(struct cpsw_slave *slave, u32 val, u32 offset)
  236. {
  237. __raw_writel(val, slave->regs + offset);
  238. }
  239. struct cpsw_priv {
  240. spinlock_t lock;
  241. struct platform_device *pdev;
  242. struct net_device *ndev;
  243. struct resource *cpsw_res;
  244. struct resource *cpsw_ss_res;
  245. struct napi_struct napi;
  246. struct device *dev;
  247. struct cpsw_platform_data data;
  248. struct cpsw_ss_regs __iomem *regs;
  249. struct cpsw_wr_regs __iomem *wr_regs;
  250. struct cpsw_host_regs __iomem *host_port_regs;
  251. u32 msg_enable;
  252. u32 version;
  253. struct net_device_stats stats;
  254. int rx_packet_max;
  255. int host_port;
  256. struct clk *clk;
  257. u8 mac_addr[ETH_ALEN];
  258. struct cpsw_slave *slaves;
  259. struct cpdma_ctlr *dma;
  260. struct cpdma_chan *txch, *rxch;
  261. struct cpsw_ale *ale;
  262. /* snapshot of IRQ numbers */
  263. u32 irqs_table[4];
  264. u32 num_irqs;
  265. };
  266. #define napi_to_priv(napi) container_of(napi, struct cpsw_priv, napi)
  267. #define for_each_slave(priv, func, arg...) \
  268. do { \
  269. int idx; \
  270. for (idx = 0; idx < (priv)->data.slaves; idx++) \
  271. (func)((priv)->slaves + idx, ##arg); \
  272. } while (0)
  273. static void cpsw_ndo_set_rx_mode(struct net_device *ndev)
  274. {
  275. struct cpsw_priv *priv = netdev_priv(ndev);
  276. if (ndev->flags & IFF_PROMISC) {
  277. /* Enable promiscuous mode */
  278. dev_err(priv->dev, "Ignoring Promiscuous mode\n");
  279. return;
  280. }
  281. /* Clear all mcast from ALE */
  282. cpsw_ale_flush_multicast(priv->ale, ALE_ALL_PORTS << priv->host_port);
  283. if (!netdev_mc_empty(ndev)) {
  284. struct netdev_hw_addr *ha;
  285. /* program multicast address list into ALE register */
  286. netdev_for_each_mc_addr(ha, ndev) {
  287. cpsw_ale_add_mcast(priv->ale, (u8 *)ha->addr,
  288. ALE_ALL_PORTS << priv->host_port, 0, 0);
  289. }
  290. }
  291. }
  292. static void cpsw_intr_enable(struct cpsw_priv *priv)
  293. {
  294. __raw_writel(0xFF, &priv->wr_regs->tx_en);
  295. __raw_writel(0xFF, &priv->wr_regs->rx_en);
  296. cpdma_ctlr_int_ctrl(priv->dma, true);
  297. return;
  298. }
  299. static void cpsw_intr_disable(struct cpsw_priv *priv)
  300. {
  301. __raw_writel(0, &priv->wr_regs->tx_en);
  302. __raw_writel(0, &priv->wr_regs->rx_en);
  303. cpdma_ctlr_int_ctrl(priv->dma, false);
  304. return;
  305. }
  306. void cpsw_tx_handler(void *token, int len, int status)
  307. {
  308. struct sk_buff *skb = token;
  309. struct net_device *ndev = skb->dev;
  310. struct cpsw_priv *priv = netdev_priv(ndev);
  311. if (unlikely(netif_queue_stopped(ndev)))
  312. netif_start_queue(ndev);
  313. priv->stats.tx_packets++;
  314. priv->stats.tx_bytes += len;
  315. dev_kfree_skb_any(skb);
  316. }
  317. void cpsw_rx_handler(void *token, int len, int status)
  318. {
  319. struct sk_buff *skb = token;
  320. struct net_device *ndev = skb->dev;
  321. struct cpsw_priv *priv = netdev_priv(ndev);
  322. int ret = 0;
  323. /* free and bail if we are shutting down */
  324. if (unlikely(!netif_running(ndev)) ||
  325. unlikely(!netif_carrier_ok(ndev))) {
  326. dev_kfree_skb_any(skb);
  327. return;
  328. }
  329. if (likely(status >= 0)) {
  330. skb_put(skb, len);
  331. skb->protocol = eth_type_trans(skb, ndev);
  332. netif_receive_skb(skb);
  333. priv->stats.rx_bytes += len;
  334. priv->stats.rx_packets++;
  335. skb = NULL;
  336. }
  337. if (unlikely(!netif_running(ndev))) {
  338. if (skb)
  339. dev_kfree_skb_any(skb);
  340. return;
  341. }
  342. if (likely(!skb)) {
  343. skb = netdev_alloc_skb_ip_align(ndev, priv->rx_packet_max);
  344. if (WARN_ON(!skb))
  345. return;
  346. ret = cpdma_chan_submit(priv->rxch, skb, skb->data,
  347. skb_tailroom(skb), GFP_KERNEL);
  348. }
  349. WARN_ON(ret < 0);
  350. }
  351. static irqreturn_t cpsw_interrupt(int irq, void *dev_id)
  352. {
  353. struct cpsw_priv *priv = dev_id;
  354. if (likely(netif_running(priv->ndev))) {
  355. cpsw_intr_disable(priv);
  356. cpsw_disable_irq(priv);
  357. napi_schedule(&priv->napi);
  358. }
  359. return IRQ_HANDLED;
  360. }
  361. static inline int cpsw_get_slave_port(struct cpsw_priv *priv, u32 slave_num)
  362. {
  363. if (priv->host_port == 0)
  364. return slave_num + 1;
  365. else
  366. return slave_num;
  367. }
  368. static int cpsw_poll(struct napi_struct *napi, int budget)
  369. {
  370. struct cpsw_priv *priv = napi_to_priv(napi);
  371. int num_tx, num_rx;
  372. num_tx = cpdma_chan_process(priv->txch, 128);
  373. num_rx = cpdma_chan_process(priv->rxch, budget);
  374. if (num_rx || num_tx)
  375. cpsw_dbg(priv, intr, "poll %d rx, %d tx pkts\n",
  376. num_rx, num_tx);
  377. if (num_rx < budget) {
  378. napi_complete(napi);
  379. cpsw_intr_enable(priv);
  380. cpdma_ctlr_eoi(priv->dma);
  381. cpsw_enable_irq(priv);
  382. }
  383. return num_rx;
  384. }
  385. static inline void soft_reset(const char *module, void __iomem *reg)
  386. {
  387. unsigned long timeout = jiffies + HZ;
  388. __raw_writel(1, reg);
  389. do {
  390. cpu_relax();
  391. } while ((__raw_readl(reg) & 1) && time_after(timeout, jiffies));
  392. WARN(__raw_readl(reg) & 1, "failed to soft-reset %s\n", module);
  393. }
  394. #define mac_hi(mac) (((mac)[0] << 0) | ((mac)[1] << 8) | \
  395. ((mac)[2] << 16) | ((mac)[3] << 24))
  396. #define mac_lo(mac) (((mac)[4] << 0) | ((mac)[5] << 8))
  397. static void cpsw_set_slave_mac(struct cpsw_slave *slave,
  398. struct cpsw_priv *priv)
  399. {
  400. slave_write(slave, mac_hi(priv->mac_addr), SA_HI);
  401. slave_write(slave, mac_lo(priv->mac_addr), SA_LO);
  402. }
  403. static void _cpsw_adjust_link(struct cpsw_slave *slave,
  404. struct cpsw_priv *priv, bool *link)
  405. {
  406. struct phy_device *phy = slave->phy;
  407. u32 mac_control = 0;
  408. u32 slave_port;
  409. if (!phy)
  410. return;
  411. slave_port = cpsw_get_slave_port(priv, slave->slave_num);
  412. if (phy->link) {
  413. mac_control = priv->data.mac_control;
  414. /* enable forwarding */
  415. cpsw_ale_control_set(priv->ale, slave_port,
  416. ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);
  417. if (phy->speed == 1000)
  418. mac_control |= BIT(7); /* GIGABITEN */
  419. if (phy->duplex)
  420. mac_control |= BIT(0); /* FULLDUPLEXEN */
  421. /* set speed_in input in case RMII mode is used in 100Mbps */
  422. if (phy->speed == 100)
  423. mac_control |= BIT(15);
  424. *link = true;
  425. } else {
  426. mac_control = 0;
  427. /* disable forwarding */
  428. cpsw_ale_control_set(priv->ale, slave_port,
  429. ALE_PORT_STATE, ALE_PORT_STATE_DISABLE);
  430. }
  431. if (mac_control != slave->mac_control) {
  432. phy_print_status(phy);
  433. __raw_writel(mac_control, &slave->sliver->mac_control);
  434. }
  435. slave->mac_control = mac_control;
  436. }
  437. static void cpsw_adjust_link(struct net_device *ndev)
  438. {
  439. struct cpsw_priv *priv = netdev_priv(ndev);
  440. bool link = false;
  441. for_each_slave(priv, _cpsw_adjust_link, priv, &link);
  442. if (link) {
  443. netif_carrier_on(ndev);
  444. if (netif_running(ndev))
  445. netif_wake_queue(ndev);
  446. } else {
  447. netif_carrier_off(ndev);
  448. netif_stop_queue(ndev);
  449. }
  450. }
  451. static inline int __show_stat(char *buf, int maxlen, const char *name, u32 val)
  452. {
  453. static char *leader = "........................................";
  454. if (!val)
  455. return 0;
  456. else
  457. return snprintf(buf, maxlen, "%s %s %10d\n", name,
  458. leader + strlen(name), val);
  459. }
  460. static void cpsw_slave_open(struct cpsw_slave *slave, struct cpsw_priv *priv)
  461. {
  462. char name[32];
  463. u32 slave_port;
  464. sprintf(name, "slave-%d", slave->slave_num);
  465. soft_reset(name, &slave->sliver->soft_reset);
  466. /* setup priority mapping */
  467. __raw_writel(RX_PRIORITY_MAPPING, &slave->sliver->rx_pri_map);
  468. switch (priv->version) {
  469. case CPSW_VERSION_1:
  470. slave_write(slave, TX_PRIORITY_MAPPING, CPSW1_TX_PRI_MAP);
  471. break;
  472. case CPSW_VERSION_2:
  473. slave_write(slave, TX_PRIORITY_MAPPING, CPSW2_TX_PRI_MAP);
  474. break;
  475. }
  476. /* setup max packet size, and mac address */
  477. __raw_writel(priv->rx_packet_max, &slave->sliver->rx_maxlen);
  478. cpsw_set_slave_mac(slave, priv);
  479. slave->mac_control = 0; /* no link yet */
  480. slave_port = cpsw_get_slave_port(priv, slave->slave_num);
  481. cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
  482. 1 << slave_port, 0, ALE_MCAST_FWD_2);
  483. slave->phy = phy_connect(priv->ndev, slave->data->phy_id,
  484. &cpsw_adjust_link, 0, slave->data->phy_if);
  485. if (IS_ERR(slave->phy)) {
  486. dev_err(priv->dev, "phy %s not found on slave %d\n",
  487. slave->data->phy_id, slave->slave_num);
  488. slave->phy = NULL;
  489. } else {
  490. dev_info(priv->dev, "phy found : id is : 0x%x\n",
  491. slave->phy->phy_id);
  492. phy_start(slave->phy);
  493. }
  494. }
  495. static void cpsw_init_host_port(struct cpsw_priv *priv)
  496. {
  497. /* soft reset the controller and initialize ale */
  498. soft_reset("cpsw", &priv->regs->soft_reset);
  499. cpsw_ale_start(priv->ale);
  500. /* switch to vlan unaware mode */
  501. cpsw_ale_control_set(priv->ale, 0, ALE_VLAN_AWARE, 0);
  502. /* setup host port priority mapping */
  503. __raw_writel(CPDMA_TX_PRIORITY_MAP,
  504. &priv->host_port_regs->cpdma_tx_pri_map);
  505. __raw_writel(0, &priv->host_port_regs->cpdma_rx_chan_map);
  506. cpsw_ale_control_set(priv->ale, priv->host_port,
  507. ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);
  508. cpsw_ale_add_ucast(priv->ale, priv->mac_addr, priv->host_port, 0);
  509. cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
  510. 1 << priv->host_port, 0, ALE_MCAST_FWD_2);
  511. }
  512. static int cpsw_ndo_open(struct net_device *ndev)
  513. {
  514. struct cpsw_priv *priv = netdev_priv(ndev);
  515. int i, ret;
  516. u32 reg;
  517. cpsw_intr_disable(priv);
  518. netif_carrier_off(ndev);
  519. pm_runtime_get_sync(&priv->pdev->dev);
  520. reg = __raw_readl(&priv->regs->id_ver);
  521. priv->version = reg;
  522. dev_info(priv->dev, "initializing cpsw version %d.%d (%d)\n",
  523. CPSW_MAJOR_VERSION(reg), CPSW_MINOR_VERSION(reg),
  524. CPSW_RTL_VERSION(reg));
  525. /* initialize host and slave ports */
  526. cpsw_init_host_port(priv);
  527. for_each_slave(priv, cpsw_slave_open, priv);
  528. /* setup tx dma to fixed prio and zero offset */
  529. cpdma_control_set(priv->dma, CPDMA_TX_PRIO_FIXED, 1);
  530. cpdma_control_set(priv->dma, CPDMA_RX_BUFFER_OFFSET, 0);
  531. /* disable priority elevation and enable statistics on all ports */
  532. __raw_writel(0, &priv->regs->ptype);
  533. /* enable statistics collection only on the host port */
  534. __raw_writel(0x7, &priv->regs->stat_port_en);
  535. if (WARN_ON(!priv->data.rx_descs))
  536. priv->data.rx_descs = 128;
  537. for (i = 0; i < priv->data.rx_descs; i++) {
  538. struct sk_buff *skb;
  539. ret = -ENOMEM;
  540. skb = netdev_alloc_skb_ip_align(priv->ndev,
  541. priv->rx_packet_max);
  542. if (!skb)
  543. break;
  544. ret = cpdma_chan_submit(priv->rxch, skb, skb->data,
  545. skb_tailroom(skb), GFP_KERNEL);
  546. if (WARN_ON(ret < 0))
  547. break;
  548. }
  549. /* continue even if we didn't manage to submit all receive descs */
  550. cpsw_info(priv, ifup, "submitted %d rx descriptors\n", i);
  551. cpdma_ctlr_start(priv->dma);
  552. cpsw_intr_enable(priv);
  553. napi_enable(&priv->napi);
  554. cpdma_ctlr_eoi(priv->dma);
  555. return 0;
  556. }
  557. static void cpsw_slave_stop(struct cpsw_slave *slave, struct cpsw_priv *priv)
  558. {
  559. if (!slave->phy)
  560. return;
  561. phy_stop(slave->phy);
  562. phy_disconnect(slave->phy);
  563. slave->phy = NULL;
  564. }
  565. static int cpsw_ndo_stop(struct net_device *ndev)
  566. {
  567. struct cpsw_priv *priv = netdev_priv(ndev);
  568. cpsw_info(priv, ifdown, "shutting down cpsw device\n");
  569. cpsw_intr_disable(priv);
  570. cpdma_ctlr_int_ctrl(priv->dma, false);
  571. cpdma_ctlr_stop(priv->dma);
  572. netif_stop_queue(priv->ndev);
  573. napi_disable(&priv->napi);
  574. netif_carrier_off(priv->ndev);
  575. cpsw_ale_stop(priv->ale);
  576. for_each_slave(priv, cpsw_slave_stop, priv);
  577. pm_runtime_put_sync(&priv->pdev->dev);
  578. return 0;
  579. }
  580. static netdev_tx_t cpsw_ndo_start_xmit(struct sk_buff *skb,
  581. struct net_device *ndev)
  582. {
  583. struct cpsw_priv *priv = netdev_priv(ndev);
  584. int ret;
  585. ndev->trans_start = jiffies;
  586. if (skb_padto(skb, CPSW_MIN_PACKET_SIZE)) {
  587. cpsw_err(priv, tx_err, "packet pad failed\n");
  588. priv->stats.tx_dropped++;
  589. return NETDEV_TX_OK;
  590. }
  591. ret = cpdma_chan_submit(priv->txch, skb, skb->data,
  592. skb->len, GFP_KERNEL);
  593. if (unlikely(ret != 0)) {
  594. cpsw_err(priv, tx_err, "desc submit failed\n");
  595. goto fail;
  596. }
  597. return NETDEV_TX_OK;
  598. fail:
  599. priv->stats.tx_dropped++;
  600. netif_stop_queue(ndev);
  601. return NETDEV_TX_BUSY;
  602. }
  603. static void cpsw_ndo_change_rx_flags(struct net_device *ndev, int flags)
  604. {
  605. /*
  606. * The switch cannot operate in promiscuous mode without substantial
  607. * headache. For promiscuous mode to work, we would need to put the
  608. * ALE in bypass mode and route all traffic to the host port.
  609. * Subsequently, the host will need to operate as a "bridge", learn,
  610. * and flood as needed. For now, we simply complain here and
  611. * do nothing about it :-)
  612. */
  613. if ((flags & IFF_PROMISC) && (ndev->flags & IFF_PROMISC))
  614. dev_err(&ndev->dev, "promiscuity ignored!\n");
  615. /*
  616. * The switch cannot filter multicast traffic unless it is configured
  617. * in "VLAN Aware" mode. Unfortunately, VLAN awareness requires a
  618. * whole bunch of additional logic that this driver does not implement
  619. * at present.
  620. */
  621. if ((flags & IFF_ALLMULTI) && !(ndev->flags & IFF_ALLMULTI))
  622. dev_err(&ndev->dev, "multicast traffic cannot be filtered!\n");
  623. }
  624. static void cpsw_ndo_tx_timeout(struct net_device *ndev)
  625. {
  626. struct cpsw_priv *priv = netdev_priv(ndev);
  627. cpsw_err(priv, tx_err, "transmit timeout, restarting dma\n");
  628. priv->stats.tx_errors++;
  629. cpsw_intr_disable(priv);
  630. cpdma_ctlr_int_ctrl(priv->dma, false);
  631. cpdma_chan_stop(priv->txch);
  632. cpdma_chan_start(priv->txch);
  633. cpdma_ctlr_int_ctrl(priv->dma, true);
  634. cpsw_intr_enable(priv);
  635. cpdma_ctlr_eoi(priv->dma);
  636. }
  637. static struct net_device_stats *cpsw_ndo_get_stats(struct net_device *ndev)
  638. {
  639. struct cpsw_priv *priv = netdev_priv(ndev);
  640. return &priv->stats;
  641. }
  642. #ifdef CONFIG_NET_POLL_CONTROLLER
  643. static void cpsw_ndo_poll_controller(struct net_device *ndev)
  644. {
  645. struct cpsw_priv *priv = netdev_priv(ndev);
  646. cpsw_intr_disable(priv);
  647. cpdma_ctlr_int_ctrl(priv->dma, false);
  648. cpsw_interrupt(ndev->irq, priv);
  649. cpdma_ctlr_int_ctrl(priv->dma, true);
  650. cpsw_intr_enable(priv);
  651. cpdma_ctlr_eoi(priv->dma);
  652. }
  653. #endif
  654. static const struct net_device_ops cpsw_netdev_ops = {
  655. .ndo_open = cpsw_ndo_open,
  656. .ndo_stop = cpsw_ndo_stop,
  657. .ndo_start_xmit = cpsw_ndo_start_xmit,
  658. .ndo_change_rx_flags = cpsw_ndo_change_rx_flags,
  659. .ndo_validate_addr = eth_validate_addr,
  660. .ndo_change_mtu = eth_change_mtu,
  661. .ndo_tx_timeout = cpsw_ndo_tx_timeout,
  662. .ndo_get_stats = cpsw_ndo_get_stats,
  663. .ndo_set_rx_mode = cpsw_ndo_set_rx_mode,
  664. #ifdef CONFIG_NET_POLL_CONTROLLER
  665. .ndo_poll_controller = cpsw_ndo_poll_controller,
  666. #endif
  667. };
  668. static void cpsw_get_drvinfo(struct net_device *ndev,
  669. struct ethtool_drvinfo *info)
  670. {
  671. struct cpsw_priv *priv = netdev_priv(ndev);
  672. strcpy(info->driver, "TI CPSW Driver v1.0");
  673. strcpy(info->version, "1.0");
  674. strcpy(info->bus_info, priv->pdev->name);
  675. }
  676. static u32 cpsw_get_msglevel(struct net_device *ndev)
  677. {
  678. struct cpsw_priv *priv = netdev_priv(ndev);
  679. return priv->msg_enable;
  680. }
  681. static void cpsw_set_msglevel(struct net_device *ndev, u32 value)
  682. {
  683. struct cpsw_priv *priv = netdev_priv(ndev);
  684. priv->msg_enable = value;
  685. }
  686. static const struct ethtool_ops cpsw_ethtool_ops = {
  687. .get_drvinfo = cpsw_get_drvinfo,
  688. .get_msglevel = cpsw_get_msglevel,
  689. .set_msglevel = cpsw_set_msglevel,
  690. .get_link = ethtool_op_get_link,
  691. };
  692. static void cpsw_slave_init(struct cpsw_slave *slave, struct cpsw_priv *priv)
  693. {
  694. void __iomem *regs = priv->regs;
  695. int slave_num = slave->slave_num;
  696. struct cpsw_slave_data *data = priv->data.slave_data + slave_num;
  697. slave->data = data;
  698. slave->regs = regs + data->slave_reg_ofs;
  699. slave->sliver = regs + data->sliver_reg_ofs;
  700. }
  701. static int cpsw_probe_dt(struct cpsw_platform_data *data,
  702. struct platform_device *pdev)
  703. {
  704. struct device_node *node = pdev->dev.of_node;
  705. struct device_node *slave_node;
  706. int i = 0, ret;
  707. u32 prop;
  708. if (!node)
  709. return -EINVAL;
  710. if (of_property_read_u32(node, "slaves", &prop)) {
  711. pr_err("Missing slaves property in the DT.\n");
  712. return -EINVAL;
  713. }
  714. data->slaves = prop;
  715. if (of_property_read_u32(node, "cpts_active_slave", &prop)) {
  716. pr_err("Missing cpts_active_slave property in the DT.\n");
  717. ret = -EINVAL;
  718. goto error_ret;
  719. }
  720. data->cpts_active_slave = prop;
  721. if (of_property_read_u32(node, "cpts_clock_mult", &prop)) {
  722. pr_err("Missing cpts_clock_mult property in the DT.\n");
  723. ret = -EINVAL;
  724. goto error_ret;
  725. }
  726. data->cpts_clock_mult = prop;
  727. if (of_property_read_u32(node, "cpts_clock_shift", &prop)) {
  728. pr_err("Missing cpts_clock_shift property in the DT.\n");
  729. ret = -EINVAL;
  730. goto error_ret;
  731. }
  732. data->cpts_clock_shift = prop;
  733. data->slave_data = kzalloc(sizeof(struct cpsw_slave_data) *
  734. data->slaves, GFP_KERNEL);
  735. if (!data->slave_data) {
  736. pr_err("Could not allocate slave memory.\n");
  737. return -EINVAL;
  738. }
  739. data->no_bd_ram = of_property_read_bool(node, "no_bd_ram");
  740. if (of_property_read_u32(node, "cpdma_channels", &prop)) {
  741. pr_err("Missing cpdma_channels property in the DT.\n");
  742. ret = -EINVAL;
  743. goto error_ret;
  744. }
  745. data->channels = prop;
  746. if (of_property_read_u32(node, "host_port_no", &prop)) {
  747. pr_err("Missing host_port_no property in the DT.\n");
  748. ret = -EINVAL;
  749. goto error_ret;
  750. }
  751. data->host_port_num = prop;
  752. if (of_property_read_u32(node, "cpdma_reg_ofs", &prop)) {
  753. pr_err("Missing cpdma_reg_ofs property in the DT.\n");
  754. ret = -EINVAL;
  755. goto error_ret;
  756. }
  757. data->cpdma_reg_ofs = prop;
  758. if (of_property_read_u32(node, "cpdma_sram_ofs", &prop)) {
  759. pr_err("Missing cpdma_sram_ofs property in the DT.\n");
  760. ret = -EINVAL;
  761. goto error_ret;
  762. }
  763. data->cpdma_sram_ofs = prop;
  764. if (of_property_read_u32(node, "ale_reg_ofs", &prop)) {
  765. pr_err("Missing ale_reg_ofs property in the DT.\n");
  766. ret = -EINVAL;
  767. goto error_ret;
  768. }
  769. data->ale_reg_ofs = prop;
  770. if (of_property_read_u32(node, "ale_entries", &prop)) {
  771. pr_err("Missing ale_entries property in the DT.\n");
  772. ret = -EINVAL;
  773. goto error_ret;
  774. }
  775. data->ale_entries = prop;
  776. if (of_property_read_u32(node, "host_port_reg_ofs", &prop)) {
  777. pr_err("Missing host_port_reg_ofs property in the DT.\n");
  778. ret = -EINVAL;
  779. goto error_ret;
  780. }
  781. data->host_port_reg_ofs = prop;
  782. if (of_property_read_u32(node, "hw_stats_reg_ofs", &prop)) {
  783. pr_err("Missing hw_stats_reg_ofs property in the DT.\n");
  784. ret = -EINVAL;
  785. goto error_ret;
  786. }
  787. data->hw_stats_reg_ofs = prop;
  788. if (of_property_read_u32(node, "cpts_reg_ofs", &prop)) {
  789. pr_err("Missing cpts_reg_ofs property in the DT.\n");
  790. ret = -EINVAL;
  791. goto error_ret;
  792. }
  793. data->cpts_reg_ofs = prop;
  794. if (of_property_read_u32(node, "bd_ram_ofs", &prop)) {
  795. pr_err("Missing bd_ram_ofs property in the DT.\n");
  796. ret = -EINVAL;
  797. goto error_ret;
  798. }
  799. data->bd_ram_ofs = prop;
  800. if (of_property_read_u32(node, "bd_ram_size", &prop)) {
  801. pr_err("Missing bd_ram_size property in the DT.\n");
  802. ret = -EINVAL;
  803. goto error_ret;
  804. }
  805. data->bd_ram_size = prop;
  806. if (of_property_read_u32(node, "rx_descs", &prop)) {
  807. pr_err("Missing rx_descs property in the DT.\n");
  808. ret = -EINVAL;
  809. goto error_ret;
  810. }
  811. data->rx_descs = prop;
  812. if (of_property_read_u32(node, "mac_control", &prop)) {
  813. pr_err("Missing mac_control property in the DT.\n");
  814. ret = -EINVAL;
  815. goto error_ret;
  816. }
  817. data->mac_control = prop;
  818. for_each_child_of_node(node, slave_node) {
  819. struct cpsw_slave_data *slave_data = data->slave_data + i;
  820. const char *phy_id = NULL;
  821. const void *mac_addr = NULL;
  822. if (of_property_read_string(slave_node, "phy_id", &phy_id)) {
  823. pr_err("Missing slave[%d] phy_id property\n", i);
  824. ret = -EINVAL;
  825. goto error_ret;
  826. }
  827. slave_data->phy_id = phy_id;
  828. if (of_property_read_u32(slave_node, "slave_reg_ofs", &prop)) {
  829. pr_err("Missing slave[%d] slave_reg_ofs property\n", i);
  830. ret = -EINVAL;
  831. goto error_ret;
  832. }
  833. slave_data->slave_reg_ofs = prop;
  834. if (of_property_read_u32(slave_node, "sliver_reg_ofs",
  835. &prop)) {
  836. pr_err("Missing slave[%d] sliver_reg_ofs property\n",
  837. i);
  838. ret = -EINVAL;
  839. goto error_ret;
  840. }
  841. slave_data->sliver_reg_ofs = prop;
  842. mac_addr = of_get_mac_address(slave_node);
  843. if (mac_addr)
  844. memcpy(slave_data->mac_addr, mac_addr, ETH_ALEN);
  845. i++;
  846. }
  847. return 0;
  848. error_ret:
  849. kfree(data->slave_data);
  850. return ret;
  851. }
  852. static int __devinit cpsw_probe(struct platform_device *pdev)
  853. {
  854. struct cpsw_platform_data *data = pdev->dev.platform_data;
  855. struct net_device *ndev;
  856. struct cpsw_priv *priv;
  857. struct cpdma_params dma_params;
  858. struct cpsw_ale_params ale_params;
  859. void __iomem *regs;
  860. struct resource *res;
  861. int ret = 0, i, k = 0;
  862. ndev = alloc_etherdev(sizeof(struct cpsw_priv));
  863. if (!ndev) {
  864. pr_err("error allocating net_device\n");
  865. return -ENOMEM;
  866. }
  867. platform_set_drvdata(pdev, ndev);
  868. priv = netdev_priv(ndev);
  869. spin_lock_init(&priv->lock);
  870. priv->pdev = pdev;
  871. priv->ndev = ndev;
  872. priv->dev = &ndev->dev;
  873. priv->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG);
  874. priv->rx_packet_max = max(rx_packet_max, 128);
  875. if (cpsw_probe_dt(&priv->data, pdev)) {
  876. pr_err("cpsw: platform data missing\n");
  877. ret = -ENODEV;
  878. goto clean_ndev_ret;
  879. }
  880. data = &priv->data;
  881. if (is_valid_ether_addr(data->slave_data[0].mac_addr)) {
  882. memcpy(priv->mac_addr, data->slave_data[0].mac_addr, ETH_ALEN);
  883. pr_info("Detected MACID = %pM", priv->mac_addr);
  884. } else {
  885. eth_random_addr(priv->mac_addr);
  886. pr_info("Random MACID = %pM", priv->mac_addr);
  887. }
  888. memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN);
  889. priv->slaves = kzalloc(sizeof(struct cpsw_slave) * data->slaves,
  890. GFP_KERNEL);
  891. if (!priv->slaves) {
  892. ret = -EBUSY;
  893. goto clean_ndev_ret;
  894. }
  895. for (i = 0; i < data->slaves; i++)
  896. priv->slaves[i].slave_num = i;
  897. pm_runtime_enable(&pdev->dev);
  898. priv->clk = clk_get(&pdev->dev, "fck");
  899. if (IS_ERR(priv->clk)) {
  900. dev_err(&pdev->dev, "fck is not found\n");
  901. ret = -ENODEV;
  902. goto clean_slave_ret;
  903. }
  904. priv->cpsw_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  905. if (!priv->cpsw_res) {
  906. dev_err(priv->dev, "error getting i/o resource\n");
  907. ret = -ENOENT;
  908. goto clean_clk_ret;
  909. }
  910. if (!request_mem_region(priv->cpsw_res->start,
  911. resource_size(priv->cpsw_res), ndev->name)) {
  912. dev_err(priv->dev, "failed request i/o region\n");
  913. ret = -ENXIO;
  914. goto clean_clk_ret;
  915. }
  916. regs = ioremap(priv->cpsw_res->start, resource_size(priv->cpsw_res));
  917. if (!regs) {
  918. dev_err(priv->dev, "unable to map i/o region\n");
  919. goto clean_cpsw_iores_ret;
  920. }
  921. priv->regs = regs;
  922. priv->host_port = data->host_port_num;
  923. priv->host_port_regs = regs + data->host_port_reg_ofs;
  924. priv->cpsw_ss_res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  925. if (!priv->cpsw_ss_res) {
  926. dev_err(priv->dev, "error getting i/o resource\n");
  927. ret = -ENOENT;
  928. goto clean_clk_ret;
  929. }
  930. if (!request_mem_region(priv->cpsw_ss_res->start,
  931. resource_size(priv->cpsw_ss_res), ndev->name)) {
  932. dev_err(priv->dev, "failed request i/o region\n");
  933. ret = -ENXIO;
  934. goto clean_clk_ret;
  935. }
  936. regs = ioremap(priv->cpsw_ss_res->start,
  937. resource_size(priv->cpsw_ss_res));
  938. if (!regs) {
  939. dev_err(priv->dev, "unable to map i/o region\n");
  940. goto clean_cpsw_ss_iores_ret;
  941. }
  942. priv->wr_regs = regs;
  943. for_each_slave(priv, cpsw_slave_init, priv);
  944. memset(&dma_params, 0, sizeof(dma_params));
  945. dma_params.dev = &pdev->dev;
  946. dma_params.dmaregs = cpsw_dma_regs((u32)priv->regs,
  947. data->cpdma_reg_ofs);
  948. dma_params.rxthresh = cpsw_dma_rxthresh((u32)priv->regs,
  949. data->cpdma_reg_ofs);
  950. dma_params.rxfree = cpsw_dma_rxfree((u32)priv->regs,
  951. data->cpdma_reg_ofs);
  952. dma_params.txhdp = cpsw_dma_txhdp((u32)priv->regs,
  953. data->cpdma_sram_ofs);
  954. dma_params.rxhdp = cpsw_dma_rxhdp((u32)priv->regs,
  955. data->cpdma_sram_ofs);
  956. dma_params.txcp = cpsw_dma_txcp((u32)priv->regs,
  957. data->cpdma_sram_ofs);
  958. dma_params.rxcp = cpsw_dma_rxcp((u32)priv->regs,
  959. data->cpdma_sram_ofs);
  960. dma_params.num_chan = data->channels;
  961. dma_params.has_soft_reset = true;
  962. dma_params.min_packet_size = CPSW_MIN_PACKET_SIZE;
  963. dma_params.desc_mem_size = data->bd_ram_size;
  964. dma_params.desc_align = 16;
  965. dma_params.has_ext_regs = true;
  966. dma_params.desc_mem_phys = data->no_bd_ram ? 0 :
  967. (u32 __force)priv->cpsw_res->start + data->bd_ram_ofs;
  968. dma_params.desc_hw_addr = data->hw_ram_addr ?
  969. data->hw_ram_addr : dma_params.desc_mem_phys ;
  970. priv->dma = cpdma_ctlr_create(&dma_params);
  971. if (!priv->dma) {
  972. dev_err(priv->dev, "error initializing dma\n");
  973. ret = -ENOMEM;
  974. goto clean_iomap_ret;
  975. }
  976. priv->txch = cpdma_chan_create(priv->dma, tx_chan_num(0),
  977. cpsw_tx_handler);
  978. priv->rxch = cpdma_chan_create(priv->dma, rx_chan_num(0),
  979. cpsw_rx_handler);
  980. if (WARN_ON(!priv->txch || !priv->rxch)) {
  981. dev_err(priv->dev, "error initializing dma channels\n");
  982. ret = -ENOMEM;
  983. goto clean_dma_ret;
  984. }
  985. memset(&ale_params, 0, sizeof(ale_params));
  986. ale_params.dev = &ndev->dev;
  987. ale_params.ale_regs = (void *)((u32)priv->regs) +
  988. ((u32)data->ale_reg_ofs);
  989. ale_params.ale_ageout = ale_ageout;
  990. ale_params.ale_entries = data->ale_entries;
  991. ale_params.ale_ports = data->slaves;
  992. priv->ale = cpsw_ale_create(&ale_params);
  993. if (!priv->ale) {
  994. dev_err(priv->dev, "error initializing ale engine\n");
  995. ret = -ENODEV;
  996. goto clean_dma_ret;
  997. }
  998. ndev->irq = platform_get_irq(pdev, 0);
  999. if (ndev->irq < 0) {
  1000. dev_err(priv->dev, "error getting irq resource\n");
  1001. ret = -ENOENT;
  1002. goto clean_ale_ret;
  1003. }
  1004. while ((res = platform_get_resource(priv->pdev, IORESOURCE_IRQ, k))) {
  1005. for (i = res->start; i <= res->end; i++) {
  1006. if (request_irq(i, cpsw_interrupt, IRQF_DISABLED,
  1007. dev_name(&pdev->dev), priv)) {
  1008. dev_err(priv->dev, "error attaching irq\n");
  1009. goto clean_ale_ret;
  1010. }
  1011. priv->irqs_table[k] = i;
  1012. priv->num_irqs = k;
  1013. }
  1014. k++;
  1015. }
  1016. ndev->flags |= IFF_ALLMULTI; /* see cpsw_ndo_change_rx_flags() */
  1017. ndev->netdev_ops = &cpsw_netdev_ops;
  1018. SET_ETHTOOL_OPS(ndev, &cpsw_ethtool_ops);
  1019. netif_napi_add(ndev, &priv->napi, cpsw_poll, CPSW_POLL_WEIGHT);
  1020. /* register the network device */
  1021. SET_NETDEV_DEV(ndev, &pdev->dev);
  1022. ret = register_netdev(ndev);
  1023. if (ret) {
  1024. dev_err(priv->dev, "error registering net device\n");
  1025. ret = -ENODEV;
  1026. goto clean_irq_ret;
  1027. }
  1028. cpsw_notice(priv, probe, "initialized device (regs %x, irq %d)\n",
  1029. priv->cpsw_res->start, ndev->irq);
  1030. return 0;
  1031. clean_irq_ret:
  1032. free_irq(ndev->irq, priv);
  1033. clean_ale_ret:
  1034. cpsw_ale_destroy(priv->ale);
  1035. clean_dma_ret:
  1036. cpdma_chan_destroy(priv->txch);
  1037. cpdma_chan_destroy(priv->rxch);
  1038. cpdma_ctlr_destroy(priv->dma);
  1039. clean_iomap_ret:
  1040. iounmap(priv->regs);
  1041. clean_cpsw_ss_iores_ret:
  1042. release_mem_region(priv->cpsw_ss_res->start,
  1043. resource_size(priv->cpsw_ss_res));
  1044. clean_cpsw_iores_ret:
  1045. release_mem_region(priv->cpsw_res->start,
  1046. resource_size(priv->cpsw_res));
  1047. clean_clk_ret:
  1048. clk_put(priv->clk);
  1049. clean_slave_ret:
  1050. pm_runtime_disable(&pdev->dev);
  1051. kfree(priv->slaves);
  1052. clean_ndev_ret:
  1053. free_netdev(ndev);
  1054. return ret;
  1055. }
  1056. static int __devexit cpsw_remove(struct platform_device *pdev)
  1057. {
  1058. struct net_device *ndev = platform_get_drvdata(pdev);
  1059. struct cpsw_priv *priv = netdev_priv(ndev);
  1060. pr_info("removing device");
  1061. platform_set_drvdata(pdev, NULL);
  1062. free_irq(ndev->irq, priv);
  1063. cpsw_ale_destroy(priv->ale);
  1064. cpdma_chan_destroy(priv->txch);
  1065. cpdma_chan_destroy(priv->rxch);
  1066. cpdma_ctlr_destroy(priv->dma);
  1067. iounmap(priv->regs);
  1068. release_mem_region(priv->cpsw_res->start,
  1069. resource_size(priv->cpsw_res));
  1070. release_mem_region(priv->cpsw_ss_res->start,
  1071. resource_size(priv->cpsw_ss_res));
  1072. pm_runtime_disable(&pdev->dev);
  1073. clk_put(priv->clk);
  1074. kfree(priv->slaves);
  1075. free_netdev(ndev);
  1076. return 0;
  1077. }
  1078. static int cpsw_suspend(struct device *dev)
  1079. {
  1080. struct platform_device *pdev = to_platform_device(dev);
  1081. struct net_device *ndev = platform_get_drvdata(pdev);
  1082. if (netif_running(ndev))
  1083. cpsw_ndo_stop(ndev);
  1084. pm_runtime_put_sync(&pdev->dev);
  1085. return 0;
  1086. }
  1087. static int cpsw_resume(struct device *dev)
  1088. {
  1089. struct platform_device *pdev = to_platform_device(dev);
  1090. struct net_device *ndev = platform_get_drvdata(pdev);
  1091. pm_runtime_get_sync(&pdev->dev);
  1092. if (netif_running(ndev))
  1093. cpsw_ndo_open(ndev);
  1094. return 0;
  1095. }
  1096. static const struct dev_pm_ops cpsw_pm_ops = {
  1097. .suspend = cpsw_suspend,
  1098. .resume = cpsw_resume,
  1099. };
  1100. static const struct of_device_id cpsw_of_mtable[] = {
  1101. { .compatible = "ti,cpsw", },
  1102. { /* sentinel */ },
  1103. };
  1104. static struct platform_driver cpsw_driver = {
  1105. .driver = {
  1106. .name = "cpsw",
  1107. .owner = THIS_MODULE,
  1108. .pm = &cpsw_pm_ops,
  1109. .of_match_table = of_match_ptr(cpsw_of_mtable),
  1110. },
  1111. .probe = cpsw_probe,
  1112. .remove = __devexit_p(cpsw_remove),
  1113. };
  1114. static int __init cpsw_init(void)
  1115. {
  1116. return platform_driver_register(&cpsw_driver);
  1117. }
  1118. late_initcall(cpsw_init);
  1119. static void __exit cpsw_exit(void)
  1120. {
  1121. platform_driver_unregister(&cpsw_driver);
  1122. }
  1123. module_exit(cpsw_exit);
  1124. MODULE_LICENSE("GPL");
  1125. MODULE_AUTHOR("Cyril Chemparathy <cyril@ti.com>");
  1126. MODULE_AUTHOR("Mugunthan V N <mugunthanvnm@ti.com>");
  1127. MODULE_DESCRIPTION("TI CPSW Ethernet driver");