skge.c 90 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472
  1. /*
  2. * New driver for Marvell Yukon chipset and SysKonnect Gigabit
  3. * Ethernet adapters. Based on earlier sk98lin, e100 and
  4. * FreeBSD if_sk drivers.
  5. *
  6. * This driver intentionally does not support all the features
  7. * of the original driver such as link fail-over and link management because
  8. * those should be done at higher levels.
  9. *
  10. * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. */
  26. #include <linux/config.h>
  27. #include <linux/in.h>
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/moduleparam.h>
  31. #include <linux/netdevice.h>
  32. #include <linux/etherdevice.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/pci.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/delay.h>
  38. #include <linux/crc32.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/mii.h>
  41. #include <asm/irq.h>
  42. #include "skge.h"
  43. #define DRV_NAME "skge"
  44. #define DRV_VERSION "1.3"
  45. #define PFX DRV_NAME " "
  46. #define DEFAULT_TX_RING_SIZE 128
  47. #define DEFAULT_RX_RING_SIZE 512
  48. #define MAX_TX_RING_SIZE 1024
  49. #define MAX_RX_RING_SIZE 4096
  50. #define RX_COPY_THRESHOLD 128
  51. #define RX_BUF_SIZE 1536
  52. #define PHY_RETRIES 1000
  53. #define ETH_JUMBO_MTU 9000
  54. #define TX_WATCHDOG (5 * HZ)
  55. #define NAPI_WEIGHT 64
  56. #define BLINK_MS 250
  57. MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
  58. MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
  59. MODULE_LICENSE("GPL");
  60. MODULE_VERSION(DRV_VERSION);
  61. static const u32 default_msg
  62. = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
  63. | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
  64. static int debug = -1; /* defaults above */
  65. module_param(debug, int, 0);
  66. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  67. static const struct pci_device_id skge_id_table[] = {
  68. { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
  69. { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
  70. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
  71. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
  72. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T), },
  73. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
  74. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
  75. { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
  76. { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
  77. { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015, },
  78. { 0 }
  79. };
  80. MODULE_DEVICE_TABLE(pci, skge_id_table);
  81. static int skge_up(struct net_device *dev);
  82. static int skge_down(struct net_device *dev);
  83. static void skge_phy_reset(struct skge_port *skge);
  84. static void skge_tx_clean(struct skge_port *skge);
  85. static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  86. static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  87. static void genesis_get_stats(struct skge_port *skge, u64 *data);
  88. static void yukon_get_stats(struct skge_port *skge, u64 *data);
  89. static void yukon_init(struct skge_hw *hw, int port);
  90. static void genesis_mac_init(struct skge_hw *hw, int port);
  91. static void genesis_link_up(struct skge_port *skge);
  92. /* Avoid conditionals by using array */
  93. static const int txqaddr[] = { Q_XA1, Q_XA2 };
  94. static const int rxqaddr[] = { Q_R1, Q_R2 };
  95. static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
  96. static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
  97. static const u32 portirqmask[] = { IS_PORT_1, IS_PORT_2 };
  98. static int skge_get_regs_len(struct net_device *dev)
  99. {
  100. return 0x4000;
  101. }
  102. /*
  103. * Returns copy of whole control register region
  104. * Note: skip RAM address register because accessing it will
  105. * cause bus hangs!
  106. */
  107. static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  108. void *p)
  109. {
  110. const struct skge_port *skge = netdev_priv(dev);
  111. const void __iomem *io = skge->hw->regs;
  112. regs->version = 1;
  113. memset(p, 0, regs->len);
  114. memcpy_fromio(p, io, B3_RAM_ADDR);
  115. memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
  116. regs->len - B3_RI_WTO_R1);
  117. }
  118. /* Wake on Lan only supported on Yukon chips with rev 1 or above */
  119. static int wol_supported(const struct skge_hw *hw)
  120. {
  121. return !((hw->chip_id == CHIP_ID_GENESIS ||
  122. (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)));
  123. }
  124. static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  125. {
  126. struct skge_port *skge = netdev_priv(dev);
  127. wol->supported = wol_supported(skge->hw) ? WAKE_MAGIC : 0;
  128. wol->wolopts = skge->wol ? WAKE_MAGIC : 0;
  129. }
  130. static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  131. {
  132. struct skge_port *skge = netdev_priv(dev);
  133. struct skge_hw *hw = skge->hw;
  134. if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
  135. return -EOPNOTSUPP;
  136. if (wol->wolopts == WAKE_MAGIC && !wol_supported(hw))
  137. return -EOPNOTSUPP;
  138. skge->wol = wol->wolopts == WAKE_MAGIC;
  139. if (skge->wol) {
  140. memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
  141. skge_write16(hw, WOL_CTRL_STAT,
  142. WOL_CTL_ENA_PME_ON_MAGIC_PKT |
  143. WOL_CTL_ENA_MAGIC_PKT_UNIT);
  144. } else
  145. skge_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
  146. return 0;
  147. }
  148. /* Determine supported/advertised modes based on hardware.
  149. * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
  150. */
  151. static u32 skge_supported_modes(const struct skge_hw *hw)
  152. {
  153. u32 supported;
  154. if (hw->copper) {
  155. supported = SUPPORTED_10baseT_Half
  156. | SUPPORTED_10baseT_Full
  157. | SUPPORTED_100baseT_Half
  158. | SUPPORTED_100baseT_Full
  159. | SUPPORTED_1000baseT_Half
  160. | SUPPORTED_1000baseT_Full
  161. | SUPPORTED_Autoneg| SUPPORTED_TP;
  162. if (hw->chip_id == CHIP_ID_GENESIS)
  163. supported &= ~(SUPPORTED_10baseT_Half
  164. | SUPPORTED_10baseT_Full
  165. | SUPPORTED_100baseT_Half
  166. | SUPPORTED_100baseT_Full);
  167. else if (hw->chip_id == CHIP_ID_YUKON)
  168. supported &= ~SUPPORTED_1000baseT_Half;
  169. } else
  170. supported = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
  171. | SUPPORTED_Autoneg;
  172. return supported;
  173. }
  174. static int skge_get_settings(struct net_device *dev,
  175. struct ethtool_cmd *ecmd)
  176. {
  177. struct skge_port *skge = netdev_priv(dev);
  178. struct skge_hw *hw = skge->hw;
  179. ecmd->transceiver = XCVR_INTERNAL;
  180. ecmd->supported = skge_supported_modes(hw);
  181. if (hw->copper) {
  182. ecmd->port = PORT_TP;
  183. ecmd->phy_address = hw->phy_addr;
  184. } else
  185. ecmd->port = PORT_FIBRE;
  186. ecmd->advertising = skge->advertising;
  187. ecmd->autoneg = skge->autoneg;
  188. ecmd->speed = skge->speed;
  189. ecmd->duplex = skge->duplex;
  190. return 0;
  191. }
  192. static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  193. {
  194. struct skge_port *skge = netdev_priv(dev);
  195. const struct skge_hw *hw = skge->hw;
  196. u32 supported = skge_supported_modes(hw);
  197. if (ecmd->autoneg == AUTONEG_ENABLE) {
  198. ecmd->advertising = supported;
  199. skge->duplex = -1;
  200. skge->speed = -1;
  201. } else {
  202. u32 setting;
  203. switch (ecmd->speed) {
  204. case SPEED_1000:
  205. if (ecmd->duplex == DUPLEX_FULL)
  206. setting = SUPPORTED_1000baseT_Full;
  207. else if (ecmd->duplex == DUPLEX_HALF)
  208. setting = SUPPORTED_1000baseT_Half;
  209. else
  210. return -EINVAL;
  211. break;
  212. case SPEED_100:
  213. if (ecmd->duplex == DUPLEX_FULL)
  214. setting = SUPPORTED_100baseT_Full;
  215. else if (ecmd->duplex == DUPLEX_HALF)
  216. setting = SUPPORTED_100baseT_Half;
  217. else
  218. return -EINVAL;
  219. break;
  220. case SPEED_10:
  221. if (ecmd->duplex == DUPLEX_FULL)
  222. setting = SUPPORTED_10baseT_Full;
  223. else if (ecmd->duplex == DUPLEX_HALF)
  224. setting = SUPPORTED_10baseT_Half;
  225. else
  226. return -EINVAL;
  227. break;
  228. default:
  229. return -EINVAL;
  230. }
  231. if ((setting & supported) == 0)
  232. return -EINVAL;
  233. skge->speed = ecmd->speed;
  234. skge->duplex = ecmd->duplex;
  235. }
  236. skge->autoneg = ecmd->autoneg;
  237. skge->advertising = ecmd->advertising;
  238. if (netif_running(dev))
  239. skge_phy_reset(skge);
  240. return (0);
  241. }
  242. static void skge_get_drvinfo(struct net_device *dev,
  243. struct ethtool_drvinfo *info)
  244. {
  245. struct skge_port *skge = netdev_priv(dev);
  246. strcpy(info->driver, DRV_NAME);
  247. strcpy(info->version, DRV_VERSION);
  248. strcpy(info->fw_version, "N/A");
  249. strcpy(info->bus_info, pci_name(skge->hw->pdev));
  250. }
  251. static const struct skge_stat {
  252. char name[ETH_GSTRING_LEN];
  253. u16 xmac_offset;
  254. u16 gma_offset;
  255. } skge_stats[] = {
  256. { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
  257. { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
  258. { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
  259. { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
  260. { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
  261. { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
  262. { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
  263. { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
  264. { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
  265. { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
  266. { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
  267. { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
  268. { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
  269. { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
  270. { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
  271. { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
  272. { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  273. { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
  274. { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
  275. { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  276. { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
  277. };
  278. static int skge_get_stats_count(struct net_device *dev)
  279. {
  280. return ARRAY_SIZE(skge_stats);
  281. }
  282. static void skge_get_ethtool_stats(struct net_device *dev,
  283. struct ethtool_stats *stats, u64 *data)
  284. {
  285. struct skge_port *skge = netdev_priv(dev);
  286. if (skge->hw->chip_id == CHIP_ID_GENESIS)
  287. genesis_get_stats(skge, data);
  288. else
  289. yukon_get_stats(skge, data);
  290. }
  291. /* Use hardware MIB variables for critical path statistics and
  292. * transmit feedback not reported at interrupt.
  293. * Other errors are accounted for in interrupt handler.
  294. */
  295. static struct net_device_stats *skge_get_stats(struct net_device *dev)
  296. {
  297. struct skge_port *skge = netdev_priv(dev);
  298. u64 data[ARRAY_SIZE(skge_stats)];
  299. if (skge->hw->chip_id == CHIP_ID_GENESIS)
  300. genesis_get_stats(skge, data);
  301. else
  302. yukon_get_stats(skge, data);
  303. skge->net_stats.tx_bytes = data[0];
  304. skge->net_stats.rx_bytes = data[1];
  305. skge->net_stats.tx_packets = data[2] + data[4] + data[6];
  306. skge->net_stats.rx_packets = data[3] + data[5] + data[7];
  307. skge->net_stats.multicast = data[5] + data[7];
  308. skge->net_stats.collisions = data[10];
  309. skge->net_stats.tx_aborted_errors = data[12];
  310. return &skge->net_stats;
  311. }
  312. static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  313. {
  314. int i;
  315. switch (stringset) {
  316. case ETH_SS_STATS:
  317. for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
  318. memcpy(data + i * ETH_GSTRING_LEN,
  319. skge_stats[i].name, ETH_GSTRING_LEN);
  320. break;
  321. }
  322. }
  323. static void skge_get_ring_param(struct net_device *dev,
  324. struct ethtool_ringparam *p)
  325. {
  326. struct skge_port *skge = netdev_priv(dev);
  327. p->rx_max_pending = MAX_RX_RING_SIZE;
  328. p->tx_max_pending = MAX_TX_RING_SIZE;
  329. p->rx_mini_max_pending = 0;
  330. p->rx_jumbo_max_pending = 0;
  331. p->rx_pending = skge->rx_ring.count;
  332. p->tx_pending = skge->tx_ring.count;
  333. p->rx_mini_pending = 0;
  334. p->rx_jumbo_pending = 0;
  335. }
  336. static int skge_set_ring_param(struct net_device *dev,
  337. struct ethtool_ringparam *p)
  338. {
  339. struct skge_port *skge = netdev_priv(dev);
  340. int err;
  341. if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
  342. p->tx_pending == 0 || p->tx_pending > MAX_TX_RING_SIZE)
  343. return -EINVAL;
  344. skge->rx_ring.count = p->rx_pending;
  345. skge->tx_ring.count = p->tx_pending;
  346. if (netif_running(dev)) {
  347. skge_down(dev);
  348. err = skge_up(dev);
  349. if (err)
  350. dev_close(dev);
  351. }
  352. return 0;
  353. }
  354. static u32 skge_get_msglevel(struct net_device *netdev)
  355. {
  356. struct skge_port *skge = netdev_priv(netdev);
  357. return skge->msg_enable;
  358. }
  359. static void skge_set_msglevel(struct net_device *netdev, u32 value)
  360. {
  361. struct skge_port *skge = netdev_priv(netdev);
  362. skge->msg_enable = value;
  363. }
  364. static int skge_nway_reset(struct net_device *dev)
  365. {
  366. struct skge_port *skge = netdev_priv(dev);
  367. if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
  368. return -EINVAL;
  369. skge_phy_reset(skge);
  370. return 0;
  371. }
  372. static int skge_set_sg(struct net_device *dev, u32 data)
  373. {
  374. struct skge_port *skge = netdev_priv(dev);
  375. struct skge_hw *hw = skge->hw;
  376. if (hw->chip_id == CHIP_ID_GENESIS && data)
  377. return -EOPNOTSUPP;
  378. return ethtool_op_set_sg(dev, data);
  379. }
  380. static int skge_set_tx_csum(struct net_device *dev, u32 data)
  381. {
  382. struct skge_port *skge = netdev_priv(dev);
  383. struct skge_hw *hw = skge->hw;
  384. if (hw->chip_id == CHIP_ID_GENESIS && data)
  385. return -EOPNOTSUPP;
  386. return ethtool_op_set_tx_csum(dev, data);
  387. }
  388. static u32 skge_get_rx_csum(struct net_device *dev)
  389. {
  390. struct skge_port *skge = netdev_priv(dev);
  391. return skge->rx_csum;
  392. }
  393. /* Only Yukon supports checksum offload. */
  394. static int skge_set_rx_csum(struct net_device *dev, u32 data)
  395. {
  396. struct skge_port *skge = netdev_priv(dev);
  397. if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
  398. return -EOPNOTSUPP;
  399. skge->rx_csum = data;
  400. return 0;
  401. }
  402. static void skge_get_pauseparam(struct net_device *dev,
  403. struct ethtool_pauseparam *ecmd)
  404. {
  405. struct skge_port *skge = netdev_priv(dev);
  406. ecmd->tx_pause = (skge->flow_control == FLOW_MODE_LOC_SEND)
  407. || (skge->flow_control == FLOW_MODE_SYMMETRIC);
  408. ecmd->rx_pause = (skge->flow_control == FLOW_MODE_REM_SEND)
  409. || (skge->flow_control == FLOW_MODE_SYMMETRIC);
  410. ecmd->autoneg = skge->autoneg;
  411. }
  412. static int skge_set_pauseparam(struct net_device *dev,
  413. struct ethtool_pauseparam *ecmd)
  414. {
  415. struct skge_port *skge = netdev_priv(dev);
  416. skge->autoneg = ecmd->autoneg;
  417. if (ecmd->rx_pause && ecmd->tx_pause)
  418. skge->flow_control = FLOW_MODE_SYMMETRIC;
  419. else if (ecmd->rx_pause && !ecmd->tx_pause)
  420. skge->flow_control = FLOW_MODE_REM_SEND;
  421. else if (!ecmd->rx_pause && ecmd->tx_pause)
  422. skge->flow_control = FLOW_MODE_LOC_SEND;
  423. else
  424. skge->flow_control = FLOW_MODE_NONE;
  425. if (netif_running(dev))
  426. skge_phy_reset(skge);
  427. return 0;
  428. }
  429. /* Chip internal frequency for clock calculations */
  430. static inline u32 hwkhz(const struct skge_hw *hw)
  431. {
  432. if (hw->chip_id == CHIP_ID_GENESIS)
  433. return 53215; /* or: 53.125 MHz */
  434. else
  435. return 78215; /* or: 78.125 MHz */
  436. }
  437. /* Chip HZ to microseconds */
  438. static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
  439. {
  440. return (ticks * 1000) / hwkhz(hw);
  441. }
  442. /* Microseconds to chip HZ */
  443. static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
  444. {
  445. return hwkhz(hw) * usec / 1000;
  446. }
  447. static int skge_get_coalesce(struct net_device *dev,
  448. struct ethtool_coalesce *ecmd)
  449. {
  450. struct skge_port *skge = netdev_priv(dev);
  451. struct skge_hw *hw = skge->hw;
  452. int port = skge->port;
  453. ecmd->rx_coalesce_usecs = 0;
  454. ecmd->tx_coalesce_usecs = 0;
  455. if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
  456. u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
  457. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  458. if (msk & rxirqmask[port])
  459. ecmd->rx_coalesce_usecs = delay;
  460. if (msk & txirqmask[port])
  461. ecmd->tx_coalesce_usecs = delay;
  462. }
  463. return 0;
  464. }
  465. /* Note: interrupt timer is per board, but can turn on/off per port */
  466. static int skge_set_coalesce(struct net_device *dev,
  467. struct ethtool_coalesce *ecmd)
  468. {
  469. struct skge_port *skge = netdev_priv(dev);
  470. struct skge_hw *hw = skge->hw;
  471. int port = skge->port;
  472. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  473. u32 delay = 25;
  474. if (ecmd->rx_coalesce_usecs == 0)
  475. msk &= ~rxirqmask[port];
  476. else if (ecmd->rx_coalesce_usecs < 25 ||
  477. ecmd->rx_coalesce_usecs > 33333)
  478. return -EINVAL;
  479. else {
  480. msk |= rxirqmask[port];
  481. delay = ecmd->rx_coalesce_usecs;
  482. }
  483. if (ecmd->tx_coalesce_usecs == 0)
  484. msk &= ~txirqmask[port];
  485. else if (ecmd->tx_coalesce_usecs < 25 ||
  486. ecmd->tx_coalesce_usecs > 33333)
  487. return -EINVAL;
  488. else {
  489. msk |= txirqmask[port];
  490. delay = min(delay, ecmd->rx_coalesce_usecs);
  491. }
  492. skge_write32(hw, B2_IRQM_MSK, msk);
  493. if (msk == 0)
  494. skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
  495. else {
  496. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
  497. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  498. }
  499. return 0;
  500. }
  501. enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
  502. static void skge_led(struct skge_port *skge, enum led_mode mode)
  503. {
  504. struct skge_hw *hw = skge->hw;
  505. int port = skge->port;
  506. spin_lock_bh(&hw->phy_lock);
  507. if (hw->chip_id == CHIP_ID_GENESIS) {
  508. switch (mode) {
  509. case LED_MODE_OFF:
  510. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
  511. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  512. skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
  513. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
  514. break;
  515. case LED_MODE_ON:
  516. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
  517. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
  518. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  519. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
  520. break;
  521. case LED_MODE_TST:
  522. skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
  523. skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
  524. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  525. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
  526. break;
  527. }
  528. } else {
  529. switch (mode) {
  530. case LED_MODE_OFF:
  531. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  532. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  533. PHY_M_LED_MO_DUP(MO_LED_OFF) |
  534. PHY_M_LED_MO_10(MO_LED_OFF) |
  535. PHY_M_LED_MO_100(MO_LED_OFF) |
  536. PHY_M_LED_MO_1000(MO_LED_OFF) |
  537. PHY_M_LED_MO_RX(MO_LED_OFF));
  538. break;
  539. case LED_MODE_ON:
  540. gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
  541. PHY_M_LED_PULS_DUR(PULS_170MS) |
  542. PHY_M_LED_BLINK_RT(BLINK_84MS) |
  543. PHY_M_LEDC_TX_CTRL |
  544. PHY_M_LEDC_DP_CTRL);
  545. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  546. PHY_M_LED_MO_RX(MO_LED_OFF) |
  547. (skge->speed == SPEED_100 ?
  548. PHY_M_LED_MO_100(MO_LED_ON) : 0));
  549. break;
  550. case LED_MODE_TST:
  551. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  552. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  553. PHY_M_LED_MO_DUP(MO_LED_ON) |
  554. PHY_M_LED_MO_10(MO_LED_ON) |
  555. PHY_M_LED_MO_100(MO_LED_ON) |
  556. PHY_M_LED_MO_1000(MO_LED_ON) |
  557. PHY_M_LED_MO_RX(MO_LED_ON));
  558. }
  559. }
  560. spin_unlock_bh(&hw->phy_lock);
  561. }
  562. /* blink LED's for finding board */
  563. static int skge_phys_id(struct net_device *dev, u32 data)
  564. {
  565. struct skge_port *skge = netdev_priv(dev);
  566. unsigned long ms;
  567. enum led_mode mode = LED_MODE_TST;
  568. if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
  569. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
  570. else
  571. ms = data * 1000;
  572. while (ms > 0) {
  573. skge_led(skge, mode);
  574. mode ^= LED_MODE_TST;
  575. if (msleep_interruptible(BLINK_MS))
  576. break;
  577. ms -= BLINK_MS;
  578. }
  579. /* back to regular LED state */
  580. skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
  581. return 0;
  582. }
  583. static struct ethtool_ops skge_ethtool_ops = {
  584. .get_settings = skge_get_settings,
  585. .set_settings = skge_set_settings,
  586. .get_drvinfo = skge_get_drvinfo,
  587. .get_regs_len = skge_get_regs_len,
  588. .get_regs = skge_get_regs,
  589. .get_wol = skge_get_wol,
  590. .set_wol = skge_set_wol,
  591. .get_msglevel = skge_get_msglevel,
  592. .set_msglevel = skge_set_msglevel,
  593. .nway_reset = skge_nway_reset,
  594. .get_link = ethtool_op_get_link,
  595. .get_ringparam = skge_get_ring_param,
  596. .set_ringparam = skge_set_ring_param,
  597. .get_pauseparam = skge_get_pauseparam,
  598. .set_pauseparam = skge_set_pauseparam,
  599. .get_coalesce = skge_get_coalesce,
  600. .set_coalesce = skge_set_coalesce,
  601. .get_sg = ethtool_op_get_sg,
  602. .set_sg = skge_set_sg,
  603. .get_tx_csum = ethtool_op_get_tx_csum,
  604. .set_tx_csum = skge_set_tx_csum,
  605. .get_rx_csum = skge_get_rx_csum,
  606. .set_rx_csum = skge_set_rx_csum,
  607. .get_strings = skge_get_strings,
  608. .phys_id = skge_phys_id,
  609. .get_stats_count = skge_get_stats_count,
  610. .get_ethtool_stats = skge_get_ethtool_stats,
  611. .get_perm_addr = ethtool_op_get_perm_addr,
  612. };
  613. /*
  614. * Allocate ring elements and chain them together
  615. * One-to-one association of board descriptors with ring elements
  616. */
  617. static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u64 base)
  618. {
  619. struct skge_tx_desc *d;
  620. struct skge_element *e;
  621. int i;
  622. ring->start = kmalloc(sizeof(*e)*ring->count, GFP_KERNEL);
  623. if (!ring->start)
  624. return -ENOMEM;
  625. for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
  626. e->desc = d;
  627. e->skb = NULL;
  628. if (i == ring->count - 1) {
  629. e->next = ring->start;
  630. d->next_offset = base;
  631. } else {
  632. e->next = e + 1;
  633. d->next_offset = base + (i+1) * sizeof(*d);
  634. }
  635. }
  636. ring->to_use = ring->to_clean = ring->start;
  637. return 0;
  638. }
  639. /* Allocate and setup a new buffer for receiving */
  640. static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
  641. struct sk_buff *skb, unsigned int bufsize)
  642. {
  643. struct skge_rx_desc *rd = e->desc;
  644. u64 map;
  645. map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
  646. PCI_DMA_FROMDEVICE);
  647. rd->dma_lo = map;
  648. rd->dma_hi = map >> 32;
  649. e->skb = skb;
  650. rd->csum1_start = ETH_HLEN;
  651. rd->csum2_start = ETH_HLEN;
  652. rd->csum1 = 0;
  653. rd->csum2 = 0;
  654. wmb();
  655. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
  656. pci_unmap_addr_set(e, mapaddr, map);
  657. pci_unmap_len_set(e, maplen, bufsize);
  658. }
  659. /* Resume receiving using existing skb,
  660. * Note: DMA address is not changed by chip.
  661. * MTU not changed while receiver active.
  662. */
  663. static void skge_rx_reuse(struct skge_element *e, unsigned int size)
  664. {
  665. struct skge_rx_desc *rd = e->desc;
  666. rd->csum2 = 0;
  667. rd->csum2_start = ETH_HLEN;
  668. wmb();
  669. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
  670. }
  671. /* Free all buffers in receive ring, assumes receiver stopped */
  672. static void skge_rx_clean(struct skge_port *skge)
  673. {
  674. struct skge_hw *hw = skge->hw;
  675. struct skge_ring *ring = &skge->rx_ring;
  676. struct skge_element *e;
  677. e = ring->start;
  678. do {
  679. struct skge_rx_desc *rd = e->desc;
  680. rd->control = 0;
  681. if (e->skb) {
  682. pci_unmap_single(hw->pdev,
  683. pci_unmap_addr(e, mapaddr),
  684. pci_unmap_len(e, maplen),
  685. PCI_DMA_FROMDEVICE);
  686. dev_kfree_skb(e->skb);
  687. e->skb = NULL;
  688. }
  689. } while ((e = e->next) != ring->start);
  690. }
  691. /* Allocate buffers for receive ring
  692. * For receive: to_clean is next received frame.
  693. */
  694. static int skge_rx_fill(struct skge_port *skge)
  695. {
  696. struct skge_ring *ring = &skge->rx_ring;
  697. struct skge_element *e;
  698. e = ring->start;
  699. do {
  700. struct sk_buff *skb;
  701. skb = dev_alloc_skb(skge->rx_buf_size + NET_IP_ALIGN);
  702. if (!skb)
  703. return -ENOMEM;
  704. skb_reserve(skb, NET_IP_ALIGN);
  705. skge_rx_setup(skge, e, skb, skge->rx_buf_size);
  706. } while ( (e = e->next) != ring->start);
  707. ring->to_clean = ring->start;
  708. return 0;
  709. }
  710. static void skge_link_up(struct skge_port *skge)
  711. {
  712. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
  713. LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
  714. netif_carrier_on(skge->netdev);
  715. if (skge->tx_avail > MAX_SKB_FRAGS + 1)
  716. netif_wake_queue(skge->netdev);
  717. if (netif_msg_link(skge))
  718. printk(KERN_INFO PFX
  719. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  720. skge->netdev->name, skge->speed,
  721. skge->duplex == DUPLEX_FULL ? "full" : "half",
  722. (skge->flow_control == FLOW_MODE_NONE) ? "none" :
  723. (skge->flow_control == FLOW_MODE_LOC_SEND) ? "tx only" :
  724. (skge->flow_control == FLOW_MODE_REM_SEND) ? "rx only" :
  725. (skge->flow_control == FLOW_MODE_SYMMETRIC) ? "tx and rx" :
  726. "unknown");
  727. }
  728. static void skge_link_down(struct skge_port *skge)
  729. {
  730. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
  731. netif_carrier_off(skge->netdev);
  732. netif_stop_queue(skge->netdev);
  733. if (netif_msg_link(skge))
  734. printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
  735. }
  736. static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
  737. {
  738. int i;
  739. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  740. *val = xm_read16(hw, port, XM_PHY_DATA);
  741. for (i = 0; i < PHY_RETRIES; i++) {
  742. if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
  743. goto ready;
  744. udelay(1);
  745. }
  746. return -ETIMEDOUT;
  747. ready:
  748. *val = xm_read16(hw, port, XM_PHY_DATA);
  749. return 0;
  750. }
  751. static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
  752. {
  753. u16 v = 0;
  754. if (__xm_phy_read(hw, port, reg, &v))
  755. printk(KERN_WARNING PFX "%s: phy read timed out\n",
  756. hw->dev[port]->name);
  757. return v;
  758. }
  759. static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  760. {
  761. int i;
  762. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  763. for (i = 0; i < PHY_RETRIES; i++) {
  764. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  765. goto ready;
  766. udelay(1);
  767. }
  768. return -EIO;
  769. ready:
  770. xm_write16(hw, port, XM_PHY_DATA, val);
  771. for (i = 0; i < PHY_RETRIES; i++) {
  772. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  773. return 0;
  774. udelay(1);
  775. }
  776. return -ETIMEDOUT;
  777. }
  778. static void genesis_init(struct skge_hw *hw)
  779. {
  780. /* set blink source counter */
  781. skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
  782. skge_write8(hw, B2_BSC_CTRL, BSC_START);
  783. /* configure mac arbiter */
  784. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  785. /* configure mac arbiter timeout values */
  786. skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
  787. skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
  788. skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
  789. skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
  790. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  791. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  792. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  793. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  794. /* configure packet arbiter timeout */
  795. skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
  796. skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
  797. skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
  798. skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
  799. skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
  800. }
  801. static void genesis_reset(struct skge_hw *hw, int port)
  802. {
  803. const u8 zero[8] = { 0 };
  804. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  805. /* reset the statistics module */
  806. xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
  807. xm_write16(hw, port, XM_IMSK, 0xffff); /* disable XMAC IRQs */
  808. xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
  809. xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
  810. xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
  811. /* disable Broadcom PHY IRQ */
  812. xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
  813. xm_outhash(hw, port, XM_HSM, zero);
  814. }
  815. /* Convert mode to MII values */
  816. static const u16 phy_pause_map[] = {
  817. [FLOW_MODE_NONE] = 0,
  818. [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
  819. [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
  820. [FLOW_MODE_REM_SEND] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
  821. };
  822. /* Check status of Broadcom phy link */
  823. static void bcom_check_link(struct skge_hw *hw, int port)
  824. {
  825. struct net_device *dev = hw->dev[port];
  826. struct skge_port *skge = netdev_priv(dev);
  827. u16 status;
  828. /* read twice because of latch */
  829. (void) xm_phy_read(hw, port, PHY_BCOM_STAT);
  830. status = xm_phy_read(hw, port, PHY_BCOM_STAT);
  831. if ((status & PHY_ST_LSYNC) == 0) {
  832. u16 cmd = xm_read16(hw, port, XM_MMU_CMD);
  833. cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  834. xm_write16(hw, port, XM_MMU_CMD, cmd);
  835. /* dummy read to ensure writing */
  836. (void) xm_read16(hw, port, XM_MMU_CMD);
  837. if (netif_carrier_ok(dev))
  838. skge_link_down(skge);
  839. } else {
  840. if (skge->autoneg == AUTONEG_ENABLE &&
  841. (status & PHY_ST_AN_OVER)) {
  842. u16 lpa = xm_phy_read(hw, port, PHY_BCOM_AUNE_LP);
  843. u16 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
  844. if (lpa & PHY_B_AN_RF) {
  845. printk(KERN_NOTICE PFX "%s: remote fault\n",
  846. dev->name);
  847. return;
  848. }
  849. /* Check Duplex mismatch */
  850. switch (aux & PHY_B_AS_AN_RES_MSK) {
  851. case PHY_B_RES_1000FD:
  852. skge->duplex = DUPLEX_FULL;
  853. break;
  854. case PHY_B_RES_1000HD:
  855. skge->duplex = DUPLEX_HALF;
  856. break;
  857. default:
  858. printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
  859. dev->name);
  860. return;
  861. }
  862. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  863. switch (aux & PHY_B_AS_PAUSE_MSK) {
  864. case PHY_B_AS_PAUSE_MSK:
  865. skge->flow_control = FLOW_MODE_SYMMETRIC;
  866. break;
  867. case PHY_B_AS_PRR:
  868. skge->flow_control = FLOW_MODE_REM_SEND;
  869. break;
  870. case PHY_B_AS_PRT:
  871. skge->flow_control = FLOW_MODE_LOC_SEND;
  872. break;
  873. default:
  874. skge->flow_control = FLOW_MODE_NONE;
  875. }
  876. skge->speed = SPEED_1000;
  877. }
  878. if (!netif_carrier_ok(dev))
  879. genesis_link_up(skge);
  880. }
  881. }
  882. /* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
  883. * Phy on for 100 or 10Mbit operation
  884. */
  885. static void bcom_phy_init(struct skge_port *skge, int jumbo)
  886. {
  887. struct skge_hw *hw = skge->hw;
  888. int port = skge->port;
  889. int i;
  890. u16 id1, r, ext, ctl;
  891. /* magic workaround patterns for Broadcom */
  892. static const struct {
  893. u16 reg;
  894. u16 val;
  895. } A1hack[] = {
  896. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
  897. { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
  898. { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
  899. { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
  900. }, C0hack[] = {
  901. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
  902. { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
  903. };
  904. /* read Id from external PHY (all have the same address) */
  905. id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
  906. /* Optimize MDIO transfer by suppressing preamble. */
  907. r = xm_read16(hw, port, XM_MMU_CMD);
  908. r |= XM_MMU_NO_PRE;
  909. xm_write16(hw, port, XM_MMU_CMD,r);
  910. switch (id1) {
  911. case PHY_BCOM_ID1_C0:
  912. /*
  913. * Workaround BCOM Errata for the C0 type.
  914. * Write magic patterns to reserved registers.
  915. */
  916. for (i = 0; i < ARRAY_SIZE(C0hack); i++)
  917. xm_phy_write(hw, port,
  918. C0hack[i].reg, C0hack[i].val);
  919. break;
  920. case PHY_BCOM_ID1_A1:
  921. /*
  922. * Workaround BCOM Errata for the A1 type.
  923. * Write magic patterns to reserved registers.
  924. */
  925. for (i = 0; i < ARRAY_SIZE(A1hack); i++)
  926. xm_phy_write(hw, port,
  927. A1hack[i].reg, A1hack[i].val);
  928. break;
  929. }
  930. /*
  931. * Workaround BCOM Errata (#10523) for all BCom PHYs.
  932. * Disable Power Management after reset.
  933. */
  934. r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
  935. r |= PHY_B_AC_DIS_PM;
  936. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
  937. /* Dummy read */
  938. xm_read16(hw, port, XM_ISRC);
  939. ext = PHY_B_PEC_EN_LTR; /* enable tx led */
  940. ctl = PHY_CT_SP1000; /* always 1000mbit */
  941. if (skge->autoneg == AUTONEG_ENABLE) {
  942. /*
  943. * Workaround BCOM Errata #1 for the C5 type.
  944. * 1000Base-T Link Acquisition Failure in Slave Mode
  945. * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
  946. */
  947. u16 adv = PHY_B_1000C_RD;
  948. if (skge->advertising & ADVERTISED_1000baseT_Half)
  949. adv |= PHY_B_1000C_AHD;
  950. if (skge->advertising & ADVERTISED_1000baseT_Full)
  951. adv |= PHY_B_1000C_AFD;
  952. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
  953. ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  954. } else {
  955. if (skge->duplex == DUPLEX_FULL)
  956. ctl |= PHY_CT_DUP_MD;
  957. /* Force to slave */
  958. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
  959. }
  960. /* Set autonegotiation pause parameters */
  961. xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
  962. phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
  963. /* Handle Jumbo frames */
  964. if (jumbo) {
  965. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  966. PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
  967. ext |= PHY_B_PEC_HIGH_LA;
  968. }
  969. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
  970. xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
  971. /* Use link status change interrupt */
  972. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  973. bcom_check_link(hw, port);
  974. }
  975. static void genesis_mac_init(struct skge_hw *hw, int port)
  976. {
  977. struct net_device *dev = hw->dev[port];
  978. struct skge_port *skge = netdev_priv(dev);
  979. int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
  980. int i;
  981. u32 r;
  982. const u8 zero[6] = { 0 };
  983. for (i = 0; i < 10; i++) {
  984. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
  985. MFF_SET_MAC_RST);
  986. if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
  987. goto reset_ok;
  988. udelay(1);
  989. }
  990. printk(KERN_WARNING PFX "%s: genesis reset failed\n", dev->name);
  991. reset_ok:
  992. /* Unreset the XMAC. */
  993. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
  994. /*
  995. * Perform additional initialization for external PHYs,
  996. * namely for the 1000baseTX cards that use the XMAC's
  997. * GMII mode.
  998. */
  999. /* Take external Phy out of reset */
  1000. r = skge_read32(hw, B2_GP_IO);
  1001. if (port == 0)
  1002. r |= GP_DIR_0|GP_IO_0;
  1003. else
  1004. r |= GP_DIR_2|GP_IO_2;
  1005. skge_write32(hw, B2_GP_IO, r);
  1006. /* Enable GMII interface */
  1007. xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
  1008. bcom_phy_init(skge, jumbo);
  1009. /* Set Station Address */
  1010. xm_outaddr(hw, port, XM_SA, dev->dev_addr);
  1011. /* We don't use match addresses so clear */
  1012. for (i = 1; i < 16; i++)
  1013. xm_outaddr(hw, port, XM_EXM(i), zero);
  1014. /* Clear MIB counters */
  1015. xm_write16(hw, port, XM_STAT_CMD,
  1016. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  1017. /* Clear two times according to Errata #3 */
  1018. xm_write16(hw, port, XM_STAT_CMD,
  1019. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  1020. /* configure Rx High Water Mark (XM_RX_HI_WM) */
  1021. xm_write16(hw, port, XM_RX_HI_WM, 1450);
  1022. /* We don't need the FCS appended to the packet. */
  1023. r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
  1024. if (jumbo)
  1025. r |= XM_RX_BIG_PK_OK;
  1026. if (skge->duplex == DUPLEX_HALF) {
  1027. /*
  1028. * If in manual half duplex mode the other side might be in
  1029. * full duplex mode, so ignore if a carrier extension is not seen
  1030. * on frames received
  1031. */
  1032. r |= XM_RX_DIS_CEXT;
  1033. }
  1034. xm_write16(hw, port, XM_RX_CMD, r);
  1035. /* We want short frames padded to 60 bytes. */
  1036. xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
  1037. /*
  1038. * Bump up the transmit threshold. This helps hold off transmit
  1039. * underruns when we're blasting traffic from both ports at once.
  1040. */
  1041. xm_write16(hw, port, XM_TX_THR, 512);
  1042. /*
  1043. * Enable the reception of all error frames. This is is
  1044. * a necessary evil due to the design of the XMAC. The
  1045. * XMAC's receive FIFO is only 8K in size, however jumbo
  1046. * frames can be up to 9000 bytes in length. When bad
  1047. * frame filtering is enabled, the XMAC's RX FIFO operates
  1048. * in 'store and forward' mode. For this to work, the
  1049. * entire frame has to fit into the FIFO, but that means
  1050. * that jumbo frames larger than 8192 bytes will be
  1051. * truncated. Disabling all bad frame filtering causes
  1052. * the RX FIFO to operate in streaming mode, in which
  1053. * case the XMAC will start transferring frames out of the
  1054. * RX FIFO as soon as the FIFO threshold is reached.
  1055. */
  1056. xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
  1057. /*
  1058. * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
  1059. * - Enable all bits excepting 'Octets Rx OK Low CntOv'
  1060. * and 'Octets Rx OK Hi Cnt Ov'.
  1061. */
  1062. xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
  1063. /*
  1064. * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
  1065. * - Enable all bits excepting 'Octets Tx OK Low CntOv'
  1066. * and 'Octets Tx OK Hi Cnt Ov'.
  1067. */
  1068. xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
  1069. /* Configure MAC arbiter */
  1070. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  1071. /* configure timeout values */
  1072. skge_write8(hw, B3_MA_TOINI_RX1, 72);
  1073. skge_write8(hw, B3_MA_TOINI_RX2, 72);
  1074. skge_write8(hw, B3_MA_TOINI_TX1, 72);
  1075. skge_write8(hw, B3_MA_TOINI_TX2, 72);
  1076. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  1077. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  1078. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  1079. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  1080. /* Configure Rx MAC FIFO */
  1081. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
  1082. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
  1083. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
  1084. /* Configure Tx MAC FIFO */
  1085. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
  1086. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
  1087. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
  1088. if (jumbo) {
  1089. /* Enable frame flushing if jumbo frames used */
  1090. skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
  1091. } else {
  1092. /* enable timeout timers if normal frames */
  1093. skge_write16(hw, B3_PA_CTRL,
  1094. (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
  1095. }
  1096. }
  1097. static void genesis_stop(struct skge_port *skge)
  1098. {
  1099. struct skge_hw *hw = skge->hw;
  1100. int port = skge->port;
  1101. u32 reg;
  1102. genesis_reset(hw, port);
  1103. /* Clear Tx packet arbiter timeout IRQ */
  1104. skge_write16(hw, B3_PA_CTRL,
  1105. port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
  1106. /*
  1107. * If the transfer sticks at the MAC the STOP command will not
  1108. * terminate if we don't flush the XMAC's transmit FIFO !
  1109. */
  1110. xm_write32(hw, port, XM_MODE,
  1111. xm_read32(hw, port, XM_MODE)|XM_MD_FTF);
  1112. /* Reset the MAC */
  1113. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
  1114. /* For external PHYs there must be special handling */
  1115. reg = skge_read32(hw, B2_GP_IO);
  1116. if (port == 0) {
  1117. reg |= GP_DIR_0;
  1118. reg &= ~GP_IO_0;
  1119. } else {
  1120. reg |= GP_DIR_2;
  1121. reg &= ~GP_IO_2;
  1122. }
  1123. skge_write32(hw, B2_GP_IO, reg);
  1124. skge_read32(hw, B2_GP_IO);
  1125. xm_write16(hw, port, XM_MMU_CMD,
  1126. xm_read16(hw, port, XM_MMU_CMD)
  1127. & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
  1128. xm_read16(hw, port, XM_MMU_CMD);
  1129. }
  1130. static void genesis_get_stats(struct skge_port *skge, u64 *data)
  1131. {
  1132. struct skge_hw *hw = skge->hw;
  1133. int port = skge->port;
  1134. int i;
  1135. unsigned long timeout = jiffies + HZ;
  1136. xm_write16(hw, port,
  1137. XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
  1138. /* wait for update to complete */
  1139. while (xm_read16(hw, port, XM_STAT_CMD)
  1140. & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
  1141. if (time_after(jiffies, timeout))
  1142. break;
  1143. udelay(10);
  1144. }
  1145. /* special case for 64 bit octet counter */
  1146. data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
  1147. | xm_read32(hw, port, XM_TXO_OK_LO);
  1148. data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
  1149. | xm_read32(hw, port, XM_RXO_OK_LO);
  1150. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1151. data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
  1152. }
  1153. static void genesis_mac_intr(struct skge_hw *hw, int port)
  1154. {
  1155. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1156. u16 status = xm_read16(hw, port, XM_ISRC);
  1157. if (netif_msg_intr(skge))
  1158. printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
  1159. skge->netdev->name, status);
  1160. if (status & XM_IS_TXF_UR) {
  1161. xm_write32(hw, port, XM_MODE, XM_MD_FTF);
  1162. ++skge->net_stats.tx_fifo_errors;
  1163. }
  1164. if (status & XM_IS_RXF_OV) {
  1165. xm_write32(hw, port, XM_MODE, XM_MD_FRF);
  1166. ++skge->net_stats.rx_fifo_errors;
  1167. }
  1168. }
  1169. static void genesis_link_up(struct skge_port *skge)
  1170. {
  1171. struct skge_hw *hw = skge->hw;
  1172. int port = skge->port;
  1173. u16 cmd;
  1174. u32 mode, msk;
  1175. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1176. /*
  1177. * enabling pause frame reception is required for 1000BT
  1178. * because the XMAC is not reset if the link is going down
  1179. */
  1180. if (skge->flow_control == FLOW_MODE_NONE ||
  1181. skge->flow_control == FLOW_MODE_LOC_SEND)
  1182. /* Disable Pause Frame Reception */
  1183. cmd |= XM_MMU_IGN_PF;
  1184. else
  1185. /* Enable Pause Frame Reception */
  1186. cmd &= ~XM_MMU_IGN_PF;
  1187. xm_write16(hw, port, XM_MMU_CMD, cmd);
  1188. mode = xm_read32(hw, port, XM_MODE);
  1189. if (skge->flow_control == FLOW_MODE_SYMMETRIC ||
  1190. skge->flow_control == FLOW_MODE_LOC_SEND) {
  1191. /*
  1192. * Configure Pause Frame Generation
  1193. * Use internal and external Pause Frame Generation.
  1194. * Sending pause frames is edge triggered.
  1195. * Send a Pause frame with the maximum pause time if
  1196. * internal oder external FIFO full condition occurs.
  1197. * Send a zero pause time frame to re-start transmission.
  1198. */
  1199. /* XM_PAUSE_DA = '010000C28001' (default) */
  1200. /* XM_MAC_PTIME = 0xffff (maximum) */
  1201. /* remember this value is defined in big endian (!) */
  1202. xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
  1203. mode |= XM_PAUSE_MODE;
  1204. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
  1205. } else {
  1206. /*
  1207. * disable pause frame generation is required for 1000BT
  1208. * because the XMAC is not reset if the link is going down
  1209. */
  1210. /* Disable Pause Mode in Mode Register */
  1211. mode &= ~XM_PAUSE_MODE;
  1212. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
  1213. }
  1214. xm_write32(hw, port, XM_MODE, mode);
  1215. msk = XM_DEF_MSK;
  1216. /* disable GP0 interrupt bit for external Phy */
  1217. msk |= XM_IS_INP_ASS;
  1218. xm_write16(hw, port, XM_IMSK, msk);
  1219. xm_read16(hw, port, XM_ISRC);
  1220. /* get MMU Command Reg. */
  1221. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1222. if (skge->duplex == DUPLEX_FULL)
  1223. cmd |= XM_MMU_GMII_FD;
  1224. /*
  1225. * Workaround BCOM Errata (#10523) for all BCom Phys
  1226. * Enable Power Management after link up
  1227. */
  1228. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  1229. xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
  1230. & ~PHY_B_AC_DIS_PM);
  1231. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  1232. /* enable Rx/Tx */
  1233. xm_write16(hw, port, XM_MMU_CMD,
  1234. cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  1235. skge_link_up(skge);
  1236. }
  1237. static inline void bcom_phy_intr(struct skge_port *skge)
  1238. {
  1239. struct skge_hw *hw = skge->hw;
  1240. int port = skge->port;
  1241. u16 isrc;
  1242. isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
  1243. if (netif_msg_intr(skge))
  1244. printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
  1245. skge->netdev->name, isrc);
  1246. if (isrc & PHY_B_IS_PSE)
  1247. printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
  1248. hw->dev[port]->name);
  1249. /* Workaround BCom Errata:
  1250. * enable and disable loopback mode if "NO HCD" occurs.
  1251. */
  1252. if (isrc & PHY_B_IS_NO_HDCL) {
  1253. u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
  1254. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1255. ctrl | PHY_CT_LOOP);
  1256. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1257. ctrl & ~PHY_CT_LOOP);
  1258. }
  1259. if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
  1260. bcom_check_link(hw, port);
  1261. }
  1262. static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  1263. {
  1264. int i;
  1265. gma_write16(hw, port, GM_SMI_DATA, val);
  1266. gma_write16(hw, port, GM_SMI_CTRL,
  1267. GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
  1268. for (i = 0; i < PHY_RETRIES; i++) {
  1269. udelay(1);
  1270. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  1271. return 0;
  1272. }
  1273. printk(KERN_WARNING PFX "%s: phy write timeout\n",
  1274. hw->dev[port]->name);
  1275. return -EIO;
  1276. }
  1277. static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
  1278. {
  1279. int i;
  1280. gma_write16(hw, port, GM_SMI_CTRL,
  1281. GM_SMI_CT_PHY_AD(hw->phy_addr)
  1282. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  1283. for (i = 0; i < PHY_RETRIES; i++) {
  1284. udelay(1);
  1285. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
  1286. goto ready;
  1287. }
  1288. return -ETIMEDOUT;
  1289. ready:
  1290. *val = gma_read16(hw, port, GM_SMI_DATA);
  1291. return 0;
  1292. }
  1293. static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
  1294. {
  1295. u16 v = 0;
  1296. if (__gm_phy_read(hw, port, reg, &v))
  1297. printk(KERN_WARNING PFX "%s: phy read timeout\n",
  1298. hw->dev[port]->name);
  1299. return v;
  1300. }
  1301. /* Marvell Phy Initialization */
  1302. static void yukon_init(struct skge_hw *hw, int port)
  1303. {
  1304. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1305. u16 ctrl, ct1000, adv;
  1306. if (skge->autoneg == AUTONEG_ENABLE) {
  1307. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  1308. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  1309. PHY_M_EC_MAC_S_MSK);
  1310. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  1311. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  1312. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  1313. }
  1314. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1315. if (skge->autoneg == AUTONEG_DISABLE)
  1316. ctrl &= ~PHY_CT_ANE;
  1317. ctrl |= PHY_CT_RESET;
  1318. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1319. ctrl = 0;
  1320. ct1000 = 0;
  1321. adv = PHY_AN_CSMA;
  1322. if (skge->autoneg == AUTONEG_ENABLE) {
  1323. if (hw->copper) {
  1324. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1325. ct1000 |= PHY_M_1000C_AFD;
  1326. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1327. ct1000 |= PHY_M_1000C_AHD;
  1328. if (skge->advertising & ADVERTISED_100baseT_Full)
  1329. adv |= PHY_M_AN_100_FD;
  1330. if (skge->advertising & ADVERTISED_100baseT_Half)
  1331. adv |= PHY_M_AN_100_HD;
  1332. if (skge->advertising & ADVERTISED_10baseT_Full)
  1333. adv |= PHY_M_AN_10_FD;
  1334. if (skge->advertising & ADVERTISED_10baseT_Half)
  1335. adv |= PHY_M_AN_10_HD;
  1336. } else /* special defines for FIBER (88E1011S only) */
  1337. adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
  1338. /* Set Flow-control capabilities */
  1339. adv |= phy_pause_map[skge->flow_control];
  1340. /* Restart Auto-negotiation */
  1341. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  1342. } else {
  1343. /* forced speed/duplex settings */
  1344. ct1000 = PHY_M_1000C_MSE;
  1345. if (skge->duplex == DUPLEX_FULL)
  1346. ctrl |= PHY_CT_DUP_MD;
  1347. switch (skge->speed) {
  1348. case SPEED_1000:
  1349. ctrl |= PHY_CT_SP1000;
  1350. break;
  1351. case SPEED_100:
  1352. ctrl |= PHY_CT_SP100;
  1353. break;
  1354. }
  1355. ctrl |= PHY_CT_RESET;
  1356. }
  1357. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  1358. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  1359. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1360. /* Enable phy interrupt on autonegotiation complete (or link up) */
  1361. if (skge->autoneg == AUTONEG_ENABLE)
  1362. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
  1363. else
  1364. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
  1365. }
  1366. static void yukon_reset(struct skge_hw *hw, int port)
  1367. {
  1368. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
  1369. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  1370. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  1371. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  1372. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  1373. gma_write16(hw, port, GM_RX_CTRL,
  1374. gma_read16(hw, port, GM_RX_CTRL)
  1375. | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  1376. }
  1377. /* Apparently, early versions of Yukon-Lite had wrong chip_id? */
  1378. static int is_yukon_lite_a0(struct skge_hw *hw)
  1379. {
  1380. u32 reg;
  1381. int ret;
  1382. if (hw->chip_id != CHIP_ID_YUKON)
  1383. return 0;
  1384. reg = skge_read32(hw, B2_FAR);
  1385. skge_write8(hw, B2_FAR + 3, 0xff);
  1386. ret = (skge_read8(hw, B2_FAR + 3) != 0);
  1387. skge_write32(hw, B2_FAR, reg);
  1388. return ret;
  1389. }
  1390. static void yukon_mac_init(struct skge_hw *hw, int port)
  1391. {
  1392. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1393. int i;
  1394. u32 reg;
  1395. const u8 *addr = hw->dev[port]->dev_addr;
  1396. /* WA code for COMA mode -- set PHY reset */
  1397. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1398. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1399. reg = skge_read32(hw, B2_GP_IO);
  1400. reg |= GP_DIR_9 | GP_IO_9;
  1401. skge_write32(hw, B2_GP_IO, reg);
  1402. }
  1403. /* hard reset */
  1404. skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1405. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1406. /* WA code for COMA mode -- clear PHY reset */
  1407. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1408. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1409. reg = skge_read32(hw, B2_GP_IO);
  1410. reg |= GP_DIR_9;
  1411. reg &= ~GP_IO_9;
  1412. skge_write32(hw, B2_GP_IO, reg);
  1413. }
  1414. /* Set hardware config mode */
  1415. reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
  1416. GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
  1417. reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
  1418. /* Clear GMC reset */
  1419. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
  1420. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
  1421. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
  1422. if (skge->autoneg == AUTONEG_DISABLE) {
  1423. reg = GM_GPCR_AU_ALL_DIS;
  1424. gma_write16(hw, port, GM_GP_CTRL,
  1425. gma_read16(hw, port, GM_GP_CTRL) | reg);
  1426. switch (skge->speed) {
  1427. case SPEED_1000:
  1428. reg &= ~GM_GPCR_SPEED_100;
  1429. reg |= GM_GPCR_SPEED_1000;
  1430. break;
  1431. case SPEED_100:
  1432. reg &= ~GM_GPCR_SPEED_1000;
  1433. reg |= GM_GPCR_SPEED_100;
  1434. break;
  1435. case SPEED_10:
  1436. reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
  1437. break;
  1438. }
  1439. if (skge->duplex == DUPLEX_FULL)
  1440. reg |= GM_GPCR_DUP_FULL;
  1441. } else
  1442. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  1443. switch (skge->flow_control) {
  1444. case FLOW_MODE_NONE:
  1445. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1446. reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1447. break;
  1448. case FLOW_MODE_LOC_SEND:
  1449. /* disable Rx flow-control */
  1450. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1451. }
  1452. gma_write16(hw, port, GM_GP_CTRL, reg);
  1453. skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  1454. yukon_init(hw, port);
  1455. /* MIB clear */
  1456. reg = gma_read16(hw, port, GM_PHY_ADDR);
  1457. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  1458. for (i = 0; i < GM_MIB_CNT_SIZE; i++)
  1459. gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
  1460. gma_write16(hw, port, GM_PHY_ADDR, reg);
  1461. /* transmit control */
  1462. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  1463. /* receive control reg: unicast + multicast + no FCS */
  1464. gma_write16(hw, port, GM_RX_CTRL,
  1465. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  1466. /* transmit flow control */
  1467. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  1468. /* transmit parameter */
  1469. gma_write16(hw, port, GM_TX_PARAM,
  1470. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  1471. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  1472. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
  1473. /* serial mode register */
  1474. reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1475. if (hw->dev[port]->mtu > 1500)
  1476. reg |= GM_SMOD_JUMBO_ENA;
  1477. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  1478. /* physical address: used for pause frames */
  1479. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  1480. /* virtual address for data */
  1481. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  1482. /* enable interrupt mask for counter overflows */
  1483. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  1484. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  1485. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  1486. /* Initialize Mac Fifo */
  1487. /* Configure Rx MAC FIFO */
  1488. skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
  1489. reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  1490. /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
  1491. if (is_yukon_lite_a0(hw))
  1492. reg &= ~GMF_RX_F_FL_ON;
  1493. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  1494. skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
  1495. /*
  1496. * because Pause Packet Truncation in GMAC is not working
  1497. * we have to increase the Flush Threshold to 64 bytes
  1498. * in order to flush pause packets in Rx FIFO on Yukon-1
  1499. */
  1500. skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
  1501. /* Configure Tx MAC FIFO */
  1502. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  1503. skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  1504. }
  1505. /* Go into power down mode */
  1506. static void yukon_suspend(struct skge_hw *hw, int port)
  1507. {
  1508. u16 ctrl;
  1509. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  1510. ctrl |= PHY_M_PC_POL_R_DIS;
  1511. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  1512. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1513. ctrl |= PHY_CT_RESET;
  1514. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1515. /* switch IEEE compatible power down mode on */
  1516. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1517. ctrl |= PHY_CT_PDOWN;
  1518. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1519. }
  1520. static void yukon_stop(struct skge_port *skge)
  1521. {
  1522. struct skge_hw *hw = skge->hw;
  1523. int port = skge->port;
  1524. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  1525. yukon_reset(hw, port);
  1526. gma_write16(hw, port, GM_GP_CTRL,
  1527. gma_read16(hw, port, GM_GP_CTRL)
  1528. & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
  1529. gma_read16(hw, port, GM_GP_CTRL);
  1530. yukon_suspend(hw, port);
  1531. /* set GPHY Control reset */
  1532. skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1533. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1534. }
  1535. static void yukon_get_stats(struct skge_port *skge, u64 *data)
  1536. {
  1537. struct skge_hw *hw = skge->hw;
  1538. int port = skge->port;
  1539. int i;
  1540. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  1541. | gma_read32(hw, port, GM_TXO_OK_LO);
  1542. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  1543. | gma_read32(hw, port, GM_RXO_OK_LO);
  1544. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1545. data[i] = gma_read32(hw, port,
  1546. skge_stats[i].gma_offset);
  1547. }
  1548. static void yukon_mac_intr(struct skge_hw *hw, int port)
  1549. {
  1550. struct net_device *dev = hw->dev[port];
  1551. struct skge_port *skge = netdev_priv(dev);
  1552. u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1553. if (netif_msg_intr(skge))
  1554. printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
  1555. dev->name, status);
  1556. if (status & GM_IS_RX_FF_OR) {
  1557. ++skge->net_stats.rx_fifo_errors;
  1558. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1559. }
  1560. if (status & GM_IS_TX_FF_UR) {
  1561. ++skge->net_stats.tx_fifo_errors;
  1562. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1563. }
  1564. }
  1565. static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
  1566. {
  1567. switch (aux & PHY_M_PS_SPEED_MSK) {
  1568. case PHY_M_PS_SPEED_1000:
  1569. return SPEED_1000;
  1570. case PHY_M_PS_SPEED_100:
  1571. return SPEED_100;
  1572. default:
  1573. return SPEED_10;
  1574. }
  1575. }
  1576. static void yukon_link_up(struct skge_port *skge)
  1577. {
  1578. struct skge_hw *hw = skge->hw;
  1579. int port = skge->port;
  1580. u16 reg;
  1581. /* Enable Transmit FIFO Underrun */
  1582. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  1583. reg = gma_read16(hw, port, GM_GP_CTRL);
  1584. if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
  1585. reg |= GM_GPCR_DUP_FULL;
  1586. /* enable Rx/Tx */
  1587. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1588. gma_write16(hw, port, GM_GP_CTRL, reg);
  1589. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
  1590. skge_link_up(skge);
  1591. }
  1592. static void yukon_link_down(struct skge_port *skge)
  1593. {
  1594. struct skge_hw *hw = skge->hw;
  1595. int port = skge->port;
  1596. u16 ctrl;
  1597. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1598. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1599. ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1600. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1601. if (skge->flow_control == FLOW_MODE_REM_SEND) {
  1602. /* restore Asymmetric Pause bit */
  1603. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  1604. gm_phy_read(hw, port,
  1605. PHY_MARV_AUNE_ADV)
  1606. | PHY_M_AN_ASP);
  1607. }
  1608. yukon_reset(hw, port);
  1609. skge_link_down(skge);
  1610. yukon_init(hw, port);
  1611. }
  1612. static void yukon_phy_intr(struct skge_port *skge)
  1613. {
  1614. struct skge_hw *hw = skge->hw;
  1615. int port = skge->port;
  1616. const char *reason = NULL;
  1617. u16 istatus, phystat;
  1618. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1619. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1620. if (netif_msg_intr(skge))
  1621. printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1622. skge->netdev->name, istatus, phystat);
  1623. if (istatus & PHY_M_IS_AN_COMPL) {
  1624. if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
  1625. & PHY_M_AN_RF) {
  1626. reason = "remote fault";
  1627. goto failed;
  1628. }
  1629. if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1630. reason = "master/slave fault";
  1631. goto failed;
  1632. }
  1633. if (!(phystat & PHY_M_PS_SPDUP_RES)) {
  1634. reason = "speed/duplex";
  1635. goto failed;
  1636. }
  1637. skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
  1638. ? DUPLEX_FULL : DUPLEX_HALF;
  1639. skge->speed = yukon_speed(hw, phystat);
  1640. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  1641. switch (phystat & PHY_M_PS_PAUSE_MSK) {
  1642. case PHY_M_PS_PAUSE_MSK:
  1643. skge->flow_control = FLOW_MODE_SYMMETRIC;
  1644. break;
  1645. case PHY_M_PS_RX_P_EN:
  1646. skge->flow_control = FLOW_MODE_REM_SEND;
  1647. break;
  1648. case PHY_M_PS_TX_P_EN:
  1649. skge->flow_control = FLOW_MODE_LOC_SEND;
  1650. break;
  1651. default:
  1652. skge->flow_control = FLOW_MODE_NONE;
  1653. }
  1654. if (skge->flow_control == FLOW_MODE_NONE ||
  1655. (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
  1656. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1657. else
  1658. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1659. yukon_link_up(skge);
  1660. return;
  1661. }
  1662. if (istatus & PHY_M_IS_LSP_CHANGE)
  1663. skge->speed = yukon_speed(hw, phystat);
  1664. if (istatus & PHY_M_IS_DUP_CHANGE)
  1665. skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1666. if (istatus & PHY_M_IS_LST_CHANGE) {
  1667. if (phystat & PHY_M_PS_LINK_UP)
  1668. yukon_link_up(skge);
  1669. else
  1670. yukon_link_down(skge);
  1671. }
  1672. return;
  1673. failed:
  1674. printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
  1675. skge->netdev->name, reason);
  1676. /* XXX restart autonegotiation? */
  1677. }
  1678. static void skge_phy_reset(struct skge_port *skge)
  1679. {
  1680. struct skge_hw *hw = skge->hw;
  1681. int port = skge->port;
  1682. netif_stop_queue(skge->netdev);
  1683. netif_carrier_off(skge->netdev);
  1684. spin_lock_bh(&hw->phy_lock);
  1685. if (hw->chip_id == CHIP_ID_GENESIS) {
  1686. genesis_reset(hw, port);
  1687. genesis_mac_init(hw, port);
  1688. } else {
  1689. yukon_reset(hw, port);
  1690. yukon_init(hw, port);
  1691. }
  1692. spin_unlock_bh(&hw->phy_lock);
  1693. }
  1694. /* Basic MII support */
  1695. static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1696. {
  1697. struct mii_ioctl_data *data = if_mii(ifr);
  1698. struct skge_port *skge = netdev_priv(dev);
  1699. struct skge_hw *hw = skge->hw;
  1700. int err = -EOPNOTSUPP;
  1701. if (!netif_running(dev))
  1702. return -ENODEV; /* Phy still in reset */
  1703. switch(cmd) {
  1704. case SIOCGMIIPHY:
  1705. data->phy_id = hw->phy_addr;
  1706. /* fallthru */
  1707. case SIOCGMIIREG: {
  1708. u16 val = 0;
  1709. spin_lock_bh(&hw->phy_lock);
  1710. if (hw->chip_id == CHIP_ID_GENESIS)
  1711. err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
  1712. else
  1713. err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
  1714. spin_unlock_bh(&hw->phy_lock);
  1715. data->val_out = val;
  1716. break;
  1717. }
  1718. case SIOCSMIIREG:
  1719. if (!capable(CAP_NET_ADMIN))
  1720. return -EPERM;
  1721. spin_lock_bh(&hw->phy_lock);
  1722. if (hw->chip_id == CHIP_ID_GENESIS)
  1723. err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
  1724. data->val_in);
  1725. else
  1726. err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
  1727. data->val_in);
  1728. spin_unlock_bh(&hw->phy_lock);
  1729. break;
  1730. }
  1731. return err;
  1732. }
  1733. static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
  1734. {
  1735. u32 end;
  1736. start /= 8;
  1737. len /= 8;
  1738. end = start + len - 1;
  1739. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  1740. skge_write32(hw, RB_ADDR(q, RB_START), start);
  1741. skge_write32(hw, RB_ADDR(q, RB_WP), start);
  1742. skge_write32(hw, RB_ADDR(q, RB_RP), start);
  1743. skge_write32(hw, RB_ADDR(q, RB_END), end);
  1744. if (q == Q_R1 || q == Q_R2) {
  1745. /* Set thresholds on receive queue's */
  1746. skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
  1747. start + (2*len)/3);
  1748. skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
  1749. start + (len/3));
  1750. } else {
  1751. /* Enable store & forward on Tx queue's because
  1752. * Tx FIFO is only 4K on Genesis and 1K on Yukon
  1753. */
  1754. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  1755. }
  1756. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  1757. }
  1758. /* Setup Bus Memory Interface */
  1759. static void skge_qset(struct skge_port *skge, u16 q,
  1760. const struct skge_element *e)
  1761. {
  1762. struct skge_hw *hw = skge->hw;
  1763. u32 watermark = 0x600;
  1764. u64 base = skge->dma + (e->desc - skge->mem);
  1765. /* optimization to reduce window on 32bit/33mhz */
  1766. if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
  1767. watermark /= 2;
  1768. skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
  1769. skge_write32(hw, Q_ADDR(q, Q_F), watermark);
  1770. skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
  1771. skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
  1772. }
  1773. static int skge_up(struct net_device *dev)
  1774. {
  1775. struct skge_port *skge = netdev_priv(dev);
  1776. struct skge_hw *hw = skge->hw;
  1777. int port = skge->port;
  1778. u32 chunk, ram_addr;
  1779. size_t rx_size, tx_size;
  1780. int err;
  1781. if (netif_msg_ifup(skge))
  1782. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1783. if (dev->mtu > RX_BUF_SIZE)
  1784. skge->rx_buf_size = dev->mtu + ETH_HLEN + NET_IP_ALIGN;
  1785. else
  1786. skge->rx_buf_size = RX_BUF_SIZE;
  1787. rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
  1788. tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
  1789. skge->mem_size = tx_size + rx_size;
  1790. skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
  1791. if (!skge->mem)
  1792. return -ENOMEM;
  1793. memset(skge->mem, 0, skge->mem_size);
  1794. if ((err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma)))
  1795. goto free_pci_mem;
  1796. err = skge_rx_fill(skge);
  1797. if (err)
  1798. goto free_rx_ring;
  1799. if ((err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
  1800. skge->dma + rx_size)))
  1801. goto free_rx_ring;
  1802. skge->tx_avail = skge->tx_ring.count - 1;
  1803. /* Enable IRQ from port */
  1804. spin_lock_irq(&hw->hw_lock);
  1805. hw->intr_mask |= portirqmask[port];
  1806. skge_write32(hw, B0_IMSK, hw->intr_mask);
  1807. spin_unlock_irq(&hw->hw_lock);
  1808. /* Initialize MAC */
  1809. spin_lock_bh(&hw->phy_lock);
  1810. if (hw->chip_id == CHIP_ID_GENESIS)
  1811. genesis_mac_init(hw, port);
  1812. else
  1813. yukon_mac_init(hw, port);
  1814. spin_unlock_bh(&hw->phy_lock);
  1815. /* Configure RAMbuffers */
  1816. chunk = hw->ram_size / ((hw->ports + 1)*2);
  1817. ram_addr = hw->ram_offset + 2 * chunk * port;
  1818. skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
  1819. skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
  1820. BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
  1821. skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
  1822. skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
  1823. /* Start receiver BMU */
  1824. wmb();
  1825. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
  1826. skge_led(skge, LED_MODE_ON);
  1827. return 0;
  1828. free_rx_ring:
  1829. skge_rx_clean(skge);
  1830. kfree(skge->rx_ring.start);
  1831. free_pci_mem:
  1832. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  1833. skge->mem = NULL;
  1834. return err;
  1835. }
  1836. static int skge_down(struct net_device *dev)
  1837. {
  1838. struct skge_port *skge = netdev_priv(dev);
  1839. struct skge_hw *hw = skge->hw;
  1840. int port = skge->port;
  1841. if (skge->mem == NULL)
  1842. return 0;
  1843. if (netif_msg_ifdown(skge))
  1844. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1845. netif_stop_queue(dev);
  1846. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
  1847. if (hw->chip_id == CHIP_ID_GENESIS)
  1848. genesis_stop(skge);
  1849. else
  1850. yukon_stop(skge);
  1851. spin_lock_irq(&hw->hw_lock);
  1852. hw->intr_mask &= ~portirqmask[skge->port];
  1853. skge_write32(hw, B0_IMSK, hw->intr_mask);
  1854. spin_unlock_irq(&hw->hw_lock);
  1855. /* Stop transmitter */
  1856. skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
  1857. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1858. RB_RST_SET|RB_DIS_OP_MD);
  1859. /* Disable Force Sync bit and Enable Alloc bit */
  1860. skge_write8(hw, SK_REG(port, TXA_CTRL),
  1861. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1862. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1863. skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1864. skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1865. /* Reset PCI FIFO */
  1866. skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
  1867. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1868. /* Reset the RAM Buffer async Tx queue */
  1869. skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
  1870. /* stop receiver */
  1871. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
  1872. skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
  1873. RB_RST_SET|RB_DIS_OP_MD);
  1874. skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
  1875. if (hw->chip_id == CHIP_ID_GENESIS) {
  1876. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
  1877. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
  1878. } else {
  1879. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1880. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1881. }
  1882. skge_led(skge, LED_MODE_OFF);
  1883. skge_tx_clean(skge);
  1884. skge_rx_clean(skge);
  1885. kfree(skge->rx_ring.start);
  1886. kfree(skge->tx_ring.start);
  1887. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  1888. skge->mem = NULL;
  1889. return 0;
  1890. }
  1891. static int skge_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1892. {
  1893. struct skge_port *skge = netdev_priv(dev);
  1894. struct skge_hw *hw = skge->hw;
  1895. struct skge_ring *ring = &skge->tx_ring;
  1896. struct skge_element *e;
  1897. struct skge_tx_desc *td;
  1898. int i;
  1899. u32 control, len;
  1900. u64 map;
  1901. skb = skb_padto(skb, ETH_ZLEN);
  1902. if (!skb)
  1903. return NETDEV_TX_OK;
  1904. if (!spin_trylock(&skge->tx_lock)) {
  1905. /* Collision - tell upper layer to requeue */
  1906. return NETDEV_TX_LOCKED;
  1907. }
  1908. if (unlikely(skge->tx_avail < skb_shinfo(skb)->nr_frags +1)) {
  1909. if (!netif_queue_stopped(dev)) {
  1910. netif_stop_queue(dev);
  1911. printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
  1912. dev->name);
  1913. }
  1914. spin_unlock(&skge->tx_lock);
  1915. return NETDEV_TX_BUSY;
  1916. }
  1917. e = ring->to_use;
  1918. td = e->desc;
  1919. e->skb = skb;
  1920. len = skb_headlen(skb);
  1921. map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1922. pci_unmap_addr_set(e, mapaddr, map);
  1923. pci_unmap_len_set(e, maplen, len);
  1924. td->dma_lo = map;
  1925. td->dma_hi = map >> 32;
  1926. if (skb->ip_summed == CHECKSUM_HW) {
  1927. int offset = skb->h.raw - skb->data;
  1928. /* This seems backwards, but it is what the sk98lin
  1929. * does. Looks like hardware is wrong?
  1930. */
  1931. if (skb->h.ipiph->protocol == IPPROTO_UDP
  1932. && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
  1933. control = BMU_TCP_CHECK;
  1934. else
  1935. control = BMU_UDP_CHECK;
  1936. td->csum_offs = 0;
  1937. td->csum_start = offset;
  1938. td->csum_write = offset + skb->csum;
  1939. } else
  1940. control = BMU_CHECK;
  1941. if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
  1942. control |= BMU_EOF| BMU_IRQ_EOF;
  1943. else {
  1944. struct skge_tx_desc *tf = td;
  1945. control |= BMU_STFWD;
  1946. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1947. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1948. map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1949. frag->size, PCI_DMA_TODEVICE);
  1950. e = e->next;
  1951. e->skb = NULL;
  1952. tf = e->desc;
  1953. tf->dma_lo = map;
  1954. tf->dma_hi = (u64) map >> 32;
  1955. pci_unmap_addr_set(e, mapaddr, map);
  1956. pci_unmap_len_set(e, maplen, frag->size);
  1957. tf->control = BMU_OWN | BMU_SW | control | frag->size;
  1958. }
  1959. tf->control |= BMU_EOF | BMU_IRQ_EOF;
  1960. }
  1961. /* Make sure all the descriptors written */
  1962. wmb();
  1963. td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
  1964. wmb();
  1965. skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
  1966. if (netif_msg_tx_queued(skge))
  1967. printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
  1968. dev->name, e - ring->start, skb->len);
  1969. ring->to_use = e->next;
  1970. skge->tx_avail -= skb_shinfo(skb)->nr_frags + 1;
  1971. if (skge->tx_avail <= MAX_SKB_FRAGS + 1) {
  1972. pr_debug("%s: transmit queue full\n", dev->name);
  1973. netif_stop_queue(dev);
  1974. }
  1975. dev->trans_start = jiffies;
  1976. spin_unlock(&skge->tx_lock);
  1977. return NETDEV_TX_OK;
  1978. }
  1979. static inline void skge_tx_free(struct skge_hw *hw, struct skge_element *e)
  1980. {
  1981. /* This ring element can be skb or fragment */
  1982. if (e->skb) {
  1983. pci_unmap_single(hw->pdev,
  1984. pci_unmap_addr(e, mapaddr),
  1985. pci_unmap_len(e, maplen),
  1986. PCI_DMA_TODEVICE);
  1987. dev_kfree_skb(e->skb);
  1988. e->skb = NULL;
  1989. } else {
  1990. pci_unmap_page(hw->pdev,
  1991. pci_unmap_addr(e, mapaddr),
  1992. pci_unmap_len(e, maplen),
  1993. PCI_DMA_TODEVICE);
  1994. }
  1995. }
  1996. static void skge_tx_clean(struct skge_port *skge)
  1997. {
  1998. struct skge_ring *ring = &skge->tx_ring;
  1999. struct skge_element *e;
  2000. spin_lock_bh(&skge->tx_lock);
  2001. for (e = ring->to_clean; e != ring->to_use; e = e->next) {
  2002. ++skge->tx_avail;
  2003. skge_tx_free(skge->hw, e);
  2004. }
  2005. ring->to_clean = e;
  2006. spin_unlock_bh(&skge->tx_lock);
  2007. }
  2008. static void skge_tx_timeout(struct net_device *dev)
  2009. {
  2010. struct skge_port *skge = netdev_priv(dev);
  2011. if (netif_msg_timer(skge))
  2012. printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);
  2013. skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
  2014. skge_tx_clean(skge);
  2015. }
  2016. static int skge_change_mtu(struct net_device *dev, int new_mtu)
  2017. {
  2018. int err;
  2019. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  2020. return -EINVAL;
  2021. if (!netif_running(dev)) {
  2022. dev->mtu = new_mtu;
  2023. return 0;
  2024. }
  2025. skge_down(dev);
  2026. dev->mtu = new_mtu;
  2027. err = skge_up(dev);
  2028. if (err)
  2029. dev_close(dev);
  2030. return err;
  2031. }
  2032. static void genesis_set_multicast(struct net_device *dev)
  2033. {
  2034. struct skge_port *skge = netdev_priv(dev);
  2035. struct skge_hw *hw = skge->hw;
  2036. int port = skge->port;
  2037. int i, count = dev->mc_count;
  2038. struct dev_mc_list *list = dev->mc_list;
  2039. u32 mode;
  2040. u8 filter[8];
  2041. mode = xm_read32(hw, port, XM_MODE);
  2042. mode |= XM_MD_ENA_HASH;
  2043. if (dev->flags & IFF_PROMISC)
  2044. mode |= XM_MD_ENA_PROM;
  2045. else
  2046. mode &= ~XM_MD_ENA_PROM;
  2047. if (dev->flags & IFF_ALLMULTI)
  2048. memset(filter, 0xff, sizeof(filter));
  2049. else {
  2050. memset(filter, 0, sizeof(filter));
  2051. for (i = 0; list && i < count; i++, list = list->next) {
  2052. u32 crc, bit;
  2053. crc = ether_crc_le(ETH_ALEN, list->dmi_addr);
  2054. bit = ~crc & 0x3f;
  2055. filter[bit/8] |= 1 << (bit%8);
  2056. }
  2057. }
  2058. xm_write32(hw, port, XM_MODE, mode);
  2059. xm_outhash(hw, port, XM_HSM, filter);
  2060. }
  2061. static void yukon_set_multicast(struct net_device *dev)
  2062. {
  2063. struct skge_port *skge = netdev_priv(dev);
  2064. struct skge_hw *hw = skge->hw;
  2065. int port = skge->port;
  2066. struct dev_mc_list *list = dev->mc_list;
  2067. u16 reg;
  2068. u8 filter[8];
  2069. memset(filter, 0, sizeof(filter));
  2070. reg = gma_read16(hw, port, GM_RX_CTRL);
  2071. reg |= GM_RXCR_UCF_ENA;
  2072. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2073. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2074. else if (dev->flags & IFF_ALLMULTI) /* all multicast */
  2075. memset(filter, 0xff, sizeof(filter));
  2076. else if (dev->mc_count == 0) /* no multicast */
  2077. reg &= ~GM_RXCR_MCF_ENA;
  2078. else {
  2079. int i;
  2080. reg |= GM_RXCR_MCF_ENA;
  2081. for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
  2082. u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
  2083. filter[bit/8] |= 1 << (bit%8);
  2084. }
  2085. }
  2086. gma_write16(hw, port, GM_MC_ADDR_H1,
  2087. (u16)filter[0] | ((u16)filter[1] << 8));
  2088. gma_write16(hw, port, GM_MC_ADDR_H2,
  2089. (u16)filter[2] | ((u16)filter[3] << 8));
  2090. gma_write16(hw, port, GM_MC_ADDR_H3,
  2091. (u16)filter[4] | ((u16)filter[5] << 8));
  2092. gma_write16(hw, port, GM_MC_ADDR_H4,
  2093. (u16)filter[6] | ((u16)filter[7] << 8));
  2094. gma_write16(hw, port, GM_RX_CTRL, reg);
  2095. }
  2096. static inline u16 phy_length(const struct skge_hw *hw, u32 status)
  2097. {
  2098. if (hw->chip_id == CHIP_ID_GENESIS)
  2099. return status >> XMR_FS_LEN_SHIFT;
  2100. else
  2101. return status >> GMR_FS_LEN_SHIFT;
  2102. }
  2103. static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
  2104. {
  2105. if (hw->chip_id == CHIP_ID_GENESIS)
  2106. return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
  2107. else
  2108. return (status & GMR_FS_ANY_ERR) ||
  2109. (status & GMR_FS_RX_OK) == 0;
  2110. }
  2111. /* Get receive buffer from descriptor.
  2112. * Handles copy of small buffers and reallocation failures
  2113. */
  2114. static inline struct sk_buff *skge_rx_get(struct skge_port *skge,
  2115. struct skge_element *e,
  2116. u32 control, u32 status, u16 csum)
  2117. {
  2118. struct sk_buff *skb;
  2119. u16 len = control & BMU_BBC;
  2120. if (unlikely(netif_msg_rx_status(skge)))
  2121. printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
  2122. skge->netdev->name, e - skge->rx_ring.start,
  2123. status, len);
  2124. if (len > skge->rx_buf_size)
  2125. goto error;
  2126. if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
  2127. goto error;
  2128. if (bad_phy_status(skge->hw, status))
  2129. goto error;
  2130. if (phy_length(skge->hw, status) != len)
  2131. goto error;
  2132. if (len < RX_COPY_THRESHOLD) {
  2133. skb = dev_alloc_skb(len + 2);
  2134. if (!skb)
  2135. goto resubmit;
  2136. skb_reserve(skb, 2);
  2137. pci_dma_sync_single_for_cpu(skge->hw->pdev,
  2138. pci_unmap_addr(e, mapaddr),
  2139. len, PCI_DMA_FROMDEVICE);
  2140. memcpy(skb->data, e->skb->data, len);
  2141. pci_dma_sync_single_for_device(skge->hw->pdev,
  2142. pci_unmap_addr(e, mapaddr),
  2143. len, PCI_DMA_FROMDEVICE);
  2144. skge_rx_reuse(e, skge->rx_buf_size);
  2145. } else {
  2146. struct sk_buff *nskb;
  2147. nskb = dev_alloc_skb(skge->rx_buf_size + NET_IP_ALIGN);
  2148. if (!nskb)
  2149. goto resubmit;
  2150. pci_unmap_single(skge->hw->pdev,
  2151. pci_unmap_addr(e, mapaddr),
  2152. pci_unmap_len(e, maplen),
  2153. PCI_DMA_FROMDEVICE);
  2154. skb = e->skb;
  2155. prefetch(skb->data);
  2156. skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
  2157. }
  2158. skb_put(skb, len);
  2159. skb->dev = skge->netdev;
  2160. if (skge->rx_csum) {
  2161. skb->csum = csum;
  2162. skb->ip_summed = CHECKSUM_HW;
  2163. }
  2164. skb->protocol = eth_type_trans(skb, skge->netdev);
  2165. return skb;
  2166. error:
  2167. if (netif_msg_rx_err(skge))
  2168. printk(KERN_DEBUG PFX "%s: rx err, slot %td control 0x%x status 0x%x\n",
  2169. skge->netdev->name, e - skge->rx_ring.start,
  2170. control, status);
  2171. if (skge->hw->chip_id == CHIP_ID_GENESIS) {
  2172. if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
  2173. skge->net_stats.rx_length_errors++;
  2174. if (status & XMR_FS_FRA_ERR)
  2175. skge->net_stats.rx_frame_errors++;
  2176. if (status & XMR_FS_FCS_ERR)
  2177. skge->net_stats.rx_crc_errors++;
  2178. } else {
  2179. if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
  2180. skge->net_stats.rx_length_errors++;
  2181. if (status & GMR_FS_FRAGMENT)
  2182. skge->net_stats.rx_frame_errors++;
  2183. if (status & GMR_FS_CRC_ERR)
  2184. skge->net_stats.rx_crc_errors++;
  2185. }
  2186. resubmit:
  2187. skge_rx_reuse(e, skge->rx_buf_size);
  2188. return NULL;
  2189. }
  2190. static void skge_tx_done(struct skge_port *skge)
  2191. {
  2192. struct skge_ring *ring = &skge->tx_ring;
  2193. struct skge_element *e;
  2194. spin_lock(&skge->tx_lock);
  2195. for (e = ring->to_clean; prefetch(e->next), e != ring->to_use; e = e->next) {
  2196. struct skge_tx_desc *td = e->desc;
  2197. u32 control;
  2198. rmb();
  2199. control = td->control;
  2200. if (control & BMU_OWN)
  2201. break;
  2202. if (unlikely(netif_msg_tx_done(skge)))
  2203. printk(KERN_DEBUG PFX "%s: tx done slot %td status 0x%x\n",
  2204. skge->netdev->name, e - ring->start, td->status);
  2205. skge_tx_free(skge->hw, e);
  2206. e->skb = NULL;
  2207. ++skge->tx_avail;
  2208. }
  2209. ring->to_clean = e;
  2210. skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
  2211. if (skge->tx_avail > MAX_SKB_FRAGS + 1)
  2212. netif_wake_queue(skge->netdev);
  2213. spin_unlock(&skge->tx_lock);
  2214. }
  2215. static int skge_poll(struct net_device *dev, int *budget)
  2216. {
  2217. struct skge_port *skge = netdev_priv(dev);
  2218. struct skge_hw *hw = skge->hw;
  2219. struct skge_ring *ring = &skge->rx_ring;
  2220. struct skge_element *e;
  2221. int to_do = min(dev->quota, *budget);
  2222. int work_done = 0;
  2223. skge_tx_done(skge);
  2224. for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
  2225. struct skge_rx_desc *rd = e->desc;
  2226. struct sk_buff *skb;
  2227. u32 control;
  2228. rmb();
  2229. control = rd->control;
  2230. if (control & BMU_OWN)
  2231. break;
  2232. skb = skge_rx_get(skge, e, control, rd->status,
  2233. le16_to_cpu(rd->csum2));
  2234. if (likely(skb)) {
  2235. dev->last_rx = jiffies;
  2236. netif_receive_skb(skb);
  2237. ++work_done;
  2238. } else
  2239. skge_rx_reuse(e, skge->rx_buf_size);
  2240. }
  2241. ring->to_clean = e;
  2242. /* restart receiver */
  2243. wmb();
  2244. skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
  2245. *budget -= work_done;
  2246. dev->quota -= work_done;
  2247. if (work_done >= to_do)
  2248. return 1; /* not done */
  2249. spin_lock_irq(&hw->hw_lock);
  2250. __netif_rx_complete(dev);
  2251. hw->intr_mask |= portirqmask[skge->port];
  2252. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2253. spin_unlock_irq(&hw->hw_lock);
  2254. return 0;
  2255. }
  2256. /* Parity errors seem to happen when Genesis is connected to a switch
  2257. * with no other ports present. Heartbeat error??
  2258. */
  2259. static void skge_mac_parity(struct skge_hw *hw, int port)
  2260. {
  2261. struct net_device *dev = hw->dev[port];
  2262. if (dev) {
  2263. struct skge_port *skge = netdev_priv(dev);
  2264. ++skge->net_stats.tx_heartbeat_errors;
  2265. }
  2266. if (hw->chip_id == CHIP_ID_GENESIS)
  2267. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
  2268. MFF_CLR_PERR);
  2269. else
  2270. /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
  2271. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
  2272. (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
  2273. ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
  2274. }
  2275. static void skge_pci_clear(struct skge_hw *hw)
  2276. {
  2277. u16 status;
  2278. pci_read_config_word(hw->pdev, PCI_STATUS, &status);
  2279. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2280. pci_write_config_word(hw->pdev, PCI_STATUS,
  2281. status | PCI_STATUS_ERROR_BITS);
  2282. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2283. }
  2284. static void skge_mac_intr(struct skge_hw *hw, int port)
  2285. {
  2286. if (hw->chip_id == CHIP_ID_GENESIS)
  2287. genesis_mac_intr(hw, port);
  2288. else
  2289. yukon_mac_intr(hw, port);
  2290. }
  2291. /* Handle device specific framing and timeout interrupts */
  2292. static void skge_error_irq(struct skge_hw *hw)
  2293. {
  2294. u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2295. if (hw->chip_id == CHIP_ID_GENESIS) {
  2296. /* clear xmac errors */
  2297. if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
  2298. skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
  2299. if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
  2300. skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
  2301. } else {
  2302. /* Timestamp (unused) overflow */
  2303. if (hwstatus & IS_IRQ_TIST_OV)
  2304. skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2305. }
  2306. if (hwstatus & IS_RAM_RD_PAR) {
  2307. printk(KERN_ERR PFX "Ram read data parity error\n");
  2308. skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
  2309. }
  2310. if (hwstatus & IS_RAM_WR_PAR) {
  2311. printk(KERN_ERR PFX "Ram write data parity error\n");
  2312. skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
  2313. }
  2314. if (hwstatus & IS_M1_PAR_ERR)
  2315. skge_mac_parity(hw, 0);
  2316. if (hwstatus & IS_M2_PAR_ERR)
  2317. skge_mac_parity(hw, 1);
  2318. if (hwstatus & IS_R1_PAR_ERR)
  2319. skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
  2320. if (hwstatus & IS_R2_PAR_ERR)
  2321. skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
  2322. if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
  2323. printk(KERN_ERR PFX "hardware error detected (status 0x%x)\n",
  2324. hwstatus);
  2325. skge_pci_clear(hw);
  2326. /* if error still set then just ignore it */
  2327. hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2328. if (hwstatus & IS_IRQ_STAT) {
  2329. pr_debug("IRQ status %x: still set ignoring hardware errors\n",
  2330. hwstatus);
  2331. hw->intr_mask &= ~IS_HW_ERR;
  2332. }
  2333. }
  2334. }
  2335. /*
  2336. * Interrupt from PHY are handled in tasklet (soft irq)
  2337. * because accessing phy registers requires spin wait which might
  2338. * cause excess interrupt latency.
  2339. */
  2340. static void skge_extirq(unsigned long data)
  2341. {
  2342. struct skge_hw *hw = (struct skge_hw *) data;
  2343. int port;
  2344. spin_lock(&hw->phy_lock);
  2345. for (port = 0; port < 2; port++) {
  2346. struct net_device *dev = hw->dev[port];
  2347. if (dev && netif_running(dev)) {
  2348. struct skge_port *skge = netdev_priv(dev);
  2349. if (hw->chip_id != CHIP_ID_GENESIS)
  2350. yukon_phy_intr(skge);
  2351. else
  2352. bcom_phy_intr(skge);
  2353. }
  2354. }
  2355. spin_unlock(&hw->phy_lock);
  2356. spin_lock_irq(&hw->hw_lock);
  2357. hw->intr_mask |= IS_EXT_REG;
  2358. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2359. spin_unlock_irq(&hw->hw_lock);
  2360. }
  2361. static irqreturn_t skge_intr(int irq, void *dev_id, struct pt_regs *regs)
  2362. {
  2363. struct skge_hw *hw = dev_id;
  2364. u32 status = skge_read32(hw, B0_SP_ISRC);
  2365. if (status == 0 || status == ~0) /* hotplug or shared irq */
  2366. return IRQ_NONE;
  2367. spin_lock(&hw->hw_lock);
  2368. if (status & (IS_R1_F|IS_XA1_F)) {
  2369. skge_write8(hw, Q_ADDR(Q_R1, Q_CSR), CSR_IRQ_CL_F);
  2370. hw->intr_mask &= ~(IS_R1_F|IS_XA1_F);
  2371. netif_rx_schedule(hw->dev[0]);
  2372. }
  2373. if (status & (IS_R2_F|IS_XA2_F)) {
  2374. skge_write8(hw, Q_ADDR(Q_R2, Q_CSR), CSR_IRQ_CL_F);
  2375. hw->intr_mask &= ~(IS_R2_F|IS_XA2_F);
  2376. netif_rx_schedule(hw->dev[1]);
  2377. }
  2378. if (status & IS_PA_TO_RX1) {
  2379. struct skge_port *skge = netdev_priv(hw->dev[0]);
  2380. ++skge->net_stats.rx_over_errors;
  2381. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
  2382. }
  2383. if (status & IS_PA_TO_RX2) {
  2384. struct skge_port *skge = netdev_priv(hw->dev[1]);
  2385. ++skge->net_stats.rx_over_errors;
  2386. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
  2387. }
  2388. if (status & IS_PA_TO_TX1)
  2389. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
  2390. if (status & IS_PA_TO_TX2)
  2391. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
  2392. if (status & IS_MAC1)
  2393. skge_mac_intr(hw, 0);
  2394. if (status & IS_MAC2)
  2395. skge_mac_intr(hw, 1);
  2396. if (status & IS_HW_ERR)
  2397. skge_error_irq(hw);
  2398. if (status & IS_EXT_REG) {
  2399. hw->intr_mask &= ~IS_EXT_REG;
  2400. tasklet_schedule(&hw->ext_tasklet);
  2401. }
  2402. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2403. spin_unlock(&hw->hw_lock);
  2404. return IRQ_HANDLED;
  2405. }
  2406. #ifdef CONFIG_NET_POLL_CONTROLLER
  2407. static void skge_netpoll(struct net_device *dev)
  2408. {
  2409. struct skge_port *skge = netdev_priv(dev);
  2410. disable_irq(dev->irq);
  2411. skge_intr(dev->irq, skge->hw, NULL);
  2412. enable_irq(dev->irq);
  2413. }
  2414. #endif
  2415. static int skge_set_mac_address(struct net_device *dev, void *p)
  2416. {
  2417. struct skge_port *skge = netdev_priv(dev);
  2418. struct skge_hw *hw = skge->hw;
  2419. unsigned port = skge->port;
  2420. const struct sockaddr *addr = p;
  2421. if (!is_valid_ether_addr(addr->sa_data))
  2422. return -EADDRNOTAVAIL;
  2423. spin_lock_bh(&hw->phy_lock);
  2424. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2425. memcpy_toio(hw->regs + B2_MAC_1 + port*8,
  2426. dev->dev_addr, ETH_ALEN);
  2427. memcpy_toio(hw->regs + B2_MAC_2 + port*8,
  2428. dev->dev_addr, ETH_ALEN);
  2429. if (hw->chip_id == CHIP_ID_GENESIS)
  2430. xm_outaddr(hw, port, XM_SA, dev->dev_addr);
  2431. else {
  2432. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2433. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2434. }
  2435. spin_unlock_bh(&hw->phy_lock);
  2436. return 0;
  2437. }
  2438. static const struct {
  2439. u8 id;
  2440. const char *name;
  2441. } skge_chips[] = {
  2442. { CHIP_ID_GENESIS, "Genesis" },
  2443. { CHIP_ID_YUKON, "Yukon" },
  2444. { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
  2445. { CHIP_ID_YUKON_LP, "Yukon-LP"},
  2446. };
  2447. static const char *skge_board_name(const struct skge_hw *hw)
  2448. {
  2449. int i;
  2450. static char buf[16];
  2451. for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
  2452. if (skge_chips[i].id == hw->chip_id)
  2453. return skge_chips[i].name;
  2454. snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
  2455. return buf;
  2456. }
  2457. /*
  2458. * Setup the board data structure, but don't bring up
  2459. * the port(s)
  2460. */
  2461. static int skge_reset(struct skge_hw *hw)
  2462. {
  2463. u32 reg;
  2464. u16 ctst;
  2465. u8 t8, mac_cfg, pmd_type, phy_type;
  2466. int i;
  2467. ctst = skge_read16(hw, B0_CTST);
  2468. /* do a SW reset */
  2469. skge_write8(hw, B0_CTST, CS_RST_SET);
  2470. skge_write8(hw, B0_CTST, CS_RST_CLR);
  2471. /* clear PCI errors, if any */
  2472. skge_pci_clear(hw);
  2473. skge_write8(hw, B0_CTST, CS_MRST_CLR);
  2474. /* restore CLK_RUN bits (for Yukon-Lite) */
  2475. skge_write16(hw, B0_CTST,
  2476. ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
  2477. hw->chip_id = skge_read8(hw, B2_CHIP_ID);
  2478. phy_type = skge_read8(hw, B2_E_1) & 0xf;
  2479. pmd_type = skge_read8(hw, B2_PMD_TYP);
  2480. hw->copper = (pmd_type == 'T' || pmd_type == '1');
  2481. switch (hw->chip_id) {
  2482. case CHIP_ID_GENESIS:
  2483. switch (phy_type) {
  2484. case SK_PHY_BCOM:
  2485. hw->phy_addr = PHY_ADDR_BCOM;
  2486. break;
  2487. default:
  2488. printk(KERN_ERR PFX "%s: unsupported phy type 0x%x\n",
  2489. pci_name(hw->pdev), phy_type);
  2490. return -EOPNOTSUPP;
  2491. }
  2492. break;
  2493. case CHIP_ID_YUKON:
  2494. case CHIP_ID_YUKON_LITE:
  2495. case CHIP_ID_YUKON_LP:
  2496. if (phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
  2497. hw->copper = 1;
  2498. hw->phy_addr = PHY_ADDR_MARV;
  2499. break;
  2500. default:
  2501. printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
  2502. pci_name(hw->pdev), hw->chip_id);
  2503. return -EOPNOTSUPP;
  2504. }
  2505. mac_cfg = skge_read8(hw, B2_MAC_CFG);
  2506. hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
  2507. hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
  2508. /* read the adapters RAM size */
  2509. t8 = skge_read8(hw, B2_E_0);
  2510. if (hw->chip_id == CHIP_ID_GENESIS) {
  2511. if (t8 == 3) {
  2512. /* special case: 4 x 64k x 36, offset = 0x80000 */
  2513. hw->ram_size = 0x100000;
  2514. hw->ram_offset = 0x80000;
  2515. } else
  2516. hw->ram_size = t8 * 512;
  2517. }
  2518. else if (t8 == 0)
  2519. hw->ram_size = 0x20000;
  2520. else
  2521. hw->ram_size = t8 * 4096;
  2522. hw->intr_mask = IS_HW_ERR | IS_EXT_REG;
  2523. if (hw->chip_id == CHIP_ID_GENESIS)
  2524. genesis_init(hw);
  2525. else {
  2526. /* switch power to VCC (WA for VAUX problem) */
  2527. skge_write8(hw, B0_POWER_CTRL,
  2528. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  2529. /* avoid boards with stuck Hardware error bits */
  2530. if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
  2531. (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
  2532. printk(KERN_WARNING PFX "stuck hardware sensor bit\n");
  2533. hw->intr_mask &= ~IS_HW_ERR;
  2534. }
  2535. /* Clear PHY COMA */
  2536. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2537. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
  2538. reg &= ~PCI_PHY_COMA;
  2539. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
  2540. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2541. for (i = 0; i < hw->ports; i++) {
  2542. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2543. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2544. }
  2545. }
  2546. /* turn off hardware timer (unused) */
  2547. skge_write8(hw, B2_TI_CTRL, TIM_STOP);
  2548. skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2549. skge_write8(hw, B0_LED, LED_STAT_ON);
  2550. /* enable the Tx Arbiters */
  2551. for (i = 0; i < hw->ports; i++)
  2552. skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2553. /* Initialize ram interface */
  2554. skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
  2555. skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
  2556. skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
  2557. skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
  2558. skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
  2559. skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
  2560. skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
  2561. skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
  2562. skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
  2563. skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
  2564. skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
  2565. skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
  2566. skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
  2567. skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
  2568. /* Set interrupt moderation for Transmit only
  2569. * Receive interrupts avoided by NAPI
  2570. */
  2571. skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
  2572. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
  2573. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  2574. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2575. spin_lock_bh(&hw->phy_lock);
  2576. for (i = 0; i < hw->ports; i++) {
  2577. if (hw->chip_id == CHIP_ID_GENESIS)
  2578. genesis_reset(hw, i);
  2579. else
  2580. yukon_reset(hw, i);
  2581. }
  2582. spin_unlock_bh(&hw->phy_lock);
  2583. return 0;
  2584. }
  2585. /* Initialize network device */
  2586. static struct net_device *skge_devinit(struct skge_hw *hw, int port,
  2587. int highmem)
  2588. {
  2589. struct skge_port *skge;
  2590. struct net_device *dev = alloc_etherdev(sizeof(*skge));
  2591. if (!dev) {
  2592. printk(KERN_ERR "skge etherdev alloc failed");
  2593. return NULL;
  2594. }
  2595. SET_MODULE_OWNER(dev);
  2596. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2597. dev->open = skge_up;
  2598. dev->stop = skge_down;
  2599. dev->do_ioctl = skge_ioctl;
  2600. dev->hard_start_xmit = skge_xmit_frame;
  2601. dev->get_stats = skge_get_stats;
  2602. if (hw->chip_id == CHIP_ID_GENESIS)
  2603. dev->set_multicast_list = genesis_set_multicast;
  2604. else
  2605. dev->set_multicast_list = yukon_set_multicast;
  2606. dev->set_mac_address = skge_set_mac_address;
  2607. dev->change_mtu = skge_change_mtu;
  2608. SET_ETHTOOL_OPS(dev, &skge_ethtool_ops);
  2609. dev->tx_timeout = skge_tx_timeout;
  2610. dev->watchdog_timeo = TX_WATCHDOG;
  2611. dev->poll = skge_poll;
  2612. dev->weight = NAPI_WEIGHT;
  2613. #ifdef CONFIG_NET_POLL_CONTROLLER
  2614. dev->poll_controller = skge_netpoll;
  2615. #endif
  2616. dev->irq = hw->pdev->irq;
  2617. dev->features = NETIF_F_LLTX;
  2618. if (highmem)
  2619. dev->features |= NETIF_F_HIGHDMA;
  2620. skge = netdev_priv(dev);
  2621. skge->netdev = dev;
  2622. skge->hw = hw;
  2623. skge->msg_enable = netif_msg_init(debug, default_msg);
  2624. skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
  2625. skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
  2626. /* Auto speed and flow control */
  2627. skge->autoneg = AUTONEG_ENABLE;
  2628. skge->flow_control = FLOW_MODE_SYMMETRIC;
  2629. skge->duplex = -1;
  2630. skge->speed = -1;
  2631. skge->advertising = skge_supported_modes(hw);
  2632. hw->dev[port] = dev;
  2633. skge->port = port;
  2634. spin_lock_init(&skge->tx_lock);
  2635. if (hw->chip_id != CHIP_ID_GENESIS) {
  2636. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2637. skge->rx_csum = 1;
  2638. }
  2639. /* read the mac address */
  2640. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
  2641. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2642. /* device is off until link detection */
  2643. netif_carrier_off(dev);
  2644. netif_stop_queue(dev);
  2645. return dev;
  2646. }
  2647. static void __devinit skge_show_addr(struct net_device *dev)
  2648. {
  2649. const struct skge_port *skge = netdev_priv(dev);
  2650. if (netif_msg_probe(skge))
  2651. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2652. dev->name,
  2653. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2654. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2655. }
  2656. static int __devinit skge_probe(struct pci_dev *pdev,
  2657. const struct pci_device_id *ent)
  2658. {
  2659. struct net_device *dev, *dev1;
  2660. struct skge_hw *hw;
  2661. int err, using_dac = 0;
  2662. if ((err = pci_enable_device(pdev))) {
  2663. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2664. pci_name(pdev));
  2665. goto err_out;
  2666. }
  2667. if ((err = pci_request_regions(pdev, DRV_NAME))) {
  2668. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2669. pci_name(pdev));
  2670. goto err_out_disable_pdev;
  2671. }
  2672. pci_set_master(pdev);
  2673. if (sizeof(dma_addr_t) > sizeof(u32) &&
  2674. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  2675. using_dac = 1;
  2676. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  2677. if (err < 0) {
  2678. printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
  2679. "for consistent allocations\n", pci_name(pdev));
  2680. goto err_out_free_regions;
  2681. }
  2682. } else {
  2683. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2684. if (err) {
  2685. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2686. pci_name(pdev));
  2687. goto err_out_free_regions;
  2688. }
  2689. }
  2690. #ifdef __BIG_ENDIAN
  2691. /* byte swap descriptors in hardware */
  2692. {
  2693. u32 reg;
  2694. pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  2695. reg |= PCI_REV_DESC;
  2696. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  2697. }
  2698. #endif
  2699. err = -ENOMEM;
  2700. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  2701. if (!hw) {
  2702. printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
  2703. pci_name(pdev));
  2704. goto err_out_free_regions;
  2705. }
  2706. hw->pdev = pdev;
  2707. spin_lock_init(&hw->phy_lock);
  2708. spin_lock_init(&hw->hw_lock);
  2709. tasklet_init(&hw->ext_tasklet, skge_extirq, (unsigned long) hw);
  2710. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2711. if (!hw->regs) {
  2712. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2713. pci_name(pdev));
  2714. goto err_out_free_hw;
  2715. }
  2716. if ((err = request_irq(pdev->irq, skge_intr, SA_SHIRQ, DRV_NAME, hw))) {
  2717. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2718. pci_name(pdev), pdev->irq);
  2719. goto err_out_iounmap;
  2720. }
  2721. pci_set_drvdata(pdev, hw);
  2722. err = skge_reset(hw);
  2723. if (err)
  2724. goto err_out_free_irq;
  2725. printk(KERN_INFO PFX DRV_VERSION " addr 0x%lx irq %d chip %s rev %d\n",
  2726. pci_resource_start(pdev, 0), pdev->irq,
  2727. skge_board_name(hw), hw->chip_rev);
  2728. if ((dev = skge_devinit(hw, 0, using_dac)) == NULL)
  2729. goto err_out_led_off;
  2730. if ((err = register_netdev(dev))) {
  2731. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2732. pci_name(pdev));
  2733. goto err_out_free_netdev;
  2734. }
  2735. skge_show_addr(dev);
  2736. if (hw->ports > 1 && (dev1 = skge_devinit(hw, 1, using_dac))) {
  2737. if (register_netdev(dev1) == 0)
  2738. skge_show_addr(dev1);
  2739. else {
  2740. /* Failure to register second port need not be fatal */
  2741. printk(KERN_WARNING PFX "register of second port failed\n");
  2742. hw->dev[1] = NULL;
  2743. free_netdev(dev1);
  2744. }
  2745. }
  2746. return 0;
  2747. err_out_free_netdev:
  2748. free_netdev(dev);
  2749. err_out_led_off:
  2750. skge_write16(hw, B0_LED, LED_STAT_OFF);
  2751. err_out_free_irq:
  2752. free_irq(pdev->irq, hw);
  2753. err_out_iounmap:
  2754. iounmap(hw->regs);
  2755. err_out_free_hw:
  2756. kfree(hw);
  2757. err_out_free_regions:
  2758. pci_release_regions(pdev);
  2759. err_out_disable_pdev:
  2760. pci_disable_device(pdev);
  2761. pci_set_drvdata(pdev, NULL);
  2762. err_out:
  2763. return err;
  2764. }
  2765. static void __devexit skge_remove(struct pci_dev *pdev)
  2766. {
  2767. struct skge_hw *hw = pci_get_drvdata(pdev);
  2768. struct net_device *dev0, *dev1;
  2769. if (!hw)
  2770. return;
  2771. if ((dev1 = hw->dev[1]))
  2772. unregister_netdev(dev1);
  2773. dev0 = hw->dev[0];
  2774. unregister_netdev(dev0);
  2775. skge_write32(hw, B0_IMSK, 0);
  2776. skge_write16(hw, B0_LED, LED_STAT_OFF);
  2777. skge_pci_clear(hw);
  2778. skge_write8(hw, B0_CTST, CS_RST_SET);
  2779. tasklet_kill(&hw->ext_tasklet);
  2780. free_irq(pdev->irq, hw);
  2781. pci_release_regions(pdev);
  2782. pci_disable_device(pdev);
  2783. if (dev1)
  2784. free_netdev(dev1);
  2785. free_netdev(dev0);
  2786. iounmap(hw->regs);
  2787. kfree(hw);
  2788. pci_set_drvdata(pdev, NULL);
  2789. }
  2790. #ifdef CONFIG_PM
  2791. static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
  2792. {
  2793. struct skge_hw *hw = pci_get_drvdata(pdev);
  2794. int i, wol = 0;
  2795. for (i = 0; i < 2; i++) {
  2796. struct net_device *dev = hw->dev[i];
  2797. if (dev) {
  2798. struct skge_port *skge = netdev_priv(dev);
  2799. if (netif_running(dev)) {
  2800. netif_carrier_off(dev);
  2801. if (skge->wol)
  2802. netif_stop_queue(dev);
  2803. else
  2804. skge_down(dev);
  2805. }
  2806. netif_device_detach(dev);
  2807. wol |= skge->wol;
  2808. }
  2809. }
  2810. pci_save_state(pdev);
  2811. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  2812. pci_disable_device(pdev);
  2813. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2814. return 0;
  2815. }
  2816. static int skge_resume(struct pci_dev *pdev)
  2817. {
  2818. struct skge_hw *hw = pci_get_drvdata(pdev);
  2819. int i;
  2820. pci_set_power_state(pdev, PCI_D0);
  2821. pci_restore_state(pdev);
  2822. pci_enable_wake(pdev, PCI_D0, 0);
  2823. skge_reset(hw);
  2824. for (i = 0; i < 2; i++) {
  2825. struct net_device *dev = hw->dev[i];
  2826. if (dev) {
  2827. netif_device_attach(dev);
  2828. if (netif_running(dev) && skge_up(dev))
  2829. dev_close(dev);
  2830. }
  2831. }
  2832. return 0;
  2833. }
  2834. #endif
  2835. static struct pci_driver skge_driver = {
  2836. .name = DRV_NAME,
  2837. .id_table = skge_id_table,
  2838. .probe = skge_probe,
  2839. .remove = __devexit_p(skge_remove),
  2840. #ifdef CONFIG_PM
  2841. .suspend = skge_suspend,
  2842. .resume = skge_resume,
  2843. #endif
  2844. };
  2845. static int __init skge_init_module(void)
  2846. {
  2847. return pci_module_init(&skge_driver);
  2848. }
  2849. static void __exit skge_cleanup_module(void)
  2850. {
  2851. pci_unregister_driver(&skge_driver);
  2852. }
  2853. module_init(skge_init_module);
  2854. module_exit(skge_cleanup_module);