device.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX4_DEVICE_H
  33. #define MLX4_DEVICE_H
  34. #include <linux/pci.h>
  35. #include <linux/completion.h>
  36. #include <linux/radix-tree.h>
  37. #include <asm/atomic.h>
  38. #define MAX_MSIX_P_PORT 17
  39. #define MAX_MSIX 64
  40. #define MSIX_LEGACY_SZ 4
  41. #define MIN_MSIX_P_PORT 5
  42. enum {
  43. MLX4_FLAG_MSI_X = 1 << 0,
  44. MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
  45. };
  46. enum {
  47. MLX4_MAX_PORTS = 2
  48. };
  49. enum {
  50. MLX4_BOARD_ID_LEN = 64
  51. };
  52. enum {
  53. MLX4_DEV_CAP_FLAG_RC = 1 << 0,
  54. MLX4_DEV_CAP_FLAG_UC = 1 << 1,
  55. MLX4_DEV_CAP_FLAG_UD = 1 << 2,
  56. MLX4_DEV_CAP_FLAG_SRQ = 1 << 6,
  57. MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1 << 7,
  58. MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1 << 8,
  59. MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1 << 9,
  60. MLX4_DEV_CAP_FLAG_DPDP = 1 << 12,
  61. MLX4_DEV_CAP_FLAG_BLH = 1 << 15,
  62. MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1 << 16,
  63. MLX4_DEV_CAP_FLAG_APM = 1 << 17,
  64. MLX4_DEV_CAP_FLAG_ATOMIC = 1 << 18,
  65. MLX4_DEV_CAP_FLAG_RAW_MCAST = 1 << 19,
  66. MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1 << 20,
  67. MLX4_DEV_CAP_FLAG_UD_MCAST = 1 << 21,
  68. MLX4_DEV_CAP_FLAG_IBOE = 1 << 30
  69. };
  70. enum {
  71. MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
  72. MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
  73. MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
  74. MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
  75. MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
  76. };
  77. enum mlx4_event {
  78. MLX4_EVENT_TYPE_COMP = 0x00,
  79. MLX4_EVENT_TYPE_PATH_MIG = 0x01,
  80. MLX4_EVENT_TYPE_COMM_EST = 0x02,
  81. MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
  82. MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
  83. MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
  84. MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
  85. MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  86. MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
  87. MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  88. MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  89. MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  90. MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  91. MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
  92. MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
  93. MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
  94. MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
  95. MLX4_EVENT_TYPE_CMD = 0x0a
  96. };
  97. enum {
  98. MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
  99. MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
  100. };
  101. enum {
  102. MLX4_PERM_LOCAL_READ = 1 << 10,
  103. MLX4_PERM_LOCAL_WRITE = 1 << 11,
  104. MLX4_PERM_REMOTE_READ = 1 << 12,
  105. MLX4_PERM_REMOTE_WRITE = 1 << 13,
  106. MLX4_PERM_ATOMIC = 1 << 14
  107. };
  108. enum {
  109. MLX4_OPCODE_NOP = 0x00,
  110. MLX4_OPCODE_SEND_INVAL = 0x01,
  111. MLX4_OPCODE_RDMA_WRITE = 0x08,
  112. MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
  113. MLX4_OPCODE_SEND = 0x0a,
  114. MLX4_OPCODE_SEND_IMM = 0x0b,
  115. MLX4_OPCODE_LSO = 0x0e,
  116. MLX4_OPCODE_RDMA_READ = 0x10,
  117. MLX4_OPCODE_ATOMIC_CS = 0x11,
  118. MLX4_OPCODE_ATOMIC_FA = 0x12,
  119. MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
  120. MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
  121. MLX4_OPCODE_BIND_MW = 0x18,
  122. MLX4_OPCODE_FMR = 0x19,
  123. MLX4_OPCODE_LOCAL_INVAL = 0x1b,
  124. MLX4_OPCODE_CONFIG_CMD = 0x1f,
  125. MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  126. MLX4_RECV_OPCODE_SEND = 0x01,
  127. MLX4_RECV_OPCODE_SEND_IMM = 0x02,
  128. MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
  129. MLX4_CQE_OPCODE_ERROR = 0x1e,
  130. MLX4_CQE_OPCODE_RESIZE = 0x16,
  131. };
  132. enum {
  133. MLX4_STAT_RATE_OFFSET = 5
  134. };
  135. enum mlx4_protocol {
  136. MLX4_PROT_IB_IPV6 = 0,
  137. MLX4_PROT_ETH,
  138. MLX4_PROT_IB_IPV4,
  139. MLX4_PROT_FCOE
  140. };
  141. enum {
  142. MLX4_MTT_FLAG_PRESENT = 1
  143. };
  144. enum mlx4_qp_region {
  145. MLX4_QP_REGION_FW = 0,
  146. MLX4_QP_REGION_ETH_ADDR,
  147. MLX4_QP_REGION_FC_ADDR,
  148. MLX4_QP_REGION_FC_EXCH,
  149. MLX4_NUM_QP_REGION
  150. };
  151. enum mlx4_port_type {
  152. MLX4_PORT_TYPE_IB = 1,
  153. MLX4_PORT_TYPE_ETH = 2,
  154. MLX4_PORT_TYPE_AUTO = 3
  155. };
  156. enum mlx4_special_vlan_idx {
  157. MLX4_NO_VLAN_IDX = 0,
  158. MLX4_VLAN_MISS_IDX,
  159. MLX4_VLAN_REGULAR
  160. };
  161. enum mlx4_steer_type {
  162. MLX4_MC_STEER = 0,
  163. MLX4_UC_STEER,
  164. MLX4_NUM_STEERS
  165. };
  166. enum {
  167. MLX4_NUM_FEXCH = 64 * 1024,
  168. };
  169. enum {
  170. MLX4_MAX_FAST_REG_PAGES = 511,
  171. };
  172. static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
  173. {
  174. return (major << 32) | (minor << 16) | subminor;
  175. }
  176. struct mlx4_caps {
  177. u64 fw_ver;
  178. int num_ports;
  179. int vl_cap[MLX4_MAX_PORTS + 1];
  180. int ib_mtu_cap[MLX4_MAX_PORTS + 1];
  181. __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
  182. u64 def_mac[MLX4_MAX_PORTS + 1];
  183. int eth_mtu_cap[MLX4_MAX_PORTS + 1];
  184. int gid_table_len[MLX4_MAX_PORTS + 1];
  185. int pkey_table_len[MLX4_MAX_PORTS + 1];
  186. int trans_type[MLX4_MAX_PORTS + 1];
  187. int vendor_oui[MLX4_MAX_PORTS + 1];
  188. int wavelength[MLX4_MAX_PORTS + 1];
  189. u64 trans_code[MLX4_MAX_PORTS + 1];
  190. int local_ca_ack_delay;
  191. int num_uars;
  192. int bf_reg_size;
  193. int bf_regs_per_page;
  194. int max_sq_sg;
  195. int max_rq_sg;
  196. int num_qps;
  197. int max_wqes;
  198. int max_sq_desc_sz;
  199. int max_rq_desc_sz;
  200. int max_qp_init_rdma;
  201. int max_qp_dest_rdma;
  202. int sqp_start;
  203. int num_srqs;
  204. int max_srq_wqes;
  205. int max_srq_sge;
  206. int reserved_srqs;
  207. int num_cqs;
  208. int max_cqes;
  209. int reserved_cqs;
  210. int num_eqs;
  211. int reserved_eqs;
  212. int num_comp_vectors;
  213. int comp_pool;
  214. int num_mpts;
  215. int num_mtt_segs;
  216. int mtts_per_seg;
  217. int fmr_reserved_mtts;
  218. int reserved_mtts;
  219. int reserved_mrws;
  220. int reserved_uars;
  221. int num_mgms;
  222. int num_amgms;
  223. int reserved_mcgs;
  224. int num_qp_per_mgm;
  225. int num_pds;
  226. int reserved_pds;
  227. int mtt_entry_sz;
  228. u32 max_msg_sz;
  229. u32 page_size_cap;
  230. u32 flags;
  231. u32 bmme_flags;
  232. u32 reserved_lkey;
  233. u16 stat_rate_support;
  234. int udp_rss;
  235. int loopback_support;
  236. int vep_uc_steering;
  237. int vep_mc_steering;
  238. int wol;
  239. u8 port_width_cap[MLX4_MAX_PORTS + 1];
  240. int max_gso_sz;
  241. int reserved_qps_cnt[MLX4_NUM_QP_REGION];
  242. int reserved_qps;
  243. int reserved_qps_base[MLX4_NUM_QP_REGION];
  244. int log_num_macs;
  245. int log_num_vlans;
  246. int log_num_prios;
  247. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  248. u8 supported_type[MLX4_MAX_PORTS + 1];
  249. u32 port_mask;
  250. enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
  251. };
  252. struct mlx4_buf_list {
  253. void *buf;
  254. dma_addr_t map;
  255. };
  256. struct mlx4_buf {
  257. struct mlx4_buf_list direct;
  258. struct mlx4_buf_list *page_list;
  259. int nbufs;
  260. int npages;
  261. int page_shift;
  262. };
  263. struct mlx4_mtt {
  264. u32 first_seg;
  265. int order;
  266. int page_shift;
  267. };
  268. enum {
  269. MLX4_DB_PER_PAGE = PAGE_SIZE / 4
  270. };
  271. struct mlx4_db_pgdir {
  272. struct list_head list;
  273. DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
  274. DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
  275. unsigned long *bits[2];
  276. __be32 *db_page;
  277. dma_addr_t db_dma;
  278. };
  279. struct mlx4_ib_user_db_page;
  280. struct mlx4_db {
  281. __be32 *db;
  282. union {
  283. struct mlx4_db_pgdir *pgdir;
  284. struct mlx4_ib_user_db_page *user_page;
  285. } u;
  286. dma_addr_t dma;
  287. int index;
  288. int order;
  289. };
  290. struct mlx4_hwq_resources {
  291. struct mlx4_db db;
  292. struct mlx4_mtt mtt;
  293. struct mlx4_buf buf;
  294. };
  295. struct mlx4_mr {
  296. struct mlx4_mtt mtt;
  297. u64 iova;
  298. u64 size;
  299. u32 key;
  300. u32 pd;
  301. u32 access;
  302. int enabled;
  303. };
  304. struct mlx4_fmr {
  305. struct mlx4_mr mr;
  306. struct mlx4_mpt_entry *mpt;
  307. __be64 *mtts;
  308. dma_addr_t dma_handle;
  309. int max_pages;
  310. int max_maps;
  311. int maps;
  312. u8 page_shift;
  313. };
  314. struct mlx4_uar {
  315. unsigned long pfn;
  316. int index;
  317. struct list_head bf_list;
  318. unsigned free_bf_bmap;
  319. void __iomem *map;
  320. void __iomem *bf_map;
  321. };
  322. struct mlx4_bf {
  323. unsigned long offset;
  324. int buf_size;
  325. struct mlx4_uar *uar;
  326. void __iomem *reg;
  327. };
  328. struct mlx4_cq {
  329. void (*comp) (struct mlx4_cq *);
  330. void (*event) (struct mlx4_cq *, enum mlx4_event);
  331. struct mlx4_uar *uar;
  332. u32 cons_index;
  333. __be32 *set_ci_db;
  334. __be32 *arm_db;
  335. int arm_sn;
  336. int cqn;
  337. unsigned vector;
  338. atomic_t refcount;
  339. struct completion free;
  340. };
  341. struct mlx4_qp {
  342. void (*event) (struct mlx4_qp *, enum mlx4_event);
  343. int qpn;
  344. atomic_t refcount;
  345. struct completion free;
  346. };
  347. struct mlx4_srq {
  348. void (*event) (struct mlx4_srq *, enum mlx4_event);
  349. int srqn;
  350. int max;
  351. int max_gs;
  352. int wqe_shift;
  353. atomic_t refcount;
  354. struct completion free;
  355. };
  356. struct mlx4_av {
  357. __be32 port_pd;
  358. u8 reserved1;
  359. u8 g_slid;
  360. __be16 dlid;
  361. u8 reserved2;
  362. u8 gid_index;
  363. u8 stat_rate;
  364. u8 hop_limit;
  365. __be32 sl_tclass_flowlabel;
  366. u8 dgid[16];
  367. };
  368. struct mlx4_eth_av {
  369. __be32 port_pd;
  370. u8 reserved1;
  371. u8 smac_idx;
  372. u16 reserved2;
  373. u8 reserved3;
  374. u8 gid_index;
  375. u8 stat_rate;
  376. u8 hop_limit;
  377. __be32 sl_tclass_flowlabel;
  378. u8 dgid[16];
  379. u32 reserved4[2];
  380. __be16 vlan;
  381. u8 mac[6];
  382. };
  383. union mlx4_ext_av {
  384. struct mlx4_av ib;
  385. struct mlx4_eth_av eth;
  386. };
  387. struct mlx4_dev {
  388. struct pci_dev *pdev;
  389. unsigned long flags;
  390. struct mlx4_caps caps;
  391. struct radix_tree_root qp_table_tree;
  392. u8 rev_id;
  393. char board_id[MLX4_BOARD_ID_LEN];
  394. };
  395. struct mlx4_init_port_param {
  396. int set_guid0;
  397. int set_node_guid;
  398. int set_si_guid;
  399. u16 mtu;
  400. int port_width_cap;
  401. u16 vl_cap;
  402. u16 max_gid;
  403. u16 max_pkey;
  404. u64 guid0;
  405. u64 node_guid;
  406. u64 si_guid;
  407. };
  408. #define mlx4_foreach_port(port, dev, type) \
  409. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  410. if (((type) == MLX4_PORT_TYPE_IB ? (dev)->caps.port_mask : \
  411. ~(dev)->caps.port_mask) & 1 << ((port) - 1))
  412. #define mlx4_foreach_ib_transport_port(port, dev) \
  413. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  414. if (((dev)->caps.port_mask & 1 << ((port) - 1)) || \
  415. ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
  416. int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
  417. struct mlx4_buf *buf);
  418. void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
  419. static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
  420. {
  421. if (BITS_PER_LONG == 64 || buf->nbufs == 1)
  422. return buf->direct.buf + offset;
  423. else
  424. return buf->page_list[offset >> PAGE_SHIFT].buf +
  425. (offset & (PAGE_SIZE - 1));
  426. }
  427. int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
  428. void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
  429. int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
  430. void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
  431. int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf);
  432. void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
  433. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  434. struct mlx4_mtt *mtt);
  435. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  436. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  437. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  438. int npages, int page_shift, struct mlx4_mr *mr);
  439. void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
  440. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
  441. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  442. int start_index, int npages, u64 *page_list);
  443. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  444. struct mlx4_buf *buf);
  445. int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
  446. void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
  447. int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
  448. int size, int max_direct);
  449. void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
  450. int size);
  451. int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
  452. struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
  453. unsigned vector, int collapsed);
  454. void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
  455. int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
  456. void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
  457. int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
  458. void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
  459. int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, struct mlx4_mtt *mtt,
  460. u64 db_rec, struct mlx4_srq *srq);
  461. void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
  462. int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
  463. int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
  464. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
  465. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
  466. int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  467. int block_mcast_loopback, enum mlx4_protocol protocol);
  468. int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  469. enum mlx4_protocol protocol);
  470. int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  471. int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  472. int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  473. int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  474. int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
  475. int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *qpn, u8 wrap);
  476. void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, int qpn);
  477. int mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac, u8 wrap);
  478. int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
  479. int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
  480. void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
  481. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  482. int npages, u64 iova, u32 *lkey, u32 *rkey);
  483. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  484. int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
  485. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  486. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  487. u32 *lkey, u32 *rkey);
  488. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  489. int mlx4_SYNC_TPT(struct mlx4_dev *dev);
  490. int mlx4_test_interrupts(struct mlx4_dev *dev);
  491. int mlx4_assign_eq(struct mlx4_dev *dev, char* name , int* vector);
  492. void mlx4_release_eq(struct mlx4_dev *dev, int vec);
  493. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
  494. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
  495. #endif /* MLX4_DEVICE_H */