xhci-mem.c 74 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/usb.h>
  23. #include <linux/pci.h>
  24. #include <linux/slab.h>
  25. #include <linux/dmapool.h>
  26. #include <linux/dma-mapping.h>
  27. #include "xhci.h"
  28. /*
  29. * Allocates a generic ring segment from the ring pool, sets the dma address,
  30. * initializes the segment to zero, and sets the private next pointer to NULL.
  31. *
  32. * Section 4.11.1.1:
  33. * "All components of all Command and Transfer TRBs shall be initialized to '0'"
  34. */
  35. static struct xhci_segment *xhci_segment_alloc(struct xhci_hcd *xhci,
  36. unsigned int cycle_state, gfp_t flags)
  37. {
  38. struct xhci_segment *seg;
  39. dma_addr_t dma;
  40. int i;
  41. seg = kzalloc(sizeof *seg, flags);
  42. if (!seg)
  43. return NULL;
  44. seg->trbs = dma_pool_alloc(xhci->segment_pool, flags, &dma);
  45. if (!seg->trbs) {
  46. kfree(seg);
  47. return NULL;
  48. }
  49. memset(seg->trbs, 0, TRB_SEGMENT_SIZE);
  50. /* If the cycle state is 0, set the cycle bit to 1 for all the TRBs */
  51. if (cycle_state == 0) {
  52. for (i = 0; i < TRBS_PER_SEGMENT; i++)
  53. seg->trbs[i].link.control |= TRB_CYCLE;
  54. }
  55. seg->dma = dma;
  56. seg->next = NULL;
  57. return seg;
  58. }
  59. static void xhci_segment_free(struct xhci_hcd *xhci, struct xhci_segment *seg)
  60. {
  61. if (seg->trbs) {
  62. dma_pool_free(xhci->segment_pool, seg->trbs, seg->dma);
  63. seg->trbs = NULL;
  64. }
  65. kfree(seg);
  66. }
  67. static void xhci_free_segments_for_ring(struct xhci_hcd *xhci,
  68. struct xhci_segment *first)
  69. {
  70. struct xhci_segment *seg;
  71. seg = first->next;
  72. while (seg != first) {
  73. struct xhci_segment *next = seg->next;
  74. xhci_segment_free(xhci, seg);
  75. seg = next;
  76. }
  77. xhci_segment_free(xhci, first);
  78. }
  79. /*
  80. * Make the prev segment point to the next segment.
  81. *
  82. * Change the last TRB in the prev segment to be a Link TRB which points to the
  83. * DMA address of the next segment. The caller needs to set any Link TRB
  84. * related flags, such as End TRB, Toggle Cycle, and no snoop.
  85. */
  86. static void xhci_link_segments(struct xhci_hcd *xhci, struct xhci_segment *prev,
  87. struct xhci_segment *next, enum xhci_ring_type type)
  88. {
  89. u32 val;
  90. if (!prev || !next)
  91. return;
  92. prev->next = next;
  93. if (type != TYPE_EVENT) {
  94. prev->trbs[TRBS_PER_SEGMENT-1].link.segment_ptr =
  95. cpu_to_le64(next->dma);
  96. /* Set the last TRB in the segment to have a TRB type ID of Link TRB */
  97. val = le32_to_cpu(prev->trbs[TRBS_PER_SEGMENT-1].link.control);
  98. val &= ~TRB_TYPE_BITMASK;
  99. val |= TRB_TYPE(TRB_LINK);
  100. /* Always set the chain bit with 0.95 hardware */
  101. /* Set chain bit for isoc rings on AMD 0.96 host */
  102. if (xhci_link_trb_quirk(xhci) ||
  103. (type == TYPE_ISOC &&
  104. (xhci->quirks & XHCI_AMD_0x96_HOST)))
  105. val |= TRB_CHAIN;
  106. prev->trbs[TRBS_PER_SEGMENT-1].link.control = cpu_to_le32(val);
  107. }
  108. }
  109. /*
  110. * Link the ring to the new segments.
  111. * Set Toggle Cycle for the new ring if needed.
  112. */
  113. static void xhci_link_rings(struct xhci_hcd *xhci, struct xhci_ring *ring,
  114. struct xhci_segment *first, struct xhci_segment *last,
  115. unsigned int num_segs)
  116. {
  117. struct xhci_segment *next;
  118. if (!ring || !first || !last)
  119. return;
  120. next = ring->enq_seg->next;
  121. xhci_link_segments(xhci, ring->enq_seg, first, ring->type);
  122. xhci_link_segments(xhci, last, next, ring->type);
  123. ring->num_segs += num_segs;
  124. ring->num_trbs_free += (TRBS_PER_SEGMENT - 1) * num_segs;
  125. if (ring->type != TYPE_EVENT && ring->enq_seg == ring->last_seg) {
  126. ring->last_seg->trbs[TRBS_PER_SEGMENT-1].link.control
  127. &= ~cpu_to_le32(LINK_TOGGLE);
  128. last->trbs[TRBS_PER_SEGMENT-1].link.control
  129. |= cpu_to_le32(LINK_TOGGLE);
  130. ring->last_seg = last;
  131. }
  132. }
  133. /* XXX: Do we need the hcd structure in all these functions? */
  134. void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring)
  135. {
  136. if (!ring)
  137. return;
  138. if (ring->first_seg)
  139. xhci_free_segments_for_ring(xhci, ring->first_seg);
  140. kfree(ring);
  141. }
  142. static void xhci_initialize_ring_info(struct xhci_ring *ring,
  143. unsigned int cycle_state)
  144. {
  145. /* The ring is empty, so the enqueue pointer == dequeue pointer */
  146. ring->enqueue = ring->first_seg->trbs;
  147. ring->enq_seg = ring->first_seg;
  148. ring->dequeue = ring->enqueue;
  149. ring->deq_seg = ring->first_seg;
  150. /* The ring is initialized to 0. The producer must write 1 to the cycle
  151. * bit to handover ownership of the TRB, so PCS = 1. The consumer must
  152. * compare CCS to the cycle bit to check ownership, so CCS = 1.
  153. *
  154. * New rings are initialized with cycle state equal to 1; if we are
  155. * handling ring expansion, set the cycle state equal to the old ring.
  156. */
  157. ring->cycle_state = cycle_state;
  158. /* Not necessary for new rings, but needed for re-initialized rings */
  159. ring->enq_updates = 0;
  160. ring->deq_updates = 0;
  161. /*
  162. * Each segment has a link TRB, and leave an extra TRB for SW
  163. * accounting purpose
  164. */
  165. ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
  166. }
  167. /* Allocate segments and link them for a ring */
  168. static int xhci_alloc_segments_for_ring(struct xhci_hcd *xhci,
  169. struct xhci_segment **first, struct xhci_segment **last,
  170. unsigned int num_segs, unsigned int cycle_state,
  171. enum xhci_ring_type type, gfp_t flags)
  172. {
  173. struct xhci_segment *prev;
  174. prev = xhci_segment_alloc(xhci, cycle_state, flags);
  175. if (!prev)
  176. return -ENOMEM;
  177. num_segs--;
  178. *first = prev;
  179. while (num_segs > 0) {
  180. struct xhci_segment *next;
  181. next = xhci_segment_alloc(xhci, cycle_state, flags);
  182. if (!next) {
  183. prev = *first;
  184. while (prev) {
  185. next = prev->next;
  186. xhci_segment_free(xhci, prev);
  187. prev = next;
  188. }
  189. return -ENOMEM;
  190. }
  191. xhci_link_segments(xhci, prev, next, type);
  192. prev = next;
  193. num_segs--;
  194. }
  195. xhci_link_segments(xhci, prev, *first, type);
  196. *last = prev;
  197. return 0;
  198. }
  199. /**
  200. * Create a new ring with zero or more segments.
  201. *
  202. * Link each segment together into a ring.
  203. * Set the end flag and the cycle toggle bit on the last segment.
  204. * See section 4.9.1 and figures 15 and 16.
  205. */
  206. static struct xhci_ring *xhci_ring_alloc(struct xhci_hcd *xhci,
  207. unsigned int num_segs, unsigned int cycle_state,
  208. enum xhci_ring_type type, gfp_t flags)
  209. {
  210. struct xhci_ring *ring;
  211. int ret;
  212. ring = kzalloc(sizeof *(ring), flags);
  213. if (!ring)
  214. return NULL;
  215. ring->num_segs = num_segs;
  216. INIT_LIST_HEAD(&ring->td_list);
  217. ring->type = type;
  218. if (num_segs == 0)
  219. return ring;
  220. ret = xhci_alloc_segments_for_ring(xhci, &ring->first_seg,
  221. &ring->last_seg, num_segs, cycle_state, type, flags);
  222. if (ret)
  223. goto fail;
  224. /* Only event ring does not use link TRB */
  225. if (type != TYPE_EVENT) {
  226. /* See section 4.9.2.1 and 6.4.4.1 */
  227. ring->last_seg->trbs[TRBS_PER_SEGMENT - 1].link.control |=
  228. cpu_to_le32(LINK_TOGGLE);
  229. }
  230. xhci_initialize_ring_info(ring, cycle_state);
  231. return ring;
  232. fail:
  233. kfree(ring);
  234. return NULL;
  235. }
  236. void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
  237. struct xhci_virt_device *virt_dev,
  238. unsigned int ep_index)
  239. {
  240. int rings_cached;
  241. rings_cached = virt_dev->num_rings_cached;
  242. if (rings_cached < XHCI_MAX_RINGS_CACHED) {
  243. virt_dev->ring_cache[rings_cached] =
  244. virt_dev->eps[ep_index].ring;
  245. virt_dev->num_rings_cached++;
  246. xhci_dbg(xhci, "Cached old ring, "
  247. "%d ring%s cached\n",
  248. virt_dev->num_rings_cached,
  249. (virt_dev->num_rings_cached > 1) ? "s" : "");
  250. } else {
  251. xhci_ring_free(xhci, virt_dev->eps[ep_index].ring);
  252. xhci_dbg(xhci, "Ring cache full (%d rings), "
  253. "freeing ring\n",
  254. virt_dev->num_rings_cached);
  255. }
  256. virt_dev->eps[ep_index].ring = NULL;
  257. }
  258. /* Zero an endpoint ring (except for link TRBs) and move the enqueue and dequeue
  259. * pointers to the beginning of the ring.
  260. */
  261. static void xhci_reinit_cached_ring(struct xhci_hcd *xhci,
  262. struct xhci_ring *ring, unsigned int cycle_state,
  263. enum xhci_ring_type type)
  264. {
  265. struct xhci_segment *seg = ring->first_seg;
  266. int i;
  267. do {
  268. memset(seg->trbs, 0,
  269. sizeof(union xhci_trb)*TRBS_PER_SEGMENT);
  270. if (cycle_state == 0) {
  271. for (i = 0; i < TRBS_PER_SEGMENT; i++)
  272. seg->trbs[i].link.control |= TRB_CYCLE;
  273. }
  274. /* All endpoint rings have link TRBs */
  275. xhci_link_segments(xhci, seg, seg->next, type);
  276. seg = seg->next;
  277. } while (seg != ring->first_seg);
  278. ring->type = type;
  279. xhci_initialize_ring_info(ring, cycle_state);
  280. /* td list should be empty since all URBs have been cancelled,
  281. * but just in case...
  282. */
  283. INIT_LIST_HEAD(&ring->td_list);
  284. }
  285. /*
  286. * Expand an existing ring.
  287. * Look for a cached ring or allocate a new ring which has same segment numbers
  288. * and link the two rings.
  289. */
  290. int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
  291. unsigned int num_trbs, gfp_t flags)
  292. {
  293. struct xhci_segment *first;
  294. struct xhci_segment *last;
  295. unsigned int num_segs;
  296. unsigned int num_segs_needed;
  297. int ret;
  298. num_segs_needed = (num_trbs + (TRBS_PER_SEGMENT - 1) - 1) /
  299. (TRBS_PER_SEGMENT - 1);
  300. /* Allocate number of segments we needed, or double the ring size */
  301. num_segs = ring->num_segs > num_segs_needed ?
  302. ring->num_segs : num_segs_needed;
  303. ret = xhci_alloc_segments_for_ring(xhci, &first, &last,
  304. num_segs, ring->cycle_state, ring->type, flags);
  305. if (ret)
  306. return -ENOMEM;
  307. xhci_link_rings(xhci, ring, first, last, num_segs);
  308. xhci_dbg(xhci, "ring expansion succeed, now has %d segments\n",
  309. ring->num_segs);
  310. return 0;
  311. }
  312. #define CTX_SIZE(_hcc) (HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32)
  313. static struct xhci_container_ctx *xhci_alloc_container_ctx(struct xhci_hcd *xhci,
  314. int type, gfp_t flags)
  315. {
  316. struct xhci_container_ctx *ctx;
  317. if ((type != XHCI_CTX_TYPE_DEVICE) && (type != XHCI_CTX_TYPE_INPUT))
  318. return NULL;
  319. ctx = kzalloc(sizeof(*ctx), flags);
  320. if (!ctx)
  321. return NULL;
  322. ctx->type = type;
  323. ctx->size = HCC_64BYTE_CONTEXT(xhci->hcc_params) ? 2048 : 1024;
  324. if (type == XHCI_CTX_TYPE_INPUT)
  325. ctx->size += CTX_SIZE(xhci->hcc_params);
  326. ctx->bytes = dma_pool_alloc(xhci->device_pool, flags, &ctx->dma);
  327. if (!ctx->bytes) {
  328. kfree(ctx);
  329. return NULL;
  330. }
  331. memset(ctx->bytes, 0, ctx->size);
  332. return ctx;
  333. }
  334. static void xhci_free_container_ctx(struct xhci_hcd *xhci,
  335. struct xhci_container_ctx *ctx)
  336. {
  337. if (!ctx)
  338. return;
  339. dma_pool_free(xhci->device_pool, ctx->bytes, ctx->dma);
  340. kfree(ctx);
  341. }
  342. struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_hcd *xhci,
  343. struct xhci_container_ctx *ctx)
  344. {
  345. if (ctx->type != XHCI_CTX_TYPE_INPUT)
  346. return NULL;
  347. return (struct xhci_input_control_ctx *)ctx->bytes;
  348. }
  349. struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci,
  350. struct xhci_container_ctx *ctx)
  351. {
  352. if (ctx->type == XHCI_CTX_TYPE_DEVICE)
  353. return (struct xhci_slot_ctx *)ctx->bytes;
  354. return (struct xhci_slot_ctx *)
  355. (ctx->bytes + CTX_SIZE(xhci->hcc_params));
  356. }
  357. struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci,
  358. struct xhci_container_ctx *ctx,
  359. unsigned int ep_index)
  360. {
  361. /* increment ep index by offset of start of ep ctx array */
  362. ep_index++;
  363. if (ctx->type == XHCI_CTX_TYPE_INPUT)
  364. ep_index++;
  365. return (struct xhci_ep_ctx *)
  366. (ctx->bytes + (ep_index * CTX_SIZE(xhci->hcc_params)));
  367. }
  368. /***************** Streams structures manipulation *************************/
  369. static void xhci_free_stream_ctx(struct xhci_hcd *xhci,
  370. unsigned int num_stream_ctxs,
  371. struct xhci_stream_ctx *stream_ctx, dma_addr_t dma)
  372. {
  373. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  374. if (num_stream_ctxs > MEDIUM_STREAM_ARRAY_SIZE)
  375. dma_free_coherent(&pdev->dev,
  376. sizeof(struct xhci_stream_ctx)*num_stream_ctxs,
  377. stream_ctx, dma);
  378. else if (num_stream_ctxs <= SMALL_STREAM_ARRAY_SIZE)
  379. return dma_pool_free(xhci->small_streams_pool,
  380. stream_ctx, dma);
  381. else
  382. return dma_pool_free(xhci->medium_streams_pool,
  383. stream_ctx, dma);
  384. }
  385. /*
  386. * The stream context array for each endpoint with bulk streams enabled can
  387. * vary in size, based on:
  388. * - how many streams the endpoint supports,
  389. * - the maximum primary stream array size the host controller supports,
  390. * - and how many streams the device driver asks for.
  391. *
  392. * The stream context array must be a power of 2, and can be as small as
  393. * 64 bytes or as large as 1MB.
  394. */
  395. static struct xhci_stream_ctx *xhci_alloc_stream_ctx(struct xhci_hcd *xhci,
  396. unsigned int num_stream_ctxs, dma_addr_t *dma,
  397. gfp_t mem_flags)
  398. {
  399. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  400. if (num_stream_ctxs > MEDIUM_STREAM_ARRAY_SIZE)
  401. return dma_alloc_coherent(&pdev->dev,
  402. sizeof(struct xhci_stream_ctx)*num_stream_ctxs,
  403. dma, mem_flags);
  404. else if (num_stream_ctxs <= SMALL_STREAM_ARRAY_SIZE)
  405. return dma_pool_alloc(xhci->small_streams_pool,
  406. mem_flags, dma);
  407. else
  408. return dma_pool_alloc(xhci->medium_streams_pool,
  409. mem_flags, dma);
  410. }
  411. struct xhci_ring *xhci_dma_to_transfer_ring(
  412. struct xhci_virt_ep *ep,
  413. u64 address)
  414. {
  415. if (ep->ep_state & EP_HAS_STREAMS)
  416. return radix_tree_lookup(&ep->stream_info->trb_address_map,
  417. address >> TRB_SEGMENT_SHIFT);
  418. return ep->ring;
  419. }
  420. /* Only use this when you know stream_info is valid */
  421. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  422. static struct xhci_ring *dma_to_stream_ring(
  423. struct xhci_stream_info *stream_info,
  424. u64 address)
  425. {
  426. return radix_tree_lookup(&stream_info->trb_address_map,
  427. address >> TRB_SEGMENT_SHIFT);
  428. }
  429. #endif /* CONFIG_USB_XHCI_HCD_DEBUGGING */
  430. struct xhci_ring *xhci_stream_id_to_ring(
  431. struct xhci_virt_device *dev,
  432. unsigned int ep_index,
  433. unsigned int stream_id)
  434. {
  435. struct xhci_virt_ep *ep = &dev->eps[ep_index];
  436. if (stream_id == 0)
  437. return ep->ring;
  438. if (!ep->stream_info)
  439. return NULL;
  440. if (stream_id > ep->stream_info->num_streams)
  441. return NULL;
  442. return ep->stream_info->stream_rings[stream_id];
  443. }
  444. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  445. static int xhci_test_radix_tree(struct xhci_hcd *xhci,
  446. unsigned int num_streams,
  447. struct xhci_stream_info *stream_info)
  448. {
  449. u32 cur_stream;
  450. struct xhci_ring *cur_ring;
  451. u64 addr;
  452. for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
  453. struct xhci_ring *mapped_ring;
  454. int trb_size = sizeof(union xhci_trb);
  455. cur_ring = stream_info->stream_rings[cur_stream];
  456. for (addr = cur_ring->first_seg->dma;
  457. addr < cur_ring->first_seg->dma + TRB_SEGMENT_SIZE;
  458. addr += trb_size) {
  459. mapped_ring = dma_to_stream_ring(stream_info, addr);
  460. if (cur_ring != mapped_ring) {
  461. xhci_warn(xhci, "WARN: DMA address 0x%08llx "
  462. "didn't map to stream ID %u; "
  463. "mapped to ring %p\n",
  464. (unsigned long long) addr,
  465. cur_stream,
  466. mapped_ring);
  467. return -EINVAL;
  468. }
  469. }
  470. /* One TRB after the end of the ring segment shouldn't return a
  471. * pointer to the current ring (although it may be a part of a
  472. * different ring).
  473. */
  474. mapped_ring = dma_to_stream_ring(stream_info, addr);
  475. if (mapped_ring != cur_ring) {
  476. /* One TRB before should also fail */
  477. addr = cur_ring->first_seg->dma - trb_size;
  478. mapped_ring = dma_to_stream_ring(stream_info, addr);
  479. }
  480. if (mapped_ring == cur_ring) {
  481. xhci_warn(xhci, "WARN: Bad DMA address 0x%08llx "
  482. "mapped to valid stream ID %u; "
  483. "mapped ring = %p\n",
  484. (unsigned long long) addr,
  485. cur_stream,
  486. mapped_ring);
  487. return -EINVAL;
  488. }
  489. }
  490. return 0;
  491. }
  492. #endif /* CONFIG_USB_XHCI_HCD_DEBUGGING */
  493. /*
  494. * Change an endpoint's internal structure so it supports stream IDs. The
  495. * number of requested streams includes stream 0, which cannot be used by device
  496. * drivers.
  497. *
  498. * The number of stream contexts in the stream context array may be bigger than
  499. * the number of streams the driver wants to use. This is because the number of
  500. * stream context array entries must be a power of two.
  501. *
  502. * We need a radix tree for mapping physical addresses of TRBs to which stream
  503. * ID they belong to. We need to do this because the host controller won't tell
  504. * us which stream ring the TRB came from. We could store the stream ID in an
  505. * event data TRB, but that doesn't help us for the cancellation case, since the
  506. * endpoint may stop before it reaches that event data TRB.
  507. *
  508. * The radix tree maps the upper portion of the TRB DMA address to a ring
  509. * segment that has the same upper portion of DMA addresses. For example, say I
  510. * have segments of size 1KB, that are always 64-byte aligned. A segment may
  511. * start at 0x10c91000 and end at 0x10c913f0. If I use the upper 10 bits, the
  512. * key to the stream ID is 0x43244. I can use the DMA address of the TRB to
  513. * pass the radix tree a key to get the right stream ID:
  514. *
  515. * 0x10c90fff >> 10 = 0x43243
  516. * 0x10c912c0 >> 10 = 0x43244
  517. * 0x10c91400 >> 10 = 0x43245
  518. *
  519. * Obviously, only those TRBs with DMA addresses that are within the segment
  520. * will make the radix tree return the stream ID for that ring.
  521. *
  522. * Caveats for the radix tree:
  523. *
  524. * The radix tree uses an unsigned long as a key pair. On 32-bit systems, an
  525. * unsigned long will be 32-bits; on a 64-bit system an unsigned long will be
  526. * 64-bits. Since we only request 32-bit DMA addresses, we can use that as the
  527. * key on 32-bit or 64-bit systems (it would also be fine if we asked for 64-bit
  528. * PCI DMA addresses on a 64-bit system). There might be a problem on 32-bit
  529. * extended systems (where the DMA address can be bigger than 32-bits),
  530. * if we allow the PCI dma mask to be bigger than 32-bits. So don't do that.
  531. */
  532. struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
  533. unsigned int num_stream_ctxs,
  534. unsigned int num_streams, gfp_t mem_flags)
  535. {
  536. struct xhci_stream_info *stream_info;
  537. u32 cur_stream;
  538. struct xhci_ring *cur_ring;
  539. unsigned long key;
  540. u64 addr;
  541. int ret;
  542. xhci_dbg(xhci, "Allocating %u streams and %u "
  543. "stream context array entries.\n",
  544. num_streams, num_stream_ctxs);
  545. if (xhci->cmd_ring_reserved_trbs == MAX_RSVD_CMD_TRBS) {
  546. xhci_dbg(xhci, "Command ring has no reserved TRBs available\n");
  547. return NULL;
  548. }
  549. xhci->cmd_ring_reserved_trbs++;
  550. stream_info = kzalloc(sizeof(struct xhci_stream_info), mem_flags);
  551. if (!stream_info)
  552. goto cleanup_trbs;
  553. stream_info->num_streams = num_streams;
  554. stream_info->num_stream_ctxs = num_stream_ctxs;
  555. /* Initialize the array of virtual pointers to stream rings. */
  556. stream_info->stream_rings = kzalloc(
  557. sizeof(struct xhci_ring *)*num_streams,
  558. mem_flags);
  559. if (!stream_info->stream_rings)
  560. goto cleanup_info;
  561. /* Initialize the array of DMA addresses for stream rings for the HW. */
  562. stream_info->stream_ctx_array = xhci_alloc_stream_ctx(xhci,
  563. num_stream_ctxs, &stream_info->ctx_array_dma,
  564. mem_flags);
  565. if (!stream_info->stream_ctx_array)
  566. goto cleanup_ctx;
  567. memset(stream_info->stream_ctx_array, 0,
  568. sizeof(struct xhci_stream_ctx)*num_stream_ctxs);
  569. /* Allocate everything needed to free the stream rings later */
  570. stream_info->free_streams_command =
  571. xhci_alloc_command(xhci, true, true, mem_flags);
  572. if (!stream_info->free_streams_command)
  573. goto cleanup_ctx;
  574. INIT_RADIX_TREE(&stream_info->trb_address_map, GFP_ATOMIC);
  575. /* Allocate rings for all the streams that the driver will use,
  576. * and add their segment DMA addresses to the radix tree.
  577. * Stream 0 is reserved.
  578. */
  579. for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
  580. stream_info->stream_rings[cur_stream] =
  581. xhci_ring_alloc(xhci, 2, 1, TYPE_STREAM, mem_flags);
  582. cur_ring = stream_info->stream_rings[cur_stream];
  583. if (!cur_ring)
  584. goto cleanup_rings;
  585. cur_ring->stream_id = cur_stream;
  586. /* Set deq ptr, cycle bit, and stream context type */
  587. addr = cur_ring->first_seg->dma |
  588. SCT_FOR_CTX(SCT_PRI_TR) |
  589. cur_ring->cycle_state;
  590. stream_info->stream_ctx_array[cur_stream].stream_ring =
  591. cpu_to_le64(addr);
  592. xhci_dbg(xhci, "Setting stream %d ring ptr to 0x%08llx\n",
  593. cur_stream, (unsigned long long) addr);
  594. key = (unsigned long)
  595. (cur_ring->first_seg->dma >> TRB_SEGMENT_SHIFT);
  596. ret = radix_tree_insert(&stream_info->trb_address_map,
  597. key, cur_ring);
  598. if (ret) {
  599. xhci_ring_free(xhci, cur_ring);
  600. stream_info->stream_rings[cur_stream] = NULL;
  601. goto cleanup_rings;
  602. }
  603. }
  604. /* Leave the other unused stream ring pointers in the stream context
  605. * array initialized to zero. This will cause the xHC to give us an
  606. * error if the device asks for a stream ID we don't have setup (if it
  607. * was any other way, the host controller would assume the ring is
  608. * "empty" and wait forever for data to be queued to that stream ID).
  609. */
  610. #if XHCI_DEBUG
  611. /* Do a little test on the radix tree to make sure it returns the
  612. * correct values.
  613. */
  614. if (xhci_test_radix_tree(xhci, num_streams, stream_info))
  615. goto cleanup_rings;
  616. #endif
  617. return stream_info;
  618. cleanup_rings:
  619. for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
  620. cur_ring = stream_info->stream_rings[cur_stream];
  621. if (cur_ring) {
  622. addr = cur_ring->first_seg->dma;
  623. radix_tree_delete(&stream_info->trb_address_map,
  624. addr >> TRB_SEGMENT_SHIFT);
  625. xhci_ring_free(xhci, cur_ring);
  626. stream_info->stream_rings[cur_stream] = NULL;
  627. }
  628. }
  629. xhci_free_command(xhci, stream_info->free_streams_command);
  630. cleanup_ctx:
  631. kfree(stream_info->stream_rings);
  632. cleanup_info:
  633. kfree(stream_info);
  634. cleanup_trbs:
  635. xhci->cmd_ring_reserved_trbs--;
  636. return NULL;
  637. }
  638. /*
  639. * Sets the MaxPStreams field and the Linear Stream Array field.
  640. * Sets the dequeue pointer to the stream context array.
  641. */
  642. void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
  643. struct xhci_ep_ctx *ep_ctx,
  644. struct xhci_stream_info *stream_info)
  645. {
  646. u32 max_primary_streams;
  647. /* MaxPStreams is the number of stream context array entries, not the
  648. * number we're actually using. Must be in 2^(MaxPstreams + 1) format.
  649. * fls(0) = 0, fls(0x1) = 1, fls(0x10) = 2, fls(0x100) = 3, etc.
  650. */
  651. max_primary_streams = fls(stream_info->num_stream_ctxs) - 2;
  652. xhci_dbg(xhci, "Setting number of stream ctx array entries to %u\n",
  653. 1 << (max_primary_streams + 1));
  654. ep_ctx->ep_info &= cpu_to_le32(~EP_MAXPSTREAMS_MASK);
  655. ep_ctx->ep_info |= cpu_to_le32(EP_MAXPSTREAMS(max_primary_streams)
  656. | EP_HAS_LSA);
  657. ep_ctx->deq = cpu_to_le64(stream_info->ctx_array_dma);
  658. }
  659. /*
  660. * Sets the MaxPStreams field and the Linear Stream Array field to 0.
  661. * Reinstalls the "normal" endpoint ring (at its previous dequeue mark,
  662. * not at the beginning of the ring).
  663. */
  664. void xhci_setup_no_streams_ep_input_ctx(struct xhci_hcd *xhci,
  665. struct xhci_ep_ctx *ep_ctx,
  666. struct xhci_virt_ep *ep)
  667. {
  668. dma_addr_t addr;
  669. ep_ctx->ep_info &= cpu_to_le32(~(EP_MAXPSTREAMS_MASK | EP_HAS_LSA));
  670. addr = xhci_trb_virt_to_dma(ep->ring->deq_seg, ep->ring->dequeue);
  671. ep_ctx->deq = cpu_to_le64(addr | ep->ring->cycle_state);
  672. }
  673. /* Frees all stream contexts associated with the endpoint,
  674. *
  675. * Caller should fix the endpoint context streams fields.
  676. */
  677. void xhci_free_stream_info(struct xhci_hcd *xhci,
  678. struct xhci_stream_info *stream_info)
  679. {
  680. int cur_stream;
  681. struct xhci_ring *cur_ring;
  682. dma_addr_t addr;
  683. if (!stream_info)
  684. return;
  685. for (cur_stream = 1; cur_stream < stream_info->num_streams;
  686. cur_stream++) {
  687. cur_ring = stream_info->stream_rings[cur_stream];
  688. if (cur_ring) {
  689. addr = cur_ring->first_seg->dma;
  690. radix_tree_delete(&stream_info->trb_address_map,
  691. addr >> TRB_SEGMENT_SHIFT);
  692. xhci_ring_free(xhci, cur_ring);
  693. stream_info->stream_rings[cur_stream] = NULL;
  694. }
  695. }
  696. xhci_free_command(xhci, stream_info->free_streams_command);
  697. xhci->cmd_ring_reserved_trbs--;
  698. if (stream_info->stream_ctx_array)
  699. xhci_free_stream_ctx(xhci,
  700. stream_info->num_stream_ctxs,
  701. stream_info->stream_ctx_array,
  702. stream_info->ctx_array_dma);
  703. if (stream_info)
  704. kfree(stream_info->stream_rings);
  705. kfree(stream_info);
  706. }
  707. /***************** Device context manipulation *************************/
  708. static void xhci_init_endpoint_timer(struct xhci_hcd *xhci,
  709. struct xhci_virt_ep *ep)
  710. {
  711. init_timer(&ep->stop_cmd_timer);
  712. ep->stop_cmd_timer.data = (unsigned long) ep;
  713. ep->stop_cmd_timer.function = xhci_stop_endpoint_command_watchdog;
  714. ep->xhci = xhci;
  715. }
  716. static void xhci_free_tt_info(struct xhci_hcd *xhci,
  717. struct xhci_virt_device *virt_dev,
  718. int slot_id)
  719. {
  720. struct list_head *tt_list_head;
  721. struct xhci_tt_bw_info *tt_info, *next;
  722. bool slot_found = false;
  723. /* If the device never made it past the Set Address stage,
  724. * it may not have the real_port set correctly.
  725. */
  726. if (virt_dev->real_port == 0 ||
  727. virt_dev->real_port > HCS_MAX_PORTS(xhci->hcs_params1)) {
  728. xhci_dbg(xhci, "Bad real port.\n");
  729. return;
  730. }
  731. tt_list_head = &(xhci->rh_bw[virt_dev->real_port - 1].tts);
  732. list_for_each_entry_safe(tt_info, next, tt_list_head, tt_list) {
  733. /* Multi-TT hubs will have more than one entry */
  734. if (tt_info->slot_id == slot_id) {
  735. slot_found = true;
  736. list_del(&tt_info->tt_list);
  737. kfree(tt_info);
  738. } else if (slot_found) {
  739. break;
  740. }
  741. }
  742. }
  743. int xhci_alloc_tt_info(struct xhci_hcd *xhci,
  744. struct xhci_virt_device *virt_dev,
  745. struct usb_device *hdev,
  746. struct usb_tt *tt, gfp_t mem_flags)
  747. {
  748. struct xhci_tt_bw_info *tt_info;
  749. unsigned int num_ports;
  750. int i, j;
  751. if (!tt->multi)
  752. num_ports = 1;
  753. else
  754. num_ports = hdev->maxchild;
  755. for (i = 0; i < num_ports; i++, tt_info++) {
  756. struct xhci_interval_bw_table *bw_table;
  757. tt_info = kzalloc(sizeof(*tt_info), mem_flags);
  758. if (!tt_info)
  759. goto free_tts;
  760. INIT_LIST_HEAD(&tt_info->tt_list);
  761. list_add(&tt_info->tt_list,
  762. &xhci->rh_bw[virt_dev->real_port - 1].tts);
  763. tt_info->slot_id = virt_dev->udev->slot_id;
  764. if (tt->multi)
  765. tt_info->ttport = i+1;
  766. bw_table = &tt_info->bw_table;
  767. for (j = 0; j < XHCI_MAX_INTERVAL; j++)
  768. INIT_LIST_HEAD(&bw_table->interval_bw[j].endpoints);
  769. }
  770. return 0;
  771. free_tts:
  772. xhci_free_tt_info(xhci, virt_dev, virt_dev->udev->slot_id);
  773. return -ENOMEM;
  774. }
  775. /* All the xhci_tds in the ring's TD list should be freed at this point.
  776. * Should be called with xhci->lock held if there is any chance the TT lists
  777. * will be manipulated by the configure endpoint, allocate device, or update
  778. * hub functions while this function is removing the TT entries from the list.
  779. */
  780. void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id)
  781. {
  782. struct xhci_virt_device *dev;
  783. int i;
  784. int old_active_eps = 0;
  785. /* Slot ID 0 is reserved */
  786. if (slot_id == 0 || !xhci->devs[slot_id])
  787. return;
  788. dev = xhci->devs[slot_id];
  789. xhci->dcbaa->dev_context_ptrs[slot_id] = 0;
  790. if (!dev)
  791. return;
  792. if (dev->tt_info)
  793. old_active_eps = dev->tt_info->active_eps;
  794. for (i = 0; i < 31; ++i) {
  795. if (dev->eps[i].ring)
  796. xhci_ring_free(xhci, dev->eps[i].ring);
  797. if (dev->eps[i].stream_info)
  798. xhci_free_stream_info(xhci,
  799. dev->eps[i].stream_info);
  800. /* Endpoints on the TT/root port lists should have been removed
  801. * when usb_disable_device() was called for the device.
  802. * We can't drop them anyway, because the udev might have gone
  803. * away by this point, and we can't tell what speed it was.
  804. */
  805. if (!list_empty(&dev->eps[i].bw_endpoint_list))
  806. xhci_warn(xhci, "Slot %u endpoint %u "
  807. "not removed from BW list!\n",
  808. slot_id, i);
  809. }
  810. /* If this is a hub, free the TT(s) from the TT list */
  811. xhci_free_tt_info(xhci, dev, slot_id);
  812. /* If necessary, update the number of active TTs on this root port */
  813. xhci_update_tt_active_eps(xhci, dev, old_active_eps);
  814. if (dev->ring_cache) {
  815. for (i = 0; i < dev->num_rings_cached; i++)
  816. xhci_ring_free(xhci, dev->ring_cache[i]);
  817. kfree(dev->ring_cache);
  818. }
  819. if (dev->in_ctx)
  820. xhci_free_container_ctx(xhci, dev->in_ctx);
  821. if (dev->out_ctx)
  822. xhci_free_container_ctx(xhci, dev->out_ctx);
  823. kfree(xhci->devs[slot_id]);
  824. xhci->devs[slot_id] = NULL;
  825. }
  826. int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id,
  827. struct usb_device *udev, gfp_t flags)
  828. {
  829. struct xhci_virt_device *dev;
  830. int i;
  831. /* Slot ID 0 is reserved */
  832. if (slot_id == 0 || xhci->devs[slot_id]) {
  833. xhci_warn(xhci, "Bad Slot ID %d\n", slot_id);
  834. return 0;
  835. }
  836. xhci->devs[slot_id] = kzalloc(sizeof(*xhci->devs[slot_id]), flags);
  837. if (!xhci->devs[slot_id])
  838. return 0;
  839. dev = xhci->devs[slot_id];
  840. /* Allocate the (output) device context that will be used in the HC. */
  841. dev->out_ctx = xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_DEVICE, flags);
  842. if (!dev->out_ctx)
  843. goto fail;
  844. xhci_dbg(xhci, "Slot %d output ctx = 0x%llx (dma)\n", slot_id,
  845. (unsigned long long)dev->out_ctx->dma);
  846. /* Allocate the (input) device context for address device command */
  847. dev->in_ctx = xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_INPUT, flags);
  848. if (!dev->in_ctx)
  849. goto fail;
  850. xhci_dbg(xhci, "Slot %d input ctx = 0x%llx (dma)\n", slot_id,
  851. (unsigned long long)dev->in_ctx->dma);
  852. /* Initialize the cancellation list and watchdog timers for each ep */
  853. for (i = 0; i < 31; i++) {
  854. xhci_init_endpoint_timer(xhci, &dev->eps[i]);
  855. INIT_LIST_HEAD(&dev->eps[i].cancelled_td_list);
  856. INIT_LIST_HEAD(&dev->eps[i].bw_endpoint_list);
  857. }
  858. /* Allocate endpoint 0 ring */
  859. dev->eps[0].ring = xhci_ring_alloc(xhci, 2, 1, TYPE_CTRL, flags);
  860. if (!dev->eps[0].ring)
  861. goto fail;
  862. /* Allocate pointers to the ring cache */
  863. dev->ring_cache = kzalloc(
  864. sizeof(struct xhci_ring *)*XHCI_MAX_RINGS_CACHED,
  865. flags);
  866. if (!dev->ring_cache)
  867. goto fail;
  868. dev->num_rings_cached = 0;
  869. init_completion(&dev->cmd_completion);
  870. INIT_LIST_HEAD(&dev->cmd_list);
  871. dev->udev = udev;
  872. /* Point to output device context in dcbaa. */
  873. xhci->dcbaa->dev_context_ptrs[slot_id] = cpu_to_le64(dev->out_ctx->dma);
  874. xhci_dbg(xhci, "Set slot id %d dcbaa entry %p to 0x%llx\n",
  875. slot_id,
  876. &xhci->dcbaa->dev_context_ptrs[slot_id],
  877. le64_to_cpu(xhci->dcbaa->dev_context_ptrs[slot_id]));
  878. return 1;
  879. fail:
  880. xhci_free_virt_device(xhci, slot_id);
  881. return 0;
  882. }
  883. void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
  884. struct usb_device *udev)
  885. {
  886. struct xhci_virt_device *virt_dev;
  887. struct xhci_ep_ctx *ep0_ctx;
  888. struct xhci_ring *ep_ring;
  889. virt_dev = xhci->devs[udev->slot_id];
  890. ep0_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, 0);
  891. ep_ring = virt_dev->eps[0].ring;
  892. /*
  893. * FIXME we don't keep track of the dequeue pointer very well after a
  894. * Set TR dequeue pointer, so we're setting the dequeue pointer of the
  895. * host to our enqueue pointer. This should only be called after a
  896. * configured device has reset, so all control transfers should have
  897. * been completed or cancelled before the reset.
  898. */
  899. ep0_ctx->deq = cpu_to_le64(xhci_trb_virt_to_dma(ep_ring->enq_seg,
  900. ep_ring->enqueue)
  901. | ep_ring->cycle_state);
  902. }
  903. /*
  904. * The xHCI roothub may have ports of differing speeds in any order in the port
  905. * status registers. xhci->port_array provides an array of the port speed for
  906. * each offset into the port status registers.
  907. *
  908. * The xHCI hardware wants to know the roothub port number that the USB device
  909. * is attached to (or the roothub port its ancestor hub is attached to). All we
  910. * know is the index of that port under either the USB 2.0 or the USB 3.0
  911. * roothub, but that doesn't give us the real index into the HW port status
  912. * registers. Call xhci_find_raw_port_number() to get real index.
  913. */
  914. static u32 xhci_find_real_port_number(struct xhci_hcd *xhci,
  915. struct usb_device *udev)
  916. {
  917. struct usb_device *top_dev;
  918. struct usb_hcd *hcd;
  919. if (udev->speed == USB_SPEED_SUPER)
  920. hcd = xhci->shared_hcd;
  921. else
  922. hcd = xhci->main_hcd;
  923. for (top_dev = udev; top_dev->parent && top_dev->parent->parent;
  924. top_dev = top_dev->parent)
  925. /* Found device below root hub */;
  926. return xhci_find_raw_port_number(hcd, top_dev->portnum);
  927. }
  928. /* Setup an xHCI virtual device for a Set Address command */
  929. int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev)
  930. {
  931. struct xhci_virt_device *dev;
  932. struct xhci_ep_ctx *ep0_ctx;
  933. struct xhci_slot_ctx *slot_ctx;
  934. u32 port_num;
  935. u32 max_packets;
  936. struct usb_device *top_dev;
  937. dev = xhci->devs[udev->slot_id];
  938. /* Slot ID 0 is reserved */
  939. if (udev->slot_id == 0 || !dev) {
  940. xhci_warn(xhci, "Slot ID %d is not assigned to this device\n",
  941. udev->slot_id);
  942. return -EINVAL;
  943. }
  944. ep0_ctx = xhci_get_ep_ctx(xhci, dev->in_ctx, 0);
  945. slot_ctx = xhci_get_slot_ctx(xhci, dev->in_ctx);
  946. /* 3) Only the control endpoint is valid - one endpoint context */
  947. slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1) | udev->route);
  948. switch (udev->speed) {
  949. case USB_SPEED_SUPER:
  950. slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_SS);
  951. max_packets = MAX_PACKET(512);
  952. break;
  953. case USB_SPEED_HIGH:
  954. slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_HS);
  955. max_packets = MAX_PACKET(64);
  956. break;
  957. /* USB core guesses at a 64-byte max packet first for FS devices */
  958. case USB_SPEED_FULL:
  959. slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_FS);
  960. max_packets = MAX_PACKET(64);
  961. break;
  962. case USB_SPEED_LOW:
  963. slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_LS);
  964. max_packets = MAX_PACKET(8);
  965. break;
  966. case USB_SPEED_WIRELESS:
  967. xhci_dbg(xhci, "FIXME xHCI doesn't support wireless speeds\n");
  968. return -EINVAL;
  969. break;
  970. default:
  971. /* Speed was set earlier, this shouldn't happen. */
  972. return -EINVAL;
  973. }
  974. /* Find the root hub port this device is under */
  975. port_num = xhci_find_real_port_number(xhci, udev);
  976. if (!port_num)
  977. return -EINVAL;
  978. slot_ctx->dev_info2 |= cpu_to_le32(ROOT_HUB_PORT(port_num));
  979. /* Set the port number in the virtual_device to the faked port number */
  980. for (top_dev = udev; top_dev->parent && top_dev->parent->parent;
  981. top_dev = top_dev->parent)
  982. /* Found device below root hub */;
  983. dev->fake_port = top_dev->portnum;
  984. dev->real_port = port_num;
  985. xhci_dbg(xhci, "Set root hub portnum to %d\n", port_num);
  986. xhci_dbg(xhci, "Set fake root hub portnum to %d\n", dev->fake_port);
  987. /* Find the right bandwidth table that this device will be a part of.
  988. * If this is a full speed device attached directly to a root port (or a
  989. * decendent of one), it counts as a primary bandwidth domain, not a
  990. * secondary bandwidth domain under a TT. An xhci_tt_info structure
  991. * will never be created for the HS root hub.
  992. */
  993. if (!udev->tt || !udev->tt->hub->parent) {
  994. dev->bw_table = &xhci->rh_bw[port_num - 1].bw_table;
  995. } else {
  996. struct xhci_root_port_bw_info *rh_bw;
  997. struct xhci_tt_bw_info *tt_bw;
  998. rh_bw = &xhci->rh_bw[port_num - 1];
  999. /* Find the right TT. */
  1000. list_for_each_entry(tt_bw, &rh_bw->tts, tt_list) {
  1001. if (tt_bw->slot_id != udev->tt->hub->slot_id)
  1002. continue;
  1003. if (!dev->udev->tt->multi ||
  1004. (udev->tt->multi &&
  1005. tt_bw->ttport == dev->udev->ttport)) {
  1006. dev->bw_table = &tt_bw->bw_table;
  1007. dev->tt_info = tt_bw;
  1008. break;
  1009. }
  1010. }
  1011. if (!dev->tt_info)
  1012. xhci_warn(xhci, "WARN: Didn't find a matching TT\n");
  1013. }
  1014. /* Is this a LS/FS device under an external HS hub? */
  1015. if (udev->tt && udev->tt->hub->parent) {
  1016. slot_ctx->tt_info = cpu_to_le32(udev->tt->hub->slot_id |
  1017. (udev->ttport << 8));
  1018. if (udev->tt->multi)
  1019. slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
  1020. }
  1021. xhci_dbg(xhci, "udev->tt = %p\n", udev->tt);
  1022. xhci_dbg(xhci, "udev->ttport = 0x%x\n", udev->ttport);
  1023. /* Step 4 - ring already allocated */
  1024. /* Step 5 */
  1025. ep0_ctx->ep_info2 = cpu_to_le32(EP_TYPE(CTRL_EP));
  1026. /* EP 0 can handle "burst" sizes of 1, so Max Burst Size field is 0 */
  1027. ep0_ctx->ep_info2 |= cpu_to_le32(MAX_BURST(0) | ERROR_COUNT(3) |
  1028. max_packets);
  1029. ep0_ctx->deq = cpu_to_le64(dev->eps[0].ring->first_seg->dma |
  1030. dev->eps[0].ring->cycle_state);
  1031. /* Steps 7 and 8 were done in xhci_alloc_virt_device() */
  1032. return 0;
  1033. }
  1034. /*
  1035. * Convert interval expressed as 2^(bInterval - 1) == interval into
  1036. * straight exponent value 2^n == interval.
  1037. *
  1038. */
  1039. static unsigned int xhci_parse_exponent_interval(struct usb_device *udev,
  1040. struct usb_host_endpoint *ep)
  1041. {
  1042. unsigned int interval;
  1043. interval = clamp_val(ep->desc.bInterval, 1, 16) - 1;
  1044. if (interval != ep->desc.bInterval - 1)
  1045. dev_warn(&udev->dev,
  1046. "ep %#x - rounding interval to %d %sframes\n",
  1047. ep->desc.bEndpointAddress,
  1048. 1 << interval,
  1049. udev->speed == USB_SPEED_FULL ? "" : "micro");
  1050. if (udev->speed == USB_SPEED_FULL) {
  1051. /*
  1052. * Full speed isoc endpoints specify interval in frames,
  1053. * not microframes. We are using microframes everywhere,
  1054. * so adjust accordingly.
  1055. */
  1056. interval += 3; /* 1 frame = 2^3 uframes */
  1057. }
  1058. return interval;
  1059. }
  1060. /*
  1061. * Convert bInterval expressed in microframes (in 1-255 range) to exponent of
  1062. * microframes, rounded down to nearest power of 2.
  1063. */
  1064. static unsigned int xhci_microframes_to_exponent(struct usb_device *udev,
  1065. struct usb_host_endpoint *ep, unsigned int desc_interval,
  1066. unsigned int min_exponent, unsigned int max_exponent)
  1067. {
  1068. unsigned int interval;
  1069. interval = fls(desc_interval) - 1;
  1070. interval = clamp_val(interval, min_exponent, max_exponent);
  1071. if ((1 << interval) != desc_interval)
  1072. dev_warn(&udev->dev,
  1073. "ep %#x - rounding interval to %d microframes, ep desc says %d microframes\n",
  1074. ep->desc.bEndpointAddress,
  1075. 1 << interval,
  1076. desc_interval);
  1077. return interval;
  1078. }
  1079. static unsigned int xhci_parse_microframe_interval(struct usb_device *udev,
  1080. struct usb_host_endpoint *ep)
  1081. {
  1082. if (ep->desc.bInterval == 0)
  1083. return 0;
  1084. return xhci_microframes_to_exponent(udev, ep,
  1085. ep->desc.bInterval, 0, 15);
  1086. }
  1087. static unsigned int xhci_parse_frame_interval(struct usb_device *udev,
  1088. struct usb_host_endpoint *ep)
  1089. {
  1090. return xhci_microframes_to_exponent(udev, ep,
  1091. ep->desc.bInterval * 8, 3, 10);
  1092. }
  1093. /* Return the polling or NAK interval.
  1094. *
  1095. * The polling interval is expressed in "microframes". If xHCI's Interval field
  1096. * is set to N, it will service the endpoint every 2^(Interval)*125us.
  1097. *
  1098. * The NAK interval is one NAK per 1 to 255 microframes, or no NAKs if interval
  1099. * is set to 0.
  1100. */
  1101. static unsigned int xhci_get_endpoint_interval(struct usb_device *udev,
  1102. struct usb_host_endpoint *ep)
  1103. {
  1104. unsigned int interval = 0;
  1105. switch (udev->speed) {
  1106. case USB_SPEED_HIGH:
  1107. /* Max NAK rate */
  1108. if (usb_endpoint_xfer_control(&ep->desc) ||
  1109. usb_endpoint_xfer_bulk(&ep->desc)) {
  1110. interval = xhci_parse_microframe_interval(udev, ep);
  1111. break;
  1112. }
  1113. /* Fall through - SS and HS isoc/int have same decoding */
  1114. case USB_SPEED_SUPER:
  1115. if (usb_endpoint_xfer_int(&ep->desc) ||
  1116. usb_endpoint_xfer_isoc(&ep->desc)) {
  1117. interval = xhci_parse_exponent_interval(udev, ep);
  1118. }
  1119. break;
  1120. case USB_SPEED_FULL:
  1121. if (usb_endpoint_xfer_isoc(&ep->desc)) {
  1122. interval = xhci_parse_exponent_interval(udev, ep);
  1123. break;
  1124. }
  1125. /*
  1126. * Fall through for interrupt endpoint interval decoding
  1127. * since it uses the same rules as low speed interrupt
  1128. * endpoints.
  1129. */
  1130. case USB_SPEED_LOW:
  1131. if (usb_endpoint_xfer_int(&ep->desc) ||
  1132. usb_endpoint_xfer_isoc(&ep->desc)) {
  1133. interval = xhci_parse_frame_interval(udev, ep);
  1134. }
  1135. break;
  1136. default:
  1137. BUG();
  1138. }
  1139. return EP_INTERVAL(interval);
  1140. }
  1141. /* The "Mult" field in the endpoint context is only set for SuperSpeed isoc eps.
  1142. * High speed endpoint descriptors can define "the number of additional
  1143. * transaction opportunities per microframe", but that goes in the Max Burst
  1144. * endpoint context field.
  1145. */
  1146. static u32 xhci_get_endpoint_mult(struct usb_device *udev,
  1147. struct usb_host_endpoint *ep)
  1148. {
  1149. if (udev->speed != USB_SPEED_SUPER ||
  1150. !usb_endpoint_xfer_isoc(&ep->desc))
  1151. return 0;
  1152. return ep->ss_ep_comp.bmAttributes;
  1153. }
  1154. static u32 xhci_get_endpoint_type(struct usb_device *udev,
  1155. struct usb_host_endpoint *ep)
  1156. {
  1157. int in;
  1158. u32 type;
  1159. in = usb_endpoint_dir_in(&ep->desc);
  1160. if (usb_endpoint_xfer_control(&ep->desc)) {
  1161. type = EP_TYPE(CTRL_EP);
  1162. } else if (usb_endpoint_xfer_bulk(&ep->desc)) {
  1163. if (in)
  1164. type = EP_TYPE(BULK_IN_EP);
  1165. else
  1166. type = EP_TYPE(BULK_OUT_EP);
  1167. } else if (usb_endpoint_xfer_isoc(&ep->desc)) {
  1168. if (in)
  1169. type = EP_TYPE(ISOC_IN_EP);
  1170. else
  1171. type = EP_TYPE(ISOC_OUT_EP);
  1172. } else if (usb_endpoint_xfer_int(&ep->desc)) {
  1173. if (in)
  1174. type = EP_TYPE(INT_IN_EP);
  1175. else
  1176. type = EP_TYPE(INT_OUT_EP);
  1177. } else {
  1178. type = 0;
  1179. }
  1180. return type;
  1181. }
  1182. /* Return the maximum endpoint service interval time (ESIT) payload.
  1183. * Basically, this is the maxpacket size, multiplied by the burst size
  1184. * and mult size.
  1185. */
  1186. static u32 xhci_get_max_esit_payload(struct xhci_hcd *xhci,
  1187. struct usb_device *udev,
  1188. struct usb_host_endpoint *ep)
  1189. {
  1190. int max_burst;
  1191. int max_packet;
  1192. /* Only applies for interrupt or isochronous endpoints */
  1193. if (usb_endpoint_xfer_control(&ep->desc) ||
  1194. usb_endpoint_xfer_bulk(&ep->desc))
  1195. return 0;
  1196. if (udev->speed == USB_SPEED_SUPER)
  1197. return le16_to_cpu(ep->ss_ep_comp.wBytesPerInterval);
  1198. max_packet = GET_MAX_PACKET(usb_endpoint_maxp(&ep->desc));
  1199. max_burst = (usb_endpoint_maxp(&ep->desc) & 0x1800) >> 11;
  1200. /* A 0 in max burst means 1 transfer per ESIT */
  1201. return max_packet * (max_burst + 1);
  1202. }
  1203. /* Set up an endpoint with one ring segment. Do not allocate stream rings.
  1204. * Drivers will have to call usb_alloc_streams() to do that.
  1205. */
  1206. int xhci_endpoint_init(struct xhci_hcd *xhci,
  1207. struct xhci_virt_device *virt_dev,
  1208. struct usb_device *udev,
  1209. struct usb_host_endpoint *ep,
  1210. gfp_t mem_flags)
  1211. {
  1212. unsigned int ep_index;
  1213. struct xhci_ep_ctx *ep_ctx;
  1214. struct xhci_ring *ep_ring;
  1215. unsigned int max_packet;
  1216. unsigned int max_burst;
  1217. enum xhci_ring_type type;
  1218. u32 max_esit_payload;
  1219. u32 endpoint_type;
  1220. ep_index = xhci_get_endpoint_index(&ep->desc);
  1221. ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
  1222. endpoint_type = xhci_get_endpoint_type(udev, ep);
  1223. if (!endpoint_type)
  1224. return -EINVAL;
  1225. ep_ctx->ep_info2 = cpu_to_le32(endpoint_type);
  1226. type = usb_endpoint_type(&ep->desc);
  1227. /* Set up the endpoint ring */
  1228. virt_dev->eps[ep_index].new_ring =
  1229. xhci_ring_alloc(xhci, 2, 1, type, mem_flags);
  1230. if (!virt_dev->eps[ep_index].new_ring) {
  1231. /* Attempt to use the ring cache */
  1232. if (virt_dev->num_rings_cached == 0)
  1233. return -ENOMEM;
  1234. virt_dev->eps[ep_index].new_ring =
  1235. virt_dev->ring_cache[virt_dev->num_rings_cached];
  1236. virt_dev->ring_cache[virt_dev->num_rings_cached] = NULL;
  1237. virt_dev->num_rings_cached--;
  1238. xhci_reinit_cached_ring(xhci, virt_dev->eps[ep_index].new_ring,
  1239. 1, type);
  1240. }
  1241. virt_dev->eps[ep_index].skip = false;
  1242. ep_ring = virt_dev->eps[ep_index].new_ring;
  1243. ep_ctx->deq = cpu_to_le64(ep_ring->first_seg->dma | ep_ring->cycle_state);
  1244. ep_ctx->ep_info = cpu_to_le32(xhci_get_endpoint_interval(udev, ep)
  1245. | EP_MULT(xhci_get_endpoint_mult(udev, ep)));
  1246. /* FIXME dig Mult and streams info out of ep companion desc */
  1247. /* Allow 3 retries for everything but isoc;
  1248. * CErr shall be set to 0 for Isoch endpoints.
  1249. */
  1250. if (!usb_endpoint_xfer_isoc(&ep->desc))
  1251. ep_ctx->ep_info2 |= cpu_to_le32(ERROR_COUNT(3));
  1252. else
  1253. ep_ctx->ep_info2 |= cpu_to_le32(ERROR_COUNT(0));
  1254. /* Set the max packet size and max burst */
  1255. max_packet = GET_MAX_PACKET(usb_endpoint_maxp(&ep->desc));
  1256. max_burst = 0;
  1257. switch (udev->speed) {
  1258. case USB_SPEED_SUPER:
  1259. /* dig out max burst from ep companion desc */
  1260. max_burst = ep->ss_ep_comp.bMaxBurst;
  1261. break;
  1262. case USB_SPEED_HIGH:
  1263. /* Some devices get this wrong */
  1264. if (usb_endpoint_xfer_bulk(&ep->desc))
  1265. max_packet = 512;
  1266. /* bits 11:12 specify the number of additional transaction
  1267. * opportunities per microframe (USB 2.0, section 9.6.6)
  1268. */
  1269. if (usb_endpoint_xfer_isoc(&ep->desc) ||
  1270. usb_endpoint_xfer_int(&ep->desc)) {
  1271. max_burst = (usb_endpoint_maxp(&ep->desc)
  1272. & 0x1800) >> 11;
  1273. }
  1274. break;
  1275. case USB_SPEED_FULL:
  1276. case USB_SPEED_LOW:
  1277. break;
  1278. default:
  1279. BUG();
  1280. }
  1281. ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet) |
  1282. MAX_BURST(max_burst));
  1283. max_esit_payload = xhci_get_max_esit_payload(xhci, udev, ep);
  1284. ep_ctx->tx_info = cpu_to_le32(MAX_ESIT_PAYLOAD_FOR_EP(max_esit_payload));
  1285. /*
  1286. * XXX no idea how to calculate the average TRB buffer length for bulk
  1287. * endpoints, as the driver gives us no clue how big each scatter gather
  1288. * list entry (or buffer) is going to be.
  1289. *
  1290. * For isochronous and interrupt endpoints, we set it to the max
  1291. * available, until we have new API in the USB core to allow drivers to
  1292. * declare how much bandwidth they actually need.
  1293. *
  1294. * Normally, it would be calculated by taking the total of the buffer
  1295. * lengths in the TD and then dividing by the number of TRBs in a TD,
  1296. * including link TRBs, No-op TRBs, and Event data TRBs. Since we don't
  1297. * use Event Data TRBs, and we don't chain in a link TRB on short
  1298. * transfers, we're basically dividing by 1.
  1299. *
  1300. * xHCI 1.0 specification indicates that the Average TRB Length should
  1301. * be set to 8 for control endpoints.
  1302. */
  1303. if (usb_endpoint_xfer_control(&ep->desc) && xhci->hci_version == 0x100)
  1304. ep_ctx->tx_info |= cpu_to_le32(AVG_TRB_LENGTH_FOR_EP(8));
  1305. else
  1306. ep_ctx->tx_info |=
  1307. cpu_to_le32(AVG_TRB_LENGTH_FOR_EP(max_esit_payload));
  1308. /* FIXME Debug endpoint context */
  1309. return 0;
  1310. }
  1311. void xhci_endpoint_zero(struct xhci_hcd *xhci,
  1312. struct xhci_virt_device *virt_dev,
  1313. struct usb_host_endpoint *ep)
  1314. {
  1315. unsigned int ep_index;
  1316. struct xhci_ep_ctx *ep_ctx;
  1317. ep_index = xhci_get_endpoint_index(&ep->desc);
  1318. ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
  1319. ep_ctx->ep_info = 0;
  1320. ep_ctx->ep_info2 = 0;
  1321. ep_ctx->deq = 0;
  1322. ep_ctx->tx_info = 0;
  1323. /* Don't free the endpoint ring until the set interface or configuration
  1324. * request succeeds.
  1325. */
  1326. }
  1327. void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info)
  1328. {
  1329. bw_info->ep_interval = 0;
  1330. bw_info->mult = 0;
  1331. bw_info->num_packets = 0;
  1332. bw_info->max_packet_size = 0;
  1333. bw_info->type = 0;
  1334. bw_info->max_esit_payload = 0;
  1335. }
  1336. void xhci_update_bw_info(struct xhci_hcd *xhci,
  1337. struct xhci_container_ctx *in_ctx,
  1338. struct xhci_input_control_ctx *ctrl_ctx,
  1339. struct xhci_virt_device *virt_dev)
  1340. {
  1341. struct xhci_bw_info *bw_info;
  1342. struct xhci_ep_ctx *ep_ctx;
  1343. unsigned int ep_type;
  1344. int i;
  1345. for (i = 1; i < 31; ++i) {
  1346. bw_info = &virt_dev->eps[i].bw_info;
  1347. /* We can't tell what endpoint type is being dropped, but
  1348. * unconditionally clearing the bandwidth info for non-periodic
  1349. * endpoints should be harmless because the info will never be
  1350. * set in the first place.
  1351. */
  1352. if (!EP_IS_ADDED(ctrl_ctx, i) && EP_IS_DROPPED(ctrl_ctx, i)) {
  1353. /* Dropped endpoint */
  1354. xhci_clear_endpoint_bw_info(bw_info);
  1355. continue;
  1356. }
  1357. if (EP_IS_ADDED(ctrl_ctx, i)) {
  1358. ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, i);
  1359. ep_type = CTX_TO_EP_TYPE(le32_to_cpu(ep_ctx->ep_info2));
  1360. /* Ignore non-periodic endpoints */
  1361. if (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
  1362. ep_type != ISOC_IN_EP &&
  1363. ep_type != INT_IN_EP)
  1364. continue;
  1365. /* Added or changed endpoint */
  1366. bw_info->ep_interval = CTX_TO_EP_INTERVAL(
  1367. le32_to_cpu(ep_ctx->ep_info));
  1368. /* Number of packets and mult are zero-based in the
  1369. * input context, but we want one-based for the
  1370. * interval table.
  1371. */
  1372. bw_info->mult = CTX_TO_EP_MULT(
  1373. le32_to_cpu(ep_ctx->ep_info)) + 1;
  1374. bw_info->num_packets = CTX_TO_MAX_BURST(
  1375. le32_to_cpu(ep_ctx->ep_info2)) + 1;
  1376. bw_info->max_packet_size = MAX_PACKET_DECODED(
  1377. le32_to_cpu(ep_ctx->ep_info2));
  1378. bw_info->type = ep_type;
  1379. bw_info->max_esit_payload = CTX_TO_MAX_ESIT_PAYLOAD(
  1380. le32_to_cpu(ep_ctx->tx_info));
  1381. }
  1382. }
  1383. }
  1384. /* Copy output xhci_ep_ctx to the input xhci_ep_ctx copy.
  1385. * Useful when you want to change one particular aspect of the endpoint and then
  1386. * issue a configure endpoint command.
  1387. */
  1388. void xhci_endpoint_copy(struct xhci_hcd *xhci,
  1389. struct xhci_container_ctx *in_ctx,
  1390. struct xhci_container_ctx *out_ctx,
  1391. unsigned int ep_index)
  1392. {
  1393. struct xhci_ep_ctx *out_ep_ctx;
  1394. struct xhci_ep_ctx *in_ep_ctx;
  1395. out_ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  1396. in_ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
  1397. in_ep_ctx->ep_info = out_ep_ctx->ep_info;
  1398. in_ep_ctx->ep_info2 = out_ep_ctx->ep_info2;
  1399. in_ep_ctx->deq = out_ep_ctx->deq;
  1400. in_ep_ctx->tx_info = out_ep_ctx->tx_info;
  1401. }
  1402. /* Copy output xhci_slot_ctx to the input xhci_slot_ctx.
  1403. * Useful when you want to change one particular aspect of the endpoint and then
  1404. * issue a configure endpoint command. Only the context entries field matters,
  1405. * but we'll copy the whole thing anyway.
  1406. */
  1407. void xhci_slot_copy(struct xhci_hcd *xhci,
  1408. struct xhci_container_ctx *in_ctx,
  1409. struct xhci_container_ctx *out_ctx)
  1410. {
  1411. struct xhci_slot_ctx *in_slot_ctx;
  1412. struct xhci_slot_ctx *out_slot_ctx;
  1413. in_slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
  1414. out_slot_ctx = xhci_get_slot_ctx(xhci, out_ctx);
  1415. in_slot_ctx->dev_info = out_slot_ctx->dev_info;
  1416. in_slot_ctx->dev_info2 = out_slot_ctx->dev_info2;
  1417. in_slot_ctx->tt_info = out_slot_ctx->tt_info;
  1418. in_slot_ctx->dev_state = out_slot_ctx->dev_state;
  1419. }
  1420. /* Set up the scratchpad buffer array and scratchpad buffers, if needed. */
  1421. static int scratchpad_alloc(struct xhci_hcd *xhci, gfp_t flags)
  1422. {
  1423. int i;
  1424. struct device *dev = xhci_to_hcd(xhci)->self.controller;
  1425. int num_sp = HCS_MAX_SCRATCHPAD(xhci->hcs_params2);
  1426. xhci_dbg(xhci, "Allocating %d scratchpad buffers\n", num_sp);
  1427. if (!num_sp)
  1428. return 0;
  1429. xhci->scratchpad = kzalloc(sizeof(*xhci->scratchpad), flags);
  1430. if (!xhci->scratchpad)
  1431. goto fail_sp;
  1432. xhci->scratchpad->sp_array = dma_alloc_coherent(dev,
  1433. num_sp * sizeof(u64),
  1434. &xhci->scratchpad->sp_dma, flags);
  1435. if (!xhci->scratchpad->sp_array)
  1436. goto fail_sp2;
  1437. xhci->scratchpad->sp_buffers = kzalloc(sizeof(void *) * num_sp, flags);
  1438. if (!xhci->scratchpad->sp_buffers)
  1439. goto fail_sp3;
  1440. xhci->scratchpad->sp_dma_buffers =
  1441. kzalloc(sizeof(dma_addr_t) * num_sp, flags);
  1442. if (!xhci->scratchpad->sp_dma_buffers)
  1443. goto fail_sp4;
  1444. xhci->dcbaa->dev_context_ptrs[0] = cpu_to_le64(xhci->scratchpad->sp_dma);
  1445. for (i = 0; i < num_sp; i++) {
  1446. dma_addr_t dma;
  1447. void *buf = dma_alloc_coherent(dev, xhci->page_size, &dma,
  1448. flags);
  1449. if (!buf)
  1450. goto fail_sp5;
  1451. xhci->scratchpad->sp_array[i] = dma;
  1452. xhci->scratchpad->sp_buffers[i] = buf;
  1453. xhci->scratchpad->sp_dma_buffers[i] = dma;
  1454. }
  1455. return 0;
  1456. fail_sp5:
  1457. for (i = i - 1; i >= 0; i--) {
  1458. dma_free_coherent(dev, xhci->page_size,
  1459. xhci->scratchpad->sp_buffers[i],
  1460. xhci->scratchpad->sp_dma_buffers[i]);
  1461. }
  1462. kfree(xhci->scratchpad->sp_dma_buffers);
  1463. fail_sp4:
  1464. kfree(xhci->scratchpad->sp_buffers);
  1465. fail_sp3:
  1466. dma_free_coherent(dev, num_sp * sizeof(u64),
  1467. xhci->scratchpad->sp_array,
  1468. xhci->scratchpad->sp_dma);
  1469. fail_sp2:
  1470. kfree(xhci->scratchpad);
  1471. xhci->scratchpad = NULL;
  1472. fail_sp:
  1473. return -ENOMEM;
  1474. }
  1475. static void scratchpad_free(struct xhci_hcd *xhci)
  1476. {
  1477. int num_sp;
  1478. int i;
  1479. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  1480. if (!xhci->scratchpad)
  1481. return;
  1482. num_sp = HCS_MAX_SCRATCHPAD(xhci->hcs_params2);
  1483. for (i = 0; i < num_sp; i++) {
  1484. dma_free_coherent(&pdev->dev, xhci->page_size,
  1485. xhci->scratchpad->sp_buffers[i],
  1486. xhci->scratchpad->sp_dma_buffers[i]);
  1487. }
  1488. kfree(xhci->scratchpad->sp_dma_buffers);
  1489. kfree(xhci->scratchpad->sp_buffers);
  1490. dma_free_coherent(&pdev->dev, num_sp * sizeof(u64),
  1491. xhci->scratchpad->sp_array,
  1492. xhci->scratchpad->sp_dma);
  1493. kfree(xhci->scratchpad);
  1494. xhci->scratchpad = NULL;
  1495. }
  1496. struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
  1497. bool allocate_in_ctx, bool allocate_completion,
  1498. gfp_t mem_flags)
  1499. {
  1500. struct xhci_command *command;
  1501. command = kzalloc(sizeof(*command), mem_flags);
  1502. if (!command)
  1503. return NULL;
  1504. if (allocate_in_ctx) {
  1505. command->in_ctx =
  1506. xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_INPUT,
  1507. mem_flags);
  1508. if (!command->in_ctx) {
  1509. kfree(command);
  1510. return NULL;
  1511. }
  1512. }
  1513. if (allocate_completion) {
  1514. command->completion =
  1515. kzalloc(sizeof(struct completion), mem_flags);
  1516. if (!command->completion) {
  1517. xhci_free_container_ctx(xhci, command->in_ctx);
  1518. kfree(command);
  1519. return NULL;
  1520. }
  1521. init_completion(command->completion);
  1522. }
  1523. command->status = 0;
  1524. INIT_LIST_HEAD(&command->cmd_list);
  1525. return command;
  1526. }
  1527. void xhci_urb_free_priv(struct xhci_hcd *xhci, struct urb_priv *urb_priv)
  1528. {
  1529. if (urb_priv) {
  1530. kfree(urb_priv->td[0]);
  1531. kfree(urb_priv);
  1532. }
  1533. }
  1534. void xhci_free_command(struct xhci_hcd *xhci,
  1535. struct xhci_command *command)
  1536. {
  1537. xhci_free_container_ctx(xhci,
  1538. command->in_ctx);
  1539. kfree(command->completion);
  1540. kfree(command);
  1541. }
  1542. void xhci_mem_cleanup(struct xhci_hcd *xhci)
  1543. {
  1544. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  1545. struct dev_info *dev_info, *next;
  1546. struct xhci_cd *cur_cd, *next_cd;
  1547. unsigned long flags;
  1548. int size;
  1549. int i, j, num_ports;
  1550. /* Free the Event Ring Segment Table and the actual Event Ring */
  1551. size = sizeof(struct xhci_erst_entry)*(xhci->erst.num_entries);
  1552. if (xhci->erst.entries)
  1553. dma_free_coherent(&pdev->dev, size,
  1554. xhci->erst.entries, xhci->erst.erst_dma_addr);
  1555. xhci->erst.entries = NULL;
  1556. xhci_dbg(xhci, "Freed ERST\n");
  1557. if (xhci->event_ring)
  1558. xhci_ring_free(xhci, xhci->event_ring);
  1559. xhci->event_ring = NULL;
  1560. xhci_dbg(xhci, "Freed event ring\n");
  1561. if (xhci->lpm_command)
  1562. xhci_free_command(xhci, xhci->lpm_command);
  1563. xhci->cmd_ring_reserved_trbs = 0;
  1564. if (xhci->cmd_ring)
  1565. xhci_ring_free(xhci, xhci->cmd_ring);
  1566. xhci->cmd_ring = NULL;
  1567. xhci_dbg(xhci, "Freed command ring\n");
  1568. list_for_each_entry_safe(cur_cd, next_cd,
  1569. &xhci->cancel_cmd_list, cancel_cmd_list) {
  1570. list_del(&cur_cd->cancel_cmd_list);
  1571. kfree(cur_cd);
  1572. }
  1573. for (i = 1; i < MAX_HC_SLOTS; ++i)
  1574. xhci_free_virt_device(xhci, i);
  1575. if (xhci->segment_pool)
  1576. dma_pool_destroy(xhci->segment_pool);
  1577. xhci->segment_pool = NULL;
  1578. xhci_dbg(xhci, "Freed segment pool\n");
  1579. if (xhci->device_pool)
  1580. dma_pool_destroy(xhci->device_pool);
  1581. xhci->device_pool = NULL;
  1582. xhci_dbg(xhci, "Freed device context pool\n");
  1583. if (xhci->small_streams_pool)
  1584. dma_pool_destroy(xhci->small_streams_pool);
  1585. xhci->small_streams_pool = NULL;
  1586. xhci_dbg(xhci, "Freed small stream array pool\n");
  1587. if (xhci->medium_streams_pool)
  1588. dma_pool_destroy(xhci->medium_streams_pool);
  1589. xhci->medium_streams_pool = NULL;
  1590. xhci_dbg(xhci, "Freed medium stream array pool\n");
  1591. if (xhci->dcbaa)
  1592. dma_free_coherent(&pdev->dev, sizeof(*xhci->dcbaa),
  1593. xhci->dcbaa, xhci->dcbaa->dma);
  1594. xhci->dcbaa = NULL;
  1595. scratchpad_free(xhci);
  1596. spin_lock_irqsave(&xhci->lock, flags);
  1597. list_for_each_entry_safe(dev_info, next, &xhci->lpm_failed_devs, list) {
  1598. list_del(&dev_info->list);
  1599. kfree(dev_info);
  1600. }
  1601. spin_unlock_irqrestore(&xhci->lock, flags);
  1602. if (!xhci->rh_bw)
  1603. goto no_bw;
  1604. num_ports = HCS_MAX_PORTS(xhci->hcs_params1);
  1605. for (i = 0; i < num_ports; i++) {
  1606. struct xhci_interval_bw_table *bwt = &xhci->rh_bw[i].bw_table;
  1607. for (j = 0; j < XHCI_MAX_INTERVAL; j++) {
  1608. struct list_head *ep = &bwt->interval_bw[j].endpoints;
  1609. while (!list_empty(ep))
  1610. list_del_init(ep->next);
  1611. }
  1612. }
  1613. for (i = 0; i < num_ports; i++) {
  1614. struct xhci_tt_bw_info *tt, *n;
  1615. list_for_each_entry_safe(tt, n, &xhci->rh_bw[i].tts, tt_list) {
  1616. list_del(&tt->tt_list);
  1617. kfree(tt);
  1618. }
  1619. }
  1620. no_bw:
  1621. xhci->num_usb2_ports = 0;
  1622. xhci->num_usb3_ports = 0;
  1623. xhci->num_active_eps = 0;
  1624. kfree(xhci->usb2_ports);
  1625. kfree(xhci->usb3_ports);
  1626. kfree(xhci->port_array);
  1627. kfree(xhci->rh_bw);
  1628. kfree(xhci->ext_caps);
  1629. xhci->page_size = 0;
  1630. xhci->page_shift = 0;
  1631. xhci->bus_state[0].bus_suspended = 0;
  1632. xhci->bus_state[1].bus_suspended = 0;
  1633. }
  1634. static int xhci_test_trb_in_td(struct xhci_hcd *xhci,
  1635. struct xhci_segment *input_seg,
  1636. union xhci_trb *start_trb,
  1637. union xhci_trb *end_trb,
  1638. dma_addr_t input_dma,
  1639. struct xhci_segment *result_seg,
  1640. char *test_name, int test_number)
  1641. {
  1642. unsigned long long start_dma;
  1643. unsigned long long end_dma;
  1644. struct xhci_segment *seg;
  1645. start_dma = xhci_trb_virt_to_dma(input_seg, start_trb);
  1646. end_dma = xhci_trb_virt_to_dma(input_seg, end_trb);
  1647. seg = trb_in_td(input_seg, start_trb, end_trb, input_dma);
  1648. if (seg != result_seg) {
  1649. xhci_warn(xhci, "WARN: %s TRB math test %d failed!\n",
  1650. test_name, test_number);
  1651. xhci_warn(xhci, "Tested TRB math w/ seg %p and "
  1652. "input DMA 0x%llx\n",
  1653. input_seg,
  1654. (unsigned long long) input_dma);
  1655. xhci_warn(xhci, "starting TRB %p (0x%llx DMA), "
  1656. "ending TRB %p (0x%llx DMA)\n",
  1657. start_trb, start_dma,
  1658. end_trb, end_dma);
  1659. xhci_warn(xhci, "Expected seg %p, got seg %p\n",
  1660. result_seg, seg);
  1661. return -1;
  1662. }
  1663. return 0;
  1664. }
  1665. /* TRB math checks for xhci_trb_in_td(), using the command and event rings. */
  1666. static int xhci_check_trb_in_td_math(struct xhci_hcd *xhci, gfp_t mem_flags)
  1667. {
  1668. struct {
  1669. dma_addr_t input_dma;
  1670. struct xhci_segment *result_seg;
  1671. } simple_test_vector [] = {
  1672. /* A zeroed DMA field should fail */
  1673. { 0, NULL },
  1674. /* One TRB before the ring start should fail */
  1675. { xhci->event_ring->first_seg->dma - 16, NULL },
  1676. /* One byte before the ring start should fail */
  1677. { xhci->event_ring->first_seg->dma - 1, NULL },
  1678. /* Starting TRB should succeed */
  1679. { xhci->event_ring->first_seg->dma, xhci->event_ring->first_seg },
  1680. /* Ending TRB should succeed */
  1681. { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 1)*16,
  1682. xhci->event_ring->first_seg },
  1683. /* One byte after the ring end should fail */
  1684. { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 1)*16 + 1, NULL },
  1685. /* One TRB after the ring end should fail */
  1686. { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT)*16, NULL },
  1687. /* An address of all ones should fail */
  1688. { (dma_addr_t) (~0), NULL },
  1689. };
  1690. struct {
  1691. struct xhci_segment *input_seg;
  1692. union xhci_trb *start_trb;
  1693. union xhci_trb *end_trb;
  1694. dma_addr_t input_dma;
  1695. struct xhci_segment *result_seg;
  1696. } complex_test_vector [] = {
  1697. /* Test feeding a valid DMA address from a different ring */
  1698. { .input_seg = xhci->event_ring->first_seg,
  1699. .start_trb = xhci->event_ring->first_seg->trbs,
  1700. .end_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
  1701. .input_dma = xhci->cmd_ring->first_seg->dma,
  1702. .result_seg = NULL,
  1703. },
  1704. /* Test feeding a valid end TRB from a different ring */
  1705. { .input_seg = xhci->event_ring->first_seg,
  1706. .start_trb = xhci->event_ring->first_seg->trbs,
  1707. .end_trb = &xhci->cmd_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
  1708. .input_dma = xhci->cmd_ring->first_seg->dma,
  1709. .result_seg = NULL,
  1710. },
  1711. /* Test feeding a valid start and end TRB from a different ring */
  1712. { .input_seg = xhci->event_ring->first_seg,
  1713. .start_trb = xhci->cmd_ring->first_seg->trbs,
  1714. .end_trb = &xhci->cmd_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
  1715. .input_dma = xhci->cmd_ring->first_seg->dma,
  1716. .result_seg = NULL,
  1717. },
  1718. /* TRB in this ring, but after this TD */
  1719. { .input_seg = xhci->event_ring->first_seg,
  1720. .start_trb = &xhci->event_ring->first_seg->trbs[0],
  1721. .end_trb = &xhci->event_ring->first_seg->trbs[3],
  1722. .input_dma = xhci->event_ring->first_seg->dma + 4*16,
  1723. .result_seg = NULL,
  1724. },
  1725. /* TRB in this ring, but before this TD */
  1726. { .input_seg = xhci->event_ring->first_seg,
  1727. .start_trb = &xhci->event_ring->first_seg->trbs[3],
  1728. .end_trb = &xhci->event_ring->first_seg->trbs[6],
  1729. .input_dma = xhci->event_ring->first_seg->dma + 2*16,
  1730. .result_seg = NULL,
  1731. },
  1732. /* TRB in this ring, but after this wrapped TD */
  1733. { .input_seg = xhci->event_ring->first_seg,
  1734. .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
  1735. .end_trb = &xhci->event_ring->first_seg->trbs[1],
  1736. .input_dma = xhci->event_ring->first_seg->dma + 2*16,
  1737. .result_seg = NULL,
  1738. },
  1739. /* TRB in this ring, but before this wrapped TD */
  1740. { .input_seg = xhci->event_ring->first_seg,
  1741. .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
  1742. .end_trb = &xhci->event_ring->first_seg->trbs[1],
  1743. .input_dma = xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 4)*16,
  1744. .result_seg = NULL,
  1745. },
  1746. /* TRB not in this ring, and we have a wrapped TD */
  1747. { .input_seg = xhci->event_ring->first_seg,
  1748. .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
  1749. .end_trb = &xhci->event_ring->first_seg->trbs[1],
  1750. .input_dma = xhci->cmd_ring->first_seg->dma + 2*16,
  1751. .result_seg = NULL,
  1752. },
  1753. };
  1754. unsigned int num_tests;
  1755. int i, ret;
  1756. num_tests = ARRAY_SIZE(simple_test_vector);
  1757. for (i = 0; i < num_tests; i++) {
  1758. ret = xhci_test_trb_in_td(xhci,
  1759. xhci->event_ring->first_seg,
  1760. xhci->event_ring->first_seg->trbs,
  1761. &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
  1762. simple_test_vector[i].input_dma,
  1763. simple_test_vector[i].result_seg,
  1764. "Simple", i);
  1765. if (ret < 0)
  1766. return ret;
  1767. }
  1768. num_tests = ARRAY_SIZE(complex_test_vector);
  1769. for (i = 0; i < num_tests; i++) {
  1770. ret = xhci_test_trb_in_td(xhci,
  1771. complex_test_vector[i].input_seg,
  1772. complex_test_vector[i].start_trb,
  1773. complex_test_vector[i].end_trb,
  1774. complex_test_vector[i].input_dma,
  1775. complex_test_vector[i].result_seg,
  1776. "Complex", i);
  1777. if (ret < 0)
  1778. return ret;
  1779. }
  1780. xhci_dbg(xhci, "TRB math tests passed.\n");
  1781. return 0;
  1782. }
  1783. static void xhci_set_hc_event_deq(struct xhci_hcd *xhci)
  1784. {
  1785. u64 temp;
  1786. dma_addr_t deq;
  1787. deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
  1788. xhci->event_ring->dequeue);
  1789. if (deq == 0 && !in_interrupt())
  1790. xhci_warn(xhci, "WARN something wrong with SW event ring "
  1791. "dequeue ptr.\n");
  1792. /* Update HC event ring dequeue pointer */
  1793. temp = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  1794. temp &= ERST_PTR_MASK;
  1795. /* Don't clear the EHB bit (which is RW1C) because
  1796. * there might be more events to service.
  1797. */
  1798. temp &= ~ERST_EHB;
  1799. xhci_dbg(xhci, "// Write event ring dequeue pointer, "
  1800. "preserving EHB bit\n");
  1801. xhci_write_64(xhci, ((u64) deq & (u64) ~ERST_PTR_MASK) | temp,
  1802. &xhci->ir_set->erst_dequeue);
  1803. }
  1804. static void xhci_add_in_port(struct xhci_hcd *xhci, unsigned int num_ports,
  1805. __le32 __iomem *addr, u8 major_revision, int max_caps)
  1806. {
  1807. u32 temp, port_offset, port_count;
  1808. int i;
  1809. if (major_revision > 0x03) {
  1810. xhci_warn(xhci, "Ignoring unknown port speed, "
  1811. "Ext Cap %p, revision = 0x%x\n",
  1812. addr, major_revision);
  1813. /* Ignoring port protocol we can't understand. FIXME */
  1814. return;
  1815. }
  1816. /* Port offset and count in the third dword, see section 7.2 */
  1817. temp = xhci_readl(xhci, addr + 2);
  1818. port_offset = XHCI_EXT_PORT_OFF(temp);
  1819. port_count = XHCI_EXT_PORT_COUNT(temp);
  1820. xhci_dbg(xhci, "Ext Cap %p, port offset = %u, "
  1821. "count = %u, revision = 0x%x\n",
  1822. addr, port_offset, port_count, major_revision);
  1823. /* Port count includes the current port offset */
  1824. if (port_offset == 0 || (port_offset + port_count - 1) > num_ports)
  1825. /* WTF? "Valid values are ‘1’ to MaxPorts" */
  1826. return;
  1827. /* cache usb2 port capabilities */
  1828. if (major_revision < 0x03 && xhci->num_ext_caps < max_caps)
  1829. xhci->ext_caps[xhci->num_ext_caps++] = temp;
  1830. /* Check the host's USB2 LPM capability */
  1831. if ((xhci->hci_version == 0x96) && (major_revision != 0x03) &&
  1832. (temp & XHCI_L1C)) {
  1833. xhci_dbg(xhci, "xHCI 0.96: support USB2 software lpm\n");
  1834. xhci->sw_lpm_support = 1;
  1835. }
  1836. if ((xhci->hci_version >= 0x100) && (major_revision != 0x03)) {
  1837. xhci_dbg(xhci, "xHCI 1.0: support USB2 software lpm\n");
  1838. xhci->sw_lpm_support = 1;
  1839. if (temp & XHCI_HLC) {
  1840. xhci_dbg(xhci, "xHCI 1.0: support USB2 hardware lpm\n");
  1841. xhci->hw_lpm_support = 1;
  1842. }
  1843. }
  1844. port_offset--;
  1845. for (i = port_offset; i < (port_offset + port_count); i++) {
  1846. /* Duplicate entry. Ignore the port if the revisions differ. */
  1847. if (xhci->port_array[i] != 0) {
  1848. xhci_warn(xhci, "Duplicate port entry, Ext Cap %p,"
  1849. " port %u\n", addr, i);
  1850. xhci_warn(xhci, "Port was marked as USB %u, "
  1851. "duplicated as USB %u\n",
  1852. xhci->port_array[i], major_revision);
  1853. /* Only adjust the roothub port counts if we haven't
  1854. * found a similar duplicate.
  1855. */
  1856. if (xhci->port_array[i] != major_revision &&
  1857. xhci->port_array[i] != DUPLICATE_ENTRY) {
  1858. if (xhci->port_array[i] == 0x03)
  1859. xhci->num_usb3_ports--;
  1860. else
  1861. xhci->num_usb2_ports--;
  1862. xhci->port_array[i] = DUPLICATE_ENTRY;
  1863. }
  1864. /* FIXME: Should we disable the port? */
  1865. continue;
  1866. }
  1867. xhci->port_array[i] = major_revision;
  1868. if (major_revision == 0x03)
  1869. xhci->num_usb3_ports++;
  1870. else
  1871. xhci->num_usb2_ports++;
  1872. }
  1873. /* FIXME: Should we disable ports not in the Extended Capabilities? */
  1874. }
  1875. /*
  1876. * Scan the Extended Capabilities for the "Supported Protocol Capabilities" that
  1877. * specify what speeds each port is supposed to be. We can't count on the port
  1878. * speed bits in the PORTSC register being correct until a device is connected,
  1879. * but we need to set up the two fake roothubs with the correct number of USB
  1880. * 3.0 and USB 2.0 ports at host controller initialization time.
  1881. */
  1882. static int xhci_setup_port_arrays(struct xhci_hcd *xhci, gfp_t flags)
  1883. {
  1884. __le32 __iomem *addr, *tmp_addr;
  1885. u32 offset, tmp_offset;
  1886. unsigned int num_ports;
  1887. int i, j, port_index;
  1888. int cap_count = 0;
  1889. addr = &xhci->cap_regs->hcc_params;
  1890. offset = XHCI_HCC_EXT_CAPS(xhci_readl(xhci, addr));
  1891. if (offset == 0) {
  1892. xhci_err(xhci, "No Extended Capability registers, "
  1893. "unable to set up roothub.\n");
  1894. return -ENODEV;
  1895. }
  1896. num_ports = HCS_MAX_PORTS(xhci->hcs_params1);
  1897. xhci->port_array = kzalloc(sizeof(*xhci->port_array)*num_ports, flags);
  1898. if (!xhci->port_array)
  1899. return -ENOMEM;
  1900. xhci->rh_bw = kzalloc(sizeof(*xhci->rh_bw)*num_ports, flags);
  1901. if (!xhci->rh_bw)
  1902. return -ENOMEM;
  1903. for (i = 0; i < num_ports; i++) {
  1904. struct xhci_interval_bw_table *bw_table;
  1905. INIT_LIST_HEAD(&xhci->rh_bw[i].tts);
  1906. bw_table = &xhci->rh_bw[i].bw_table;
  1907. for (j = 0; j < XHCI_MAX_INTERVAL; j++)
  1908. INIT_LIST_HEAD(&bw_table->interval_bw[j].endpoints);
  1909. }
  1910. /*
  1911. * For whatever reason, the first capability offset is from the
  1912. * capability register base, not from the HCCPARAMS register.
  1913. * See section 5.3.6 for offset calculation.
  1914. */
  1915. addr = &xhci->cap_regs->hc_capbase + offset;
  1916. tmp_addr = addr;
  1917. tmp_offset = offset;
  1918. /* count extended protocol capability entries for later caching */
  1919. do {
  1920. u32 cap_id;
  1921. cap_id = xhci_readl(xhci, tmp_addr);
  1922. if (XHCI_EXT_CAPS_ID(cap_id) == XHCI_EXT_CAPS_PROTOCOL)
  1923. cap_count++;
  1924. tmp_offset = XHCI_EXT_CAPS_NEXT(cap_id);
  1925. tmp_addr += tmp_offset;
  1926. } while (tmp_offset);
  1927. xhci->ext_caps = kzalloc(sizeof(*xhci->ext_caps) * cap_count, flags);
  1928. if (!xhci->ext_caps)
  1929. return -ENOMEM;
  1930. while (1) {
  1931. u32 cap_id;
  1932. cap_id = xhci_readl(xhci, addr);
  1933. if (XHCI_EXT_CAPS_ID(cap_id) == XHCI_EXT_CAPS_PROTOCOL)
  1934. xhci_add_in_port(xhci, num_ports, addr,
  1935. (u8) XHCI_EXT_PORT_MAJOR(cap_id),
  1936. cap_count);
  1937. offset = XHCI_EXT_CAPS_NEXT(cap_id);
  1938. if (!offset || (xhci->num_usb2_ports + xhci->num_usb3_ports)
  1939. == num_ports)
  1940. break;
  1941. /*
  1942. * Once you're into the Extended Capabilities, the offset is
  1943. * always relative to the register holding the offset.
  1944. */
  1945. addr += offset;
  1946. }
  1947. if (xhci->num_usb2_ports == 0 && xhci->num_usb3_ports == 0) {
  1948. xhci_warn(xhci, "No ports on the roothubs?\n");
  1949. return -ENODEV;
  1950. }
  1951. xhci_dbg(xhci, "Found %u USB 2.0 ports and %u USB 3.0 ports.\n",
  1952. xhci->num_usb2_ports, xhci->num_usb3_ports);
  1953. /* Place limits on the number of roothub ports so that the hub
  1954. * descriptors aren't longer than the USB core will allocate.
  1955. */
  1956. if (xhci->num_usb3_ports > 15) {
  1957. xhci_dbg(xhci, "Limiting USB 3.0 roothub ports to 15.\n");
  1958. xhci->num_usb3_ports = 15;
  1959. }
  1960. if (xhci->num_usb2_ports > USB_MAXCHILDREN) {
  1961. xhci_dbg(xhci, "Limiting USB 2.0 roothub ports to %u.\n",
  1962. USB_MAXCHILDREN);
  1963. xhci->num_usb2_ports = USB_MAXCHILDREN;
  1964. }
  1965. /*
  1966. * Note we could have all USB 3.0 ports, or all USB 2.0 ports.
  1967. * Not sure how the USB core will handle a hub with no ports...
  1968. */
  1969. if (xhci->num_usb2_ports) {
  1970. xhci->usb2_ports = kmalloc(sizeof(*xhci->usb2_ports)*
  1971. xhci->num_usb2_ports, flags);
  1972. if (!xhci->usb2_ports)
  1973. return -ENOMEM;
  1974. port_index = 0;
  1975. for (i = 0; i < num_ports; i++) {
  1976. if (xhci->port_array[i] == 0x03 ||
  1977. xhci->port_array[i] == 0 ||
  1978. xhci->port_array[i] == DUPLICATE_ENTRY)
  1979. continue;
  1980. xhci->usb2_ports[port_index] =
  1981. &xhci->op_regs->port_status_base +
  1982. NUM_PORT_REGS*i;
  1983. xhci_dbg(xhci, "USB 2.0 port at index %u, "
  1984. "addr = %p\n", i,
  1985. xhci->usb2_ports[port_index]);
  1986. port_index++;
  1987. if (port_index == xhci->num_usb2_ports)
  1988. break;
  1989. }
  1990. }
  1991. if (xhci->num_usb3_ports) {
  1992. xhci->usb3_ports = kmalloc(sizeof(*xhci->usb3_ports)*
  1993. xhci->num_usb3_ports, flags);
  1994. if (!xhci->usb3_ports)
  1995. return -ENOMEM;
  1996. port_index = 0;
  1997. for (i = 0; i < num_ports; i++)
  1998. if (xhci->port_array[i] == 0x03) {
  1999. xhci->usb3_ports[port_index] =
  2000. &xhci->op_regs->port_status_base +
  2001. NUM_PORT_REGS*i;
  2002. xhci_dbg(xhci, "USB 3.0 port at index %u, "
  2003. "addr = %p\n", i,
  2004. xhci->usb3_ports[port_index]);
  2005. port_index++;
  2006. if (port_index == xhci->num_usb3_ports)
  2007. break;
  2008. }
  2009. }
  2010. return 0;
  2011. }
  2012. int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags)
  2013. {
  2014. dma_addr_t dma;
  2015. struct device *dev = xhci_to_hcd(xhci)->self.controller;
  2016. unsigned int val, val2;
  2017. u64 val_64;
  2018. struct xhci_segment *seg;
  2019. u32 page_size, temp;
  2020. int i;
  2021. INIT_LIST_HEAD(&xhci->lpm_failed_devs);
  2022. INIT_LIST_HEAD(&xhci->cancel_cmd_list);
  2023. page_size = xhci_readl(xhci, &xhci->op_regs->page_size);
  2024. xhci_dbg(xhci, "Supported page size register = 0x%x\n", page_size);
  2025. for (i = 0; i < 16; i++) {
  2026. if ((0x1 & page_size) != 0)
  2027. break;
  2028. page_size = page_size >> 1;
  2029. }
  2030. if (i < 16)
  2031. xhci_dbg(xhci, "Supported page size of %iK\n", (1 << (i+12)) / 1024);
  2032. else
  2033. xhci_warn(xhci, "WARN: no supported page size\n");
  2034. /* Use 4K pages, since that's common and the minimum the HC supports */
  2035. xhci->page_shift = 12;
  2036. xhci->page_size = 1 << xhci->page_shift;
  2037. xhci_dbg(xhci, "HCD page size set to %iK\n", xhci->page_size / 1024);
  2038. /*
  2039. * Program the Number of Device Slots Enabled field in the CONFIG
  2040. * register with the max value of slots the HC can handle.
  2041. */
  2042. val = HCS_MAX_SLOTS(xhci_readl(xhci, &xhci->cap_regs->hcs_params1));
  2043. xhci_dbg(xhci, "// xHC can handle at most %d device slots.\n",
  2044. (unsigned int) val);
  2045. val2 = xhci_readl(xhci, &xhci->op_regs->config_reg);
  2046. val |= (val2 & ~HCS_SLOTS_MASK);
  2047. xhci_dbg(xhci, "// Setting Max device slots reg = 0x%x.\n",
  2048. (unsigned int) val);
  2049. xhci_writel(xhci, val, &xhci->op_regs->config_reg);
  2050. /*
  2051. * Section 5.4.8 - doorbell array must be
  2052. * "physically contiguous and 64-byte (cache line) aligned".
  2053. */
  2054. xhci->dcbaa = dma_alloc_coherent(dev, sizeof(*xhci->dcbaa), &dma,
  2055. GFP_KERNEL);
  2056. if (!xhci->dcbaa)
  2057. goto fail;
  2058. memset(xhci->dcbaa, 0, sizeof *(xhci->dcbaa));
  2059. xhci->dcbaa->dma = dma;
  2060. xhci_dbg(xhci, "// Device context base array address = 0x%llx (DMA), %p (virt)\n",
  2061. (unsigned long long)xhci->dcbaa->dma, xhci->dcbaa);
  2062. xhci_write_64(xhci, dma, &xhci->op_regs->dcbaa_ptr);
  2063. /*
  2064. * Initialize the ring segment pool. The ring must be a contiguous
  2065. * structure comprised of TRBs. The TRBs must be 16 byte aligned,
  2066. * however, the command ring segment needs 64-byte aligned segments,
  2067. * so we pick the greater alignment need.
  2068. */
  2069. xhci->segment_pool = dma_pool_create("xHCI ring segments", dev,
  2070. TRB_SEGMENT_SIZE, 64, xhci->page_size);
  2071. /* See Table 46 and Note on Figure 55 */
  2072. xhci->device_pool = dma_pool_create("xHCI input/output contexts", dev,
  2073. 2112, 64, xhci->page_size);
  2074. if (!xhci->segment_pool || !xhci->device_pool)
  2075. goto fail;
  2076. /* Linear stream context arrays don't have any boundary restrictions,
  2077. * and only need to be 16-byte aligned.
  2078. */
  2079. xhci->small_streams_pool =
  2080. dma_pool_create("xHCI 256 byte stream ctx arrays",
  2081. dev, SMALL_STREAM_ARRAY_SIZE, 16, 0);
  2082. xhci->medium_streams_pool =
  2083. dma_pool_create("xHCI 1KB stream ctx arrays",
  2084. dev, MEDIUM_STREAM_ARRAY_SIZE, 16, 0);
  2085. /* Any stream context array bigger than MEDIUM_STREAM_ARRAY_SIZE
  2086. * will be allocated with dma_alloc_coherent()
  2087. */
  2088. if (!xhci->small_streams_pool || !xhci->medium_streams_pool)
  2089. goto fail;
  2090. /* Set up the command ring to have one segments for now. */
  2091. xhci->cmd_ring = xhci_ring_alloc(xhci, 1, 1, TYPE_COMMAND, flags);
  2092. if (!xhci->cmd_ring)
  2093. goto fail;
  2094. xhci_dbg(xhci, "Allocated command ring at %p\n", xhci->cmd_ring);
  2095. xhci_dbg(xhci, "First segment DMA is 0x%llx\n",
  2096. (unsigned long long)xhci->cmd_ring->first_seg->dma);
  2097. /* Set the address in the Command Ring Control register */
  2098. val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
  2099. val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
  2100. (xhci->cmd_ring->first_seg->dma & (u64) ~CMD_RING_RSVD_BITS) |
  2101. xhci->cmd_ring->cycle_state;
  2102. xhci_dbg(xhci, "// Setting command ring address to 0x%x\n", val);
  2103. xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
  2104. xhci_dbg_cmd_ptrs(xhci);
  2105. xhci->lpm_command = xhci_alloc_command(xhci, true, true, flags);
  2106. if (!xhci->lpm_command)
  2107. goto fail;
  2108. /* Reserve one command ring TRB for disabling LPM.
  2109. * Since the USB core grabs the shared usb_bus bandwidth mutex before
  2110. * disabling LPM, we only need to reserve one TRB for all devices.
  2111. */
  2112. xhci->cmd_ring_reserved_trbs++;
  2113. val = xhci_readl(xhci, &xhci->cap_regs->db_off);
  2114. val &= DBOFF_MASK;
  2115. xhci_dbg(xhci, "// Doorbell array is located at offset 0x%x"
  2116. " from cap regs base addr\n", val);
  2117. xhci->dba = (void __iomem *) xhci->cap_regs + val;
  2118. xhci_dbg_regs(xhci);
  2119. xhci_print_run_regs(xhci);
  2120. /* Set ir_set to interrupt register set 0 */
  2121. xhci->ir_set = &xhci->run_regs->ir_set[0];
  2122. /*
  2123. * Event ring setup: Allocate a normal ring, but also setup
  2124. * the event ring segment table (ERST). Section 4.9.3.
  2125. */
  2126. xhci_dbg(xhci, "// Allocating event ring\n");
  2127. xhci->event_ring = xhci_ring_alloc(xhci, ERST_NUM_SEGS, 1, TYPE_EVENT,
  2128. flags);
  2129. if (!xhci->event_ring)
  2130. goto fail;
  2131. if (xhci_check_trb_in_td_math(xhci, flags) < 0)
  2132. goto fail;
  2133. xhci->erst.entries = dma_alloc_coherent(dev,
  2134. sizeof(struct xhci_erst_entry) * ERST_NUM_SEGS, &dma,
  2135. GFP_KERNEL);
  2136. if (!xhci->erst.entries)
  2137. goto fail;
  2138. xhci_dbg(xhci, "// Allocated event ring segment table at 0x%llx\n",
  2139. (unsigned long long)dma);
  2140. memset(xhci->erst.entries, 0, sizeof(struct xhci_erst_entry)*ERST_NUM_SEGS);
  2141. xhci->erst.num_entries = ERST_NUM_SEGS;
  2142. xhci->erst.erst_dma_addr = dma;
  2143. xhci_dbg(xhci, "Set ERST to 0; private num segs = %i, virt addr = %p, dma addr = 0x%llx\n",
  2144. xhci->erst.num_entries,
  2145. xhci->erst.entries,
  2146. (unsigned long long)xhci->erst.erst_dma_addr);
  2147. /* set ring base address and size for each segment table entry */
  2148. for (val = 0, seg = xhci->event_ring->first_seg; val < ERST_NUM_SEGS; val++) {
  2149. struct xhci_erst_entry *entry = &xhci->erst.entries[val];
  2150. entry->seg_addr = cpu_to_le64(seg->dma);
  2151. entry->seg_size = cpu_to_le32(TRBS_PER_SEGMENT);
  2152. entry->rsvd = 0;
  2153. seg = seg->next;
  2154. }
  2155. /* set ERST count with the number of entries in the segment table */
  2156. val = xhci_readl(xhci, &xhci->ir_set->erst_size);
  2157. val &= ERST_SIZE_MASK;
  2158. val |= ERST_NUM_SEGS;
  2159. xhci_dbg(xhci, "// Write ERST size = %i to ir_set 0 (some bits preserved)\n",
  2160. val);
  2161. xhci_writel(xhci, val, &xhci->ir_set->erst_size);
  2162. xhci_dbg(xhci, "// Set ERST entries to point to event ring.\n");
  2163. /* set the segment table base address */
  2164. xhci_dbg(xhci, "// Set ERST base address for ir_set 0 = 0x%llx\n",
  2165. (unsigned long long)xhci->erst.erst_dma_addr);
  2166. val_64 = xhci_read_64(xhci, &xhci->ir_set->erst_base);
  2167. val_64 &= ERST_PTR_MASK;
  2168. val_64 |= (xhci->erst.erst_dma_addr & (u64) ~ERST_PTR_MASK);
  2169. xhci_write_64(xhci, val_64, &xhci->ir_set->erst_base);
  2170. /* Set the event ring dequeue address */
  2171. xhci_set_hc_event_deq(xhci);
  2172. xhci_dbg(xhci, "Wrote ERST address to ir_set 0.\n");
  2173. xhci_print_ir_set(xhci, 0);
  2174. /*
  2175. * XXX: Might need to set the Interrupter Moderation Register to
  2176. * something other than the default (~1ms minimum between interrupts).
  2177. * See section 5.5.1.2.
  2178. */
  2179. init_completion(&xhci->addr_dev);
  2180. for (i = 0; i < MAX_HC_SLOTS; ++i)
  2181. xhci->devs[i] = NULL;
  2182. for (i = 0; i < USB_MAXCHILDREN; ++i) {
  2183. xhci->bus_state[0].resume_done[i] = 0;
  2184. xhci->bus_state[1].resume_done[i] = 0;
  2185. }
  2186. if (scratchpad_alloc(xhci, flags))
  2187. goto fail;
  2188. if (xhci_setup_port_arrays(xhci, flags))
  2189. goto fail;
  2190. /* Enable USB 3.0 device notifications for function remote wake, which
  2191. * is necessary for allowing USB 3.0 devices to do remote wakeup from
  2192. * U3 (device suspend).
  2193. */
  2194. temp = xhci_readl(xhci, &xhci->op_regs->dev_notification);
  2195. temp &= ~DEV_NOTE_MASK;
  2196. temp |= DEV_NOTE_FWAKE;
  2197. xhci_writel(xhci, temp, &xhci->op_regs->dev_notification);
  2198. return 0;
  2199. fail:
  2200. xhci_warn(xhci, "Couldn't initialize memory\n");
  2201. xhci_halt(xhci);
  2202. xhci_reset(xhci);
  2203. xhci_mem_cleanup(xhci);
  2204. return -ENOMEM;
  2205. }