iwl-3945.c 84 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * Intel Linux Wireless <ilw@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/pci.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/delay.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/wireless.h>
  35. #include <linux/firmware.h>
  36. #include <linux/etherdevice.h>
  37. #include <asm/unaligned.h>
  38. #include <net/mac80211.h>
  39. #include "iwl-fh.h"
  40. #include "iwl-3945-fh.h"
  41. #include "iwl-commands.h"
  42. #include "iwl-sta.h"
  43. #include "iwl-3945.h"
  44. #include "iwl-eeprom.h"
  45. #include "iwl-helpers.h"
  46. #include "iwl-core.h"
  47. #include "iwl-led.h"
  48. #include "iwl-3945-led.h"
  49. #define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
  50. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  51. IWL_RATE_##r##M_IEEE, \
  52. IWL_RATE_##ip##M_INDEX, \
  53. IWL_RATE_##in##M_INDEX, \
  54. IWL_RATE_##rp##M_INDEX, \
  55. IWL_RATE_##rn##M_INDEX, \
  56. IWL_RATE_##pp##M_INDEX, \
  57. IWL_RATE_##np##M_INDEX, \
  58. IWL_RATE_##r##M_INDEX_TABLE, \
  59. IWL_RATE_##ip##M_INDEX_TABLE }
  60. /*
  61. * Parameter order:
  62. * rate, prev rate, next rate, prev tgg rate, next tgg rate
  63. *
  64. * If there isn't a valid next or previous rate then INV is used which
  65. * maps to IWL_RATE_INVALID
  66. *
  67. */
  68. const struct iwl3945_rate_info iwl3945_rates[IWL_RATE_COUNT_3945] = {
  69. IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
  70. IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
  71. IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  72. IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
  73. IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  74. IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
  75. IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  76. IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  77. IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  78. IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  79. IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  80. IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  81. };
  82. /* 1 = enable the iwl3945_disable_events() function */
  83. #define IWL_EVT_DISABLE (0)
  84. #define IWL_EVT_DISABLE_SIZE (1532/32)
  85. /**
  86. * iwl3945_disable_events - Disable selected events in uCode event log
  87. *
  88. * Disable an event by writing "1"s into "disable"
  89. * bitmap in SRAM. Bit position corresponds to Event # (id/type).
  90. * Default values of 0 enable uCode events to be logged.
  91. * Use for only special debugging. This function is just a placeholder as-is,
  92. * you'll need to provide the special bits! ...
  93. * ... and set IWL_EVT_DISABLE to 1. */
  94. void iwl3945_disable_events(struct iwl_priv *priv)
  95. {
  96. int i;
  97. u32 base; /* SRAM address of event log header */
  98. u32 disable_ptr; /* SRAM address of event-disable bitmap array */
  99. u32 array_size; /* # of u32 entries in array */
  100. u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
  101. 0x00000000, /* 31 - 0 Event id numbers */
  102. 0x00000000, /* 63 - 32 */
  103. 0x00000000, /* 95 - 64 */
  104. 0x00000000, /* 127 - 96 */
  105. 0x00000000, /* 159 - 128 */
  106. 0x00000000, /* 191 - 160 */
  107. 0x00000000, /* 223 - 192 */
  108. 0x00000000, /* 255 - 224 */
  109. 0x00000000, /* 287 - 256 */
  110. 0x00000000, /* 319 - 288 */
  111. 0x00000000, /* 351 - 320 */
  112. 0x00000000, /* 383 - 352 */
  113. 0x00000000, /* 415 - 384 */
  114. 0x00000000, /* 447 - 416 */
  115. 0x00000000, /* 479 - 448 */
  116. 0x00000000, /* 511 - 480 */
  117. 0x00000000, /* 543 - 512 */
  118. 0x00000000, /* 575 - 544 */
  119. 0x00000000, /* 607 - 576 */
  120. 0x00000000, /* 639 - 608 */
  121. 0x00000000, /* 671 - 640 */
  122. 0x00000000, /* 703 - 672 */
  123. 0x00000000, /* 735 - 704 */
  124. 0x00000000, /* 767 - 736 */
  125. 0x00000000, /* 799 - 768 */
  126. 0x00000000, /* 831 - 800 */
  127. 0x00000000, /* 863 - 832 */
  128. 0x00000000, /* 895 - 864 */
  129. 0x00000000, /* 927 - 896 */
  130. 0x00000000, /* 959 - 928 */
  131. 0x00000000, /* 991 - 960 */
  132. 0x00000000, /* 1023 - 992 */
  133. 0x00000000, /* 1055 - 1024 */
  134. 0x00000000, /* 1087 - 1056 */
  135. 0x00000000, /* 1119 - 1088 */
  136. 0x00000000, /* 1151 - 1120 */
  137. 0x00000000, /* 1183 - 1152 */
  138. 0x00000000, /* 1215 - 1184 */
  139. 0x00000000, /* 1247 - 1216 */
  140. 0x00000000, /* 1279 - 1248 */
  141. 0x00000000, /* 1311 - 1280 */
  142. 0x00000000, /* 1343 - 1312 */
  143. 0x00000000, /* 1375 - 1344 */
  144. 0x00000000, /* 1407 - 1376 */
  145. 0x00000000, /* 1439 - 1408 */
  146. 0x00000000, /* 1471 - 1440 */
  147. 0x00000000, /* 1503 - 1472 */
  148. };
  149. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  150. if (!iwl3945_hw_valid_rtc_data_addr(base)) {
  151. IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
  152. return;
  153. }
  154. disable_ptr = iwl_read_targ_mem(priv, base + (4 * sizeof(u32)));
  155. array_size = iwl_read_targ_mem(priv, base + (5 * sizeof(u32)));
  156. if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
  157. IWL_DEBUG_INFO(priv, "Disabling selected uCode log events at 0x%x\n",
  158. disable_ptr);
  159. for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
  160. iwl_write_targ_mem(priv,
  161. disable_ptr + (i * sizeof(u32)),
  162. evt_disable[i]);
  163. } else {
  164. IWL_DEBUG_INFO(priv, "Selected uCode log events may be disabled\n");
  165. IWL_DEBUG_INFO(priv, " by writing \"1\"s into disable bitmap\n");
  166. IWL_DEBUG_INFO(priv, " in SRAM at 0x%x, size %d u32s\n",
  167. disable_ptr, array_size);
  168. }
  169. }
  170. static int iwl3945_hwrate_to_plcp_idx(u8 plcp)
  171. {
  172. int idx;
  173. for (idx = 0; idx < IWL_RATE_COUNT; idx++)
  174. if (iwl3945_rates[idx].plcp == plcp)
  175. return idx;
  176. return -1;
  177. }
  178. #ifdef CONFIG_IWLWIFI_DEBUG
  179. #define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
  180. static const char *iwl3945_get_tx_fail_reason(u32 status)
  181. {
  182. switch (status & TX_STATUS_MSK) {
  183. case TX_STATUS_SUCCESS:
  184. return "SUCCESS";
  185. TX_STATUS_ENTRY(SHORT_LIMIT);
  186. TX_STATUS_ENTRY(LONG_LIMIT);
  187. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  188. TX_STATUS_ENTRY(MGMNT_ABORT);
  189. TX_STATUS_ENTRY(NEXT_FRAG);
  190. TX_STATUS_ENTRY(LIFE_EXPIRE);
  191. TX_STATUS_ENTRY(DEST_PS);
  192. TX_STATUS_ENTRY(ABORTED);
  193. TX_STATUS_ENTRY(BT_RETRY);
  194. TX_STATUS_ENTRY(STA_INVALID);
  195. TX_STATUS_ENTRY(FRAG_DROPPED);
  196. TX_STATUS_ENTRY(TID_DISABLE);
  197. TX_STATUS_ENTRY(FRAME_FLUSHED);
  198. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  199. TX_STATUS_ENTRY(TX_LOCKED);
  200. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  201. }
  202. return "UNKNOWN";
  203. }
  204. #else
  205. static inline const char *iwl3945_get_tx_fail_reason(u32 status)
  206. {
  207. return "";
  208. }
  209. #endif
  210. /*
  211. * get ieee prev rate from rate scale table.
  212. * for A and B mode we need to overright prev
  213. * value
  214. */
  215. int iwl3945_rs_next_rate(struct iwl_priv *priv, int rate)
  216. {
  217. int next_rate = iwl3945_get_prev_ieee_rate(rate);
  218. switch (priv->band) {
  219. case IEEE80211_BAND_5GHZ:
  220. if (rate == IWL_RATE_12M_INDEX)
  221. next_rate = IWL_RATE_9M_INDEX;
  222. else if (rate == IWL_RATE_6M_INDEX)
  223. next_rate = IWL_RATE_6M_INDEX;
  224. break;
  225. case IEEE80211_BAND_2GHZ:
  226. if (!(priv->sta_supp_rates & IWL_OFDM_RATES_MASK) &&
  227. iwl_is_associated(priv)) {
  228. if (rate == IWL_RATE_11M_INDEX)
  229. next_rate = IWL_RATE_5M_INDEX;
  230. }
  231. break;
  232. default:
  233. break;
  234. }
  235. return next_rate;
  236. }
  237. /**
  238. * iwl3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
  239. *
  240. * When FW advances 'R' index, all entries between old and new 'R' index
  241. * need to be reclaimed. As result, some free space forms. If there is
  242. * enough free space (> low mark), wake the stack that feeds us.
  243. */
  244. static void iwl3945_tx_queue_reclaim(struct iwl_priv *priv,
  245. int txq_id, int index)
  246. {
  247. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  248. struct iwl_queue *q = &txq->q;
  249. struct iwl_tx_info *tx_info;
  250. BUG_ON(txq_id == IWL_CMD_QUEUE_NUM);
  251. for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
  252. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  253. tx_info = &txq->txb[txq->q.read_ptr];
  254. ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
  255. tx_info->skb[0] = NULL;
  256. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  257. }
  258. if (iwl_queue_space(q) > q->low_mark && (txq_id >= 0) &&
  259. (txq_id != IWL_CMD_QUEUE_NUM) &&
  260. priv->mac80211_registered)
  261. iwl_wake_queue(priv, txq_id);
  262. }
  263. /**
  264. * iwl3945_rx_reply_tx - Handle Tx response
  265. */
  266. static void iwl3945_rx_reply_tx(struct iwl_priv *priv,
  267. struct iwl_rx_mem_buffer *rxb)
  268. {
  269. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  270. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  271. int txq_id = SEQ_TO_QUEUE(sequence);
  272. int index = SEQ_TO_INDEX(sequence);
  273. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  274. struct ieee80211_tx_info *info;
  275. struct iwl3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  276. u32 status = le32_to_cpu(tx_resp->status);
  277. int rate_idx;
  278. int fail;
  279. if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
  280. IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
  281. "is out of range [0-%d] %d %d\n", txq_id,
  282. index, txq->q.n_bd, txq->q.write_ptr,
  283. txq->q.read_ptr);
  284. return;
  285. }
  286. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
  287. ieee80211_tx_info_clear_status(info);
  288. /* Fill the MRR chain with some info about on-chip retransmissions */
  289. rate_idx = iwl3945_hwrate_to_plcp_idx(tx_resp->rate);
  290. if (info->band == IEEE80211_BAND_5GHZ)
  291. rate_idx -= IWL_FIRST_OFDM_RATE;
  292. fail = tx_resp->failure_frame;
  293. info->status.rates[0].idx = rate_idx;
  294. info->status.rates[0].count = fail + 1; /* add final attempt */
  295. /* tx_status->rts_retry_count = tx_resp->failure_rts; */
  296. info->flags |= ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
  297. IEEE80211_TX_STAT_ACK : 0;
  298. IWL_DEBUG_TX(priv, "Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
  299. txq_id, iwl3945_get_tx_fail_reason(status), status,
  300. tx_resp->rate, tx_resp->failure_frame);
  301. IWL_DEBUG_TX_REPLY(priv, "Tx queue reclaim %d\n", index);
  302. iwl3945_tx_queue_reclaim(priv, txq_id, index);
  303. if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
  304. IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
  305. }
  306. /*****************************************************************************
  307. *
  308. * Intel PRO/Wireless 3945ABG/BG Network Connection
  309. *
  310. * RX handler implementations
  311. *
  312. *****************************************************************************/
  313. void iwl3945_hw_rx_statistics(struct iwl_priv *priv,
  314. struct iwl_rx_mem_buffer *rxb)
  315. {
  316. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  317. IWL_DEBUG_RX(priv, "Statistics notification received (%d vs %d).\n",
  318. (int)sizeof(struct iwl3945_notif_statistics),
  319. le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK);
  320. memcpy(&priv->statistics_39, pkt->u.raw, sizeof(priv->statistics_39));
  321. iwl_leds_background(priv);
  322. priv->last_statistics_time = jiffies;
  323. }
  324. /******************************************************************************
  325. *
  326. * Misc. internal state and helper functions
  327. *
  328. ******************************************************************************/
  329. #ifdef CONFIG_IWLWIFI_DEBUG
  330. /**
  331. * iwl3945_report_frame - dump frame to syslog during debug sessions
  332. *
  333. * You may hack this function to show different aspects of received frames,
  334. * including selective frame dumps.
  335. * group100 parameter selects whether to show 1 out of 100 good frames.
  336. */
  337. static void _iwl3945_dbg_report_frame(struct iwl_priv *priv,
  338. struct iwl_rx_packet *pkt,
  339. struct ieee80211_hdr *header, int group100)
  340. {
  341. u32 to_us;
  342. u32 print_summary = 0;
  343. u32 print_dump = 0; /* set to 1 to dump all frames' contents */
  344. u32 hundred = 0;
  345. u32 dataframe = 0;
  346. __le16 fc;
  347. u16 seq_ctl;
  348. u16 channel;
  349. u16 phy_flags;
  350. u16 length;
  351. u16 status;
  352. u16 bcn_tmr;
  353. u32 tsf_low;
  354. u64 tsf;
  355. u8 rssi;
  356. u8 agc;
  357. u16 sig_avg;
  358. u16 noise_diff;
  359. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  360. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  361. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  362. u8 *data = IWL_RX_DATA(pkt);
  363. /* MAC header */
  364. fc = header->frame_control;
  365. seq_ctl = le16_to_cpu(header->seq_ctrl);
  366. /* metadata */
  367. channel = le16_to_cpu(rx_hdr->channel);
  368. phy_flags = le16_to_cpu(rx_hdr->phy_flags);
  369. length = le16_to_cpu(rx_hdr->len);
  370. /* end-of-frame status and timestamp */
  371. status = le32_to_cpu(rx_end->status);
  372. bcn_tmr = le32_to_cpu(rx_end->beacon_timestamp);
  373. tsf_low = le64_to_cpu(rx_end->timestamp) & 0x0ffffffff;
  374. tsf = le64_to_cpu(rx_end->timestamp);
  375. /* signal statistics */
  376. rssi = rx_stats->rssi;
  377. agc = rx_stats->agc;
  378. sig_avg = le16_to_cpu(rx_stats->sig_avg);
  379. noise_diff = le16_to_cpu(rx_stats->noise_diff);
  380. to_us = !compare_ether_addr(header->addr1, priv->mac_addr);
  381. /* if data frame is to us and all is good,
  382. * (optionally) print summary for only 1 out of every 100 */
  383. if (to_us && (fc & ~cpu_to_le16(IEEE80211_FCTL_PROTECTED)) ==
  384. cpu_to_le16(IEEE80211_FCTL_FROMDS | IEEE80211_FTYPE_DATA)) {
  385. dataframe = 1;
  386. if (!group100)
  387. print_summary = 1; /* print each frame */
  388. else if (priv->framecnt_to_us < 100) {
  389. priv->framecnt_to_us++;
  390. print_summary = 0;
  391. } else {
  392. priv->framecnt_to_us = 0;
  393. print_summary = 1;
  394. hundred = 1;
  395. }
  396. } else {
  397. /* print summary for all other frames */
  398. print_summary = 1;
  399. }
  400. if (print_summary) {
  401. char *title;
  402. int rate;
  403. if (hundred)
  404. title = "100Frames";
  405. else if (ieee80211_has_retry(fc))
  406. title = "Retry";
  407. else if (ieee80211_is_assoc_resp(fc))
  408. title = "AscRsp";
  409. else if (ieee80211_is_reassoc_resp(fc))
  410. title = "RasRsp";
  411. else if (ieee80211_is_probe_resp(fc)) {
  412. title = "PrbRsp";
  413. print_dump = 1; /* dump frame contents */
  414. } else if (ieee80211_is_beacon(fc)) {
  415. title = "Beacon";
  416. print_dump = 1; /* dump frame contents */
  417. } else if (ieee80211_is_atim(fc))
  418. title = "ATIM";
  419. else if (ieee80211_is_auth(fc))
  420. title = "Auth";
  421. else if (ieee80211_is_deauth(fc))
  422. title = "DeAuth";
  423. else if (ieee80211_is_disassoc(fc))
  424. title = "DisAssoc";
  425. else
  426. title = "Frame";
  427. rate = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  428. if (rate == -1)
  429. rate = 0;
  430. else
  431. rate = iwl3945_rates[rate].ieee / 2;
  432. /* print frame summary.
  433. * MAC addresses show just the last byte (for brevity),
  434. * but you can hack it to show more, if you'd like to. */
  435. if (dataframe)
  436. IWL_DEBUG_RX(priv, "%s: mhd=0x%04x, dst=0x%02x, "
  437. "len=%u, rssi=%d, chnl=%d, rate=%d, \n",
  438. title, le16_to_cpu(fc), header->addr1[5],
  439. length, rssi, channel, rate);
  440. else {
  441. /* src/dst addresses assume managed mode */
  442. IWL_DEBUG_RX(priv, "%s: 0x%04x, dst=0x%02x, "
  443. "src=0x%02x, rssi=%u, tim=%lu usec, "
  444. "phy=0x%02x, chnl=%d\n",
  445. title, le16_to_cpu(fc), header->addr1[5],
  446. header->addr3[5], rssi,
  447. tsf_low - priv->scan_start_tsf,
  448. phy_flags, channel);
  449. }
  450. }
  451. if (print_dump)
  452. iwl_print_hex_dump(priv, IWL_DL_RX, data, length);
  453. }
  454. static void iwl3945_dbg_report_frame(struct iwl_priv *priv,
  455. struct iwl_rx_packet *pkt,
  456. struct ieee80211_hdr *header, int group100)
  457. {
  458. if (iwl_get_debug_level(priv) & IWL_DL_RX)
  459. _iwl3945_dbg_report_frame(priv, pkt, header, group100);
  460. }
  461. #else
  462. static inline void iwl3945_dbg_report_frame(struct iwl_priv *priv,
  463. struct iwl_rx_packet *pkt,
  464. struct ieee80211_hdr *header, int group100)
  465. {
  466. }
  467. #endif
  468. /* This is necessary only for a number of statistics, see the caller. */
  469. static int iwl3945_is_network_packet(struct iwl_priv *priv,
  470. struct ieee80211_hdr *header)
  471. {
  472. /* Filter incoming packets to determine if they are targeted toward
  473. * this network, discarding packets coming from ourselves */
  474. switch (priv->iw_mode) {
  475. case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source | BSSID */
  476. /* packets to our IBSS update information */
  477. return !compare_ether_addr(header->addr3, priv->bssid);
  478. case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
  479. /* packets to our IBSS update information */
  480. return !compare_ether_addr(header->addr2, priv->bssid);
  481. default:
  482. return 1;
  483. }
  484. }
  485. static void iwl3945_pass_packet_to_mac80211(struct iwl_priv *priv,
  486. struct iwl_rx_mem_buffer *rxb,
  487. struct ieee80211_rx_status *stats)
  488. {
  489. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  490. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  491. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  492. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  493. short len = le16_to_cpu(rx_hdr->len);
  494. /* We received data from the HW, so stop the watchdog */
  495. if (unlikely((len + IWL39_RX_FRAME_SIZE) > skb_tailroom(rxb->skb))) {
  496. IWL_DEBUG_DROP(priv, "Corruption detected!\n");
  497. return;
  498. }
  499. /* We only process data packets if the interface is open */
  500. if (unlikely(!priv->is_open)) {
  501. IWL_DEBUG_DROP_LIMIT(priv,
  502. "Dropping packet while interface is not open.\n");
  503. return;
  504. }
  505. skb_reserve(rxb->skb, (void *)rx_hdr->payload - (void *)pkt);
  506. /* Set the size of the skb to the size of the frame */
  507. skb_put(rxb->skb, le16_to_cpu(rx_hdr->len));
  508. if (!iwl3945_mod_params.sw_crypto)
  509. iwl_set_decrypted_flag(priv,
  510. (struct ieee80211_hdr *)rxb->skb->data,
  511. le32_to_cpu(rx_end->status), stats);
  512. iwl_update_stats(priv, false, hdr->frame_control, len);
  513. memcpy(IEEE80211_SKB_RXCB(rxb->skb), stats, sizeof(*stats));
  514. ieee80211_rx_irqsafe(priv->hw, rxb->skb);
  515. rxb->skb = NULL;
  516. }
  517. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  518. static void iwl3945_rx_reply_rx(struct iwl_priv *priv,
  519. struct iwl_rx_mem_buffer *rxb)
  520. {
  521. struct ieee80211_hdr *header;
  522. struct ieee80211_rx_status rx_status;
  523. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  524. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  525. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  526. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  527. int snr;
  528. u16 rx_stats_sig_avg = le16_to_cpu(rx_stats->sig_avg);
  529. u16 rx_stats_noise_diff = le16_to_cpu(rx_stats->noise_diff);
  530. u8 network_packet;
  531. rx_status.flag = 0;
  532. rx_status.mactime = le64_to_cpu(rx_end->timestamp);
  533. rx_status.freq =
  534. ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel));
  535. rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  536. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  537. rx_status.rate_idx = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  538. if (rx_status.band == IEEE80211_BAND_5GHZ)
  539. rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
  540. rx_status.antenna = (le16_to_cpu(rx_hdr->phy_flags) &
  541. RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
  542. /* set the preamble flag if appropriate */
  543. if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  544. rx_status.flag |= RX_FLAG_SHORTPRE;
  545. if ((unlikely(rx_stats->phy_count > 20))) {
  546. IWL_DEBUG_DROP(priv, "dsp size out of range [0,20]: %d/n",
  547. rx_stats->phy_count);
  548. return;
  549. }
  550. if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
  551. || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  552. IWL_DEBUG_RX(priv, "Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
  553. return;
  554. }
  555. /* Convert 3945's rssi indicator to dBm */
  556. rx_status.signal = rx_stats->rssi - IWL39_RSSI_OFFSET;
  557. /* Set default noise value to -127 */
  558. if (priv->last_rx_noise == 0)
  559. priv->last_rx_noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
  560. /* 3945 provides noise info for OFDM frames only.
  561. * sig_avg and noise_diff are measured by the 3945's digital signal
  562. * processor (DSP), and indicate linear levels of signal level and
  563. * distortion/noise within the packet preamble after
  564. * automatic gain control (AGC). sig_avg should stay fairly
  565. * constant if the radio's AGC is working well.
  566. * Since these values are linear (not dB or dBm), linear
  567. * signal-to-noise ratio (SNR) is (sig_avg / noise_diff).
  568. * Convert linear SNR to dB SNR, then subtract that from rssi dBm
  569. * to obtain noise level in dBm.
  570. * Calculate rx_status.signal (quality indicator in %) based on SNR. */
  571. if (rx_stats_noise_diff) {
  572. snr = rx_stats_sig_avg / rx_stats_noise_diff;
  573. rx_status.noise = rx_status.signal -
  574. iwl3945_calc_db_from_ratio(snr);
  575. rx_status.qual = iwl3945_calc_sig_qual(rx_status.signal,
  576. rx_status.noise);
  577. /* If noise info not available, calculate signal quality indicator (%)
  578. * using just the dBm signal level. */
  579. } else {
  580. rx_status.noise = priv->last_rx_noise;
  581. rx_status.qual = iwl3945_calc_sig_qual(rx_status.signal, 0);
  582. }
  583. IWL_DEBUG_STATS(priv, "Rssi %d noise %d qual %d sig_avg %d noise_diff %d\n",
  584. rx_status.signal, rx_status.noise, rx_status.qual,
  585. rx_stats_sig_avg, rx_stats_noise_diff);
  586. header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  587. network_packet = iwl3945_is_network_packet(priv, header);
  588. IWL_DEBUG_STATS_LIMIT(priv, "[%c] %d RSSI:%d Signal:%u, Noise:%u, Rate:%u\n",
  589. network_packet ? '*' : ' ',
  590. le16_to_cpu(rx_hdr->channel),
  591. rx_status.signal, rx_status.signal,
  592. rx_status.noise, rx_status.rate_idx);
  593. /* Set "1" to report good data frames in groups of 100 */
  594. iwl3945_dbg_report_frame(priv, pkt, header, 1);
  595. iwl_dbg_log_rx_data_frame(priv, le16_to_cpu(rx_hdr->len), header);
  596. if (network_packet) {
  597. priv->last_beacon_time = le32_to_cpu(rx_end->beacon_timestamp);
  598. priv->last_tsf = le64_to_cpu(rx_end->timestamp);
  599. priv->last_rx_rssi = rx_status.signal;
  600. priv->last_rx_noise = rx_status.noise;
  601. }
  602. iwl3945_pass_packet_to_mac80211(priv, rxb, &rx_status);
  603. }
  604. int iwl3945_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  605. struct iwl_tx_queue *txq,
  606. dma_addr_t addr, u16 len, u8 reset, u8 pad)
  607. {
  608. int count;
  609. struct iwl_queue *q;
  610. struct iwl3945_tfd *tfd, *tfd_tmp;
  611. q = &txq->q;
  612. tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
  613. tfd = &tfd_tmp[q->write_ptr];
  614. if (reset)
  615. memset(tfd, 0, sizeof(*tfd));
  616. count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  617. if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
  618. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  619. NUM_TFD_CHUNKS);
  620. return -EINVAL;
  621. }
  622. tfd->tbs[count].addr = cpu_to_le32(addr);
  623. tfd->tbs[count].len = cpu_to_le32(len);
  624. count++;
  625. tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
  626. TFD_CTL_PAD_SET(pad));
  627. return 0;
  628. }
  629. /**
  630. * iwl3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
  631. *
  632. * Does NOT advance any indexes
  633. */
  634. void iwl3945_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  635. {
  636. struct iwl3945_tfd *tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
  637. int index = txq->q.read_ptr;
  638. struct iwl3945_tfd *tfd = &tfd_tmp[index];
  639. struct pci_dev *dev = priv->pci_dev;
  640. int i;
  641. int counter;
  642. /* sanity check */
  643. counter = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  644. if (counter > NUM_TFD_CHUNKS) {
  645. IWL_ERR(priv, "Too many chunks: %i\n", counter);
  646. /* @todo issue fatal error, it is quite serious situation */
  647. return;
  648. }
  649. /* Unmap tx_cmd */
  650. if (counter)
  651. pci_unmap_single(dev,
  652. pci_unmap_addr(&txq->meta[index], mapping),
  653. pci_unmap_len(&txq->meta[index], len),
  654. PCI_DMA_TODEVICE);
  655. /* unmap chunks if any */
  656. for (i = 1; i < counter; i++) {
  657. pci_unmap_single(dev, le32_to_cpu(tfd->tbs[i].addr),
  658. le32_to_cpu(tfd->tbs[i].len), PCI_DMA_TODEVICE);
  659. if (txq->txb[txq->q.read_ptr].skb[0]) {
  660. struct sk_buff *skb = txq->txb[txq->q.read_ptr].skb[0];
  661. if (txq->txb[txq->q.read_ptr].skb[0]) {
  662. /* Can be called from interrupt context */
  663. dev_kfree_skb_any(skb);
  664. txq->txb[txq->q.read_ptr].skb[0] = NULL;
  665. }
  666. }
  667. }
  668. return ;
  669. }
  670. /**
  671. * iwl3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
  672. *
  673. */
  674. void iwl3945_hw_build_tx_cmd_rate(struct iwl_priv *priv,
  675. struct iwl_device_cmd *cmd,
  676. struct ieee80211_tx_info *info,
  677. struct ieee80211_hdr *hdr,
  678. int sta_id, int tx_id)
  679. {
  680. u16 hw_value = ieee80211_get_tx_rate(priv->hw, info)->hw_value;
  681. u16 rate_index = min(hw_value & 0xffff, IWL_RATE_COUNT - 1);
  682. u16 rate_mask;
  683. int rate;
  684. u8 rts_retry_limit;
  685. u8 data_retry_limit;
  686. __le32 tx_flags;
  687. __le16 fc = hdr->frame_control;
  688. struct iwl3945_tx_cmd *tx = (struct iwl3945_tx_cmd *)cmd->cmd.payload;
  689. rate = iwl3945_rates[rate_index].plcp;
  690. tx_flags = tx->tx_flags;
  691. /* We need to figure out how to get the sta->supp_rates while
  692. * in this running context */
  693. rate_mask = IWL_RATES_MASK;
  694. if (tx_id >= IWL_CMD_QUEUE_NUM)
  695. rts_retry_limit = 3;
  696. else
  697. rts_retry_limit = 7;
  698. if (ieee80211_is_probe_resp(fc)) {
  699. data_retry_limit = 3;
  700. if (data_retry_limit < rts_retry_limit)
  701. rts_retry_limit = data_retry_limit;
  702. } else
  703. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  704. if (priv->data_retry_limit != -1)
  705. data_retry_limit = priv->data_retry_limit;
  706. if (ieee80211_is_mgmt(fc)) {
  707. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  708. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  709. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  710. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  711. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  712. if (tx_flags & TX_CMD_FLG_RTS_MSK) {
  713. tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  714. tx_flags |= TX_CMD_FLG_CTS_MSK;
  715. }
  716. break;
  717. default:
  718. break;
  719. }
  720. }
  721. tx->rts_retry_limit = rts_retry_limit;
  722. tx->data_retry_limit = data_retry_limit;
  723. tx->rate = rate;
  724. tx->tx_flags = tx_flags;
  725. /* OFDM */
  726. tx->supp_rates[0] =
  727. ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
  728. /* CCK */
  729. tx->supp_rates[1] = (rate_mask & 0xF);
  730. IWL_DEBUG_RATE(priv, "Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
  731. "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
  732. tx->rate, le32_to_cpu(tx->tx_flags),
  733. tx->supp_rates[1], tx->supp_rates[0]);
  734. }
  735. u8 iwl3945_sync_sta(struct iwl_priv *priv, int sta_id, u16 tx_rate, u8 flags)
  736. {
  737. unsigned long flags_spin;
  738. struct iwl_station_entry *station;
  739. if (sta_id == IWL_INVALID_STATION)
  740. return IWL_INVALID_STATION;
  741. spin_lock_irqsave(&priv->sta_lock, flags_spin);
  742. station = &priv->stations[sta_id];
  743. station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
  744. station->sta.rate_n_flags = cpu_to_le16(tx_rate);
  745. station->sta.mode = STA_CONTROL_MODIFY_MSK;
  746. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  747. iwl_send_add_sta(priv, &station->sta, flags);
  748. IWL_DEBUG_RATE(priv, "SCALE sync station %d to rate %d\n",
  749. sta_id, tx_rate);
  750. return sta_id;
  751. }
  752. static int iwl3945_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  753. {
  754. if (src == IWL_PWR_SRC_VAUX) {
  755. if (pci_pme_capable(priv->pci_dev, PCI_D3cold)) {
  756. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  757. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  758. ~APMG_PS_CTRL_MSK_PWR_SRC);
  759. iwl_poll_bit(priv, CSR_GPIO_IN,
  760. CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
  761. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  762. }
  763. } else {
  764. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  765. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  766. ~APMG_PS_CTRL_MSK_PWR_SRC);
  767. iwl_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
  768. CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
  769. }
  770. return 0;
  771. }
  772. static int iwl3945_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  773. {
  774. iwl_write_direct32(priv, FH39_RCSR_RBD_BASE(0), rxq->dma_addr);
  775. iwl_write_direct32(priv, FH39_RCSR_RPTR_ADDR(0), rxq->rb_stts_dma);
  776. iwl_write_direct32(priv, FH39_RCSR_WPTR(0), 0);
  777. iwl_write_direct32(priv, FH39_RCSR_CONFIG(0),
  778. FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
  779. FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
  780. FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
  781. FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
  782. (RX_QUEUE_SIZE_LOG << FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
  783. FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
  784. (1 << FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
  785. FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
  786. /* fake read to flush all prev I/O */
  787. iwl_read_direct32(priv, FH39_RSSR_CTRL);
  788. return 0;
  789. }
  790. static int iwl3945_tx_reset(struct iwl_priv *priv)
  791. {
  792. /* bypass mode */
  793. iwl_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
  794. /* RA 0 is active */
  795. iwl_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
  796. /* all 6 fifo are active */
  797. iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
  798. iwl_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
  799. iwl_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
  800. iwl_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
  801. iwl_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
  802. iwl_write_direct32(priv, FH39_TSSR_CBB_BASE,
  803. priv->shared_phys);
  804. iwl_write_direct32(priv, FH39_TSSR_MSG_CONFIG,
  805. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
  806. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
  807. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
  808. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
  809. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
  810. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
  811. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
  812. return 0;
  813. }
  814. /**
  815. * iwl3945_txq_ctx_reset - Reset TX queue context
  816. *
  817. * Destroys all DMA structures and initialize them again
  818. */
  819. static int iwl3945_txq_ctx_reset(struct iwl_priv *priv)
  820. {
  821. int rc;
  822. int txq_id, slots_num;
  823. iwl3945_hw_txq_ctx_free(priv);
  824. /* Tx CMD queue */
  825. rc = iwl3945_tx_reset(priv);
  826. if (rc)
  827. goto error;
  828. /* Tx queue(s) */
  829. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  830. slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
  831. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  832. rc = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  833. txq_id);
  834. if (rc) {
  835. IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
  836. goto error;
  837. }
  838. }
  839. return rc;
  840. error:
  841. iwl3945_hw_txq_ctx_free(priv);
  842. return rc;
  843. }
  844. /*
  845. * Start up NIC's basic functionality after it has been reset
  846. * (e.g. after platform boot, or shutdown via iwl3945_apm_stop())
  847. * NOTE: This does not load uCode nor start the embedded processor
  848. */
  849. static int iwl3945_apm_init(struct iwl_priv *priv)
  850. {
  851. int ret;
  852. /* Configure chip clock phase-lock-loop */
  853. iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR39_ANA_PLL_CFG_VAL);
  854. /*
  855. * Disable L0S exit timer (platform NMI Work/Around)
  856. * (does this do anything on 3945, or just 4965 and beyond?)
  857. */
  858. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  859. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  860. /* Disable L0s without affecting L1; don't wait for ICH (L0s bug W/A) */
  861. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  862. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  863. /* Set FH wait threshold to maximum (HW error during stress W/A) */
  864. iwl_set_bit(priv, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
  865. /*
  866. * Set "initialization complete" bit to move adapter from
  867. * D0U* --> D0A* (powered-up active) state.
  868. */
  869. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  870. /*
  871. * Wait for clock stabilization; once stabilized, access to
  872. * device-internal resources is supported, e.g. iwl_write_prph()
  873. * and accesses to uCode SRAM.
  874. */
  875. ret = iwl_poll_bit(priv, CSR_GP_CNTRL,
  876. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  877. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  878. if (ret < 0) {
  879. IWL_DEBUG_INFO(priv, "Failed to init the card\n");
  880. goto out;
  881. }
  882. /* Enable DMA and BSM clocks, wait for them to stabilize */
  883. iwl_write_prph(priv, APMG_CLK_CTRL_REG, APMG_CLK_VAL_DMA_CLK_RQT |
  884. APMG_CLK_VAL_BSM_CLK_RQT);
  885. udelay(20);
  886. /* Clear APMG (NIC's internal power management) interrupts */
  887. iwl_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
  888. iwl_write_prph(priv, APMG_RTC_INT_STT_REG, 0xFFFFFFFF);
  889. /* Reset radio chip */
  890. iwl_set_bits_prph(priv, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
  891. udelay(5);
  892. iwl_clear_bits_prph(priv, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
  893. /* Disable L1-Active */
  894. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  895. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  896. out:
  897. return ret;
  898. }
  899. static void iwl3945_nic_config(struct iwl_priv *priv)
  900. {
  901. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  902. unsigned long flags;
  903. u8 rev_id = 0;
  904. spin_lock_irqsave(&priv->lock, flags);
  905. /* Determine HW type */
  906. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
  907. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", rev_id);
  908. if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
  909. IWL_DEBUG_INFO(priv, "RTP type \n");
  910. else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
  911. IWL_DEBUG_INFO(priv, "3945 RADIO-MB type\n");
  912. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  913. CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
  914. } else {
  915. IWL_DEBUG_INFO(priv, "3945 RADIO-MM type\n");
  916. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  917. CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
  918. }
  919. if (EEPROM_SKU_CAP_OP_MODE_MRC == eeprom->sku_cap) {
  920. IWL_DEBUG_INFO(priv, "SKU OP mode is mrc\n");
  921. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  922. CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
  923. } else
  924. IWL_DEBUG_INFO(priv, "SKU OP mode is basic\n");
  925. if ((eeprom->board_revision & 0xF0) == 0xD0) {
  926. IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
  927. eeprom->board_revision);
  928. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  929. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  930. } else {
  931. IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
  932. eeprom->board_revision);
  933. iwl_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
  934. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  935. }
  936. if (eeprom->almgor_m_version <= 1) {
  937. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  938. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
  939. IWL_DEBUG_INFO(priv, "Card M type A version is 0x%X\n",
  940. eeprom->almgor_m_version);
  941. } else {
  942. IWL_DEBUG_INFO(priv, "Card M type B version is 0x%X\n",
  943. eeprom->almgor_m_version);
  944. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  945. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
  946. }
  947. spin_unlock_irqrestore(&priv->lock, flags);
  948. if (eeprom->sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
  949. IWL_DEBUG_RF_KILL(priv, "SW RF KILL supported in EEPROM.\n");
  950. if (eeprom->sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
  951. IWL_DEBUG_RF_KILL(priv, "HW RF KILL supported in EEPROM.\n");
  952. }
  953. int iwl3945_hw_nic_init(struct iwl_priv *priv)
  954. {
  955. int rc;
  956. unsigned long flags;
  957. struct iwl_rx_queue *rxq = &priv->rxq;
  958. spin_lock_irqsave(&priv->lock, flags);
  959. priv->cfg->ops->lib->apm_ops.init(priv);
  960. spin_unlock_irqrestore(&priv->lock, flags);
  961. rc = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  962. if (rc)
  963. return rc;
  964. priv->cfg->ops->lib->apm_ops.config(priv);
  965. /* Allocate the RX queue, or reset if it is already allocated */
  966. if (!rxq->bd) {
  967. rc = iwl_rx_queue_alloc(priv);
  968. if (rc) {
  969. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  970. return -ENOMEM;
  971. }
  972. } else
  973. iwl3945_rx_queue_reset(priv, rxq);
  974. iwl3945_rx_replenish(priv);
  975. iwl3945_rx_init(priv, rxq);
  976. /* Look at using this instead:
  977. rxq->need_update = 1;
  978. iwl_rx_queue_update_write_ptr(priv, rxq);
  979. */
  980. iwl_write_direct32(priv, FH39_RCSR_WPTR(0), rxq->write & ~7);
  981. rc = iwl3945_txq_ctx_reset(priv);
  982. if (rc)
  983. return rc;
  984. set_bit(STATUS_INIT, &priv->status);
  985. return 0;
  986. }
  987. /**
  988. * iwl3945_hw_txq_ctx_free - Free TXQ Context
  989. *
  990. * Destroy all TX DMA queues and structures
  991. */
  992. void iwl3945_hw_txq_ctx_free(struct iwl_priv *priv)
  993. {
  994. int txq_id;
  995. /* Tx queues */
  996. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
  997. if (txq_id == IWL_CMD_QUEUE_NUM)
  998. iwl_cmd_queue_free(priv);
  999. else
  1000. iwl_tx_queue_free(priv, txq_id);
  1001. }
  1002. void iwl3945_hw_txq_ctx_stop(struct iwl_priv *priv)
  1003. {
  1004. int txq_id;
  1005. /* stop SCD */
  1006. iwl_write_prph(priv, ALM_SCD_MODE_REG, 0);
  1007. /* reset TFD queues */
  1008. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  1009. iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id), 0x0);
  1010. iwl_poll_direct_bit(priv, FH39_TSSR_TX_STATUS,
  1011. FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
  1012. 1000);
  1013. }
  1014. iwl3945_hw_txq_ctx_free(priv);
  1015. }
  1016. /**
  1017. * iwl3945_hw_reg_adjust_power_by_temp
  1018. * return index delta into power gain settings table
  1019. */
  1020. static int iwl3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
  1021. {
  1022. return (new_reading - old_reading) * (-11) / 100;
  1023. }
  1024. /**
  1025. * iwl3945_hw_reg_temp_out_of_range - Keep temperature in sane range
  1026. */
  1027. static inline int iwl3945_hw_reg_temp_out_of_range(int temperature)
  1028. {
  1029. return ((temperature < -260) || (temperature > 25)) ? 1 : 0;
  1030. }
  1031. int iwl3945_hw_get_temperature(struct iwl_priv *priv)
  1032. {
  1033. return iwl_read32(priv, CSR_UCODE_DRV_GP2);
  1034. }
  1035. /**
  1036. * iwl3945_hw_reg_txpower_get_temperature
  1037. * get the current temperature by reading from NIC
  1038. */
  1039. static int iwl3945_hw_reg_txpower_get_temperature(struct iwl_priv *priv)
  1040. {
  1041. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1042. int temperature;
  1043. temperature = iwl3945_hw_get_temperature(priv);
  1044. /* driver's okay range is -260 to +25.
  1045. * human readable okay range is 0 to +285 */
  1046. IWL_DEBUG_INFO(priv, "Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
  1047. /* handle insane temp reading */
  1048. if (iwl3945_hw_reg_temp_out_of_range(temperature)) {
  1049. IWL_ERR(priv, "Error bad temperature value %d\n", temperature);
  1050. /* if really really hot(?),
  1051. * substitute the 3rd band/group's temp measured at factory */
  1052. if (priv->last_temperature > 100)
  1053. temperature = eeprom->groups[2].temperature;
  1054. else /* else use most recent "sane" value from driver */
  1055. temperature = priv->last_temperature;
  1056. }
  1057. return temperature; /* raw, not "human readable" */
  1058. }
  1059. /* Adjust Txpower only if temperature variance is greater than threshold.
  1060. *
  1061. * Both are lower than older versions' 9 degrees */
  1062. #define IWL_TEMPERATURE_LIMIT_TIMER 6
  1063. /**
  1064. * is_temp_calib_needed - determines if new calibration is needed
  1065. *
  1066. * records new temperature in tx_mgr->temperature.
  1067. * replaces tx_mgr->last_temperature *only* if calib needed
  1068. * (assumes caller will actually do the calibration!). */
  1069. static int is_temp_calib_needed(struct iwl_priv *priv)
  1070. {
  1071. int temp_diff;
  1072. priv->temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1073. temp_diff = priv->temperature - priv->last_temperature;
  1074. /* get absolute value */
  1075. if (temp_diff < 0) {
  1076. IWL_DEBUG_POWER(priv, "Getting cooler, delta %d,\n", temp_diff);
  1077. temp_diff = -temp_diff;
  1078. } else if (temp_diff == 0)
  1079. IWL_DEBUG_POWER(priv, "Same temp,\n");
  1080. else
  1081. IWL_DEBUG_POWER(priv, "Getting warmer, delta %d,\n", temp_diff);
  1082. /* if we don't need calibration, *don't* update last_temperature */
  1083. if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
  1084. IWL_DEBUG_POWER(priv, "Timed thermal calib not needed\n");
  1085. return 0;
  1086. }
  1087. IWL_DEBUG_POWER(priv, "Timed thermal calib needed\n");
  1088. /* assume that caller will actually do calib ...
  1089. * update the "last temperature" value */
  1090. priv->last_temperature = priv->temperature;
  1091. return 1;
  1092. }
  1093. #define IWL_MAX_GAIN_ENTRIES 78
  1094. #define IWL_CCK_FROM_OFDM_POWER_DIFF -5
  1095. #define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
  1096. /* radio and DSP power table, each step is 1/2 dB.
  1097. * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
  1098. static struct iwl3945_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
  1099. {
  1100. {251, 127}, /* 2.4 GHz, highest power */
  1101. {251, 127},
  1102. {251, 127},
  1103. {251, 127},
  1104. {251, 125},
  1105. {251, 110},
  1106. {251, 105},
  1107. {251, 98},
  1108. {187, 125},
  1109. {187, 115},
  1110. {187, 108},
  1111. {187, 99},
  1112. {243, 119},
  1113. {243, 111},
  1114. {243, 105},
  1115. {243, 97},
  1116. {243, 92},
  1117. {211, 106},
  1118. {211, 100},
  1119. {179, 120},
  1120. {179, 113},
  1121. {179, 107},
  1122. {147, 125},
  1123. {147, 119},
  1124. {147, 112},
  1125. {147, 106},
  1126. {147, 101},
  1127. {147, 97},
  1128. {147, 91},
  1129. {115, 107},
  1130. {235, 121},
  1131. {235, 115},
  1132. {235, 109},
  1133. {203, 127},
  1134. {203, 121},
  1135. {203, 115},
  1136. {203, 108},
  1137. {203, 102},
  1138. {203, 96},
  1139. {203, 92},
  1140. {171, 110},
  1141. {171, 104},
  1142. {171, 98},
  1143. {139, 116},
  1144. {227, 125},
  1145. {227, 119},
  1146. {227, 113},
  1147. {227, 107},
  1148. {227, 101},
  1149. {227, 96},
  1150. {195, 113},
  1151. {195, 106},
  1152. {195, 102},
  1153. {195, 95},
  1154. {163, 113},
  1155. {163, 106},
  1156. {163, 102},
  1157. {163, 95},
  1158. {131, 113},
  1159. {131, 106},
  1160. {131, 102},
  1161. {131, 95},
  1162. {99, 113},
  1163. {99, 106},
  1164. {99, 102},
  1165. {99, 95},
  1166. {67, 113},
  1167. {67, 106},
  1168. {67, 102},
  1169. {67, 95},
  1170. {35, 113},
  1171. {35, 106},
  1172. {35, 102},
  1173. {35, 95},
  1174. {3, 113},
  1175. {3, 106},
  1176. {3, 102},
  1177. {3, 95} }, /* 2.4 GHz, lowest power */
  1178. {
  1179. {251, 127}, /* 5.x GHz, highest power */
  1180. {251, 120},
  1181. {251, 114},
  1182. {219, 119},
  1183. {219, 101},
  1184. {187, 113},
  1185. {187, 102},
  1186. {155, 114},
  1187. {155, 103},
  1188. {123, 117},
  1189. {123, 107},
  1190. {123, 99},
  1191. {123, 92},
  1192. {91, 108},
  1193. {59, 125},
  1194. {59, 118},
  1195. {59, 109},
  1196. {59, 102},
  1197. {59, 96},
  1198. {59, 90},
  1199. {27, 104},
  1200. {27, 98},
  1201. {27, 92},
  1202. {115, 118},
  1203. {115, 111},
  1204. {115, 104},
  1205. {83, 126},
  1206. {83, 121},
  1207. {83, 113},
  1208. {83, 105},
  1209. {83, 99},
  1210. {51, 118},
  1211. {51, 111},
  1212. {51, 104},
  1213. {51, 98},
  1214. {19, 116},
  1215. {19, 109},
  1216. {19, 102},
  1217. {19, 98},
  1218. {19, 93},
  1219. {171, 113},
  1220. {171, 107},
  1221. {171, 99},
  1222. {139, 120},
  1223. {139, 113},
  1224. {139, 107},
  1225. {139, 99},
  1226. {107, 120},
  1227. {107, 113},
  1228. {107, 107},
  1229. {107, 99},
  1230. {75, 120},
  1231. {75, 113},
  1232. {75, 107},
  1233. {75, 99},
  1234. {43, 120},
  1235. {43, 113},
  1236. {43, 107},
  1237. {43, 99},
  1238. {11, 120},
  1239. {11, 113},
  1240. {11, 107},
  1241. {11, 99},
  1242. {131, 107},
  1243. {131, 99},
  1244. {99, 120},
  1245. {99, 113},
  1246. {99, 107},
  1247. {99, 99},
  1248. {67, 120},
  1249. {67, 113},
  1250. {67, 107},
  1251. {67, 99},
  1252. {35, 120},
  1253. {35, 113},
  1254. {35, 107},
  1255. {35, 99},
  1256. {3, 120} } /* 5.x GHz, lowest power */
  1257. };
  1258. static inline u8 iwl3945_hw_reg_fix_power_index(int index)
  1259. {
  1260. if (index < 0)
  1261. return 0;
  1262. if (index >= IWL_MAX_GAIN_ENTRIES)
  1263. return IWL_MAX_GAIN_ENTRIES - 1;
  1264. return (u8) index;
  1265. }
  1266. /* Kick off thermal recalibration check every 60 seconds */
  1267. #define REG_RECALIB_PERIOD (60)
  1268. /**
  1269. * iwl3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
  1270. *
  1271. * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
  1272. * or 6 Mbit (OFDM) rates.
  1273. */
  1274. static void iwl3945_hw_reg_set_scan_power(struct iwl_priv *priv, u32 scan_tbl_index,
  1275. s32 rate_index, const s8 *clip_pwrs,
  1276. struct iwl_channel_info *ch_info,
  1277. int band_index)
  1278. {
  1279. struct iwl3945_scan_power_info *scan_power_info;
  1280. s8 power;
  1281. u8 power_index;
  1282. scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
  1283. /* use this channel group's 6Mbit clipping/saturation pwr,
  1284. * but cap at regulatory scan power restriction (set during init
  1285. * based on eeprom channel data) for this channel. */
  1286. power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
  1287. /* further limit to user's max power preference.
  1288. * FIXME: Other spectrum management power limitations do not
  1289. * seem to apply?? */
  1290. power = min(power, priv->tx_power_user_lmt);
  1291. scan_power_info->requested_power = power;
  1292. /* find difference between new scan *power* and current "normal"
  1293. * Tx *power* for 6Mb. Use this difference (x2) to adjust the
  1294. * current "normal" temperature-compensated Tx power *index* for
  1295. * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
  1296. * *index*. */
  1297. power_index = ch_info->power_info[rate_index].power_table_index
  1298. - (power - ch_info->power_info
  1299. [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
  1300. /* store reference index that we use when adjusting *all* scan
  1301. * powers. So we can accommodate user (all channel) or spectrum
  1302. * management (single channel) power changes "between" temperature
  1303. * feedback compensation procedures.
  1304. * don't force fit this reference index into gain table; it may be a
  1305. * negative number. This will help avoid errors when we're at
  1306. * the lower bounds (highest gains, for warmest temperatures)
  1307. * of the table. */
  1308. /* don't exceed table bounds for "real" setting */
  1309. power_index = iwl3945_hw_reg_fix_power_index(power_index);
  1310. scan_power_info->power_table_index = power_index;
  1311. scan_power_info->tpc.tx_gain =
  1312. power_gain_table[band_index][power_index].tx_gain;
  1313. scan_power_info->tpc.dsp_atten =
  1314. power_gain_table[band_index][power_index].dsp_atten;
  1315. }
  1316. /**
  1317. * iwl3945_send_tx_power - fill in Tx Power command with gain settings
  1318. *
  1319. * Configures power settings for all rates for the current channel,
  1320. * using values from channel info struct, and send to NIC
  1321. */
  1322. static int iwl3945_send_tx_power(struct iwl_priv *priv)
  1323. {
  1324. int rate_idx, i;
  1325. const struct iwl_channel_info *ch_info = NULL;
  1326. struct iwl3945_txpowertable_cmd txpower = {
  1327. .channel = priv->active_rxon.channel,
  1328. };
  1329. txpower.band = (priv->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
  1330. ch_info = iwl_get_channel_info(priv,
  1331. priv->band,
  1332. le16_to_cpu(priv->active_rxon.channel));
  1333. if (!ch_info) {
  1334. IWL_ERR(priv,
  1335. "Failed to get channel info for channel %d [%d]\n",
  1336. le16_to_cpu(priv->active_rxon.channel), priv->band);
  1337. return -EINVAL;
  1338. }
  1339. if (!is_channel_valid(ch_info)) {
  1340. IWL_DEBUG_POWER(priv, "Not calling TX_PWR_TABLE_CMD on "
  1341. "non-Tx channel.\n");
  1342. return 0;
  1343. }
  1344. /* fill cmd with power settings for all rates for current channel */
  1345. /* Fill OFDM rate */
  1346. for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
  1347. rate_idx <= IWL39_LAST_OFDM_RATE; rate_idx++, i++) {
  1348. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1349. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1350. IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1351. le16_to_cpu(txpower.channel),
  1352. txpower.band,
  1353. txpower.power[i].tpc.tx_gain,
  1354. txpower.power[i].tpc.dsp_atten,
  1355. txpower.power[i].rate);
  1356. }
  1357. /* Fill CCK rates */
  1358. for (rate_idx = IWL_FIRST_CCK_RATE;
  1359. rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
  1360. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1361. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1362. IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1363. le16_to_cpu(txpower.channel),
  1364. txpower.band,
  1365. txpower.power[i].tpc.tx_gain,
  1366. txpower.power[i].tpc.dsp_atten,
  1367. txpower.power[i].rate);
  1368. }
  1369. return iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
  1370. sizeof(struct iwl3945_txpowertable_cmd),
  1371. &txpower);
  1372. }
  1373. /**
  1374. * iwl3945_hw_reg_set_new_power - Configures power tables at new levels
  1375. * @ch_info: Channel to update. Uses power_info.requested_power.
  1376. *
  1377. * Replace requested_power and base_power_index ch_info fields for
  1378. * one channel.
  1379. *
  1380. * Called if user or spectrum management changes power preferences.
  1381. * Takes into account h/w and modulation limitations (clip power).
  1382. *
  1383. * This does *not* send anything to NIC, just sets up ch_info for one channel.
  1384. *
  1385. * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
  1386. * properly fill out the scan powers, and actual h/w gain settings,
  1387. * and send changes to NIC
  1388. */
  1389. static int iwl3945_hw_reg_set_new_power(struct iwl_priv *priv,
  1390. struct iwl_channel_info *ch_info)
  1391. {
  1392. struct iwl3945_channel_power_info *power_info;
  1393. int power_changed = 0;
  1394. int i;
  1395. const s8 *clip_pwrs;
  1396. int power;
  1397. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1398. clip_pwrs = priv->clip39_groups[ch_info->group_index].clip_powers;
  1399. /* Get this channel's rate-to-current-power settings table */
  1400. power_info = ch_info->power_info;
  1401. /* update OFDM Txpower settings */
  1402. for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
  1403. i++, ++power_info) {
  1404. int delta_idx;
  1405. /* limit new power to be no more than h/w capability */
  1406. power = min(ch_info->curr_txpow, clip_pwrs[i]);
  1407. if (power == power_info->requested_power)
  1408. continue;
  1409. /* find difference between old and new requested powers,
  1410. * update base (non-temp-compensated) power index */
  1411. delta_idx = (power - power_info->requested_power) * 2;
  1412. power_info->base_power_index -= delta_idx;
  1413. /* save new requested power value */
  1414. power_info->requested_power = power;
  1415. power_changed = 1;
  1416. }
  1417. /* update CCK Txpower settings, based on OFDM 12M setting ...
  1418. * ... all CCK power settings for a given channel are the *same*. */
  1419. if (power_changed) {
  1420. power =
  1421. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1422. requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
  1423. /* do all CCK rates' iwl3945_channel_power_info structures */
  1424. for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
  1425. power_info->requested_power = power;
  1426. power_info->base_power_index =
  1427. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1428. base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1429. ++power_info;
  1430. }
  1431. }
  1432. return 0;
  1433. }
  1434. /**
  1435. * iwl3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
  1436. *
  1437. * NOTE: Returned power limit may be less (but not more) than requested,
  1438. * based strictly on regulatory (eeprom and spectrum mgt) limitations
  1439. * (no consideration for h/w clipping limitations).
  1440. */
  1441. static int iwl3945_hw_reg_get_ch_txpower_limit(struct iwl_channel_info *ch_info)
  1442. {
  1443. s8 max_power;
  1444. #if 0
  1445. /* if we're using TGd limits, use lower of TGd or EEPROM */
  1446. if (ch_info->tgd_data.max_power != 0)
  1447. max_power = min(ch_info->tgd_data.max_power,
  1448. ch_info->eeprom.max_power_avg);
  1449. /* else just use EEPROM limits */
  1450. else
  1451. #endif
  1452. max_power = ch_info->eeprom.max_power_avg;
  1453. return min(max_power, ch_info->max_power_avg);
  1454. }
  1455. /**
  1456. * iwl3945_hw_reg_comp_txpower_temp - Compensate for temperature
  1457. *
  1458. * Compensate txpower settings of *all* channels for temperature.
  1459. * This only accounts for the difference between current temperature
  1460. * and the factory calibration temperatures, and bases the new settings
  1461. * on the channel's base_power_index.
  1462. *
  1463. * If RxOn is "associated", this sends the new Txpower to NIC!
  1464. */
  1465. static int iwl3945_hw_reg_comp_txpower_temp(struct iwl_priv *priv)
  1466. {
  1467. struct iwl_channel_info *ch_info = NULL;
  1468. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1469. int delta_index;
  1470. const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
  1471. u8 a_band;
  1472. u8 rate_index;
  1473. u8 scan_tbl_index;
  1474. u8 i;
  1475. int ref_temp;
  1476. int temperature = priv->temperature;
  1477. /* set up new Tx power info for each and every channel, 2.4 and 5.x */
  1478. for (i = 0; i < priv->channel_count; i++) {
  1479. ch_info = &priv->channel_info[i];
  1480. a_band = is_channel_a_band(ch_info);
  1481. /* Get this chnlgrp's factory calibration temperature */
  1482. ref_temp = (s16)eeprom->groups[ch_info->group_index].
  1483. temperature;
  1484. /* get power index adjustment based on current and factory
  1485. * temps */
  1486. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1487. ref_temp);
  1488. /* set tx power value for all rates, OFDM and CCK */
  1489. for (rate_index = 0; rate_index < IWL_RATE_COUNT;
  1490. rate_index++) {
  1491. int power_idx =
  1492. ch_info->power_info[rate_index].base_power_index;
  1493. /* temperature compensate */
  1494. power_idx += delta_index;
  1495. /* stay within table range */
  1496. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1497. ch_info->power_info[rate_index].
  1498. power_table_index = (u8) power_idx;
  1499. ch_info->power_info[rate_index].tpc =
  1500. power_gain_table[a_band][power_idx];
  1501. }
  1502. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1503. clip_pwrs = priv->clip39_groups[ch_info->group_index].clip_powers;
  1504. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1505. for (scan_tbl_index = 0;
  1506. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1507. s32 actual_index = (scan_tbl_index == 0) ?
  1508. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1509. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1510. actual_index, clip_pwrs,
  1511. ch_info, a_band);
  1512. }
  1513. }
  1514. /* send Txpower command for current channel to ucode */
  1515. return priv->cfg->ops->lib->send_tx_power(priv);
  1516. }
  1517. int iwl3945_hw_reg_set_txpower(struct iwl_priv *priv, s8 power)
  1518. {
  1519. struct iwl_channel_info *ch_info;
  1520. s8 max_power;
  1521. u8 a_band;
  1522. u8 i;
  1523. if (priv->tx_power_user_lmt == power) {
  1524. IWL_DEBUG_POWER(priv, "Requested Tx power same as current "
  1525. "limit: %ddBm.\n", power);
  1526. return 0;
  1527. }
  1528. IWL_DEBUG_POWER(priv, "Setting upper limit clamp to %ddBm.\n", power);
  1529. priv->tx_power_user_lmt = power;
  1530. /* set up new Tx powers for each and every channel, 2.4 and 5.x */
  1531. for (i = 0; i < priv->channel_count; i++) {
  1532. ch_info = &priv->channel_info[i];
  1533. a_band = is_channel_a_band(ch_info);
  1534. /* find minimum power of all user and regulatory constraints
  1535. * (does not consider h/w clipping limitations) */
  1536. max_power = iwl3945_hw_reg_get_ch_txpower_limit(ch_info);
  1537. max_power = min(power, max_power);
  1538. if (max_power != ch_info->curr_txpow) {
  1539. ch_info->curr_txpow = max_power;
  1540. /* this considers the h/w clipping limitations */
  1541. iwl3945_hw_reg_set_new_power(priv, ch_info);
  1542. }
  1543. }
  1544. /* update txpower settings for all channels,
  1545. * send to NIC if associated. */
  1546. is_temp_calib_needed(priv);
  1547. iwl3945_hw_reg_comp_txpower_temp(priv);
  1548. return 0;
  1549. }
  1550. static int iwl3945_send_rxon_assoc(struct iwl_priv *priv)
  1551. {
  1552. int rc = 0;
  1553. struct iwl_rx_packet *res = NULL;
  1554. struct iwl3945_rxon_assoc_cmd rxon_assoc;
  1555. struct iwl_host_cmd cmd = {
  1556. .id = REPLY_RXON_ASSOC,
  1557. .len = sizeof(rxon_assoc),
  1558. .flags = CMD_WANT_SKB,
  1559. .data = &rxon_assoc,
  1560. };
  1561. const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
  1562. const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
  1563. if ((rxon1->flags == rxon2->flags) &&
  1564. (rxon1->filter_flags == rxon2->filter_flags) &&
  1565. (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
  1566. (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
  1567. IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
  1568. return 0;
  1569. }
  1570. rxon_assoc.flags = priv->staging_rxon.flags;
  1571. rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
  1572. rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
  1573. rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
  1574. rxon_assoc.reserved = 0;
  1575. rc = iwl_send_cmd_sync(priv, &cmd);
  1576. if (rc)
  1577. return rc;
  1578. res = (struct iwl_rx_packet *)cmd.reply_skb->data;
  1579. if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
  1580. IWL_ERR(priv, "Bad return from REPLY_RXON_ASSOC command\n");
  1581. rc = -EIO;
  1582. }
  1583. priv->alloc_rxb_skb--;
  1584. dev_kfree_skb_any(cmd.reply_skb);
  1585. return rc;
  1586. }
  1587. /**
  1588. * iwl3945_commit_rxon - commit staging_rxon to hardware
  1589. *
  1590. * The RXON command in staging_rxon is committed to the hardware and
  1591. * the active_rxon structure is updated with the new data. This
  1592. * function correctly transitions out of the RXON_ASSOC_MSK state if
  1593. * a HW tune is required based on the RXON structure changes.
  1594. */
  1595. static int iwl3945_commit_rxon(struct iwl_priv *priv)
  1596. {
  1597. /* cast away the const for active_rxon in this function */
  1598. struct iwl3945_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
  1599. struct iwl3945_rxon_cmd *staging_rxon = (void *)&priv->staging_rxon;
  1600. int rc = 0;
  1601. bool new_assoc =
  1602. !!(priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK);
  1603. if (!iwl_is_alive(priv))
  1604. return -1;
  1605. /* always get timestamp with Rx frame */
  1606. staging_rxon->flags |= RXON_FLG_TSF2HOST_MSK;
  1607. /* select antenna */
  1608. staging_rxon->flags &=
  1609. ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
  1610. staging_rxon->flags |= iwl3945_get_antenna_flags(priv);
  1611. rc = iwl_check_rxon_cmd(priv);
  1612. if (rc) {
  1613. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  1614. return -EINVAL;
  1615. }
  1616. /* If we don't need to send a full RXON, we can use
  1617. * iwl3945_rxon_assoc_cmd which is used to reconfigure filter
  1618. * and other flags for the current radio configuration. */
  1619. if (!iwl_full_rxon_required(priv)) {
  1620. rc = iwl_send_rxon_assoc(priv);
  1621. if (rc) {
  1622. IWL_ERR(priv, "Error setting RXON_ASSOC "
  1623. "configuration (%d).\n", rc);
  1624. return rc;
  1625. }
  1626. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1627. return 0;
  1628. }
  1629. /* If we are currently associated and the new config requires
  1630. * an RXON_ASSOC and the new config wants the associated mask enabled,
  1631. * we must clear the associated from the active configuration
  1632. * before we apply the new config */
  1633. if (iwl_is_associated(priv) && new_assoc) {
  1634. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  1635. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1636. /*
  1637. * reserved4 and 5 could have been filled by the iwlcore code.
  1638. * Let's clear them before pushing to the 3945.
  1639. */
  1640. active_rxon->reserved4 = 0;
  1641. active_rxon->reserved5 = 0;
  1642. rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
  1643. sizeof(struct iwl3945_rxon_cmd),
  1644. &priv->active_rxon);
  1645. /* If the mask clearing failed then we set
  1646. * active_rxon back to what it was previously */
  1647. if (rc) {
  1648. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  1649. IWL_ERR(priv, "Error clearing ASSOC_MSK on current "
  1650. "configuration (%d).\n", rc);
  1651. return rc;
  1652. }
  1653. }
  1654. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  1655. "* with%s RXON_FILTER_ASSOC_MSK\n"
  1656. "* channel = %d\n"
  1657. "* bssid = %pM\n",
  1658. (new_assoc ? "" : "out"),
  1659. le16_to_cpu(staging_rxon->channel),
  1660. staging_rxon->bssid_addr);
  1661. /*
  1662. * reserved4 and 5 could have been filled by the iwlcore code.
  1663. * Let's clear them before pushing to the 3945.
  1664. */
  1665. staging_rxon->reserved4 = 0;
  1666. staging_rxon->reserved5 = 0;
  1667. iwl_set_rxon_hwcrypto(priv, !iwl3945_mod_params.sw_crypto);
  1668. /* Apply the new configuration */
  1669. rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
  1670. sizeof(struct iwl3945_rxon_cmd),
  1671. staging_rxon);
  1672. if (rc) {
  1673. IWL_ERR(priv, "Error setting new configuration (%d).\n", rc);
  1674. return rc;
  1675. }
  1676. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1677. iwl_clear_stations_table(priv);
  1678. /* If we issue a new RXON command which required a tune then we must
  1679. * send a new TXPOWER command or we won't be able to Tx any frames */
  1680. rc = priv->cfg->ops->lib->send_tx_power(priv);
  1681. if (rc) {
  1682. IWL_ERR(priv, "Error setting Tx power (%d).\n", rc);
  1683. return rc;
  1684. }
  1685. /* Add the broadcast address so we can send broadcast frames */
  1686. if (iwl_add_station(priv, iwl_bcast_addr, false, CMD_SYNC, NULL) ==
  1687. IWL_INVALID_STATION) {
  1688. IWL_ERR(priv, "Error adding BROADCAST address for transmit.\n");
  1689. return -EIO;
  1690. }
  1691. /* If we have set the ASSOC_MSK and we are in BSS mode then
  1692. * add the IWL_AP_ID to the station rate table */
  1693. if (iwl_is_associated(priv) &&
  1694. (priv->iw_mode == NL80211_IFTYPE_STATION))
  1695. if (iwl_add_station(priv, priv->active_rxon.bssid_addr,
  1696. true, CMD_SYNC, NULL) == IWL_INVALID_STATION) {
  1697. IWL_ERR(priv, "Error adding AP address for transmit\n");
  1698. return -EIO;
  1699. }
  1700. /* Init the hardware's rate fallback order based on the band */
  1701. rc = iwl3945_init_hw_rate_table(priv);
  1702. if (rc) {
  1703. IWL_ERR(priv, "Error setting HW rate table: %02X\n", rc);
  1704. return -EIO;
  1705. }
  1706. return 0;
  1707. }
  1708. /* will add 3945 channel switch cmd handling later */
  1709. int iwl3945_hw_channel_switch(struct iwl_priv *priv, u16 channel)
  1710. {
  1711. return 0;
  1712. }
  1713. /**
  1714. * iwl3945_reg_txpower_periodic - called when time to check our temperature.
  1715. *
  1716. * -- reset periodic timer
  1717. * -- see if temp has changed enough to warrant re-calibration ... if so:
  1718. * -- correct coeffs for temp (can reset temp timer)
  1719. * -- save this temp as "last",
  1720. * -- send new set of gain settings to NIC
  1721. * NOTE: This should continue working, even when we're not associated,
  1722. * so we can keep our internal table of scan powers current. */
  1723. void iwl3945_reg_txpower_periodic(struct iwl_priv *priv)
  1724. {
  1725. /* This will kick in the "brute force"
  1726. * iwl3945_hw_reg_comp_txpower_temp() below */
  1727. if (!is_temp_calib_needed(priv))
  1728. goto reschedule;
  1729. /* Set up a new set of temp-adjusted TxPowers, send to NIC.
  1730. * This is based *only* on current temperature,
  1731. * ignoring any previous power measurements */
  1732. iwl3945_hw_reg_comp_txpower_temp(priv);
  1733. reschedule:
  1734. queue_delayed_work(priv->workqueue,
  1735. &priv->thermal_periodic, REG_RECALIB_PERIOD * HZ);
  1736. }
  1737. static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
  1738. {
  1739. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  1740. thermal_periodic.work);
  1741. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1742. return;
  1743. mutex_lock(&priv->mutex);
  1744. iwl3945_reg_txpower_periodic(priv);
  1745. mutex_unlock(&priv->mutex);
  1746. }
  1747. /**
  1748. * iwl3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
  1749. * for the channel.
  1750. *
  1751. * This function is used when initializing channel-info structs.
  1752. *
  1753. * NOTE: These channel groups do *NOT* match the bands above!
  1754. * These channel groups are based on factory-tested channels;
  1755. * on A-band, EEPROM's "group frequency" entries represent the top
  1756. * channel in each group 1-4. Group 5 All B/G channels are in group 0.
  1757. */
  1758. static u16 iwl3945_hw_reg_get_ch_grp_index(struct iwl_priv *priv,
  1759. const struct iwl_channel_info *ch_info)
  1760. {
  1761. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1762. struct iwl3945_eeprom_txpower_group *ch_grp = &eeprom->groups[0];
  1763. u8 group;
  1764. u16 group_index = 0; /* based on factory calib frequencies */
  1765. u8 grp_channel;
  1766. /* Find the group index for the channel ... don't use index 1(?) */
  1767. if (is_channel_a_band(ch_info)) {
  1768. for (group = 1; group < 5; group++) {
  1769. grp_channel = ch_grp[group].group_channel;
  1770. if (ch_info->channel <= grp_channel) {
  1771. group_index = group;
  1772. break;
  1773. }
  1774. }
  1775. /* group 4 has a few channels *above* its factory cal freq */
  1776. if (group == 5)
  1777. group_index = 4;
  1778. } else
  1779. group_index = 0; /* 2.4 GHz, group 0 */
  1780. IWL_DEBUG_POWER(priv, "Chnl %d mapped to grp %d\n", ch_info->channel,
  1781. group_index);
  1782. return group_index;
  1783. }
  1784. /**
  1785. * iwl3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
  1786. *
  1787. * Interpolate to get nominal (i.e. at factory calibration temperature) index
  1788. * into radio/DSP gain settings table for requested power.
  1789. */
  1790. static int iwl3945_hw_reg_get_matched_power_index(struct iwl_priv *priv,
  1791. s8 requested_power,
  1792. s32 setting_index, s32 *new_index)
  1793. {
  1794. const struct iwl3945_eeprom_txpower_group *chnl_grp = NULL;
  1795. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1796. s32 index0, index1;
  1797. s32 power = 2 * requested_power;
  1798. s32 i;
  1799. const struct iwl3945_eeprom_txpower_sample *samples;
  1800. s32 gains0, gains1;
  1801. s32 res;
  1802. s32 denominator;
  1803. chnl_grp = &eeprom->groups[setting_index];
  1804. samples = chnl_grp->samples;
  1805. for (i = 0; i < 5; i++) {
  1806. if (power == samples[i].power) {
  1807. *new_index = samples[i].gain_index;
  1808. return 0;
  1809. }
  1810. }
  1811. if (power > samples[1].power) {
  1812. index0 = 0;
  1813. index1 = 1;
  1814. } else if (power > samples[2].power) {
  1815. index0 = 1;
  1816. index1 = 2;
  1817. } else if (power > samples[3].power) {
  1818. index0 = 2;
  1819. index1 = 3;
  1820. } else {
  1821. index0 = 3;
  1822. index1 = 4;
  1823. }
  1824. denominator = (s32) samples[index1].power - (s32) samples[index0].power;
  1825. if (denominator == 0)
  1826. return -EINVAL;
  1827. gains0 = (s32) samples[index0].gain_index * (1 << 19);
  1828. gains1 = (s32) samples[index1].gain_index * (1 << 19);
  1829. res = gains0 + (gains1 - gains0) *
  1830. ((s32) power - (s32) samples[index0].power) / denominator +
  1831. (1 << 18);
  1832. *new_index = res >> 19;
  1833. return 0;
  1834. }
  1835. static void iwl3945_hw_reg_init_channel_groups(struct iwl_priv *priv)
  1836. {
  1837. u32 i;
  1838. s32 rate_index;
  1839. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1840. const struct iwl3945_eeprom_txpower_group *group;
  1841. IWL_DEBUG_POWER(priv, "Initializing factory calib info from EEPROM\n");
  1842. for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
  1843. s8 *clip_pwrs; /* table of power levels for each rate */
  1844. s8 satur_pwr; /* saturation power for each chnl group */
  1845. group = &eeprom->groups[i];
  1846. /* sanity check on factory saturation power value */
  1847. if (group->saturation_power < 40) {
  1848. IWL_WARN(priv, "Error: saturation power is %d, "
  1849. "less than minimum expected 40\n",
  1850. group->saturation_power);
  1851. return;
  1852. }
  1853. /*
  1854. * Derive requested power levels for each rate, based on
  1855. * hardware capabilities (saturation power for band).
  1856. * Basic value is 3dB down from saturation, with further
  1857. * power reductions for highest 3 data rates. These
  1858. * backoffs provide headroom for high rate modulation
  1859. * power peaks, without too much distortion (clipping).
  1860. */
  1861. /* we'll fill in this array with h/w max power levels */
  1862. clip_pwrs = (s8 *) priv->clip39_groups[i].clip_powers;
  1863. /* divide factory saturation power by 2 to find -3dB level */
  1864. satur_pwr = (s8) (group->saturation_power >> 1);
  1865. /* fill in channel group's nominal powers for each rate */
  1866. for (rate_index = 0;
  1867. rate_index < IWL_RATE_COUNT; rate_index++, clip_pwrs++) {
  1868. switch (rate_index) {
  1869. case IWL_RATE_36M_INDEX_TABLE:
  1870. if (i == 0) /* B/G */
  1871. *clip_pwrs = satur_pwr;
  1872. else /* A */
  1873. *clip_pwrs = satur_pwr - 5;
  1874. break;
  1875. case IWL_RATE_48M_INDEX_TABLE:
  1876. if (i == 0)
  1877. *clip_pwrs = satur_pwr - 7;
  1878. else
  1879. *clip_pwrs = satur_pwr - 10;
  1880. break;
  1881. case IWL_RATE_54M_INDEX_TABLE:
  1882. if (i == 0)
  1883. *clip_pwrs = satur_pwr - 9;
  1884. else
  1885. *clip_pwrs = satur_pwr - 12;
  1886. break;
  1887. default:
  1888. *clip_pwrs = satur_pwr;
  1889. break;
  1890. }
  1891. }
  1892. }
  1893. }
  1894. /**
  1895. * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
  1896. *
  1897. * Second pass (during init) to set up priv->channel_info
  1898. *
  1899. * Set up Tx-power settings in our channel info database for each VALID
  1900. * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
  1901. * and current temperature.
  1902. *
  1903. * Since this is based on current temperature (at init time), these values may
  1904. * not be valid for very long, but it gives us a starting/default point,
  1905. * and allows us to active (i.e. using Tx) scan.
  1906. *
  1907. * This does *not* write values to NIC, just sets up our internal table.
  1908. */
  1909. int iwl3945_txpower_set_from_eeprom(struct iwl_priv *priv)
  1910. {
  1911. struct iwl_channel_info *ch_info = NULL;
  1912. struct iwl3945_channel_power_info *pwr_info;
  1913. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1914. int delta_index;
  1915. u8 rate_index;
  1916. u8 scan_tbl_index;
  1917. const s8 *clip_pwrs; /* array of power levels for each rate */
  1918. u8 gain, dsp_atten;
  1919. s8 power;
  1920. u8 pwr_index, base_pwr_index, a_band;
  1921. u8 i;
  1922. int temperature;
  1923. /* save temperature reference,
  1924. * so we can determine next time to calibrate */
  1925. temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1926. priv->last_temperature = temperature;
  1927. iwl3945_hw_reg_init_channel_groups(priv);
  1928. /* initialize Tx power info for each and every channel, 2.4 and 5.x */
  1929. for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
  1930. i++, ch_info++) {
  1931. a_band = is_channel_a_band(ch_info);
  1932. if (!is_channel_valid(ch_info))
  1933. continue;
  1934. /* find this channel's channel group (*not* "band") index */
  1935. ch_info->group_index =
  1936. iwl3945_hw_reg_get_ch_grp_index(priv, ch_info);
  1937. /* Get this chnlgrp's rate->max/clip-powers table */
  1938. clip_pwrs = priv->clip39_groups[ch_info->group_index].clip_powers;
  1939. /* calculate power index *adjustment* value according to
  1940. * diff between current temperature and factory temperature */
  1941. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1942. eeprom->groups[ch_info->group_index].
  1943. temperature);
  1944. IWL_DEBUG_POWER(priv, "Delta index for channel %d: %d [%d]\n",
  1945. ch_info->channel, delta_index, temperature +
  1946. IWL_TEMP_CONVERT);
  1947. /* set tx power value for all OFDM rates */
  1948. for (rate_index = 0; rate_index < IWL_OFDM_RATES;
  1949. rate_index++) {
  1950. s32 uninitialized_var(power_idx);
  1951. int rc;
  1952. /* use channel group's clip-power table,
  1953. * but don't exceed channel's max power */
  1954. s8 pwr = min(ch_info->max_power_avg,
  1955. clip_pwrs[rate_index]);
  1956. pwr_info = &ch_info->power_info[rate_index];
  1957. /* get base (i.e. at factory-measured temperature)
  1958. * power table index for this rate's power */
  1959. rc = iwl3945_hw_reg_get_matched_power_index(priv, pwr,
  1960. ch_info->group_index,
  1961. &power_idx);
  1962. if (rc) {
  1963. IWL_ERR(priv, "Invalid power index\n");
  1964. return rc;
  1965. }
  1966. pwr_info->base_power_index = (u8) power_idx;
  1967. /* temperature compensate */
  1968. power_idx += delta_index;
  1969. /* stay within range of gain table */
  1970. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1971. /* fill 1 OFDM rate's iwl3945_channel_power_info struct */
  1972. pwr_info->requested_power = pwr;
  1973. pwr_info->power_table_index = (u8) power_idx;
  1974. pwr_info->tpc.tx_gain =
  1975. power_gain_table[a_band][power_idx].tx_gain;
  1976. pwr_info->tpc.dsp_atten =
  1977. power_gain_table[a_band][power_idx].dsp_atten;
  1978. }
  1979. /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
  1980. pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
  1981. power = pwr_info->requested_power +
  1982. IWL_CCK_FROM_OFDM_POWER_DIFF;
  1983. pwr_index = pwr_info->power_table_index +
  1984. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1985. base_pwr_index = pwr_info->base_power_index +
  1986. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1987. /* stay within table range */
  1988. pwr_index = iwl3945_hw_reg_fix_power_index(pwr_index);
  1989. gain = power_gain_table[a_band][pwr_index].tx_gain;
  1990. dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
  1991. /* fill each CCK rate's iwl3945_channel_power_info structure
  1992. * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
  1993. * NOTE: CCK rates start at end of OFDM rates! */
  1994. for (rate_index = 0;
  1995. rate_index < IWL_CCK_RATES; rate_index++) {
  1996. pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
  1997. pwr_info->requested_power = power;
  1998. pwr_info->power_table_index = pwr_index;
  1999. pwr_info->base_power_index = base_pwr_index;
  2000. pwr_info->tpc.tx_gain = gain;
  2001. pwr_info->tpc.dsp_atten = dsp_atten;
  2002. }
  2003. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  2004. for (scan_tbl_index = 0;
  2005. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  2006. s32 actual_index = (scan_tbl_index == 0) ?
  2007. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  2008. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  2009. actual_index, clip_pwrs, ch_info, a_band);
  2010. }
  2011. }
  2012. return 0;
  2013. }
  2014. int iwl3945_hw_rxq_stop(struct iwl_priv *priv)
  2015. {
  2016. int rc;
  2017. iwl_write_direct32(priv, FH39_RCSR_CONFIG(0), 0);
  2018. rc = iwl_poll_direct_bit(priv, FH39_RSSR_STATUS,
  2019. FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  2020. if (rc < 0)
  2021. IWL_ERR(priv, "Can't stop Rx DMA.\n");
  2022. return 0;
  2023. }
  2024. int iwl3945_hw_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  2025. {
  2026. int txq_id = txq->q.id;
  2027. struct iwl3945_shared *shared_data = priv->shared_virt;
  2028. shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
  2029. iwl_write_direct32(priv, FH39_CBCC_CTRL(txq_id), 0);
  2030. iwl_write_direct32(priv, FH39_CBCC_BASE(txq_id), 0);
  2031. iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id),
  2032. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
  2033. FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
  2034. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
  2035. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
  2036. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
  2037. /* fake read to flush all prev. writes */
  2038. iwl_read32(priv, FH39_TSSR_CBB_BASE);
  2039. return 0;
  2040. }
  2041. /*
  2042. * HCMD utils
  2043. */
  2044. static u16 iwl3945_get_hcmd_size(u8 cmd_id, u16 len)
  2045. {
  2046. switch (cmd_id) {
  2047. case REPLY_RXON:
  2048. return sizeof(struct iwl3945_rxon_cmd);
  2049. case POWER_TABLE_CMD:
  2050. return sizeof(struct iwl3945_powertable_cmd);
  2051. default:
  2052. return len;
  2053. }
  2054. }
  2055. static u16 iwl3945_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
  2056. {
  2057. struct iwl3945_addsta_cmd *addsta = (struct iwl3945_addsta_cmd *)data;
  2058. addsta->mode = cmd->mode;
  2059. memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
  2060. memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
  2061. addsta->station_flags = cmd->station_flags;
  2062. addsta->station_flags_msk = cmd->station_flags_msk;
  2063. addsta->tid_disable_tx = cpu_to_le16(0);
  2064. addsta->rate_n_flags = cmd->rate_n_flags;
  2065. addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
  2066. addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
  2067. addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
  2068. return (u16)sizeof(struct iwl3945_addsta_cmd);
  2069. }
  2070. /**
  2071. * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
  2072. */
  2073. int iwl3945_init_hw_rate_table(struct iwl_priv *priv)
  2074. {
  2075. int rc, i, index, prev_index;
  2076. struct iwl3945_rate_scaling_cmd rate_cmd = {
  2077. .reserved = {0, 0, 0},
  2078. };
  2079. struct iwl3945_rate_scaling_info *table = rate_cmd.table;
  2080. for (i = 0; i < ARRAY_SIZE(iwl3945_rates); i++) {
  2081. index = iwl3945_rates[i].table_rs_index;
  2082. table[index].rate_n_flags =
  2083. iwl3945_hw_set_rate_n_flags(iwl3945_rates[i].plcp, 0);
  2084. table[index].try_cnt = priv->retry_rate;
  2085. prev_index = iwl3945_get_prev_ieee_rate(i);
  2086. table[index].next_rate_index =
  2087. iwl3945_rates[prev_index].table_rs_index;
  2088. }
  2089. switch (priv->band) {
  2090. case IEEE80211_BAND_5GHZ:
  2091. IWL_DEBUG_RATE(priv, "Select A mode rate scale\n");
  2092. /* If one of the following CCK rates is used,
  2093. * have it fall back to the 6M OFDM rate */
  2094. for (i = IWL_RATE_1M_INDEX_TABLE;
  2095. i <= IWL_RATE_11M_INDEX_TABLE; i++)
  2096. table[i].next_rate_index =
  2097. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2098. /* Don't fall back to CCK rates */
  2099. table[IWL_RATE_12M_INDEX_TABLE].next_rate_index =
  2100. IWL_RATE_9M_INDEX_TABLE;
  2101. /* Don't drop out of OFDM rates */
  2102. table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
  2103. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2104. break;
  2105. case IEEE80211_BAND_2GHZ:
  2106. IWL_DEBUG_RATE(priv, "Select B/G mode rate scale\n");
  2107. /* If an OFDM rate is used, have it fall back to the
  2108. * 1M CCK rates */
  2109. if (!(priv->sta_supp_rates & IWL_OFDM_RATES_MASK) &&
  2110. iwl_is_associated(priv)) {
  2111. index = IWL_FIRST_CCK_RATE;
  2112. for (i = IWL_RATE_6M_INDEX_TABLE;
  2113. i <= IWL_RATE_54M_INDEX_TABLE; i++)
  2114. table[i].next_rate_index =
  2115. iwl3945_rates[index].table_rs_index;
  2116. index = IWL_RATE_11M_INDEX_TABLE;
  2117. /* CCK shouldn't fall back to OFDM... */
  2118. table[index].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
  2119. }
  2120. break;
  2121. default:
  2122. WARN_ON(1);
  2123. break;
  2124. }
  2125. /* Update the rate scaling for control frame Tx */
  2126. rate_cmd.table_id = 0;
  2127. rc = iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2128. &rate_cmd);
  2129. if (rc)
  2130. return rc;
  2131. /* Update the rate scaling for data frame Tx */
  2132. rate_cmd.table_id = 1;
  2133. return iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2134. &rate_cmd);
  2135. }
  2136. /* Called when initializing driver */
  2137. int iwl3945_hw_set_hw_params(struct iwl_priv *priv)
  2138. {
  2139. memset((void *)&priv->hw_params, 0,
  2140. sizeof(struct iwl_hw_params));
  2141. priv->shared_virt =
  2142. pci_alloc_consistent(priv->pci_dev,
  2143. sizeof(struct iwl3945_shared),
  2144. &priv->shared_phys);
  2145. if (!priv->shared_virt) {
  2146. IWL_ERR(priv, "failed to allocate pci memory\n");
  2147. mutex_unlock(&priv->mutex);
  2148. return -ENOMEM;
  2149. }
  2150. /* Assign number of Usable TX queues */
  2151. priv->hw_params.max_txq_num = IWL39_NUM_QUEUES;
  2152. priv->hw_params.tfd_size = sizeof(struct iwl3945_tfd);
  2153. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_3K;
  2154. priv->hw_params.max_pkt_size = 2342;
  2155. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  2156. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  2157. priv->hw_params.max_stations = IWL3945_STATION_COUNT;
  2158. priv->hw_params.bcast_sta_id = IWL3945_BROADCAST_ID;
  2159. priv->hw_params.rx_wrt_ptr_reg = FH39_RSCSR_CHNL0_WPTR;
  2160. priv->hw_params.max_beacon_itrvl = IWL39_MAX_UCODE_BEACON_INTERVAL;
  2161. return 0;
  2162. }
  2163. unsigned int iwl3945_hw_get_beacon_cmd(struct iwl_priv *priv,
  2164. struct iwl3945_frame *frame, u8 rate)
  2165. {
  2166. struct iwl3945_tx_beacon_cmd *tx_beacon_cmd;
  2167. unsigned int frame_size;
  2168. tx_beacon_cmd = (struct iwl3945_tx_beacon_cmd *)&frame->u;
  2169. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  2170. tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
  2171. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2172. frame_size = iwl3945_fill_beacon_frame(priv,
  2173. tx_beacon_cmd->frame,
  2174. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  2175. BUG_ON(frame_size > MAX_MPDU_SIZE);
  2176. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  2177. tx_beacon_cmd->tx.rate = rate;
  2178. tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
  2179. TX_CMD_FLG_TSF_MSK);
  2180. /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
  2181. tx_beacon_cmd->tx.supp_rates[0] =
  2182. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  2183. tx_beacon_cmd->tx.supp_rates[1] =
  2184. (IWL_CCK_BASIC_RATES_MASK & 0xF);
  2185. return sizeof(struct iwl3945_tx_beacon_cmd) + frame_size;
  2186. }
  2187. void iwl3945_hw_rx_handler_setup(struct iwl_priv *priv)
  2188. {
  2189. priv->rx_handlers[REPLY_TX] = iwl3945_rx_reply_tx;
  2190. priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
  2191. }
  2192. void iwl3945_hw_setup_deferred_work(struct iwl_priv *priv)
  2193. {
  2194. INIT_DELAYED_WORK(&priv->thermal_periodic,
  2195. iwl3945_bg_reg_txpower_periodic);
  2196. }
  2197. void iwl3945_hw_cancel_deferred_work(struct iwl_priv *priv)
  2198. {
  2199. cancel_delayed_work(&priv->thermal_periodic);
  2200. }
  2201. /* check contents of special bootstrap uCode SRAM */
  2202. static int iwl3945_verify_bsm(struct iwl_priv *priv)
  2203. {
  2204. __le32 *image = priv->ucode_boot.v_addr;
  2205. u32 len = priv->ucode_boot.len;
  2206. u32 reg;
  2207. u32 val;
  2208. IWL_DEBUG_INFO(priv, "Begin verify bsm\n");
  2209. /* verify BSM SRAM contents */
  2210. val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
  2211. for (reg = BSM_SRAM_LOWER_BOUND;
  2212. reg < BSM_SRAM_LOWER_BOUND + len;
  2213. reg += sizeof(u32), image++) {
  2214. val = iwl_read_prph(priv, reg);
  2215. if (val != le32_to_cpu(*image)) {
  2216. IWL_ERR(priv, "BSM uCode verification failed at "
  2217. "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
  2218. BSM_SRAM_LOWER_BOUND,
  2219. reg - BSM_SRAM_LOWER_BOUND, len,
  2220. val, le32_to_cpu(*image));
  2221. return -EIO;
  2222. }
  2223. }
  2224. IWL_DEBUG_INFO(priv, "BSM bootstrap uCode image OK\n");
  2225. return 0;
  2226. }
  2227. /******************************************************************************
  2228. *
  2229. * EEPROM related functions
  2230. *
  2231. ******************************************************************************/
  2232. /*
  2233. * Clear the OWNER_MSK, to establish driver (instead of uCode running on
  2234. * embedded controller) as EEPROM reader; each read is a series of pulses
  2235. * to/from the EEPROM chip, not a single event, so even reads could conflict
  2236. * if they weren't arbitrated by some ownership mechanism. Here, the driver
  2237. * simply claims ownership, which should be safe when this function is called
  2238. * (i.e. before loading uCode!).
  2239. */
  2240. static int iwl3945_eeprom_acquire_semaphore(struct iwl_priv *priv)
  2241. {
  2242. _iwl_clear_bit(priv, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
  2243. return 0;
  2244. }
  2245. static void iwl3945_eeprom_release_semaphore(struct iwl_priv *priv)
  2246. {
  2247. return;
  2248. }
  2249. /**
  2250. * iwl3945_load_bsm - Load bootstrap instructions
  2251. *
  2252. * BSM operation:
  2253. *
  2254. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  2255. * in special SRAM that does not power down during RFKILL. When powering back
  2256. * up after power-saving sleeps (or during initial uCode load), the BSM loads
  2257. * the bootstrap program into the on-board processor, and starts it.
  2258. *
  2259. * The bootstrap program loads (via DMA) instructions and data for a new
  2260. * program from host DRAM locations indicated by the host driver in the
  2261. * BSM_DRAM_* registers. Once the new program is loaded, it starts
  2262. * automatically.
  2263. *
  2264. * When initializing the NIC, the host driver points the BSM to the
  2265. * "initialize" uCode image. This uCode sets up some internal data, then
  2266. * notifies host via "initialize alive" that it is complete.
  2267. *
  2268. * The host then replaces the BSM_DRAM_* pointer values to point to the
  2269. * normal runtime uCode instructions and a backup uCode data cache buffer
  2270. * (filled initially with starting data values for the on-board processor),
  2271. * then triggers the "initialize" uCode to load and launch the runtime uCode,
  2272. * which begins normal operation.
  2273. *
  2274. * When doing a power-save shutdown, runtime uCode saves data SRAM into
  2275. * the backup data cache in DRAM before SRAM is powered down.
  2276. *
  2277. * When powering back up, the BSM loads the bootstrap program. This reloads
  2278. * the runtime uCode instructions and the backup data cache into SRAM,
  2279. * and re-launches the runtime uCode from where it left off.
  2280. */
  2281. static int iwl3945_load_bsm(struct iwl_priv *priv)
  2282. {
  2283. __le32 *image = priv->ucode_boot.v_addr;
  2284. u32 len = priv->ucode_boot.len;
  2285. dma_addr_t pinst;
  2286. dma_addr_t pdata;
  2287. u32 inst_len;
  2288. u32 data_len;
  2289. int rc;
  2290. int i;
  2291. u32 done;
  2292. u32 reg_offset;
  2293. IWL_DEBUG_INFO(priv, "Begin load bsm\n");
  2294. /* make sure bootstrap program is no larger than BSM's SRAM size */
  2295. if (len > IWL39_MAX_BSM_SIZE)
  2296. return -EINVAL;
  2297. /* Tell bootstrap uCode where to find the "Initialize" uCode
  2298. * in host DRAM ... host DRAM physical address bits 31:0 for 3945.
  2299. * NOTE: iwl3945_initialize_alive_start() will replace these values,
  2300. * after the "initialize" uCode has run, to point to
  2301. * runtime/protocol instructions and backup data cache. */
  2302. pinst = priv->ucode_init.p_addr;
  2303. pdata = priv->ucode_init_data.p_addr;
  2304. inst_len = priv->ucode_init.len;
  2305. data_len = priv->ucode_init_data.len;
  2306. iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  2307. iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  2308. iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
  2309. iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
  2310. /* Fill BSM memory with bootstrap instructions */
  2311. for (reg_offset = BSM_SRAM_LOWER_BOUND;
  2312. reg_offset < BSM_SRAM_LOWER_BOUND + len;
  2313. reg_offset += sizeof(u32), image++)
  2314. _iwl_write_prph(priv, reg_offset,
  2315. le32_to_cpu(*image));
  2316. rc = iwl3945_verify_bsm(priv);
  2317. if (rc)
  2318. return rc;
  2319. /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
  2320. iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
  2321. iwl_write_prph(priv, BSM_WR_MEM_DST_REG,
  2322. IWL39_RTC_INST_LOWER_BOUND);
  2323. iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
  2324. /* Load bootstrap code into instruction SRAM now,
  2325. * to prepare to load "initialize" uCode */
  2326. iwl_write_prph(priv, BSM_WR_CTRL_REG,
  2327. BSM_WR_CTRL_REG_BIT_START);
  2328. /* Wait for load of bootstrap uCode to finish */
  2329. for (i = 0; i < 100; i++) {
  2330. done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
  2331. if (!(done & BSM_WR_CTRL_REG_BIT_START))
  2332. break;
  2333. udelay(10);
  2334. }
  2335. if (i < 100)
  2336. IWL_DEBUG_INFO(priv, "BSM write complete, poll %d iterations\n", i);
  2337. else {
  2338. IWL_ERR(priv, "BSM write did not complete!\n");
  2339. return -EIO;
  2340. }
  2341. /* Enable future boot loads whenever power management unit triggers it
  2342. * (e.g. when powering back up after power-save shutdown) */
  2343. iwl_write_prph(priv, BSM_WR_CTRL_REG,
  2344. BSM_WR_CTRL_REG_BIT_START_EN);
  2345. return 0;
  2346. }
  2347. #define IWL3945_UCODE_GET(item) \
  2348. static u32 iwl3945_ucode_get_##item(const struct iwl_ucode_header *ucode,\
  2349. u32 api_ver) \
  2350. { \
  2351. return le32_to_cpu(ucode->u.v1.item); \
  2352. }
  2353. static u32 iwl3945_ucode_get_header_size(u32 api_ver)
  2354. {
  2355. return UCODE_HEADER_SIZE(1);
  2356. }
  2357. static u32 iwl3945_ucode_get_build(const struct iwl_ucode_header *ucode,
  2358. u32 api_ver)
  2359. {
  2360. return 0;
  2361. }
  2362. static u8 *iwl3945_ucode_get_data(const struct iwl_ucode_header *ucode,
  2363. u32 api_ver)
  2364. {
  2365. return (u8 *) ucode->u.v1.data;
  2366. }
  2367. IWL3945_UCODE_GET(inst_size);
  2368. IWL3945_UCODE_GET(data_size);
  2369. IWL3945_UCODE_GET(init_size);
  2370. IWL3945_UCODE_GET(init_data_size);
  2371. IWL3945_UCODE_GET(boot_size);
  2372. static struct iwl_hcmd_ops iwl3945_hcmd = {
  2373. .rxon_assoc = iwl3945_send_rxon_assoc,
  2374. .commit_rxon = iwl3945_commit_rxon,
  2375. };
  2376. static struct iwl_ucode_ops iwl3945_ucode = {
  2377. .get_header_size = iwl3945_ucode_get_header_size,
  2378. .get_build = iwl3945_ucode_get_build,
  2379. .get_inst_size = iwl3945_ucode_get_inst_size,
  2380. .get_data_size = iwl3945_ucode_get_data_size,
  2381. .get_init_size = iwl3945_ucode_get_init_size,
  2382. .get_init_data_size = iwl3945_ucode_get_init_data_size,
  2383. .get_boot_size = iwl3945_ucode_get_boot_size,
  2384. .get_data = iwl3945_ucode_get_data,
  2385. };
  2386. static struct iwl_lib_ops iwl3945_lib = {
  2387. .txq_attach_buf_to_tfd = iwl3945_hw_txq_attach_buf_to_tfd,
  2388. .txq_free_tfd = iwl3945_hw_txq_free_tfd,
  2389. .txq_init = iwl3945_hw_tx_queue_init,
  2390. .load_ucode = iwl3945_load_bsm,
  2391. .dump_nic_event_log = iwl3945_dump_nic_event_log,
  2392. .dump_nic_error_log = iwl3945_dump_nic_error_log,
  2393. .apm_ops = {
  2394. .init = iwl3945_apm_init,
  2395. .stop = iwl_apm_stop,
  2396. .config = iwl3945_nic_config,
  2397. .set_pwr_src = iwl3945_set_pwr_src,
  2398. },
  2399. .eeprom_ops = {
  2400. .regulatory_bands = {
  2401. EEPROM_REGULATORY_BAND_1_CHANNELS,
  2402. EEPROM_REGULATORY_BAND_2_CHANNELS,
  2403. EEPROM_REGULATORY_BAND_3_CHANNELS,
  2404. EEPROM_REGULATORY_BAND_4_CHANNELS,
  2405. EEPROM_REGULATORY_BAND_5_CHANNELS,
  2406. EEPROM_REGULATORY_BAND_NO_HT40,
  2407. EEPROM_REGULATORY_BAND_NO_HT40,
  2408. },
  2409. .verify_signature = iwlcore_eeprom_verify_signature,
  2410. .acquire_semaphore = iwl3945_eeprom_acquire_semaphore,
  2411. .release_semaphore = iwl3945_eeprom_release_semaphore,
  2412. .query_addr = iwlcore_eeprom_query_addr,
  2413. },
  2414. .send_tx_power = iwl3945_send_tx_power,
  2415. .is_valid_rtc_data_addr = iwl3945_hw_valid_rtc_data_addr,
  2416. .post_associate = iwl3945_post_associate,
  2417. .isr = iwl_isr_legacy,
  2418. .config_ap = iwl3945_config_ap,
  2419. };
  2420. static struct iwl_hcmd_utils_ops iwl3945_hcmd_utils = {
  2421. .get_hcmd_size = iwl3945_get_hcmd_size,
  2422. .build_addsta_hcmd = iwl3945_build_addsta_hcmd,
  2423. };
  2424. static struct iwl_ops iwl3945_ops = {
  2425. .ucode = &iwl3945_ucode,
  2426. .lib = &iwl3945_lib,
  2427. .hcmd = &iwl3945_hcmd,
  2428. .utils = &iwl3945_hcmd_utils,
  2429. .led = &iwl3945_led_ops,
  2430. };
  2431. static struct iwl_cfg iwl3945_bg_cfg = {
  2432. .name = "3945BG",
  2433. .fw_name_pre = IWL3945_FW_PRE,
  2434. .ucode_api_max = IWL3945_UCODE_API_MAX,
  2435. .ucode_api_min = IWL3945_UCODE_API_MIN,
  2436. .sku = IWL_SKU_G,
  2437. .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
  2438. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2439. .ops = &iwl3945_ops,
  2440. .mod_params = &iwl3945_mod_params,
  2441. .use_isr_legacy = true,
  2442. .ht_greenfield_support = false,
  2443. .led_compensation = 64,
  2444. };
  2445. static struct iwl_cfg iwl3945_abg_cfg = {
  2446. .name = "3945ABG",
  2447. .fw_name_pre = IWL3945_FW_PRE,
  2448. .ucode_api_max = IWL3945_UCODE_API_MAX,
  2449. .ucode_api_min = IWL3945_UCODE_API_MIN,
  2450. .sku = IWL_SKU_A|IWL_SKU_G,
  2451. .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
  2452. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2453. .ops = &iwl3945_ops,
  2454. .mod_params = &iwl3945_mod_params,
  2455. .use_isr_legacy = true,
  2456. .ht_greenfield_support = false,
  2457. .led_compensation = 64,
  2458. };
  2459. struct pci_device_id iwl3945_hw_card_ids[] = {
  2460. {IWL_PCI_DEVICE(0x4222, 0x1005, iwl3945_bg_cfg)},
  2461. {IWL_PCI_DEVICE(0x4222, 0x1034, iwl3945_bg_cfg)},
  2462. {IWL_PCI_DEVICE(0x4222, 0x1044, iwl3945_bg_cfg)},
  2463. {IWL_PCI_DEVICE(0x4227, 0x1014, iwl3945_bg_cfg)},
  2464. {IWL_PCI_DEVICE(0x4222, PCI_ANY_ID, iwl3945_abg_cfg)},
  2465. {IWL_PCI_DEVICE(0x4227, PCI_ANY_ID, iwl3945_abg_cfg)},
  2466. {0}
  2467. };
  2468. MODULE_DEVICE_TABLE(pci, iwl3945_hw_card_ids);