niu.c 210 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453
  1. /* niu.c: Neptune ethernet driver.
  2. *
  3. * Copyright (C) 2007, 2008 David S. Miller (davem@davemloft.net)
  4. */
  5. #include <linux/module.h>
  6. #include <linux/init.h>
  7. #include <linux/pci.h>
  8. #include <linux/dma-mapping.h>
  9. #include <linux/netdevice.h>
  10. #include <linux/ethtool.h>
  11. #include <linux/etherdevice.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/delay.h>
  14. #include <linux/bitops.h>
  15. #include <linux/mii.h>
  16. #include <linux/if_ether.h>
  17. #include <linux/if_vlan.h>
  18. #include <linux/ip.h>
  19. #include <linux/in.h>
  20. #include <linux/ipv6.h>
  21. #include <linux/log2.h>
  22. #include <linux/jiffies.h>
  23. #include <linux/crc32.h>
  24. #include <linux/io.h>
  25. #ifdef CONFIG_SPARC64
  26. #include <linux/of_device.h>
  27. #endif
  28. #include "niu.h"
  29. #define DRV_MODULE_NAME "niu"
  30. #define PFX DRV_MODULE_NAME ": "
  31. #define DRV_MODULE_VERSION "1.0"
  32. #define DRV_MODULE_RELDATE "Nov 14, 2008"
  33. static char version[] __devinitdata =
  34. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  35. MODULE_AUTHOR("David S. Miller (davem@davemloft.net)");
  36. MODULE_DESCRIPTION("NIU ethernet driver");
  37. MODULE_LICENSE("GPL");
  38. MODULE_VERSION(DRV_MODULE_VERSION);
  39. #ifndef DMA_44BIT_MASK
  40. #define DMA_44BIT_MASK 0x00000fffffffffffULL
  41. #endif
  42. #ifndef readq
  43. static u64 readq(void __iomem *reg)
  44. {
  45. return ((u64) readl(reg)) | (((u64) readl(reg + 4UL)) << 32);
  46. }
  47. static void writeq(u64 val, void __iomem *reg)
  48. {
  49. writel(val & 0xffffffff, reg);
  50. writel(val >> 32, reg + 0x4UL);
  51. }
  52. #endif
  53. static struct pci_device_id niu_pci_tbl[] = {
  54. {PCI_DEVICE(PCI_VENDOR_ID_SUN, 0xabcd)},
  55. {}
  56. };
  57. MODULE_DEVICE_TABLE(pci, niu_pci_tbl);
  58. #define NIU_TX_TIMEOUT (5 * HZ)
  59. #define nr64(reg) readq(np->regs + (reg))
  60. #define nw64(reg, val) writeq((val), np->regs + (reg))
  61. #define nr64_mac(reg) readq(np->mac_regs + (reg))
  62. #define nw64_mac(reg, val) writeq((val), np->mac_regs + (reg))
  63. #define nr64_ipp(reg) readq(np->regs + np->ipp_off + (reg))
  64. #define nw64_ipp(reg, val) writeq((val), np->regs + np->ipp_off + (reg))
  65. #define nr64_pcs(reg) readq(np->regs + np->pcs_off + (reg))
  66. #define nw64_pcs(reg, val) writeq((val), np->regs + np->pcs_off + (reg))
  67. #define nr64_xpcs(reg) readq(np->regs + np->xpcs_off + (reg))
  68. #define nw64_xpcs(reg, val) writeq((val), np->regs + np->xpcs_off + (reg))
  69. #define NIU_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
  70. static int niu_debug;
  71. static int debug = -1;
  72. module_param(debug, int, 0);
  73. MODULE_PARM_DESC(debug, "NIU debug level");
  74. #define niudbg(TYPE, f, a...) \
  75. do { if ((np)->msg_enable & NETIF_MSG_##TYPE) \
  76. printk(KERN_DEBUG PFX f, ## a); \
  77. } while (0)
  78. #define niuinfo(TYPE, f, a...) \
  79. do { if ((np)->msg_enable & NETIF_MSG_##TYPE) \
  80. printk(KERN_INFO PFX f, ## a); \
  81. } while (0)
  82. #define niuwarn(TYPE, f, a...) \
  83. do { if ((np)->msg_enable & NETIF_MSG_##TYPE) \
  84. printk(KERN_WARNING PFX f, ## a); \
  85. } while (0)
  86. #define niu_lock_parent(np, flags) \
  87. spin_lock_irqsave(&np->parent->lock, flags)
  88. #define niu_unlock_parent(np, flags) \
  89. spin_unlock_irqrestore(&np->parent->lock, flags)
  90. static int serdes_init_10g_serdes(struct niu *np);
  91. static int __niu_wait_bits_clear_mac(struct niu *np, unsigned long reg,
  92. u64 bits, int limit, int delay)
  93. {
  94. while (--limit >= 0) {
  95. u64 val = nr64_mac(reg);
  96. if (!(val & bits))
  97. break;
  98. udelay(delay);
  99. }
  100. if (limit < 0)
  101. return -ENODEV;
  102. return 0;
  103. }
  104. static int __niu_set_and_wait_clear_mac(struct niu *np, unsigned long reg,
  105. u64 bits, int limit, int delay,
  106. const char *reg_name)
  107. {
  108. int err;
  109. nw64_mac(reg, bits);
  110. err = __niu_wait_bits_clear_mac(np, reg, bits, limit, delay);
  111. if (err)
  112. dev_err(np->device, PFX "%s: bits (%llx) of register %s "
  113. "would not clear, val[%llx]\n",
  114. np->dev->name, (unsigned long long) bits, reg_name,
  115. (unsigned long long) nr64_mac(reg));
  116. return err;
  117. }
  118. #define niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  119. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  120. __niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  121. })
  122. static int __niu_wait_bits_clear_ipp(struct niu *np, unsigned long reg,
  123. u64 bits, int limit, int delay)
  124. {
  125. while (--limit >= 0) {
  126. u64 val = nr64_ipp(reg);
  127. if (!(val & bits))
  128. break;
  129. udelay(delay);
  130. }
  131. if (limit < 0)
  132. return -ENODEV;
  133. return 0;
  134. }
  135. static int __niu_set_and_wait_clear_ipp(struct niu *np, unsigned long reg,
  136. u64 bits, int limit, int delay,
  137. const char *reg_name)
  138. {
  139. int err;
  140. u64 val;
  141. val = nr64_ipp(reg);
  142. val |= bits;
  143. nw64_ipp(reg, val);
  144. err = __niu_wait_bits_clear_ipp(np, reg, bits, limit, delay);
  145. if (err)
  146. dev_err(np->device, PFX "%s: bits (%llx) of register %s "
  147. "would not clear, val[%llx]\n",
  148. np->dev->name, (unsigned long long) bits, reg_name,
  149. (unsigned long long) nr64_ipp(reg));
  150. return err;
  151. }
  152. #define niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  153. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  154. __niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  155. })
  156. static int __niu_wait_bits_clear(struct niu *np, unsigned long reg,
  157. u64 bits, int limit, int delay)
  158. {
  159. while (--limit >= 0) {
  160. u64 val = nr64(reg);
  161. if (!(val & bits))
  162. break;
  163. udelay(delay);
  164. }
  165. if (limit < 0)
  166. return -ENODEV;
  167. return 0;
  168. }
  169. #define niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY) \
  170. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  171. __niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY); \
  172. })
  173. static int __niu_set_and_wait_clear(struct niu *np, unsigned long reg,
  174. u64 bits, int limit, int delay,
  175. const char *reg_name)
  176. {
  177. int err;
  178. nw64(reg, bits);
  179. err = __niu_wait_bits_clear(np, reg, bits, limit, delay);
  180. if (err)
  181. dev_err(np->device, PFX "%s: bits (%llx) of register %s "
  182. "would not clear, val[%llx]\n",
  183. np->dev->name, (unsigned long long) bits, reg_name,
  184. (unsigned long long) nr64(reg));
  185. return err;
  186. }
  187. #define niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  188. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  189. __niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  190. })
  191. static void niu_ldg_rearm(struct niu *np, struct niu_ldg *lp, int on)
  192. {
  193. u64 val = (u64) lp->timer;
  194. if (on)
  195. val |= LDG_IMGMT_ARM;
  196. nw64(LDG_IMGMT(lp->ldg_num), val);
  197. }
  198. static int niu_ldn_irq_enable(struct niu *np, int ldn, int on)
  199. {
  200. unsigned long mask_reg, bits;
  201. u64 val;
  202. if (ldn < 0 || ldn > LDN_MAX)
  203. return -EINVAL;
  204. if (ldn < 64) {
  205. mask_reg = LD_IM0(ldn);
  206. bits = LD_IM0_MASK;
  207. } else {
  208. mask_reg = LD_IM1(ldn - 64);
  209. bits = LD_IM1_MASK;
  210. }
  211. val = nr64(mask_reg);
  212. if (on)
  213. val &= ~bits;
  214. else
  215. val |= bits;
  216. nw64(mask_reg, val);
  217. return 0;
  218. }
  219. static int niu_enable_ldn_in_ldg(struct niu *np, struct niu_ldg *lp, int on)
  220. {
  221. struct niu_parent *parent = np->parent;
  222. int i;
  223. for (i = 0; i <= LDN_MAX; i++) {
  224. int err;
  225. if (parent->ldg_map[i] != lp->ldg_num)
  226. continue;
  227. err = niu_ldn_irq_enable(np, i, on);
  228. if (err)
  229. return err;
  230. }
  231. return 0;
  232. }
  233. static int niu_enable_interrupts(struct niu *np, int on)
  234. {
  235. int i;
  236. for (i = 0; i < np->num_ldg; i++) {
  237. struct niu_ldg *lp = &np->ldg[i];
  238. int err;
  239. err = niu_enable_ldn_in_ldg(np, lp, on);
  240. if (err)
  241. return err;
  242. }
  243. for (i = 0; i < np->num_ldg; i++)
  244. niu_ldg_rearm(np, &np->ldg[i], on);
  245. return 0;
  246. }
  247. static u32 phy_encode(u32 type, int port)
  248. {
  249. return (type << (port * 2));
  250. }
  251. static u32 phy_decode(u32 val, int port)
  252. {
  253. return (val >> (port * 2)) & PORT_TYPE_MASK;
  254. }
  255. static int mdio_wait(struct niu *np)
  256. {
  257. int limit = 1000;
  258. u64 val;
  259. while (--limit > 0) {
  260. val = nr64(MIF_FRAME_OUTPUT);
  261. if ((val >> MIF_FRAME_OUTPUT_TA_SHIFT) & 0x1)
  262. return val & MIF_FRAME_OUTPUT_DATA;
  263. udelay(10);
  264. }
  265. return -ENODEV;
  266. }
  267. static int mdio_read(struct niu *np, int port, int dev, int reg)
  268. {
  269. int err;
  270. nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg));
  271. err = mdio_wait(np);
  272. if (err < 0)
  273. return err;
  274. nw64(MIF_FRAME_OUTPUT, MDIO_READ_OP(port, dev));
  275. return mdio_wait(np);
  276. }
  277. static int mdio_write(struct niu *np, int port, int dev, int reg, int data)
  278. {
  279. int err;
  280. nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg));
  281. err = mdio_wait(np);
  282. if (err < 0)
  283. return err;
  284. nw64(MIF_FRAME_OUTPUT, MDIO_WRITE_OP(port, dev, data));
  285. err = mdio_wait(np);
  286. if (err < 0)
  287. return err;
  288. return 0;
  289. }
  290. static int mii_read(struct niu *np, int port, int reg)
  291. {
  292. nw64(MIF_FRAME_OUTPUT, MII_READ_OP(port, reg));
  293. return mdio_wait(np);
  294. }
  295. static int mii_write(struct niu *np, int port, int reg, int data)
  296. {
  297. int err;
  298. nw64(MIF_FRAME_OUTPUT, MII_WRITE_OP(port, reg, data));
  299. err = mdio_wait(np);
  300. if (err < 0)
  301. return err;
  302. return 0;
  303. }
  304. static int esr2_set_tx_cfg(struct niu *np, unsigned long channel, u32 val)
  305. {
  306. int err;
  307. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  308. ESR2_TI_PLL_TX_CFG_L(channel),
  309. val & 0xffff);
  310. if (!err)
  311. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  312. ESR2_TI_PLL_TX_CFG_H(channel),
  313. val >> 16);
  314. return err;
  315. }
  316. static int esr2_set_rx_cfg(struct niu *np, unsigned long channel, u32 val)
  317. {
  318. int err;
  319. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  320. ESR2_TI_PLL_RX_CFG_L(channel),
  321. val & 0xffff);
  322. if (!err)
  323. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  324. ESR2_TI_PLL_RX_CFG_H(channel),
  325. val >> 16);
  326. return err;
  327. }
  328. /* Mode is always 10G fiber. */
  329. static int serdes_init_niu_10g_fiber(struct niu *np)
  330. {
  331. struct niu_link_config *lp = &np->link_config;
  332. u32 tx_cfg, rx_cfg;
  333. unsigned long i;
  334. tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV);
  335. rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
  336. PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
  337. PLL_RX_CFG_EQ_LP_ADAPTIVE);
  338. if (lp->loopback_mode == LOOPBACK_PHY) {
  339. u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
  340. mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  341. ESR2_TI_PLL_TEST_CFG_L, test_cfg);
  342. tx_cfg |= PLL_TX_CFG_ENTEST;
  343. rx_cfg |= PLL_RX_CFG_ENTEST;
  344. }
  345. /* Initialize all 4 lanes of the SERDES. */
  346. for (i = 0; i < 4; i++) {
  347. int err = esr2_set_tx_cfg(np, i, tx_cfg);
  348. if (err)
  349. return err;
  350. }
  351. for (i = 0; i < 4; i++) {
  352. int err = esr2_set_rx_cfg(np, i, rx_cfg);
  353. if (err)
  354. return err;
  355. }
  356. return 0;
  357. }
  358. static int serdes_init_niu_1g_serdes(struct niu *np)
  359. {
  360. struct niu_link_config *lp = &np->link_config;
  361. u16 pll_cfg, pll_sts;
  362. int max_retry = 100;
  363. u64 sig, mask, val;
  364. u32 tx_cfg, rx_cfg;
  365. unsigned long i;
  366. int err;
  367. tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV |
  368. PLL_TX_CFG_RATE_HALF);
  369. rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
  370. PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
  371. PLL_RX_CFG_RATE_HALF);
  372. if (np->port == 0)
  373. rx_cfg |= PLL_RX_CFG_EQ_LP_ADAPTIVE;
  374. if (lp->loopback_mode == LOOPBACK_PHY) {
  375. u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
  376. mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  377. ESR2_TI_PLL_TEST_CFG_L, test_cfg);
  378. tx_cfg |= PLL_TX_CFG_ENTEST;
  379. rx_cfg |= PLL_RX_CFG_ENTEST;
  380. }
  381. /* Initialize PLL for 1G */
  382. pll_cfg = (PLL_CFG_ENPLL | PLL_CFG_MPY_8X);
  383. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  384. ESR2_TI_PLL_CFG_L, pll_cfg);
  385. if (err) {
  386. dev_err(np->device, PFX "NIU Port %d "
  387. "serdes_init_niu_1g_serdes: "
  388. "mdio write to ESR2_TI_PLL_CFG_L failed", np->port);
  389. return err;
  390. }
  391. pll_sts = PLL_CFG_ENPLL;
  392. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  393. ESR2_TI_PLL_STS_L, pll_sts);
  394. if (err) {
  395. dev_err(np->device, PFX "NIU Port %d "
  396. "serdes_init_niu_1g_serdes: "
  397. "mdio write to ESR2_TI_PLL_STS_L failed", np->port);
  398. return err;
  399. }
  400. udelay(200);
  401. /* Initialize all 4 lanes of the SERDES. */
  402. for (i = 0; i < 4; i++) {
  403. err = esr2_set_tx_cfg(np, i, tx_cfg);
  404. if (err)
  405. return err;
  406. }
  407. for (i = 0; i < 4; i++) {
  408. err = esr2_set_rx_cfg(np, i, rx_cfg);
  409. if (err)
  410. return err;
  411. }
  412. switch (np->port) {
  413. case 0:
  414. val = (ESR_INT_SRDY0_P0 | ESR_INT_DET0_P0);
  415. mask = val;
  416. break;
  417. case 1:
  418. val = (ESR_INT_SRDY0_P1 | ESR_INT_DET0_P1);
  419. mask = val;
  420. break;
  421. default:
  422. return -EINVAL;
  423. }
  424. while (max_retry--) {
  425. sig = nr64(ESR_INT_SIGNALS);
  426. if ((sig & mask) == val)
  427. break;
  428. mdelay(500);
  429. }
  430. if ((sig & mask) != val) {
  431. dev_err(np->device, PFX "Port %u signal bits [%08x] are not "
  432. "[%08x]\n", np->port, (int) (sig & mask), (int) val);
  433. return -ENODEV;
  434. }
  435. return 0;
  436. }
  437. static int serdes_init_niu_10g_serdes(struct niu *np)
  438. {
  439. struct niu_link_config *lp = &np->link_config;
  440. u32 tx_cfg, rx_cfg, pll_cfg, pll_sts;
  441. int max_retry = 100;
  442. u64 sig, mask, val;
  443. unsigned long i;
  444. int err;
  445. tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV);
  446. rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
  447. PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
  448. PLL_RX_CFG_EQ_LP_ADAPTIVE);
  449. if (lp->loopback_mode == LOOPBACK_PHY) {
  450. u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
  451. mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  452. ESR2_TI_PLL_TEST_CFG_L, test_cfg);
  453. tx_cfg |= PLL_TX_CFG_ENTEST;
  454. rx_cfg |= PLL_RX_CFG_ENTEST;
  455. }
  456. /* Initialize PLL for 10G */
  457. pll_cfg = (PLL_CFG_ENPLL | PLL_CFG_MPY_10X);
  458. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  459. ESR2_TI_PLL_CFG_L, pll_cfg & 0xffff);
  460. if (err) {
  461. dev_err(np->device, PFX "NIU Port %d "
  462. "serdes_init_niu_10g_serdes: "
  463. "mdio write to ESR2_TI_PLL_CFG_L failed", np->port);
  464. return err;
  465. }
  466. pll_sts = PLL_CFG_ENPLL;
  467. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  468. ESR2_TI_PLL_STS_L, pll_sts & 0xffff);
  469. if (err) {
  470. dev_err(np->device, PFX "NIU Port %d "
  471. "serdes_init_niu_10g_serdes: "
  472. "mdio write to ESR2_TI_PLL_STS_L failed", np->port);
  473. return err;
  474. }
  475. udelay(200);
  476. /* Initialize all 4 lanes of the SERDES. */
  477. for (i = 0; i < 4; i++) {
  478. err = esr2_set_tx_cfg(np, i, tx_cfg);
  479. if (err)
  480. return err;
  481. }
  482. for (i = 0; i < 4; i++) {
  483. err = esr2_set_rx_cfg(np, i, rx_cfg);
  484. if (err)
  485. return err;
  486. }
  487. /* check if serdes is ready */
  488. switch (np->port) {
  489. case 0:
  490. mask = ESR_INT_SIGNALS_P0_BITS;
  491. val = (ESR_INT_SRDY0_P0 |
  492. ESR_INT_DET0_P0 |
  493. ESR_INT_XSRDY_P0 |
  494. ESR_INT_XDP_P0_CH3 |
  495. ESR_INT_XDP_P0_CH2 |
  496. ESR_INT_XDP_P0_CH1 |
  497. ESR_INT_XDP_P0_CH0);
  498. break;
  499. case 1:
  500. mask = ESR_INT_SIGNALS_P1_BITS;
  501. val = (ESR_INT_SRDY0_P1 |
  502. ESR_INT_DET0_P1 |
  503. ESR_INT_XSRDY_P1 |
  504. ESR_INT_XDP_P1_CH3 |
  505. ESR_INT_XDP_P1_CH2 |
  506. ESR_INT_XDP_P1_CH1 |
  507. ESR_INT_XDP_P1_CH0);
  508. break;
  509. default:
  510. return -EINVAL;
  511. }
  512. while (max_retry--) {
  513. sig = nr64(ESR_INT_SIGNALS);
  514. if ((sig & mask) == val)
  515. break;
  516. mdelay(500);
  517. }
  518. if ((sig & mask) != val) {
  519. pr_info(PFX "NIU Port %u signal bits [%08x] are not "
  520. "[%08x] for 10G...trying 1G\n",
  521. np->port, (int) (sig & mask), (int) val);
  522. /* 10G failed, try initializing at 1G */
  523. err = serdes_init_niu_1g_serdes(np);
  524. if (!err) {
  525. np->flags &= ~NIU_FLAGS_10G;
  526. np->mac_xcvr = MAC_XCVR_PCS;
  527. } else {
  528. dev_err(np->device, PFX "Port %u 10G/1G SERDES "
  529. "Link Failed \n", np->port);
  530. return -ENODEV;
  531. }
  532. }
  533. return 0;
  534. }
  535. static int esr_read_rxtx_ctrl(struct niu *np, unsigned long chan, u32 *val)
  536. {
  537. int err;
  538. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR, ESR_RXTX_CTRL_L(chan));
  539. if (err >= 0) {
  540. *val = (err & 0xffff);
  541. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  542. ESR_RXTX_CTRL_H(chan));
  543. if (err >= 0)
  544. *val |= ((err & 0xffff) << 16);
  545. err = 0;
  546. }
  547. return err;
  548. }
  549. static int esr_read_glue0(struct niu *np, unsigned long chan, u32 *val)
  550. {
  551. int err;
  552. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  553. ESR_GLUE_CTRL0_L(chan));
  554. if (err >= 0) {
  555. *val = (err & 0xffff);
  556. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  557. ESR_GLUE_CTRL0_H(chan));
  558. if (err >= 0) {
  559. *val |= ((err & 0xffff) << 16);
  560. err = 0;
  561. }
  562. }
  563. return err;
  564. }
  565. static int esr_read_reset(struct niu *np, u32 *val)
  566. {
  567. int err;
  568. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  569. ESR_RXTX_RESET_CTRL_L);
  570. if (err >= 0) {
  571. *val = (err & 0xffff);
  572. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  573. ESR_RXTX_RESET_CTRL_H);
  574. if (err >= 0) {
  575. *val |= ((err & 0xffff) << 16);
  576. err = 0;
  577. }
  578. }
  579. return err;
  580. }
  581. static int esr_write_rxtx_ctrl(struct niu *np, unsigned long chan, u32 val)
  582. {
  583. int err;
  584. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  585. ESR_RXTX_CTRL_L(chan), val & 0xffff);
  586. if (!err)
  587. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  588. ESR_RXTX_CTRL_H(chan), (val >> 16));
  589. return err;
  590. }
  591. static int esr_write_glue0(struct niu *np, unsigned long chan, u32 val)
  592. {
  593. int err;
  594. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  595. ESR_GLUE_CTRL0_L(chan), val & 0xffff);
  596. if (!err)
  597. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  598. ESR_GLUE_CTRL0_H(chan), (val >> 16));
  599. return err;
  600. }
  601. static int esr_reset(struct niu *np)
  602. {
  603. u32 reset;
  604. int err;
  605. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  606. ESR_RXTX_RESET_CTRL_L, 0x0000);
  607. if (err)
  608. return err;
  609. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  610. ESR_RXTX_RESET_CTRL_H, 0xffff);
  611. if (err)
  612. return err;
  613. udelay(200);
  614. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  615. ESR_RXTX_RESET_CTRL_L, 0xffff);
  616. if (err)
  617. return err;
  618. udelay(200);
  619. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  620. ESR_RXTX_RESET_CTRL_H, 0x0000);
  621. if (err)
  622. return err;
  623. udelay(200);
  624. err = esr_read_reset(np, &reset);
  625. if (err)
  626. return err;
  627. if (reset != 0) {
  628. dev_err(np->device, PFX "Port %u ESR_RESET "
  629. "did not clear [%08x]\n",
  630. np->port, reset);
  631. return -ENODEV;
  632. }
  633. return 0;
  634. }
  635. static int serdes_init_10g(struct niu *np)
  636. {
  637. struct niu_link_config *lp = &np->link_config;
  638. unsigned long ctrl_reg, test_cfg_reg, i;
  639. u64 ctrl_val, test_cfg_val, sig, mask, val;
  640. int err;
  641. switch (np->port) {
  642. case 0:
  643. ctrl_reg = ENET_SERDES_0_CTRL_CFG;
  644. test_cfg_reg = ENET_SERDES_0_TEST_CFG;
  645. break;
  646. case 1:
  647. ctrl_reg = ENET_SERDES_1_CTRL_CFG;
  648. test_cfg_reg = ENET_SERDES_1_TEST_CFG;
  649. break;
  650. default:
  651. return -EINVAL;
  652. }
  653. ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
  654. ENET_SERDES_CTRL_SDET_1 |
  655. ENET_SERDES_CTRL_SDET_2 |
  656. ENET_SERDES_CTRL_SDET_3 |
  657. (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
  658. (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
  659. (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
  660. (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
  661. (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
  662. (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
  663. (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
  664. (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
  665. test_cfg_val = 0;
  666. if (lp->loopback_mode == LOOPBACK_PHY) {
  667. test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
  668. ENET_SERDES_TEST_MD_0_SHIFT) |
  669. (ENET_TEST_MD_PAD_LOOPBACK <<
  670. ENET_SERDES_TEST_MD_1_SHIFT) |
  671. (ENET_TEST_MD_PAD_LOOPBACK <<
  672. ENET_SERDES_TEST_MD_2_SHIFT) |
  673. (ENET_TEST_MD_PAD_LOOPBACK <<
  674. ENET_SERDES_TEST_MD_3_SHIFT));
  675. }
  676. nw64(ctrl_reg, ctrl_val);
  677. nw64(test_cfg_reg, test_cfg_val);
  678. /* Initialize all 4 lanes of the SERDES. */
  679. for (i = 0; i < 4; i++) {
  680. u32 rxtx_ctrl, glue0;
  681. err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
  682. if (err)
  683. return err;
  684. err = esr_read_glue0(np, i, &glue0);
  685. if (err)
  686. return err;
  687. rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
  688. rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
  689. (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
  690. glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
  691. ESR_GLUE_CTRL0_THCNT |
  692. ESR_GLUE_CTRL0_BLTIME);
  693. glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
  694. (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
  695. (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
  696. (BLTIME_300_CYCLES <<
  697. ESR_GLUE_CTRL0_BLTIME_SHIFT));
  698. err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
  699. if (err)
  700. return err;
  701. err = esr_write_glue0(np, i, glue0);
  702. if (err)
  703. return err;
  704. }
  705. err = esr_reset(np);
  706. if (err)
  707. return err;
  708. sig = nr64(ESR_INT_SIGNALS);
  709. switch (np->port) {
  710. case 0:
  711. mask = ESR_INT_SIGNALS_P0_BITS;
  712. val = (ESR_INT_SRDY0_P0 |
  713. ESR_INT_DET0_P0 |
  714. ESR_INT_XSRDY_P0 |
  715. ESR_INT_XDP_P0_CH3 |
  716. ESR_INT_XDP_P0_CH2 |
  717. ESR_INT_XDP_P0_CH1 |
  718. ESR_INT_XDP_P0_CH0);
  719. break;
  720. case 1:
  721. mask = ESR_INT_SIGNALS_P1_BITS;
  722. val = (ESR_INT_SRDY0_P1 |
  723. ESR_INT_DET0_P1 |
  724. ESR_INT_XSRDY_P1 |
  725. ESR_INT_XDP_P1_CH3 |
  726. ESR_INT_XDP_P1_CH2 |
  727. ESR_INT_XDP_P1_CH1 |
  728. ESR_INT_XDP_P1_CH0);
  729. break;
  730. default:
  731. return -EINVAL;
  732. }
  733. if ((sig & mask) != val) {
  734. if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
  735. np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  736. return 0;
  737. }
  738. dev_err(np->device, PFX "Port %u signal bits [%08x] are not "
  739. "[%08x]\n", np->port, (int) (sig & mask), (int) val);
  740. return -ENODEV;
  741. }
  742. if (np->flags & NIU_FLAGS_HOTPLUG_PHY)
  743. np->flags |= NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  744. return 0;
  745. }
  746. static int serdes_init_1g(struct niu *np)
  747. {
  748. u64 val;
  749. val = nr64(ENET_SERDES_1_PLL_CFG);
  750. val &= ~ENET_SERDES_PLL_FBDIV2;
  751. switch (np->port) {
  752. case 0:
  753. val |= ENET_SERDES_PLL_HRATE0;
  754. break;
  755. case 1:
  756. val |= ENET_SERDES_PLL_HRATE1;
  757. break;
  758. case 2:
  759. val |= ENET_SERDES_PLL_HRATE2;
  760. break;
  761. case 3:
  762. val |= ENET_SERDES_PLL_HRATE3;
  763. break;
  764. default:
  765. return -EINVAL;
  766. }
  767. nw64(ENET_SERDES_1_PLL_CFG, val);
  768. return 0;
  769. }
  770. static int serdes_init_1g_serdes(struct niu *np)
  771. {
  772. struct niu_link_config *lp = &np->link_config;
  773. unsigned long ctrl_reg, test_cfg_reg, pll_cfg, i;
  774. u64 ctrl_val, test_cfg_val, sig, mask, val;
  775. int err;
  776. u64 reset_val, val_rd;
  777. val = ENET_SERDES_PLL_HRATE0 | ENET_SERDES_PLL_HRATE1 |
  778. ENET_SERDES_PLL_HRATE2 | ENET_SERDES_PLL_HRATE3 |
  779. ENET_SERDES_PLL_FBDIV0;
  780. switch (np->port) {
  781. case 0:
  782. reset_val = ENET_SERDES_RESET_0;
  783. ctrl_reg = ENET_SERDES_0_CTRL_CFG;
  784. test_cfg_reg = ENET_SERDES_0_TEST_CFG;
  785. pll_cfg = ENET_SERDES_0_PLL_CFG;
  786. break;
  787. case 1:
  788. reset_val = ENET_SERDES_RESET_1;
  789. ctrl_reg = ENET_SERDES_1_CTRL_CFG;
  790. test_cfg_reg = ENET_SERDES_1_TEST_CFG;
  791. pll_cfg = ENET_SERDES_1_PLL_CFG;
  792. break;
  793. default:
  794. return -EINVAL;
  795. }
  796. ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
  797. ENET_SERDES_CTRL_SDET_1 |
  798. ENET_SERDES_CTRL_SDET_2 |
  799. ENET_SERDES_CTRL_SDET_3 |
  800. (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
  801. (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
  802. (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
  803. (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
  804. (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
  805. (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
  806. (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
  807. (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
  808. test_cfg_val = 0;
  809. if (lp->loopback_mode == LOOPBACK_PHY) {
  810. test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
  811. ENET_SERDES_TEST_MD_0_SHIFT) |
  812. (ENET_TEST_MD_PAD_LOOPBACK <<
  813. ENET_SERDES_TEST_MD_1_SHIFT) |
  814. (ENET_TEST_MD_PAD_LOOPBACK <<
  815. ENET_SERDES_TEST_MD_2_SHIFT) |
  816. (ENET_TEST_MD_PAD_LOOPBACK <<
  817. ENET_SERDES_TEST_MD_3_SHIFT));
  818. }
  819. nw64(ENET_SERDES_RESET, reset_val);
  820. mdelay(20);
  821. val_rd = nr64(ENET_SERDES_RESET);
  822. val_rd &= ~reset_val;
  823. nw64(pll_cfg, val);
  824. nw64(ctrl_reg, ctrl_val);
  825. nw64(test_cfg_reg, test_cfg_val);
  826. nw64(ENET_SERDES_RESET, val_rd);
  827. mdelay(2000);
  828. /* Initialize all 4 lanes of the SERDES. */
  829. for (i = 0; i < 4; i++) {
  830. u32 rxtx_ctrl, glue0;
  831. err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
  832. if (err)
  833. return err;
  834. err = esr_read_glue0(np, i, &glue0);
  835. if (err)
  836. return err;
  837. rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
  838. rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
  839. (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
  840. glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
  841. ESR_GLUE_CTRL0_THCNT |
  842. ESR_GLUE_CTRL0_BLTIME);
  843. glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
  844. (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
  845. (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
  846. (BLTIME_300_CYCLES <<
  847. ESR_GLUE_CTRL0_BLTIME_SHIFT));
  848. err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
  849. if (err)
  850. return err;
  851. err = esr_write_glue0(np, i, glue0);
  852. if (err)
  853. return err;
  854. }
  855. sig = nr64(ESR_INT_SIGNALS);
  856. switch (np->port) {
  857. case 0:
  858. val = (ESR_INT_SRDY0_P0 | ESR_INT_DET0_P0);
  859. mask = val;
  860. break;
  861. case 1:
  862. val = (ESR_INT_SRDY0_P1 | ESR_INT_DET0_P1);
  863. mask = val;
  864. break;
  865. default:
  866. return -EINVAL;
  867. }
  868. if ((sig & mask) != val) {
  869. dev_err(np->device, PFX "Port %u signal bits [%08x] are not "
  870. "[%08x]\n", np->port, (int) (sig & mask), (int) val);
  871. return -ENODEV;
  872. }
  873. return 0;
  874. }
  875. static int link_status_1g_serdes(struct niu *np, int *link_up_p)
  876. {
  877. struct niu_link_config *lp = &np->link_config;
  878. int link_up;
  879. u64 val;
  880. u16 current_speed;
  881. unsigned long flags;
  882. u8 current_duplex;
  883. link_up = 0;
  884. current_speed = SPEED_INVALID;
  885. current_duplex = DUPLEX_INVALID;
  886. spin_lock_irqsave(&np->lock, flags);
  887. val = nr64_pcs(PCS_MII_STAT);
  888. if (val & PCS_MII_STAT_LINK_STATUS) {
  889. link_up = 1;
  890. current_speed = SPEED_1000;
  891. current_duplex = DUPLEX_FULL;
  892. }
  893. lp->active_speed = current_speed;
  894. lp->active_duplex = current_duplex;
  895. spin_unlock_irqrestore(&np->lock, flags);
  896. *link_up_p = link_up;
  897. return 0;
  898. }
  899. static int link_status_10g_serdes(struct niu *np, int *link_up_p)
  900. {
  901. unsigned long flags;
  902. struct niu_link_config *lp = &np->link_config;
  903. int link_up = 0;
  904. int link_ok = 1;
  905. u64 val, val2;
  906. u16 current_speed;
  907. u8 current_duplex;
  908. if (!(np->flags & NIU_FLAGS_10G))
  909. return link_status_1g_serdes(np, link_up_p);
  910. current_speed = SPEED_INVALID;
  911. current_duplex = DUPLEX_INVALID;
  912. spin_lock_irqsave(&np->lock, flags);
  913. val = nr64_xpcs(XPCS_STATUS(0));
  914. val2 = nr64_mac(XMAC_INTER2);
  915. if (val2 & 0x01000000)
  916. link_ok = 0;
  917. if ((val & 0x1000ULL) && link_ok) {
  918. link_up = 1;
  919. current_speed = SPEED_10000;
  920. current_duplex = DUPLEX_FULL;
  921. }
  922. lp->active_speed = current_speed;
  923. lp->active_duplex = current_duplex;
  924. spin_unlock_irqrestore(&np->lock, flags);
  925. *link_up_p = link_up;
  926. return 0;
  927. }
  928. static int link_status_1g_rgmii(struct niu *np, int *link_up_p)
  929. {
  930. struct niu_link_config *lp = &np->link_config;
  931. u16 current_speed, bmsr;
  932. unsigned long flags;
  933. u8 current_duplex;
  934. int err, link_up;
  935. link_up = 0;
  936. current_speed = SPEED_INVALID;
  937. current_duplex = DUPLEX_INVALID;
  938. spin_lock_irqsave(&np->lock, flags);
  939. err = -EINVAL;
  940. err = mii_read(np, np->phy_addr, MII_BMSR);
  941. if (err < 0)
  942. goto out;
  943. bmsr = err;
  944. if (bmsr & BMSR_LSTATUS) {
  945. u16 adv, lpa, common, estat;
  946. err = mii_read(np, np->phy_addr, MII_ADVERTISE);
  947. if (err < 0)
  948. goto out;
  949. adv = err;
  950. err = mii_read(np, np->phy_addr, MII_LPA);
  951. if (err < 0)
  952. goto out;
  953. lpa = err;
  954. common = adv & lpa;
  955. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  956. if (err < 0)
  957. goto out;
  958. estat = err;
  959. link_up = 1;
  960. current_speed = SPEED_1000;
  961. current_duplex = DUPLEX_FULL;
  962. }
  963. lp->active_speed = current_speed;
  964. lp->active_duplex = current_duplex;
  965. err = 0;
  966. out:
  967. spin_unlock_irqrestore(&np->lock, flags);
  968. *link_up_p = link_up;
  969. return err;
  970. }
  971. static int bcm8704_reset(struct niu *np)
  972. {
  973. int err, limit;
  974. err = mdio_read(np, np->phy_addr,
  975. BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
  976. if (err < 0)
  977. return err;
  978. err |= BMCR_RESET;
  979. err = mdio_write(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  980. MII_BMCR, err);
  981. if (err)
  982. return err;
  983. limit = 1000;
  984. while (--limit >= 0) {
  985. err = mdio_read(np, np->phy_addr,
  986. BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
  987. if (err < 0)
  988. return err;
  989. if (!(err & BMCR_RESET))
  990. break;
  991. }
  992. if (limit < 0) {
  993. dev_err(np->device, PFX "Port %u PHY will not reset "
  994. "(bmcr=%04x)\n", np->port, (err & 0xffff));
  995. return -ENODEV;
  996. }
  997. return 0;
  998. }
  999. /* When written, certain PHY registers need to be read back twice
  1000. * in order for the bits to settle properly.
  1001. */
  1002. static int bcm8704_user_dev3_readback(struct niu *np, int reg)
  1003. {
  1004. int err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg);
  1005. if (err < 0)
  1006. return err;
  1007. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg);
  1008. if (err < 0)
  1009. return err;
  1010. return 0;
  1011. }
  1012. static int bcm8706_init_user_dev3(struct niu *np)
  1013. {
  1014. int err;
  1015. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1016. BCM8704_USER_OPT_DIGITAL_CTRL);
  1017. if (err < 0)
  1018. return err;
  1019. err &= ~USER_ODIG_CTRL_GPIOS;
  1020. err |= (0x3 << USER_ODIG_CTRL_GPIOS_SHIFT);
  1021. err |= USER_ODIG_CTRL_RESV2;
  1022. err = mdio_write(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1023. BCM8704_USER_OPT_DIGITAL_CTRL, err);
  1024. if (err)
  1025. return err;
  1026. mdelay(1000);
  1027. return 0;
  1028. }
  1029. static int bcm8704_init_user_dev3(struct niu *np)
  1030. {
  1031. int err;
  1032. err = mdio_write(np, np->phy_addr,
  1033. BCM8704_USER_DEV3_ADDR, BCM8704_USER_CONTROL,
  1034. (USER_CONTROL_OPTXRST_LVL |
  1035. USER_CONTROL_OPBIASFLT_LVL |
  1036. USER_CONTROL_OBTMPFLT_LVL |
  1037. USER_CONTROL_OPPRFLT_LVL |
  1038. USER_CONTROL_OPTXFLT_LVL |
  1039. USER_CONTROL_OPRXLOS_LVL |
  1040. USER_CONTROL_OPRXFLT_LVL |
  1041. USER_CONTROL_OPTXON_LVL |
  1042. (0x3f << USER_CONTROL_RES1_SHIFT)));
  1043. if (err)
  1044. return err;
  1045. err = mdio_write(np, np->phy_addr,
  1046. BCM8704_USER_DEV3_ADDR, BCM8704_USER_PMD_TX_CONTROL,
  1047. (USER_PMD_TX_CTL_XFP_CLKEN |
  1048. (1 << USER_PMD_TX_CTL_TX_DAC_TXD_SH) |
  1049. (2 << USER_PMD_TX_CTL_TX_DAC_TXCK_SH) |
  1050. USER_PMD_TX_CTL_TSCK_LPWREN));
  1051. if (err)
  1052. return err;
  1053. err = bcm8704_user_dev3_readback(np, BCM8704_USER_CONTROL);
  1054. if (err)
  1055. return err;
  1056. err = bcm8704_user_dev3_readback(np, BCM8704_USER_PMD_TX_CONTROL);
  1057. if (err)
  1058. return err;
  1059. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1060. BCM8704_USER_OPT_DIGITAL_CTRL);
  1061. if (err < 0)
  1062. return err;
  1063. err &= ~USER_ODIG_CTRL_GPIOS;
  1064. err |= (0x3 << USER_ODIG_CTRL_GPIOS_SHIFT);
  1065. err = mdio_write(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1066. BCM8704_USER_OPT_DIGITAL_CTRL, err);
  1067. if (err)
  1068. return err;
  1069. mdelay(1000);
  1070. return 0;
  1071. }
  1072. static int mrvl88x2011_act_led(struct niu *np, int val)
  1073. {
  1074. int err;
  1075. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1076. MRVL88X2011_LED_8_TO_11_CTL);
  1077. if (err < 0)
  1078. return err;
  1079. err &= ~MRVL88X2011_LED(MRVL88X2011_LED_ACT,MRVL88X2011_LED_CTL_MASK);
  1080. err |= MRVL88X2011_LED(MRVL88X2011_LED_ACT,val);
  1081. return mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1082. MRVL88X2011_LED_8_TO_11_CTL, err);
  1083. }
  1084. static int mrvl88x2011_led_blink_rate(struct niu *np, int rate)
  1085. {
  1086. int err;
  1087. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1088. MRVL88X2011_LED_BLINK_CTL);
  1089. if (err >= 0) {
  1090. err &= ~MRVL88X2011_LED_BLKRATE_MASK;
  1091. err |= (rate << 4);
  1092. err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1093. MRVL88X2011_LED_BLINK_CTL, err);
  1094. }
  1095. return err;
  1096. }
  1097. static int xcvr_init_10g_mrvl88x2011(struct niu *np)
  1098. {
  1099. int err;
  1100. /* Set LED functions */
  1101. err = mrvl88x2011_led_blink_rate(np, MRVL88X2011_LED_BLKRATE_134MS);
  1102. if (err)
  1103. return err;
  1104. /* led activity */
  1105. err = mrvl88x2011_act_led(np, MRVL88X2011_LED_CTL_OFF);
  1106. if (err)
  1107. return err;
  1108. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1109. MRVL88X2011_GENERAL_CTL);
  1110. if (err < 0)
  1111. return err;
  1112. err |= MRVL88X2011_ENA_XFPREFCLK;
  1113. err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1114. MRVL88X2011_GENERAL_CTL, err);
  1115. if (err < 0)
  1116. return err;
  1117. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1118. MRVL88X2011_PMA_PMD_CTL_1);
  1119. if (err < 0)
  1120. return err;
  1121. if (np->link_config.loopback_mode == LOOPBACK_MAC)
  1122. err |= MRVL88X2011_LOOPBACK;
  1123. else
  1124. err &= ~MRVL88X2011_LOOPBACK;
  1125. err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1126. MRVL88X2011_PMA_PMD_CTL_1, err);
  1127. if (err < 0)
  1128. return err;
  1129. /* Enable PMD */
  1130. return mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1131. MRVL88X2011_10G_PMD_TX_DIS, MRVL88X2011_ENA_PMDTX);
  1132. }
  1133. static int xcvr_diag_bcm870x(struct niu *np)
  1134. {
  1135. u16 analog_stat0, tx_alarm_status;
  1136. int err = 0;
  1137. #if 1
  1138. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  1139. MII_STAT1000);
  1140. if (err < 0)
  1141. return err;
  1142. pr_info(PFX "Port %u PMA_PMD(MII_STAT1000) [%04x]\n",
  1143. np->port, err);
  1144. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, 0x20);
  1145. if (err < 0)
  1146. return err;
  1147. pr_info(PFX "Port %u USER_DEV3(0x20) [%04x]\n",
  1148. np->port, err);
  1149. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1150. MII_NWAYTEST);
  1151. if (err < 0)
  1152. return err;
  1153. pr_info(PFX "Port %u PHYXS(MII_NWAYTEST) [%04x]\n",
  1154. np->port, err);
  1155. #endif
  1156. /* XXX dig this out it might not be so useful XXX */
  1157. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1158. BCM8704_USER_ANALOG_STATUS0);
  1159. if (err < 0)
  1160. return err;
  1161. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1162. BCM8704_USER_ANALOG_STATUS0);
  1163. if (err < 0)
  1164. return err;
  1165. analog_stat0 = err;
  1166. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1167. BCM8704_USER_TX_ALARM_STATUS);
  1168. if (err < 0)
  1169. return err;
  1170. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1171. BCM8704_USER_TX_ALARM_STATUS);
  1172. if (err < 0)
  1173. return err;
  1174. tx_alarm_status = err;
  1175. if (analog_stat0 != 0x03fc) {
  1176. if ((analog_stat0 == 0x43bc) && (tx_alarm_status != 0)) {
  1177. pr_info(PFX "Port %u cable not connected "
  1178. "or bad cable.\n", np->port);
  1179. } else if (analog_stat0 == 0x639c) {
  1180. pr_info(PFX "Port %u optical module is bad "
  1181. "or missing.\n", np->port);
  1182. }
  1183. }
  1184. return 0;
  1185. }
  1186. static int xcvr_10g_set_lb_bcm870x(struct niu *np)
  1187. {
  1188. struct niu_link_config *lp = &np->link_config;
  1189. int err;
  1190. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1191. MII_BMCR);
  1192. if (err < 0)
  1193. return err;
  1194. err &= ~BMCR_LOOPBACK;
  1195. if (lp->loopback_mode == LOOPBACK_MAC)
  1196. err |= BMCR_LOOPBACK;
  1197. err = mdio_write(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1198. MII_BMCR, err);
  1199. if (err)
  1200. return err;
  1201. return 0;
  1202. }
  1203. static int xcvr_init_10g_bcm8706(struct niu *np)
  1204. {
  1205. int err = 0;
  1206. u64 val;
  1207. if ((np->flags & NIU_FLAGS_HOTPLUG_PHY) &&
  1208. (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) == 0)
  1209. return err;
  1210. val = nr64_mac(XMAC_CONFIG);
  1211. val &= ~XMAC_CONFIG_LED_POLARITY;
  1212. val |= XMAC_CONFIG_FORCE_LED_ON;
  1213. nw64_mac(XMAC_CONFIG, val);
  1214. val = nr64(MIF_CONFIG);
  1215. val |= MIF_CONFIG_INDIRECT_MODE;
  1216. nw64(MIF_CONFIG, val);
  1217. err = bcm8704_reset(np);
  1218. if (err)
  1219. return err;
  1220. err = xcvr_10g_set_lb_bcm870x(np);
  1221. if (err)
  1222. return err;
  1223. err = bcm8706_init_user_dev3(np);
  1224. if (err)
  1225. return err;
  1226. err = xcvr_diag_bcm870x(np);
  1227. if (err)
  1228. return err;
  1229. return 0;
  1230. }
  1231. static int xcvr_init_10g_bcm8704(struct niu *np)
  1232. {
  1233. int err;
  1234. err = bcm8704_reset(np);
  1235. if (err)
  1236. return err;
  1237. err = bcm8704_init_user_dev3(np);
  1238. if (err)
  1239. return err;
  1240. err = xcvr_10g_set_lb_bcm870x(np);
  1241. if (err)
  1242. return err;
  1243. err = xcvr_diag_bcm870x(np);
  1244. if (err)
  1245. return err;
  1246. return 0;
  1247. }
  1248. static int xcvr_init_10g(struct niu *np)
  1249. {
  1250. int phy_id, err;
  1251. u64 val;
  1252. val = nr64_mac(XMAC_CONFIG);
  1253. val &= ~XMAC_CONFIG_LED_POLARITY;
  1254. val |= XMAC_CONFIG_FORCE_LED_ON;
  1255. nw64_mac(XMAC_CONFIG, val);
  1256. /* XXX shared resource, lock parent XXX */
  1257. val = nr64(MIF_CONFIG);
  1258. val |= MIF_CONFIG_INDIRECT_MODE;
  1259. nw64(MIF_CONFIG, val);
  1260. phy_id = phy_decode(np->parent->port_phy, np->port);
  1261. phy_id = np->parent->phy_probe_info.phy_id[phy_id][np->port];
  1262. /* handle different phy types */
  1263. switch (phy_id & NIU_PHY_ID_MASK) {
  1264. case NIU_PHY_ID_MRVL88X2011:
  1265. err = xcvr_init_10g_mrvl88x2011(np);
  1266. break;
  1267. default: /* bcom 8704 */
  1268. err = xcvr_init_10g_bcm8704(np);
  1269. break;
  1270. }
  1271. return 0;
  1272. }
  1273. static int mii_reset(struct niu *np)
  1274. {
  1275. int limit, err;
  1276. err = mii_write(np, np->phy_addr, MII_BMCR, BMCR_RESET);
  1277. if (err)
  1278. return err;
  1279. limit = 1000;
  1280. while (--limit >= 0) {
  1281. udelay(500);
  1282. err = mii_read(np, np->phy_addr, MII_BMCR);
  1283. if (err < 0)
  1284. return err;
  1285. if (!(err & BMCR_RESET))
  1286. break;
  1287. }
  1288. if (limit < 0) {
  1289. dev_err(np->device, PFX "Port %u MII would not reset, "
  1290. "bmcr[%04x]\n", np->port, err);
  1291. return -ENODEV;
  1292. }
  1293. return 0;
  1294. }
  1295. static int xcvr_init_1g_rgmii(struct niu *np)
  1296. {
  1297. int err;
  1298. u64 val;
  1299. u16 bmcr, bmsr, estat;
  1300. val = nr64(MIF_CONFIG);
  1301. val &= ~MIF_CONFIG_INDIRECT_MODE;
  1302. nw64(MIF_CONFIG, val);
  1303. err = mii_reset(np);
  1304. if (err)
  1305. return err;
  1306. err = mii_read(np, np->phy_addr, MII_BMSR);
  1307. if (err < 0)
  1308. return err;
  1309. bmsr = err;
  1310. estat = 0;
  1311. if (bmsr & BMSR_ESTATEN) {
  1312. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  1313. if (err < 0)
  1314. return err;
  1315. estat = err;
  1316. }
  1317. bmcr = 0;
  1318. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1319. if (err)
  1320. return err;
  1321. if (bmsr & BMSR_ESTATEN) {
  1322. u16 ctrl1000 = 0;
  1323. if (estat & ESTATUS_1000_TFULL)
  1324. ctrl1000 |= ADVERTISE_1000FULL;
  1325. err = mii_write(np, np->phy_addr, MII_CTRL1000, ctrl1000);
  1326. if (err)
  1327. return err;
  1328. }
  1329. bmcr = (BMCR_SPEED1000 | BMCR_FULLDPLX);
  1330. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1331. if (err)
  1332. return err;
  1333. err = mii_read(np, np->phy_addr, MII_BMCR);
  1334. if (err < 0)
  1335. return err;
  1336. bmcr = mii_read(np, np->phy_addr, MII_BMCR);
  1337. err = mii_read(np, np->phy_addr, MII_BMSR);
  1338. if (err < 0)
  1339. return err;
  1340. return 0;
  1341. }
  1342. static int mii_init_common(struct niu *np)
  1343. {
  1344. struct niu_link_config *lp = &np->link_config;
  1345. u16 bmcr, bmsr, adv, estat;
  1346. int err;
  1347. err = mii_reset(np);
  1348. if (err)
  1349. return err;
  1350. err = mii_read(np, np->phy_addr, MII_BMSR);
  1351. if (err < 0)
  1352. return err;
  1353. bmsr = err;
  1354. estat = 0;
  1355. if (bmsr & BMSR_ESTATEN) {
  1356. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  1357. if (err < 0)
  1358. return err;
  1359. estat = err;
  1360. }
  1361. bmcr = 0;
  1362. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1363. if (err)
  1364. return err;
  1365. if (lp->loopback_mode == LOOPBACK_MAC) {
  1366. bmcr |= BMCR_LOOPBACK;
  1367. if (lp->active_speed == SPEED_1000)
  1368. bmcr |= BMCR_SPEED1000;
  1369. if (lp->active_duplex == DUPLEX_FULL)
  1370. bmcr |= BMCR_FULLDPLX;
  1371. }
  1372. if (lp->loopback_mode == LOOPBACK_PHY) {
  1373. u16 aux;
  1374. aux = (BCM5464R_AUX_CTL_EXT_LB |
  1375. BCM5464R_AUX_CTL_WRITE_1);
  1376. err = mii_write(np, np->phy_addr, BCM5464R_AUX_CTL, aux);
  1377. if (err)
  1378. return err;
  1379. }
  1380. /* XXX configurable XXX */
  1381. /* XXX for now don't advertise half-duplex or asym pause... XXX */
  1382. adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1383. if (bmsr & BMSR_10FULL)
  1384. adv |= ADVERTISE_10FULL;
  1385. if (bmsr & BMSR_100FULL)
  1386. adv |= ADVERTISE_100FULL;
  1387. err = mii_write(np, np->phy_addr, MII_ADVERTISE, adv);
  1388. if (err)
  1389. return err;
  1390. if (bmsr & BMSR_ESTATEN) {
  1391. u16 ctrl1000 = 0;
  1392. if (estat & ESTATUS_1000_TFULL)
  1393. ctrl1000 |= ADVERTISE_1000FULL;
  1394. err = mii_write(np, np->phy_addr, MII_CTRL1000, ctrl1000);
  1395. if (err)
  1396. return err;
  1397. }
  1398. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1399. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1400. if (err)
  1401. return err;
  1402. err = mii_read(np, np->phy_addr, MII_BMCR);
  1403. if (err < 0)
  1404. return err;
  1405. err = mii_read(np, np->phy_addr, MII_BMSR);
  1406. if (err < 0)
  1407. return err;
  1408. #if 0
  1409. pr_info(PFX "Port %u after MII init bmcr[%04x] bmsr[%04x]\n",
  1410. np->port, bmcr, bmsr);
  1411. #endif
  1412. return 0;
  1413. }
  1414. static int xcvr_init_1g(struct niu *np)
  1415. {
  1416. u64 val;
  1417. /* XXX shared resource, lock parent XXX */
  1418. val = nr64(MIF_CONFIG);
  1419. val &= ~MIF_CONFIG_INDIRECT_MODE;
  1420. nw64(MIF_CONFIG, val);
  1421. return mii_init_common(np);
  1422. }
  1423. static int niu_xcvr_init(struct niu *np)
  1424. {
  1425. const struct niu_phy_ops *ops = np->phy_ops;
  1426. int err;
  1427. err = 0;
  1428. if (ops->xcvr_init)
  1429. err = ops->xcvr_init(np);
  1430. return err;
  1431. }
  1432. static int niu_serdes_init(struct niu *np)
  1433. {
  1434. const struct niu_phy_ops *ops = np->phy_ops;
  1435. int err;
  1436. err = 0;
  1437. if (ops->serdes_init)
  1438. err = ops->serdes_init(np);
  1439. return err;
  1440. }
  1441. static void niu_init_xif(struct niu *);
  1442. static void niu_handle_led(struct niu *, int status);
  1443. static int niu_link_status_common(struct niu *np, int link_up)
  1444. {
  1445. struct niu_link_config *lp = &np->link_config;
  1446. struct net_device *dev = np->dev;
  1447. unsigned long flags;
  1448. if (!netif_carrier_ok(dev) && link_up) {
  1449. niuinfo(LINK, "%s: Link is up at %s, %s duplex\n",
  1450. dev->name,
  1451. (lp->active_speed == SPEED_10000 ?
  1452. "10Gb/sec" :
  1453. (lp->active_speed == SPEED_1000 ?
  1454. "1Gb/sec" :
  1455. (lp->active_speed == SPEED_100 ?
  1456. "100Mbit/sec" : "10Mbit/sec"))),
  1457. (lp->active_duplex == DUPLEX_FULL ?
  1458. "full" : "half"));
  1459. spin_lock_irqsave(&np->lock, flags);
  1460. niu_init_xif(np);
  1461. niu_handle_led(np, 1);
  1462. spin_unlock_irqrestore(&np->lock, flags);
  1463. netif_carrier_on(dev);
  1464. } else if (netif_carrier_ok(dev) && !link_up) {
  1465. niuwarn(LINK, "%s: Link is down\n", dev->name);
  1466. spin_lock_irqsave(&np->lock, flags);
  1467. niu_handle_led(np, 0);
  1468. spin_unlock_irqrestore(&np->lock, flags);
  1469. netif_carrier_off(dev);
  1470. }
  1471. return 0;
  1472. }
  1473. static int link_status_10g_mrvl(struct niu *np, int *link_up_p)
  1474. {
  1475. int err, link_up, pma_status, pcs_status;
  1476. link_up = 0;
  1477. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1478. MRVL88X2011_10G_PMD_STATUS_2);
  1479. if (err < 0)
  1480. goto out;
  1481. /* Check PMA/PMD Register: 1.0001.2 == 1 */
  1482. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1483. MRVL88X2011_PMA_PMD_STATUS_1);
  1484. if (err < 0)
  1485. goto out;
  1486. pma_status = ((err & MRVL88X2011_LNK_STATUS_OK) ? 1 : 0);
  1487. /* Check PMC Register : 3.0001.2 == 1: read twice */
  1488. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1489. MRVL88X2011_PMA_PMD_STATUS_1);
  1490. if (err < 0)
  1491. goto out;
  1492. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1493. MRVL88X2011_PMA_PMD_STATUS_1);
  1494. if (err < 0)
  1495. goto out;
  1496. pcs_status = ((err & MRVL88X2011_LNK_STATUS_OK) ? 1 : 0);
  1497. /* Check XGXS Register : 4.0018.[0-3,12] */
  1498. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV4_ADDR,
  1499. MRVL88X2011_10G_XGXS_LANE_STAT);
  1500. if (err < 0)
  1501. goto out;
  1502. if (err == (PHYXS_XGXS_LANE_STAT_ALINGED | PHYXS_XGXS_LANE_STAT_LANE3 |
  1503. PHYXS_XGXS_LANE_STAT_LANE2 | PHYXS_XGXS_LANE_STAT_LANE1 |
  1504. PHYXS_XGXS_LANE_STAT_LANE0 | PHYXS_XGXS_LANE_STAT_MAGIC |
  1505. 0x800))
  1506. link_up = (pma_status && pcs_status) ? 1 : 0;
  1507. np->link_config.active_speed = SPEED_10000;
  1508. np->link_config.active_duplex = DUPLEX_FULL;
  1509. err = 0;
  1510. out:
  1511. mrvl88x2011_act_led(np, (link_up ?
  1512. MRVL88X2011_LED_CTL_PCS_ACT :
  1513. MRVL88X2011_LED_CTL_OFF));
  1514. *link_up_p = link_up;
  1515. return err;
  1516. }
  1517. static int link_status_10g_bcm8706(struct niu *np, int *link_up_p)
  1518. {
  1519. int err, link_up;
  1520. link_up = 0;
  1521. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  1522. BCM8704_PMD_RCV_SIGDET);
  1523. if (err < 0)
  1524. goto out;
  1525. if (!(err & PMD_RCV_SIGDET_GLOBAL)) {
  1526. err = 0;
  1527. goto out;
  1528. }
  1529. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1530. BCM8704_PCS_10G_R_STATUS);
  1531. if (err < 0)
  1532. goto out;
  1533. if (!(err & PCS_10G_R_STATUS_BLK_LOCK)) {
  1534. err = 0;
  1535. goto out;
  1536. }
  1537. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1538. BCM8704_PHYXS_XGXS_LANE_STAT);
  1539. if (err < 0)
  1540. goto out;
  1541. if (err != (PHYXS_XGXS_LANE_STAT_ALINGED |
  1542. PHYXS_XGXS_LANE_STAT_MAGIC |
  1543. PHYXS_XGXS_LANE_STAT_PATTEST |
  1544. PHYXS_XGXS_LANE_STAT_LANE3 |
  1545. PHYXS_XGXS_LANE_STAT_LANE2 |
  1546. PHYXS_XGXS_LANE_STAT_LANE1 |
  1547. PHYXS_XGXS_LANE_STAT_LANE0)) {
  1548. err = 0;
  1549. np->link_config.active_speed = SPEED_INVALID;
  1550. np->link_config.active_duplex = DUPLEX_INVALID;
  1551. goto out;
  1552. }
  1553. link_up = 1;
  1554. np->link_config.active_speed = SPEED_10000;
  1555. np->link_config.active_duplex = DUPLEX_FULL;
  1556. err = 0;
  1557. out:
  1558. *link_up_p = link_up;
  1559. if (np->flags & NIU_FLAGS_HOTPLUG_PHY)
  1560. err = 0;
  1561. return err;
  1562. }
  1563. static int link_status_10g_bcom(struct niu *np, int *link_up_p)
  1564. {
  1565. int err, link_up;
  1566. link_up = 0;
  1567. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  1568. BCM8704_PMD_RCV_SIGDET);
  1569. if (err < 0)
  1570. goto out;
  1571. if (!(err & PMD_RCV_SIGDET_GLOBAL)) {
  1572. err = 0;
  1573. goto out;
  1574. }
  1575. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1576. BCM8704_PCS_10G_R_STATUS);
  1577. if (err < 0)
  1578. goto out;
  1579. if (!(err & PCS_10G_R_STATUS_BLK_LOCK)) {
  1580. err = 0;
  1581. goto out;
  1582. }
  1583. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1584. BCM8704_PHYXS_XGXS_LANE_STAT);
  1585. if (err < 0)
  1586. goto out;
  1587. if (err != (PHYXS_XGXS_LANE_STAT_ALINGED |
  1588. PHYXS_XGXS_LANE_STAT_MAGIC |
  1589. PHYXS_XGXS_LANE_STAT_LANE3 |
  1590. PHYXS_XGXS_LANE_STAT_LANE2 |
  1591. PHYXS_XGXS_LANE_STAT_LANE1 |
  1592. PHYXS_XGXS_LANE_STAT_LANE0)) {
  1593. err = 0;
  1594. goto out;
  1595. }
  1596. link_up = 1;
  1597. np->link_config.active_speed = SPEED_10000;
  1598. np->link_config.active_duplex = DUPLEX_FULL;
  1599. err = 0;
  1600. out:
  1601. *link_up_p = link_up;
  1602. return err;
  1603. }
  1604. static int link_status_10g(struct niu *np, int *link_up_p)
  1605. {
  1606. unsigned long flags;
  1607. int err = -EINVAL;
  1608. spin_lock_irqsave(&np->lock, flags);
  1609. if (np->link_config.loopback_mode == LOOPBACK_DISABLED) {
  1610. int phy_id;
  1611. phy_id = phy_decode(np->parent->port_phy, np->port);
  1612. phy_id = np->parent->phy_probe_info.phy_id[phy_id][np->port];
  1613. /* handle different phy types */
  1614. switch (phy_id & NIU_PHY_ID_MASK) {
  1615. case NIU_PHY_ID_MRVL88X2011:
  1616. err = link_status_10g_mrvl(np, link_up_p);
  1617. break;
  1618. default: /* bcom 8704 */
  1619. err = link_status_10g_bcom(np, link_up_p);
  1620. break;
  1621. }
  1622. }
  1623. spin_unlock_irqrestore(&np->lock, flags);
  1624. return err;
  1625. }
  1626. static int niu_10g_phy_present(struct niu *np)
  1627. {
  1628. u64 sig, mask, val;
  1629. sig = nr64(ESR_INT_SIGNALS);
  1630. switch (np->port) {
  1631. case 0:
  1632. mask = ESR_INT_SIGNALS_P0_BITS;
  1633. val = (ESR_INT_SRDY0_P0 |
  1634. ESR_INT_DET0_P0 |
  1635. ESR_INT_XSRDY_P0 |
  1636. ESR_INT_XDP_P0_CH3 |
  1637. ESR_INT_XDP_P0_CH2 |
  1638. ESR_INT_XDP_P0_CH1 |
  1639. ESR_INT_XDP_P0_CH0);
  1640. break;
  1641. case 1:
  1642. mask = ESR_INT_SIGNALS_P1_BITS;
  1643. val = (ESR_INT_SRDY0_P1 |
  1644. ESR_INT_DET0_P1 |
  1645. ESR_INT_XSRDY_P1 |
  1646. ESR_INT_XDP_P1_CH3 |
  1647. ESR_INT_XDP_P1_CH2 |
  1648. ESR_INT_XDP_P1_CH1 |
  1649. ESR_INT_XDP_P1_CH0);
  1650. break;
  1651. default:
  1652. return 0;
  1653. }
  1654. if ((sig & mask) != val)
  1655. return 0;
  1656. return 1;
  1657. }
  1658. static int link_status_10g_hotplug(struct niu *np, int *link_up_p)
  1659. {
  1660. unsigned long flags;
  1661. int err = 0;
  1662. int phy_present;
  1663. int phy_present_prev;
  1664. spin_lock_irqsave(&np->lock, flags);
  1665. if (np->link_config.loopback_mode == LOOPBACK_DISABLED) {
  1666. phy_present_prev = (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) ?
  1667. 1 : 0;
  1668. phy_present = niu_10g_phy_present(np);
  1669. if (phy_present != phy_present_prev) {
  1670. /* state change */
  1671. if (phy_present) {
  1672. np->flags |= NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  1673. if (np->phy_ops->xcvr_init)
  1674. err = np->phy_ops->xcvr_init(np);
  1675. if (err) {
  1676. /* debounce */
  1677. np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  1678. }
  1679. } else {
  1680. np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  1681. *link_up_p = 0;
  1682. niuwarn(LINK, "%s: Hotplug PHY Removed\n",
  1683. np->dev->name);
  1684. }
  1685. }
  1686. if (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT)
  1687. err = link_status_10g_bcm8706(np, link_up_p);
  1688. }
  1689. spin_unlock_irqrestore(&np->lock, flags);
  1690. return err;
  1691. }
  1692. static int link_status_1g(struct niu *np, int *link_up_p)
  1693. {
  1694. struct niu_link_config *lp = &np->link_config;
  1695. u16 current_speed, bmsr;
  1696. unsigned long flags;
  1697. u8 current_duplex;
  1698. int err, link_up;
  1699. link_up = 0;
  1700. current_speed = SPEED_INVALID;
  1701. current_duplex = DUPLEX_INVALID;
  1702. spin_lock_irqsave(&np->lock, flags);
  1703. err = -EINVAL;
  1704. if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
  1705. goto out;
  1706. err = mii_read(np, np->phy_addr, MII_BMSR);
  1707. if (err < 0)
  1708. goto out;
  1709. bmsr = err;
  1710. if (bmsr & BMSR_LSTATUS) {
  1711. u16 adv, lpa, common, estat;
  1712. err = mii_read(np, np->phy_addr, MII_ADVERTISE);
  1713. if (err < 0)
  1714. goto out;
  1715. adv = err;
  1716. err = mii_read(np, np->phy_addr, MII_LPA);
  1717. if (err < 0)
  1718. goto out;
  1719. lpa = err;
  1720. common = adv & lpa;
  1721. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  1722. if (err < 0)
  1723. goto out;
  1724. estat = err;
  1725. link_up = 1;
  1726. if (estat & (ESTATUS_1000_TFULL | ESTATUS_1000_THALF)) {
  1727. current_speed = SPEED_1000;
  1728. if (estat & ESTATUS_1000_TFULL)
  1729. current_duplex = DUPLEX_FULL;
  1730. else
  1731. current_duplex = DUPLEX_HALF;
  1732. } else {
  1733. if (common & ADVERTISE_100BASE4) {
  1734. current_speed = SPEED_100;
  1735. current_duplex = DUPLEX_HALF;
  1736. } else if (common & ADVERTISE_100FULL) {
  1737. current_speed = SPEED_100;
  1738. current_duplex = DUPLEX_FULL;
  1739. } else if (common & ADVERTISE_100HALF) {
  1740. current_speed = SPEED_100;
  1741. current_duplex = DUPLEX_HALF;
  1742. } else if (common & ADVERTISE_10FULL) {
  1743. current_speed = SPEED_10;
  1744. current_duplex = DUPLEX_FULL;
  1745. } else if (common & ADVERTISE_10HALF) {
  1746. current_speed = SPEED_10;
  1747. current_duplex = DUPLEX_HALF;
  1748. } else
  1749. link_up = 0;
  1750. }
  1751. }
  1752. lp->active_speed = current_speed;
  1753. lp->active_duplex = current_duplex;
  1754. err = 0;
  1755. out:
  1756. spin_unlock_irqrestore(&np->lock, flags);
  1757. *link_up_p = link_up;
  1758. return err;
  1759. }
  1760. static int niu_link_status(struct niu *np, int *link_up_p)
  1761. {
  1762. const struct niu_phy_ops *ops = np->phy_ops;
  1763. int err;
  1764. err = 0;
  1765. if (ops->link_status)
  1766. err = ops->link_status(np, link_up_p);
  1767. return err;
  1768. }
  1769. static void niu_timer(unsigned long __opaque)
  1770. {
  1771. struct niu *np = (struct niu *) __opaque;
  1772. unsigned long off;
  1773. int err, link_up;
  1774. err = niu_link_status(np, &link_up);
  1775. if (!err)
  1776. niu_link_status_common(np, link_up);
  1777. if (netif_carrier_ok(np->dev))
  1778. off = 5 * HZ;
  1779. else
  1780. off = 1 * HZ;
  1781. np->timer.expires = jiffies + off;
  1782. add_timer(&np->timer);
  1783. }
  1784. static const struct niu_phy_ops phy_ops_10g_serdes = {
  1785. .serdes_init = serdes_init_10g_serdes,
  1786. .link_status = link_status_10g_serdes,
  1787. };
  1788. static const struct niu_phy_ops phy_ops_10g_serdes_niu = {
  1789. .serdes_init = serdes_init_niu_10g_serdes,
  1790. .link_status = link_status_10g_serdes,
  1791. };
  1792. static const struct niu_phy_ops phy_ops_1g_serdes_niu = {
  1793. .serdes_init = serdes_init_niu_1g_serdes,
  1794. .link_status = link_status_1g_serdes,
  1795. };
  1796. static const struct niu_phy_ops phy_ops_1g_rgmii = {
  1797. .xcvr_init = xcvr_init_1g_rgmii,
  1798. .link_status = link_status_1g_rgmii,
  1799. };
  1800. static const struct niu_phy_ops phy_ops_10g_fiber_niu = {
  1801. .serdes_init = serdes_init_niu_10g_fiber,
  1802. .xcvr_init = xcvr_init_10g,
  1803. .link_status = link_status_10g,
  1804. };
  1805. static const struct niu_phy_ops phy_ops_10g_fiber = {
  1806. .serdes_init = serdes_init_10g,
  1807. .xcvr_init = xcvr_init_10g,
  1808. .link_status = link_status_10g,
  1809. };
  1810. static const struct niu_phy_ops phy_ops_10g_fiber_hotplug = {
  1811. .serdes_init = serdes_init_10g,
  1812. .xcvr_init = xcvr_init_10g_bcm8706,
  1813. .link_status = link_status_10g_hotplug,
  1814. };
  1815. static const struct niu_phy_ops phy_ops_10g_copper = {
  1816. .serdes_init = serdes_init_10g,
  1817. .link_status = link_status_10g, /* XXX */
  1818. };
  1819. static const struct niu_phy_ops phy_ops_1g_fiber = {
  1820. .serdes_init = serdes_init_1g,
  1821. .xcvr_init = xcvr_init_1g,
  1822. .link_status = link_status_1g,
  1823. };
  1824. static const struct niu_phy_ops phy_ops_1g_copper = {
  1825. .xcvr_init = xcvr_init_1g,
  1826. .link_status = link_status_1g,
  1827. };
  1828. struct niu_phy_template {
  1829. const struct niu_phy_ops *ops;
  1830. u32 phy_addr_base;
  1831. };
  1832. static const struct niu_phy_template phy_template_niu_10g_fiber = {
  1833. .ops = &phy_ops_10g_fiber_niu,
  1834. .phy_addr_base = 16,
  1835. };
  1836. static const struct niu_phy_template phy_template_niu_10g_serdes = {
  1837. .ops = &phy_ops_10g_serdes_niu,
  1838. .phy_addr_base = 0,
  1839. };
  1840. static const struct niu_phy_template phy_template_niu_1g_serdes = {
  1841. .ops = &phy_ops_1g_serdes_niu,
  1842. .phy_addr_base = 0,
  1843. };
  1844. static const struct niu_phy_template phy_template_10g_fiber = {
  1845. .ops = &phy_ops_10g_fiber,
  1846. .phy_addr_base = 8,
  1847. };
  1848. static const struct niu_phy_template phy_template_10g_fiber_hotplug = {
  1849. .ops = &phy_ops_10g_fiber_hotplug,
  1850. .phy_addr_base = 8,
  1851. };
  1852. static const struct niu_phy_template phy_template_10g_copper = {
  1853. .ops = &phy_ops_10g_copper,
  1854. .phy_addr_base = 10,
  1855. };
  1856. static const struct niu_phy_template phy_template_1g_fiber = {
  1857. .ops = &phy_ops_1g_fiber,
  1858. .phy_addr_base = 0,
  1859. };
  1860. static const struct niu_phy_template phy_template_1g_copper = {
  1861. .ops = &phy_ops_1g_copper,
  1862. .phy_addr_base = 0,
  1863. };
  1864. static const struct niu_phy_template phy_template_1g_rgmii = {
  1865. .ops = &phy_ops_1g_rgmii,
  1866. .phy_addr_base = 0,
  1867. };
  1868. static const struct niu_phy_template phy_template_10g_serdes = {
  1869. .ops = &phy_ops_10g_serdes,
  1870. .phy_addr_base = 0,
  1871. };
  1872. static int niu_atca_port_num[4] = {
  1873. 0, 0, 11, 10
  1874. };
  1875. static int serdes_init_10g_serdes(struct niu *np)
  1876. {
  1877. struct niu_link_config *lp = &np->link_config;
  1878. unsigned long ctrl_reg, test_cfg_reg, pll_cfg, i;
  1879. u64 ctrl_val, test_cfg_val, sig, mask, val;
  1880. int err;
  1881. u64 reset_val;
  1882. switch (np->port) {
  1883. case 0:
  1884. reset_val = ENET_SERDES_RESET_0;
  1885. ctrl_reg = ENET_SERDES_0_CTRL_CFG;
  1886. test_cfg_reg = ENET_SERDES_0_TEST_CFG;
  1887. pll_cfg = ENET_SERDES_0_PLL_CFG;
  1888. break;
  1889. case 1:
  1890. reset_val = ENET_SERDES_RESET_1;
  1891. ctrl_reg = ENET_SERDES_1_CTRL_CFG;
  1892. test_cfg_reg = ENET_SERDES_1_TEST_CFG;
  1893. pll_cfg = ENET_SERDES_1_PLL_CFG;
  1894. break;
  1895. default:
  1896. return -EINVAL;
  1897. }
  1898. ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
  1899. ENET_SERDES_CTRL_SDET_1 |
  1900. ENET_SERDES_CTRL_SDET_2 |
  1901. ENET_SERDES_CTRL_SDET_3 |
  1902. (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
  1903. (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
  1904. (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
  1905. (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
  1906. (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
  1907. (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
  1908. (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
  1909. (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
  1910. test_cfg_val = 0;
  1911. if (lp->loopback_mode == LOOPBACK_PHY) {
  1912. test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
  1913. ENET_SERDES_TEST_MD_0_SHIFT) |
  1914. (ENET_TEST_MD_PAD_LOOPBACK <<
  1915. ENET_SERDES_TEST_MD_1_SHIFT) |
  1916. (ENET_TEST_MD_PAD_LOOPBACK <<
  1917. ENET_SERDES_TEST_MD_2_SHIFT) |
  1918. (ENET_TEST_MD_PAD_LOOPBACK <<
  1919. ENET_SERDES_TEST_MD_3_SHIFT));
  1920. }
  1921. esr_reset(np);
  1922. nw64(pll_cfg, ENET_SERDES_PLL_FBDIV2);
  1923. nw64(ctrl_reg, ctrl_val);
  1924. nw64(test_cfg_reg, test_cfg_val);
  1925. /* Initialize all 4 lanes of the SERDES. */
  1926. for (i = 0; i < 4; i++) {
  1927. u32 rxtx_ctrl, glue0;
  1928. err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
  1929. if (err)
  1930. return err;
  1931. err = esr_read_glue0(np, i, &glue0);
  1932. if (err)
  1933. return err;
  1934. rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
  1935. rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
  1936. (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
  1937. glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
  1938. ESR_GLUE_CTRL0_THCNT |
  1939. ESR_GLUE_CTRL0_BLTIME);
  1940. glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
  1941. (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
  1942. (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
  1943. (BLTIME_300_CYCLES <<
  1944. ESR_GLUE_CTRL0_BLTIME_SHIFT));
  1945. err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
  1946. if (err)
  1947. return err;
  1948. err = esr_write_glue0(np, i, glue0);
  1949. if (err)
  1950. return err;
  1951. }
  1952. sig = nr64(ESR_INT_SIGNALS);
  1953. switch (np->port) {
  1954. case 0:
  1955. mask = ESR_INT_SIGNALS_P0_BITS;
  1956. val = (ESR_INT_SRDY0_P0 |
  1957. ESR_INT_DET0_P0 |
  1958. ESR_INT_XSRDY_P0 |
  1959. ESR_INT_XDP_P0_CH3 |
  1960. ESR_INT_XDP_P0_CH2 |
  1961. ESR_INT_XDP_P0_CH1 |
  1962. ESR_INT_XDP_P0_CH0);
  1963. break;
  1964. case 1:
  1965. mask = ESR_INT_SIGNALS_P1_BITS;
  1966. val = (ESR_INT_SRDY0_P1 |
  1967. ESR_INT_DET0_P1 |
  1968. ESR_INT_XSRDY_P1 |
  1969. ESR_INT_XDP_P1_CH3 |
  1970. ESR_INT_XDP_P1_CH2 |
  1971. ESR_INT_XDP_P1_CH1 |
  1972. ESR_INT_XDP_P1_CH0);
  1973. break;
  1974. default:
  1975. return -EINVAL;
  1976. }
  1977. if ((sig & mask) != val) {
  1978. int err;
  1979. err = serdes_init_1g_serdes(np);
  1980. if (!err) {
  1981. np->flags &= ~NIU_FLAGS_10G;
  1982. np->mac_xcvr = MAC_XCVR_PCS;
  1983. } else {
  1984. dev_err(np->device, PFX "Port %u 10G/1G SERDES Link Failed \n",
  1985. np->port);
  1986. return -ENODEV;
  1987. }
  1988. }
  1989. return 0;
  1990. }
  1991. static int niu_determine_phy_disposition(struct niu *np)
  1992. {
  1993. struct niu_parent *parent = np->parent;
  1994. u8 plat_type = parent->plat_type;
  1995. const struct niu_phy_template *tp;
  1996. u32 phy_addr_off = 0;
  1997. if (plat_type == PLAT_TYPE_NIU) {
  1998. switch (np->flags &
  1999. (NIU_FLAGS_10G |
  2000. NIU_FLAGS_FIBER |
  2001. NIU_FLAGS_XCVR_SERDES)) {
  2002. case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
  2003. /* 10G Serdes */
  2004. tp = &phy_template_niu_10g_serdes;
  2005. break;
  2006. case NIU_FLAGS_XCVR_SERDES:
  2007. /* 1G Serdes */
  2008. tp = &phy_template_niu_1g_serdes;
  2009. break;
  2010. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  2011. /* 10G Fiber */
  2012. default:
  2013. tp = &phy_template_niu_10g_fiber;
  2014. phy_addr_off += np->port;
  2015. break;
  2016. }
  2017. } else {
  2018. switch (np->flags &
  2019. (NIU_FLAGS_10G |
  2020. NIU_FLAGS_FIBER |
  2021. NIU_FLAGS_XCVR_SERDES)) {
  2022. case 0:
  2023. /* 1G copper */
  2024. tp = &phy_template_1g_copper;
  2025. if (plat_type == PLAT_TYPE_VF_P0)
  2026. phy_addr_off = 10;
  2027. else if (plat_type == PLAT_TYPE_VF_P1)
  2028. phy_addr_off = 26;
  2029. phy_addr_off += (np->port ^ 0x3);
  2030. break;
  2031. case NIU_FLAGS_10G:
  2032. /* 10G copper */
  2033. tp = &phy_template_1g_copper;
  2034. break;
  2035. case NIU_FLAGS_FIBER:
  2036. /* 1G fiber */
  2037. tp = &phy_template_1g_fiber;
  2038. break;
  2039. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  2040. /* 10G fiber */
  2041. tp = &phy_template_10g_fiber;
  2042. if (plat_type == PLAT_TYPE_VF_P0 ||
  2043. plat_type == PLAT_TYPE_VF_P1)
  2044. phy_addr_off = 8;
  2045. phy_addr_off += np->port;
  2046. if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
  2047. tp = &phy_template_10g_fiber_hotplug;
  2048. if (np->port == 0)
  2049. phy_addr_off = 8;
  2050. if (np->port == 1)
  2051. phy_addr_off = 12;
  2052. }
  2053. break;
  2054. case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
  2055. case NIU_FLAGS_XCVR_SERDES | NIU_FLAGS_FIBER:
  2056. case NIU_FLAGS_XCVR_SERDES:
  2057. switch(np->port) {
  2058. case 0:
  2059. case 1:
  2060. tp = &phy_template_10g_serdes;
  2061. break;
  2062. case 2:
  2063. case 3:
  2064. tp = &phy_template_1g_rgmii;
  2065. break;
  2066. default:
  2067. return -EINVAL;
  2068. break;
  2069. }
  2070. phy_addr_off = niu_atca_port_num[np->port];
  2071. break;
  2072. default:
  2073. return -EINVAL;
  2074. }
  2075. }
  2076. np->phy_ops = tp->ops;
  2077. np->phy_addr = tp->phy_addr_base + phy_addr_off;
  2078. return 0;
  2079. }
  2080. static int niu_init_link(struct niu *np)
  2081. {
  2082. struct niu_parent *parent = np->parent;
  2083. int err, ignore;
  2084. if (parent->plat_type == PLAT_TYPE_NIU) {
  2085. err = niu_xcvr_init(np);
  2086. if (err)
  2087. return err;
  2088. msleep(200);
  2089. }
  2090. err = niu_serdes_init(np);
  2091. if (err)
  2092. return err;
  2093. msleep(200);
  2094. err = niu_xcvr_init(np);
  2095. if (!err)
  2096. niu_link_status(np, &ignore);
  2097. return 0;
  2098. }
  2099. static void niu_set_primary_mac(struct niu *np, unsigned char *addr)
  2100. {
  2101. u16 reg0 = addr[4] << 8 | addr[5];
  2102. u16 reg1 = addr[2] << 8 | addr[3];
  2103. u16 reg2 = addr[0] << 8 | addr[1];
  2104. if (np->flags & NIU_FLAGS_XMAC) {
  2105. nw64_mac(XMAC_ADDR0, reg0);
  2106. nw64_mac(XMAC_ADDR1, reg1);
  2107. nw64_mac(XMAC_ADDR2, reg2);
  2108. } else {
  2109. nw64_mac(BMAC_ADDR0, reg0);
  2110. nw64_mac(BMAC_ADDR1, reg1);
  2111. nw64_mac(BMAC_ADDR2, reg2);
  2112. }
  2113. }
  2114. static int niu_num_alt_addr(struct niu *np)
  2115. {
  2116. if (np->flags & NIU_FLAGS_XMAC)
  2117. return XMAC_NUM_ALT_ADDR;
  2118. else
  2119. return BMAC_NUM_ALT_ADDR;
  2120. }
  2121. static int niu_set_alt_mac(struct niu *np, int index, unsigned char *addr)
  2122. {
  2123. u16 reg0 = addr[4] << 8 | addr[5];
  2124. u16 reg1 = addr[2] << 8 | addr[3];
  2125. u16 reg2 = addr[0] << 8 | addr[1];
  2126. if (index >= niu_num_alt_addr(np))
  2127. return -EINVAL;
  2128. if (np->flags & NIU_FLAGS_XMAC) {
  2129. nw64_mac(XMAC_ALT_ADDR0(index), reg0);
  2130. nw64_mac(XMAC_ALT_ADDR1(index), reg1);
  2131. nw64_mac(XMAC_ALT_ADDR2(index), reg2);
  2132. } else {
  2133. nw64_mac(BMAC_ALT_ADDR0(index), reg0);
  2134. nw64_mac(BMAC_ALT_ADDR1(index), reg1);
  2135. nw64_mac(BMAC_ALT_ADDR2(index), reg2);
  2136. }
  2137. return 0;
  2138. }
  2139. static int niu_enable_alt_mac(struct niu *np, int index, int on)
  2140. {
  2141. unsigned long reg;
  2142. u64 val, mask;
  2143. if (index >= niu_num_alt_addr(np))
  2144. return -EINVAL;
  2145. if (np->flags & NIU_FLAGS_XMAC) {
  2146. reg = XMAC_ADDR_CMPEN;
  2147. mask = 1 << index;
  2148. } else {
  2149. reg = BMAC_ADDR_CMPEN;
  2150. mask = 1 << (index + 1);
  2151. }
  2152. val = nr64_mac(reg);
  2153. if (on)
  2154. val |= mask;
  2155. else
  2156. val &= ~mask;
  2157. nw64_mac(reg, val);
  2158. return 0;
  2159. }
  2160. static void __set_rdc_table_num_hw(struct niu *np, unsigned long reg,
  2161. int num, int mac_pref)
  2162. {
  2163. u64 val = nr64_mac(reg);
  2164. val &= ~(HOST_INFO_MACRDCTBLN | HOST_INFO_MPR);
  2165. val |= num;
  2166. if (mac_pref)
  2167. val |= HOST_INFO_MPR;
  2168. nw64_mac(reg, val);
  2169. }
  2170. static int __set_rdc_table_num(struct niu *np,
  2171. int xmac_index, int bmac_index,
  2172. int rdc_table_num, int mac_pref)
  2173. {
  2174. unsigned long reg;
  2175. if (rdc_table_num & ~HOST_INFO_MACRDCTBLN)
  2176. return -EINVAL;
  2177. if (np->flags & NIU_FLAGS_XMAC)
  2178. reg = XMAC_HOST_INFO(xmac_index);
  2179. else
  2180. reg = BMAC_HOST_INFO(bmac_index);
  2181. __set_rdc_table_num_hw(np, reg, rdc_table_num, mac_pref);
  2182. return 0;
  2183. }
  2184. static int niu_set_primary_mac_rdc_table(struct niu *np, int table_num,
  2185. int mac_pref)
  2186. {
  2187. return __set_rdc_table_num(np, 17, 0, table_num, mac_pref);
  2188. }
  2189. static int niu_set_multicast_mac_rdc_table(struct niu *np, int table_num,
  2190. int mac_pref)
  2191. {
  2192. return __set_rdc_table_num(np, 16, 8, table_num, mac_pref);
  2193. }
  2194. static int niu_set_alt_mac_rdc_table(struct niu *np, int idx,
  2195. int table_num, int mac_pref)
  2196. {
  2197. if (idx >= niu_num_alt_addr(np))
  2198. return -EINVAL;
  2199. return __set_rdc_table_num(np, idx, idx + 1, table_num, mac_pref);
  2200. }
  2201. static u64 vlan_entry_set_parity(u64 reg_val)
  2202. {
  2203. u64 port01_mask;
  2204. u64 port23_mask;
  2205. port01_mask = 0x00ff;
  2206. port23_mask = 0xff00;
  2207. if (hweight64(reg_val & port01_mask) & 1)
  2208. reg_val |= ENET_VLAN_TBL_PARITY0;
  2209. else
  2210. reg_val &= ~ENET_VLAN_TBL_PARITY0;
  2211. if (hweight64(reg_val & port23_mask) & 1)
  2212. reg_val |= ENET_VLAN_TBL_PARITY1;
  2213. else
  2214. reg_val &= ~ENET_VLAN_TBL_PARITY1;
  2215. return reg_val;
  2216. }
  2217. static void vlan_tbl_write(struct niu *np, unsigned long index,
  2218. int port, int vpr, int rdc_table)
  2219. {
  2220. u64 reg_val = nr64(ENET_VLAN_TBL(index));
  2221. reg_val &= ~((ENET_VLAN_TBL_VPR |
  2222. ENET_VLAN_TBL_VLANRDCTBLN) <<
  2223. ENET_VLAN_TBL_SHIFT(port));
  2224. if (vpr)
  2225. reg_val |= (ENET_VLAN_TBL_VPR <<
  2226. ENET_VLAN_TBL_SHIFT(port));
  2227. reg_val |= (rdc_table << ENET_VLAN_TBL_SHIFT(port));
  2228. reg_val = vlan_entry_set_parity(reg_val);
  2229. nw64(ENET_VLAN_TBL(index), reg_val);
  2230. }
  2231. static void vlan_tbl_clear(struct niu *np)
  2232. {
  2233. int i;
  2234. for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++)
  2235. nw64(ENET_VLAN_TBL(i), 0);
  2236. }
  2237. static int tcam_wait_bit(struct niu *np, u64 bit)
  2238. {
  2239. int limit = 1000;
  2240. while (--limit > 0) {
  2241. if (nr64(TCAM_CTL) & bit)
  2242. break;
  2243. udelay(1);
  2244. }
  2245. if (limit < 0)
  2246. return -ENODEV;
  2247. return 0;
  2248. }
  2249. static int tcam_flush(struct niu *np, int index)
  2250. {
  2251. nw64(TCAM_KEY_0, 0x00);
  2252. nw64(TCAM_KEY_MASK_0, 0xff);
  2253. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index));
  2254. return tcam_wait_bit(np, TCAM_CTL_STAT);
  2255. }
  2256. #if 0
  2257. static int tcam_read(struct niu *np, int index,
  2258. u64 *key, u64 *mask)
  2259. {
  2260. int err;
  2261. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_READ | index));
  2262. err = tcam_wait_bit(np, TCAM_CTL_STAT);
  2263. if (!err) {
  2264. key[0] = nr64(TCAM_KEY_0);
  2265. key[1] = nr64(TCAM_KEY_1);
  2266. key[2] = nr64(TCAM_KEY_2);
  2267. key[3] = nr64(TCAM_KEY_3);
  2268. mask[0] = nr64(TCAM_KEY_MASK_0);
  2269. mask[1] = nr64(TCAM_KEY_MASK_1);
  2270. mask[2] = nr64(TCAM_KEY_MASK_2);
  2271. mask[3] = nr64(TCAM_KEY_MASK_3);
  2272. }
  2273. return err;
  2274. }
  2275. #endif
  2276. static int tcam_write(struct niu *np, int index,
  2277. u64 *key, u64 *mask)
  2278. {
  2279. nw64(TCAM_KEY_0, key[0]);
  2280. nw64(TCAM_KEY_1, key[1]);
  2281. nw64(TCAM_KEY_2, key[2]);
  2282. nw64(TCAM_KEY_3, key[3]);
  2283. nw64(TCAM_KEY_MASK_0, mask[0]);
  2284. nw64(TCAM_KEY_MASK_1, mask[1]);
  2285. nw64(TCAM_KEY_MASK_2, mask[2]);
  2286. nw64(TCAM_KEY_MASK_3, mask[3]);
  2287. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index));
  2288. return tcam_wait_bit(np, TCAM_CTL_STAT);
  2289. }
  2290. #if 0
  2291. static int tcam_assoc_read(struct niu *np, int index, u64 *data)
  2292. {
  2293. int err;
  2294. nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_READ | index));
  2295. err = tcam_wait_bit(np, TCAM_CTL_STAT);
  2296. if (!err)
  2297. *data = nr64(TCAM_KEY_1);
  2298. return err;
  2299. }
  2300. #endif
  2301. static int tcam_assoc_write(struct niu *np, int index, u64 assoc_data)
  2302. {
  2303. nw64(TCAM_KEY_1, assoc_data);
  2304. nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_WRITE | index));
  2305. return tcam_wait_bit(np, TCAM_CTL_STAT);
  2306. }
  2307. static void tcam_enable(struct niu *np, int on)
  2308. {
  2309. u64 val = nr64(FFLP_CFG_1);
  2310. if (on)
  2311. val &= ~FFLP_CFG_1_TCAM_DIS;
  2312. else
  2313. val |= FFLP_CFG_1_TCAM_DIS;
  2314. nw64(FFLP_CFG_1, val);
  2315. }
  2316. static void tcam_set_lat_and_ratio(struct niu *np, u64 latency, u64 ratio)
  2317. {
  2318. u64 val = nr64(FFLP_CFG_1);
  2319. val &= ~(FFLP_CFG_1_FFLPINITDONE |
  2320. FFLP_CFG_1_CAMLAT |
  2321. FFLP_CFG_1_CAMRATIO);
  2322. val |= (latency << FFLP_CFG_1_CAMLAT_SHIFT);
  2323. val |= (ratio << FFLP_CFG_1_CAMRATIO_SHIFT);
  2324. nw64(FFLP_CFG_1, val);
  2325. val = nr64(FFLP_CFG_1);
  2326. val |= FFLP_CFG_1_FFLPINITDONE;
  2327. nw64(FFLP_CFG_1, val);
  2328. }
  2329. static int tcam_user_eth_class_enable(struct niu *np, unsigned long class,
  2330. int on)
  2331. {
  2332. unsigned long reg;
  2333. u64 val;
  2334. if (class < CLASS_CODE_ETHERTYPE1 ||
  2335. class > CLASS_CODE_ETHERTYPE2)
  2336. return -EINVAL;
  2337. reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1);
  2338. val = nr64(reg);
  2339. if (on)
  2340. val |= L2_CLS_VLD;
  2341. else
  2342. val &= ~L2_CLS_VLD;
  2343. nw64(reg, val);
  2344. return 0;
  2345. }
  2346. #if 0
  2347. static int tcam_user_eth_class_set(struct niu *np, unsigned long class,
  2348. u64 ether_type)
  2349. {
  2350. unsigned long reg;
  2351. u64 val;
  2352. if (class < CLASS_CODE_ETHERTYPE1 ||
  2353. class > CLASS_CODE_ETHERTYPE2 ||
  2354. (ether_type & ~(u64)0xffff) != 0)
  2355. return -EINVAL;
  2356. reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1);
  2357. val = nr64(reg);
  2358. val &= ~L2_CLS_ETYPE;
  2359. val |= (ether_type << L2_CLS_ETYPE_SHIFT);
  2360. nw64(reg, val);
  2361. return 0;
  2362. }
  2363. #endif
  2364. static int tcam_user_ip_class_enable(struct niu *np, unsigned long class,
  2365. int on)
  2366. {
  2367. unsigned long reg;
  2368. u64 val;
  2369. if (class < CLASS_CODE_USER_PROG1 ||
  2370. class > CLASS_CODE_USER_PROG4)
  2371. return -EINVAL;
  2372. reg = L3_CLS(class - CLASS_CODE_USER_PROG1);
  2373. val = nr64(reg);
  2374. if (on)
  2375. val |= L3_CLS_VALID;
  2376. else
  2377. val &= ~L3_CLS_VALID;
  2378. nw64(reg, val);
  2379. return 0;
  2380. }
  2381. #if 0
  2382. static int tcam_user_ip_class_set(struct niu *np, unsigned long class,
  2383. int ipv6, u64 protocol_id,
  2384. u64 tos_mask, u64 tos_val)
  2385. {
  2386. unsigned long reg;
  2387. u64 val;
  2388. if (class < CLASS_CODE_USER_PROG1 ||
  2389. class > CLASS_CODE_USER_PROG4 ||
  2390. (protocol_id & ~(u64)0xff) != 0 ||
  2391. (tos_mask & ~(u64)0xff) != 0 ||
  2392. (tos_val & ~(u64)0xff) != 0)
  2393. return -EINVAL;
  2394. reg = L3_CLS(class - CLASS_CODE_USER_PROG1);
  2395. val = nr64(reg);
  2396. val &= ~(L3_CLS_IPVER | L3_CLS_PID |
  2397. L3_CLS_TOSMASK | L3_CLS_TOS);
  2398. if (ipv6)
  2399. val |= L3_CLS_IPVER;
  2400. val |= (protocol_id << L3_CLS_PID_SHIFT);
  2401. val |= (tos_mask << L3_CLS_TOSMASK_SHIFT);
  2402. val |= (tos_val << L3_CLS_TOS_SHIFT);
  2403. nw64(reg, val);
  2404. return 0;
  2405. }
  2406. #endif
  2407. static int tcam_early_init(struct niu *np)
  2408. {
  2409. unsigned long i;
  2410. int err;
  2411. tcam_enable(np, 0);
  2412. tcam_set_lat_and_ratio(np,
  2413. DEFAULT_TCAM_LATENCY,
  2414. DEFAULT_TCAM_ACCESS_RATIO);
  2415. for (i = CLASS_CODE_ETHERTYPE1; i <= CLASS_CODE_ETHERTYPE2; i++) {
  2416. err = tcam_user_eth_class_enable(np, i, 0);
  2417. if (err)
  2418. return err;
  2419. }
  2420. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_USER_PROG4; i++) {
  2421. err = tcam_user_ip_class_enable(np, i, 0);
  2422. if (err)
  2423. return err;
  2424. }
  2425. return 0;
  2426. }
  2427. static int tcam_flush_all(struct niu *np)
  2428. {
  2429. unsigned long i;
  2430. for (i = 0; i < np->parent->tcam_num_entries; i++) {
  2431. int err = tcam_flush(np, i);
  2432. if (err)
  2433. return err;
  2434. }
  2435. return 0;
  2436. }
  2437. static u64 hash_addr_regval(unsigned long index, unsigned long num_entries)
  2438. {
  2439. return ((u64)index | (num_entries == 1 ?
  2440. HASH_TBL_ADDR_AUTOINC : 0));
  2441. }
  2442. #if 0
  2443. static int hash_read(struct niu *np, unsigned long partition,
  2444. unsigned long index, unsigned long num_entries,
  2445. u64 *data)
  2446. {
  2447. u64 val = hash_addr_regval(index, num_entries);
  2448. unsigned long i;
  2449. if (partition >= FCRAM_NUM_PARTITIONS ||
  2450. index + num_entries > FCRAM_SIZE)
  2451. return -EINVAL;
  2452. nw64(HASH_TBL_ADDR(partition), val);
  2453. for (i = 0; i < num_entries; i++)
  2454. data[i] = nr64(HASH_TBL_DATA(partition));
  2455. return 0;
  2456. }
  2457. #endif
  2458. static int hash_write(struct niu *np, unsigned long partition,
  2459. unsigned long index, unsigned long num_entries,
  2460. u64 *data)
  2461. {
  2462. u64 val = hash_addr_regval(index, num_entries);
  2463. unsigned long i;
  2464. if (partition >= FCRAM_NUM_PARTITIONS ||
  2465. index + (num_entries * 8) > FCRAM_SIZE)
  2466. return -EINVAL;
  2467. nw64(HASH_TBL_ADDR(partition), val);
  2468. for (i = 0; i < num_entries; i++)
  2469. nw64(HASH_TBL_DATA(partition), data[i]);
  2470. return 0;
  2471. }
  2472. static void fflp_reset(struct niu *np)
  2473. {
  2474. u64 val;
  2475. nw64(FFLP_CFG_1, FFLP_CFG_1_PIO_FIO_RST);
  2476. udelay(10);
  2477. nw64(FFLP_CFG_1, 0);
  2478. val = FFLP_CFG_1_FCRAMOUTDR_NORMAL | FFLP_CFG_1_FFLPINITDONE;
  2479. nw64(FFLP_CFG_1, val);
  2480. }
  2481. static void fflp_set_timings(struct niu *np)
  2482. {
  2483. u64 val = nr64(FFLP_CFG_1);
  2484. val &= ~FFLP_CFG_1_FFLPINITDONE;
  2485. val |= (DEFAULT_FCRAMRATIO << FFLP_CFG_1_FCRAMRATIO_SHIFT);
  2486. nw64(FFLP_CFG_1, val);
  2487. val = nr64(FFLP_CFG_1);
  2488. val |= FFLP_CFG_1_FFLPINITDONE;
  2489. nw64(FFLP_CFG_1, val);
  2490. val = nr64(FCRAM_REF_TMR);
  2491. val &= ~(FCRAM_REF_TMR_MAX | FCRAM_REF_TMR_MIN);
  2492. val |= (DEFAULT_FCRAM_REFRESH_MAX << FCRAM_REF_TMR_MAX_SHIFT);
  2493. val |= (DEFAULT_FCRAM_REFRESH_MIN << FCRAM_REF_TMR_MIN_SHIFT);
  2494. nw64(FCRAM_REF_TMR, val);
  2495. }
  2496. static int fflp_set_partition(struct niu *np, u64 partition,
  2497. u64 mask, u64 base, int enable)
  2498. {
  2499. unsigned long reg;
  2500. u64 val;
  2501. if (partition >= FCRAM_NUM_PARTITIONS ||
  2502. (mask & ~(u64)0x1f) != 0 ||
  2503. (base & ~(u64)0x1f) != 0)
  2504. return -EINVAL;
  2505. reg = FLW_PRT_SEL(partition);
  2506. val = nr64(reg);
  2507. val &= ~(FLW_PRT_SEL_EXT | FLW_PRT_SEL_MASK | FLW_PRT_SEL_BASE);
  2508. val |= (mask << FLW_PRT_SEL_MASK_SHIFT);
  2509. val |= (base << FLW_PRT_SEL_BASE_SHIFT);
  2510. if (enable)
  2511. val |= FLW_PRT_SEL_EXT;
  2512. nw64(reg, val);
  2513. return 0;
  2514. }
  2515. static int fflp_disable_all_partitions(struct niu *np)
  2516. {
  2517. unsigned long i;
  2518. for (i = 0; i < FCRAM_NUM_PARTITIONS; i++) {
  2519. int err = fflp_set_partition(np, 0, 0, 0, 0);
  2520. if (err)
  2521. return err;
  2522. }
  2523. return 0;
  2524. }
  2525. static void fflp_llcsnap_enable(struct niu *np, int on)
  2526. {
  2527. u64 val = nr64(FFLP_CFG_1);
  2528. if (on)
  2529. val |= FFLP_CFG_1_LLCSNAP;
  2530. else
  2531. val &= ~FFLP_CFG_1_LLCSNAP;
  2532. nw64(FFLP_CFG_1, val);
  2533. }
  2534. static void fflp_errors_enable(struct niu *np, int on)
  2535. {
  2536. u64 val = nr64(FFLP_CFG_1);
  2537. if (on)
  2538. val &= ~FFLP_CFG_1_ERRORDIS;
  2539. else
  2540. val |= FFLP_CFG_1_ERRORDIS;
  2541. nw64(FFLP_CFG_1, val);
  2542. }
  2543. static int fflp_hash_clear(struct niu *np)
  2544. {
  2545. struct fcram_hash_ipv4 ent;
  2546. unsigned long i;
  2547. /* IPV4 hash entry with valid bit clear, rest is don't care. */
  2548. memset(&ent, 0, sizeof(ent));
  2549. ent.header = HASH_HEADER_EXT;
  2550. for (i = 0; i < FCRAM_SIZE; i += sizeof(ent)) {
  2551. int err = hash_write(np, 0, i, 1, (u64 *) &ent);
  2552. if (err)
  2553. return err;
  2554. }
  2555. return 0;
  2556. }
  2557. static int fflp_early_init(struct niu *np)
  2558. {
  2559. struct niu_parent *parent;
  2560. unsigned long flags;
  2561. int err;
  2562. niu_lock_parent(np, flags);
  2563. parent = np->parent;
  2564. err = 0;
  2565. if (!(parent->flags & PARENT_FLGS_CLS_HWINIT)) {
  2566. niudbg(PROBE, "fflp_early_init: Initting hw on port %u\n",
  2567. np->port);
  2568. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  2569. fflp_reset(np);
  2570. fflp_set_timings(np);
  2571. err = fflp_disable_all_partitions(np);
  2572. if (err) {
  2573. niudbg(PROBE, "fflp_disable_all_partitions "
  2574. "failed, err=%d\n", err);
  2575. goto out;
  2576. }
  2577. }
  2578. err = tcam_early_init(np);
  2579. if (err) {
  2580. niudbg(PROBE, "tcam_early_init failed, err=%d\n",
  2581. err);
  2582. goto out;
  2583. }
  2584. fflp_llcsnap_enable(np, 1);
  2585. fflp_errors_enable(np, 0);
  2586. nw64(H1POLY, 0);
  2587. nw64(H2POLY, 0);
  2588. err = tcam_flush_all(np);
  2589. if (err) {
  2590. niudbg(PROBE, "tcam_flush_all failed, err=%d\n",
  2591. err);
  2592. goto out;
  2593. }
  2594. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  2595. err = fflp_hash_clear(np);
  2596. if (err) {
  2597. niudbg(PROBE, "fflp_hash_clear failed, "
  2598. "err=%d\n", err);
  2599. goto out;
  2600. }
  2601. }
  2602. vlan_tbl_clear(np);
  2603. niudbg(PROBE, "fflp_early_init: Success\n");
  2604. parent->flags |= PARENT_FLGS_CLS_HWINIT;
  2605. }
  2606. out:
  2607. niu_unlock_parent(np, flags);
  2608. return err;
  2609. }
  2610. static int niu_set_flow_key(struct niu *np, unsigned long class_code, u64 key)
  2611. {
  2612. if (class_code < CLASS_CODE_USER_PROG1 ||
  2613. class_code > CLASS_CODE_SCTP_IPV6)
  2614. return -EINVAL;
  2615. nw64(FLOW_KEY(class_code - CLASS_CODE_USER_PROG1), key);
  2616. return 0;
  2617. }
  2618. static int niu_set_tcam_key(struct niu *np, unsigned long class_code, u64 key)
  2619. {
  2620. if (class_code < CLASS_CODE_USER_PROG1 ||
  2621. class_code > CLASS_CODE_SCTP_IPV6)
  2622. return -EINVAL;
  2623. nw64(TCAM_KEY(class_code - CLASS_CODE_USER_PROG1), key);
  2624. return 0;
  2625. }
  2626. static void niu_rx_skb_append(struct sk_buff *skb, struct page *page,
  2627. u32 offset, u32 size)
  2628. {
  2629. int i = skb_shinfo(skb)->nr_frags;
  2630. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2631. frag->page = page;
  2632. frag->page_offset = offset;
  2633. frag->size = size;
  2634. skb->len += size;
  2635. skb->data_len += size;
  2636. skb->truesize += size;
  2637. skb_shinfo(skb)->nr_frags = i + 1;
  2638. }
  2639. static unsigned int niu_hash_rxaddr(struct rx_ring_info *rp, u64 a)
  2640. {
  2641. a >>= PAGE_SHIFT;
  2642. a ^= (a >> ilog2(MAX_RBR_RING_SIZE));
  2643. return (a & (MAX_RBR_RING_SIZE - 1));
  2644. }
  2645. static struct page *niu_find_rxpage(struct rx_ring_info *rp, u64 addr,
  2646. struct page ***link)
  2647. {
  2648. unsigned int h = niu_hash_rxaddr(rp, addr);
  2649. struct page *p, **pp;
  2650. addr &= PAGE_MASK;
  2651. pp = &rp->rxhash[h];
  2652. for (; (p = *pp) != NULL; pp = (struct page **) &p->mapping) {
  2653. if (p->index == addr) {
  2654. *link = pp;
  2655. break;
  2656. }
  2657. }
  2658. return p;
  2659. }
  2660. static void niu_hash_page(struct rx_ring_info *rp, struct page *page, u64 base)
  2661. {
  2662. unsigned int h = niu_hash_rxaddr(rp, base);
  2663. page->index = base;
  2664. page->mapping = (struct address_space *) rp->rxhash[h];
  2665. rp->rxhash[h] = page;
  2666. }
  2667. static int niu_rbr_add_page(struct niu *np, struct rx_ring_info *rp,
  2668. gfp_t mask, int start_index)
  2669. {
  2670. struct page *page;
  2671. u64 addr;
  2672. int i;
  2673. page = alloc_page(mask);
  2674. if (!page)
  2675. return -ENOMEM;
  2676. addr = np->ops->map_page(np->device, page, 0,
  2677. PAGE_SIZE, DMA_FROM_DEVICE);
  2678. niu_hash_page(rp, page, addr);
  2679. if (rp->rbr_blocks_per_page > 1)
  2680. atomic_add(rp->rbr_blocks_per_page - 1,
  2681. &compound_head(page)->_count);
  2682. for (i = 0; i < rp->rbr_blocks_per_page; i++) {
  2683. __le32 *rbr = &rp->rbr[start_index + i];
  2684. *rbr = cpu_to_le32(addr >> RBR_DESCR_ADDR_SHIFT);
  2685. addr += rp->rbr_block_size;
  2686. }
  2687. return 0;
  2688. }
  2689. static void niu_rbr_refill(struct niu *np, struct rx_ring_info *rp, gfp_t mask)
  2690. {
  2691. int index = rp->rbr_index;
  2692. rp->rbr_pending++;
  2693. if ((rp->rbr_pending % rp->rbr_blocks_per_page) == 0) {
  2694. int err = niu_rbr_add_page(np, rp, mask, index);
  2695. if (unlikely(err)) {
  2696. rp->rbr_pending--;
  2697. return;
  2698. }
  2699. rp->rbr_index += rp->rbr_blocks_per_page;
  2700. BUG_ON(rp->rbr_index > rp->rbr_table_size);
  2701. if (rp->rbr_index == rp->rbr_table_size)
  2702. rp->rbr_index = 0;
  2703. if (rp->rbr_pending >= rp->rbr_kick_thresh) {
  2704. nw64(RBR_KICK(rp->rx_channel), rp->rbr_pending);
  2705. rp->rbr_pending = 0;
  2706. }
  2707. }
  2708. }
  2709. static int niu_rx_pkt_ignore(struct niu *np, struct rx_ring_info *rp)
  2710. {
  2711. unsigned int index = rp->rcr_index;
  2712. int num_rcr = 0;
  2713. rp->rx_dropped++;
  2714. while (1) {
  2715. struct page *page, **link;
  2716. u64 addr, val;
  2717. u32 rcr_size;
  2718. num_rcr++;
  2719. val = le64_to_cpup(&rp->rcr[index]);
  2720. addr = (val & RCR_ENTRY_PKT_BUF_ADDR) <<
  2721. RCR_ENTRY_PKT_BUF_ADDR_SHIFT;
  2722. page = niu_find_rxpage(rp, addr, &link);
  2723. rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >>
  2724. RCR_ENTRY_PKTBUFSZ_SHIFT];
  2725. if ((page->index + PAGE_SIZE) - rcr_size == addr) {
  2726. *link = (struct page *) page->mapping;
  2727. np->ops->unmap_page(np->device, page->index,
  2728. PAGE_SIZE, DMA_FROM_DEVICE);
  2729. page->index = 0;
  2730. page->mapping = NULL;
  2731. __free_page(page);
  2732. rp->rbr_refill_pending++;
  2733. }
  2734. index = NEXT_RCR(rp, index);
  2735. if (!(val & RCR_ENTRY_MULTI))
  2736. break;
  2737. }
  2738. rp->rcr_index = index;
  2739. return num_rcr;
  2740. }
  2741. static int niu_process_rx_pkt(struct niu *np, struct rx_ring_info *rp)
  2742. {
  2743. unsigned int index = rp->rcr_index;
  2744. struct sk_buff *skb;
  2745. int len, num_rcr;
  2746. skb = netdev_alloc_skb(np->dev, RX_SKB_ALLOC_SIZE);
  2747. if (unlikely(!skb))
  2748. return niu_rx_pkt_ignore(np, rp);
  2749. num_rcr = 0;
  2750. while (1) {
  2751. struct page *page, **link;
  2752. u32 rcr_size, append_size;
  2753. u64 addr, val, off;
  2754. num_rcr++;
  2755. val = le64_to_cpup(&rp->rcr[index]);
  2756. len = (val & RCR_ENTRY_L2_LEN) >>
  2757. RCR_ENTRY_L2_LEN_SHIFT;
  2758. len -= ETH_FCS_LEN;
  2759. addr = (val & RCR_ENTRY_PKT_BUF_ADDR) <<
  2760. RCR_ENTRY_PKT_BUF_ADDR_SHIFT;
  2761. page = niu_find_rxpage(rp, addr, &link);
  2762. rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >>
  2763. RCR_ENTRY_PKTBUFSZ_SHIFT];
  2764. off = addr & ~PAGE_MASK;
  2765. append_size = rcr_size;
  2766. if (num_rcr == 1) {
  2767. int ptype;
  2768. off += 2;
  2769. append_size -= 2;
  2770. ptype = (val >> RCR_ENTRY_PKT_TYPE_SHIFT);
  2771. if ((ptype == RCR_PKT_TYPE_TCP ||
  2772. ptype == RCR_PKT_TYPE_UDP) &&
  2773. !(val & (RCR_ENTRY_NOPORT |
  2774. RCR_ENTRY_ERROR)))
  2775. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2776. else
  2777. skb->ip_summed = CHECKSUM_NONE;
  2778. }
  2779. if (!(val & RCR_ENTRY_MULTI))
  2780. append_size = len - skb->len;
  2781. niu_rx_skb_append(skb, page, off, append_size);
  2782. if ((page->index + rp->rbr_block_size) - rcr_size == addr) {
  2783. *link = (struct page *) page->mapping;
  2784. np->ops->unmap_page(np->device, page->index,
  2785. PAGE_SIZE, DMA_FROM_DEVICE);
  2786. page->index = 0;
  2787. page->mapping = NULL;
  2788. rp->rbr_refill_pending++;
  2789. } else
  2790. get_page(page);
  2791. index = NEXT_RCR(rp, index);
  2792. if (!(val & RCR_ENTRY_MULTI))
  2793. break;
  2794. }
  2795. rp->rcr_index = index;
  2796. skb_reserve(skb, NET_IP_ALIGN);
  2797. __pskb_pull_tail(skb, min(len, NIU_RXPULL_MAX));
  2798. rp->rx_packets++;
  2799. rp->rx_bytes += skb->len;
  2800. skb->protocol = eth_type_trans(skb, np->dev);
  2801. netif_receive_skb(skb);
  2802. return num_rcr;
  2803. }
  2804. static int niu_rbr_fill(struct niu *np, struct rx_ring_info *rp, gfp_t mask)
  2805. {
  2806. int blocks_per_page = rp->rbr_blocks_per_page;
  2807. int err, index = rp->rbr_index;
  2808. err = 0;
  2809. while (index < (rp->rbr_table_size - blocks_per_page)) {
  2810. err = niu_rbr_add_page(np, rp, mask, index);
  2811. if (err)
  2812. break;
  2813. index += blocks_per_page;
  2814. }
  2815. rp->rbr_index = index;
  2816. return err;
  2817. }
  2818. static void niu_rbr_free(struct niu *np, struct rx_ring_info *rp)
  2819. {
  2820. int i;
  2821. for (i = 0; i < MAX_RBR_RING_SIZE; i++) {
  2822. struct page *page;
  2823. page = rp->rxhash[i];
  2824. while (page) {
  2825. struct page *next = (struct page *) page->mapping;
  2826. u64 base = page->index;
  2827. np->ops->unmap_page(np->device, base, PAGE_SIZE,
  2828. DMA_FROM_DEVICE);
  2829. page->index = 0;
  2830. page->mapping = NULL;
  2831. __free_page(page);
  2832. page = next;
  2833. }
  2834. }
  2835. for (i = 0; i < rp->rbr_table_size; i++)
  2836. rp->rbr[i] = cpu_to_le32(0);
  2837. rp->rbr_index = 0;
  2838. }
  2839. static int release_tx_packet(struct niu *np, struct tx_ring_info *rp, int idx)
  2840. {
  2841. struct tx_buff_info *tb = &rp->tx_buffs[idx];
  2842. struct sk_buff *skb = tb->skb;
  2843. struct tx_pkt_hdr *tp;
  2844. u64 tx_flags;
  2845. int i, len;
  2846. tp = (struct tx_pkt_hdr *) skb->data;
  2847. tx_flags = le64_to_cpup(&tp->flags);
  2848. rp->tx_packets++;
  2849. rp->tx_bytes += (((tx_flags & TXHDR_LEN) >> TXHDR_LEN_SHIFT) -
  2850. ((tx_flags & TXHDR_PAD) / 2));
  2851. len = skb_headlen(skb);
  2852. np->ops->unmap_single(np->device, tb->mapping,
  2853. len, DMA_TO_DEVICE);
  2854. if (le64_to_cpu(rp->descr[idx]) & TX_DESC_MARK)
  2855. rp->mark_pending--;
  2856. tb->skb = NULL;
  2857. do {
  2858. idx = NEXT_TX(rp, idx);
  2859. len -= MAX_TX_DESC_LEN;
  2860. } while (len > 0);
  2861. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2862. tb = &rp->tx_buffs[idx];
  2863. BUG_ON(tb->skb != NULL);
  2864. np->ops->unmap_page(np->device, tb->mapping,
  2865. skb_shinfo(skb)->frags[i].size,
  2866. DMA_TO_DEVICE);
  2867. idx = NEXT_TX(rp, idx);
  2868. }
  2869. dev_kfree_skb(skb);
  2870. return idx;
  2871. }
  2872. #define NIU_TX_WAKEUP_THRESH(rp) ((rp)->pending / 4)
  2873. static void niu_tx_work(struct niu *np, struct tx_ring_info *rp)
  2874. {
  2875. struct netdev_queue *txq;
  2876. u16 pkt_cnt, tmp;
  2877. int cons, index;
  2878. u64 cs;
  2879. index = (rp - np->tx_rings);
  2880. txq = netdev_get_tx_queue(np->dev, index);
  2881. cs = rp->tx_cs;
  2882. if (unlikely(!(cs & (TX_CS_MK | TX_CS_MMK))))
  2883. goto out;
  2884. tmp = pkt_cnt = (cs & TX_CS_PKT_CNT) >> TX_CS_PKT_CNT_SHIFT;
  2885. pkt_cnt = (pkt_cnt - rp->last_pkt_cnt) &
  2886. (TX_CS_PKT_CNT >> TX_CS_PKT_CNT_SHIFT);
  2887. rp->last_pkt_cnt = tmp;
  2888. cons = rp->cons;
  2889. niudbg(TX_DONE, "%s: niu_tx_work() pkt_cnt[%u] cons[%d]\n",
  2890. np->dev->name, pkt_cnt, cons);
  2891. while (pkt_cnt--)
  2892. cons = release_tx_packet(np, rp, cons);
  2893. rp->cons = cons;
  2894. smp_mb();
  2895. out:
  2896. if (unlikely(netif_tx_queue_stopped(txq) &&
  2897. (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))) {
  2898. __netif_tx_lock(txq, smp_processor_id());
  2899. if (netif_tx_queue_stopped(txq) &&
  2900. (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))
  2901. netif_tx_wake_queue(txq);
  2902. __netif_tx_unlock(txq);
  2903. }
  2904. }
  2905. static int niu_rx_work(struct niu *np, struct rx_ring_info *rp, int budget)
  2906. {
  2907. int qlen, rcr_done = 0, work_done = 0;
  2908. struct rxdma_mailbox *mbox = rp->mbox;
  2909. u64 stat;
  2910. #if 1
  2911. stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel));
  2912. qlen = nr64(RCRSTAT_A(rp->rx_channel)) & RCRSTAT_A_QLEN;
  2913. #else
  2914. stat = le64_to_cpup(&mbox->rx_dma_ctl_stat);
  2915. qlen = (le64_to_cpup(&mbox->rcrstat_a) & RCRSTAT_A_QLEN);
  2916. #endif
  2917. mbox->rx_dma_ctl_stat = 0;
  2918. mbox->rcrstat_a = 0;
  2919. niudbg(RX_STATUS, "%s: niu_rx_work(chan[%d]), stat[%llx] qlen=%d\n",
  2920. np->dev->name, rp->rx_channel, (unsigned long long) stat, qlen);
  2921. rcr_done = work_done = 0;
  2922. qlen = min(qlen, budget);
  2923. while (work_done < qlen) {
  2924. rcr_done += niu_process_rx_pkt(np, rp);
  2925. work_done++;
  2926. }
  2927. if (rp->rbr_refill_pending >= rp->rbr_kick_thresh) {
  2928. unsigned int i;
  2929. for (i = 0; i < rp->rbr_refill_pending; i++)
  2930. niu_rbr_refill(np, rp, GFP_ATOMIC);
  2931. rp->rbr_refill_pending = 0;
  2932. }
  2933. stat = (RX_DMA_CTL_STAT_MEX |
  2934. ((u64)work_done << RX_DMA_CTL_STAT_PKTREAD_SHIFT) |
  2935. ((u64)rcr_done << RX_DMA_CTL_STAT_PTRREAD_SHIFT));
  2936. nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat);
  2937. return work_done;
  2938. }
  2939. static int niu_poll_core(struct niu *np, struct niu_ldg *lp, int budget)
  2940. {
  2941. u64 v0 = lp->v0;
  2942. u32 tx_vec = (v0 >> 32);
  2943. u32 rx_vec = (v0 & 0xffffffff);
  2944. int i, work_done = 0;
  2945. niudbg(INTR, "%s: niu_poll_core() v0[%016llx]\n",
  2946. np->dev->name, (unsigned long long) v0);
  2947. for (i = 0; i < np->num_tx_rings; i++) {
  2948. struct tx_ring_info *rp = &np->tx_rings[i];
  2949. if (tx_vec & (1 << rp->tx_channel))
  2950. niu_tx_work(np, rp);
  2951. nw64(LD_IM0(LDN_TXDMA(rp->tx_channel)), 0);
  2952. }
  2953. for (i = 0; i < np->num_rx_rings; i++) {
  2954. struct rx_ring_info *rp = &np->rx_rings[i];
  2955. if (rx_vec & (1 << rp->rx_channel)) {
  2956. int this_work_done;
  2957. this_work_done = niu_rx_work(np, rp,
  2958. budget);
  2959. budget -= this_work_done;
  2960. work_done += this_work_done;
  2961. }
  2962. nw64(LD_IM0(LDN_RXDMA(rp->rx_channel)), 0);
  2963. }
  2964. return work_done;
  2965. }
  2966. static int niu_poll(struct napi_struct *napi, int budget)
  2967. {
  2968. struct niu_ldg *lp = container_of(napi, struct niu_ldg, napi);
  2969. struct niu *np = lp->np;
  2970. int work_done;
  2971. work_done = niu_poll_core(np, lp, budget);
  2972. if (work_done < budget) {
  2973. netif_rx_complete(np->dev, napi);
  2974. niu_ldg_rearm(np, lp, 1);
  2975. }
  2976. return work_done;
  2977. }
  2978. static void niu_log_rxchan_errors(struct niu *np, struct rx_ring_info *rp,
  2979. u64 stat)
  2980. {
  2981. dev_err(np->device, PFX "%s: RX channel %u errors ( ",
  2982. np->dev->name, rp->rx_channel);
  2983. if (stat & RX_DMA_CTL_STAT_RBR_TMOUT)
  2984. printk("RBR_TMOUT ");
  2985. if (stat & RX_DMA_CTL_STAT_RSP_CNT_ERR)
  2986. printk("RSP_CNT ");
  2987. if (stat & RX_DMA_CTL_STAT_BYTE_EN_BUS)
  2988. printk("BYTE_EN_BUS ");
  2989. if (stat & RX_DMA_CTL_STAT_RSP_DAT_ERR)
  2990. printk("RSP_DAT ");
  2991. if (stat & RX_DMA_CTL_STAT_RCR_ACK_ERR)
  2992. printk("RCR_ACK ");
  2993. if (stat & RX_DMA_CTL_STAT_RCR_SHA_PAR)
  2994. printk("RCR_SHA_PAR ");
  2995. if (stat & RX_DMA_CTL_STAT_RBR_PRE_PAR)
  2996. printk("RBR_PRE_PAR ");
  2997. if (stat & RX_DMA_CTL_STAT_CONFIG_ERR)
  2998. printk("CONFIG ");
  2999. if (stat & RX_DMA_CTL_STAT_RCRINCON)
  3000. printk("RCRINCON ");
  3001. if (stat & RX_DMA_CTL_STAT_RCRFULL)
  3002. printk("RCRFULL ");
  3003. if (stat & RX_DMA_CTL_STAT_RBRFULL)
  3004. printk("RBRFULL ");
  3005. if (stat & RX_DMA_CTL_STAT_RBRLOGPAGE)
  3006. printk("RBRLOGPAGE ");
  3007. if (stat & RX_DMA_CTL_STAT_CFIGLOGPAGE)
  3008. printk("CFIGLOGPAGE ");
  3009. if (stat & RX_DMA_CTL_STAT_DC_FIFO_ERR)
  3010. printk("DC_FIDO ");
  3011. printk(")\n");
  3012. }
  3013. static int niu_rx_error(struct niu *np, struct rx_ring_info *rp)
  3014. {
  3015. u64 stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel));
  3016. int err = 0;
  3017. if (stat & (RX_DMA_CTL_STAT_CHAN_FATAL |
  3018. RX_DMA_CTL_STAT_PORT_FATAL))
  3019. err = -EINVAL;
  3020. if (err) {
  3021. dev_err(np->device, PFX "%s: RX channel %u error, stat[%llx]\n",
  3022. np->dev->name, rp->rx_channel,
  3023. (unsigned long long) stat);
  3024. niu_log_rxchan_errors(np, rp, stat);
  3025. }
  3026. nw64(RX_DMA_CTL_STAT(rp->rx_channel),
  3027. stat & RX_DMA_CTL_WRITE_CLEAR_ERRS);
  3028. return err;
  3029. }
  3030. static void niu_log_txchan_errors(struct niu *np, struct tx_ring_info *rp,
  3031. u64 cs)
  3032. {
  3033. dev_err(np->device, PFX "%s: TX channel %u errors ( ",
  3034. np->dev->name, rp->tx_channel);
  3035. if (cs & TX_CS_MBOX_ERR)
  3036. printk("MBOX ");
  3037. if (cs & TX_CS_PKT_SIZE_ERR)
  3038. printk("PKT_SIZE ");
  3039. if (cs & TX_CS_TX_RING_OFLOW)
  3040. printk("TX_RING_OFLOW ");
  3041. if (cs & TX_CS_PREF_BUF_PAR_ERR)
  3042. printk("PREF_BUF_PAR ");
  3043. if (cs & TX_CS_NACK_PREF)
  3044. printk("NACK_PREF ");
  3045. if (cs & TX_CS_NACK_PKT_RD)
  3046. printk("NACK_PKT_RD ");
  3047. if (cs & TX_CS_CONF_PART_ERR)
  3048. printk("CONF_PART ");
  3049. if (cs & TX_CS_PKT_PRT_ERR)
  3050. printk("PKT_PTR ");
  3051. printk(")\n");
  3052. }
  3053. static int niu_tx_error(struct niu *np, struct tx_ring_info *rp)
  3054. {
  3055. u64 cs, logh, logl;
  3056. cs = nr64(TX_CS(rp->tx_channel));
  3057. logh = nr64(TX_RNG_ERR_LOGH(rp->tx_channel));
  3058. logl = nr64(TX_RNG_ERR_LOGL(rp->tx_channel));
  3059. dev_err(np->device, PFX "%s: TX channel %u error, "
  3060. "cs[%llx] logh[%llx] logl[%llx]\n",
  3061. np->dev->name, rp->tx_channel,
  3062. (unsigned long long) cs,
  3063. (unsigned long long) logh,
  3064. (unsigned long long) logl);
  3065. niu_log_txchan_errors(np, rp, cs);
  3066. return -ENODEV;
  3067. }
  3068. static int niu_mif_interrupt(struct niu *np)
  3069. {
  3070. u64 mif_status = nr64(MIF_STATUS);
  3071. int phy_mdint = 0;
  3072. if (np->flags & NIU_FLAGS_XMAC) {
  3073. u64 xrxmac_stat = nr64_mac(XRXMAC_STATUS);
  3074. if (xrxmac_stat & XRXMAC_STATUS_PHY_MDINT)
  3075. phy_mdint = 1;
  3076. }
  3077. dev_err(np->device, PFX "%s: MIF interrupt, "
  3078. "stat[%llx] phy_mdint(%d)\n",
  3079. np->dev->name, (unsigned long long) mif_status, phy_mdint);
  3080. return -ENODEV;
  3081. }
  3082. static void niu_xmac_interrupt(struct niu *np)
  3083. {
  3084. struct niu_xmac_stats *mp = &np->mac_stats.xmac;
  3085. u64 val;
  3086. val = nr64_mac(XTXMAC_STATUS);
  3087. if (val & XTXMAC_STATUS_FRAME_CNT_EXP)
  3088. mp->tx_frames += TXMAC_FRM_CNT_COUNT;
  3089. if (val & XTXMAC_STATUS_BYTE_CNT_EXP)
  3090. mp->tx_bytes += TXMAC_BYTE_CNT_COUNT;
  3091. if (val & XTXMAC_STATUS_TXFIFO_XFR_ERR)
  3092. mp->tx_fifo_errors++;
  3093. if (val & XTXMAC_STATUS_TXMAC_OFLOW)
  3094. mp->tx_overflow_errors++;
  3095. if (val & XTXMAC_STATUS_MAX_PSIZE_ERR)
  3096. mp->tx_max_pkt_size_errors++;
  3097. if (val & XTXMAC_STATUS_TXMAC_UFLOW)
  3098. mp->tx_underflow_errors++;
  3099. val = nr64_mac(XRXMAC_STATUS);
  3100. if (val & XRXMAC_STATUS_LCL_FLT_STATUS)
  3101. mp->rx_local_faults++;
  3102. if (val & XRXMAC_STATUS_RFLT_DET)
  3103. mp->rx_remote_faults++;
  3104. if (val & XRXMAC_STATUS_LFLT_CNT_EXP)
  3105. mp->rx_link_faults += LINK_FAULT_CNT_COUNT;
  3106. if (val & XRXMAC_STATUS_ALIGNERR_CNT_EXP)
  3107. mp->rx_align_errors += RXMAC_ALIGN_ERR_CNT_COUNT;
  3108. if (val & XRXMAC_STATUS_RXFRAG_CNT_EXP)
  3109. mp->rx_frags += RXMAC_FRAG_CNT_COUNT;
  3110. if (val & XRXMAC_STATUS_RXMULTF_CNT_EXP)
  3111. mp->rx_mcasts += RXMAC_MC_FRM_CNT_COUNT;
  3112. if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP)
  3113. mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT;
  3114. if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP)
  3115. mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT;
  3116. if (val & XRXMAC_STATUS_RXHIST1_CNT_EXP)
  3117. mp->rx_hist_cnt1 += RXMAC_HIST_CNT1_COUNT;
  3118. if (val & XRXMAC_STATUS_RXHIST2_CNT_EXP)
  3119. mp->rx_hist_cnt2 += RXMAC_HIST_CNT2_COUNT;
  3120. if (val & XRXMAC_STATUS_RXHIST3_CNT_EXP)
  3121. mp->rx_hist_cnt3 += RXMAC_HIST_CNT3_COUNT;
  3122. if (val & XRXMAC_STATUS_RXHIST4_CNT_EXP)
  3123. mp->rx_hist_cnt4 += RXMAC_HIST_CNT4_COUNT;
  3124. if (val & XRXMAC_STATUS_RXHIST5_CNT_EXP)
  3125. mp->rx_hist_cnt5 += RXMAC_HIST_CNT5_COUNT;
  3126. if (val & XRXMAC_STATUS_RXHIST6_CNT_EXP)
  3127. mp->rx_hist_cnt6 += RXMAC_HIST_CNT6_COUNT;
  3128. if (val & XRXMAC_STATUS_RXHIST7_CNT_EXP)
  3129. mp->rx_hist_cnt7 += RXMAC_HIST_CNT7_COUNT;
  3130. if (val & XRXMAC_STAT_MSK_RXOCTET_CNT_EXP)
  3131. mp->rx_octets += RXMAC_BT_CNT_COUNT;
  3132. if (val & XRXMAC_STATUS_CVIOLERR_CNT_EXP)
  3133. mp->rx_code_violations += RXMAC_CD_VIO_CNT_COUNT;
  3134. if (val & XRXMAC_STATUS_LENERR_CNT_EXP)
  3135. mp->rx_len_errors += RXMAC_MPSZER_CNT_COUNT;
  3136. if (val & XRXMAC_STATUS_CRCERR_CNT_EXP)
  3137. mp->rx_crc_errors += RXMAC_CRC_ER_CNT_COUNT;
  3138. if (val & XRXMAC_STATUS_RXUFLOW)
  3139. mp->rx_underflows++;
  3140. if (val & XRXMAC_STATUS_RXOFLOW)
  3141. mp->rx_overflows++;
  3142. val = nr64_mac(XMAC_FC_STAT);
  3143. if (val & XMAC_FC_STAT_TX_MAC_NPAUSE)
  3144. mp->pause_off_state++;
  3145. if (val & XMAC_FC_STAT_TX_MAC_PAUSE)
  3146. mp->pause_on_state++;
  3147. if (val & XMAC_FC_STAT_RX_MAC_RPAUSE)
  3148. mp->pause_received++;
  3149. }
  3150. static void niu_bmac_interrupt(struct niu *np)
  3151. {
  3152. struct niu_bmac_stats *mp = &np->mac_stats.bmac;
  3153. u64 val;
  3154. val = nr64_mac(BTXMAC_STATUS);
  3155. if (val & BTXMAC_STATUS_UNDERRUN)
  3156. mp->tx_underflow_errors++;
  3157. if (val & BTXMAC_STATUS_MAX_PKT_ERR)
  3158. mp->tx_max_pkt_size_errors++;
  3159. if (val & BTXMAC_STATUS_BYTE_CNT_EXP)
  3160. mp->tx_bytes += BTXMAC_BYTE_CNT_COUNT;
  3161. if (val & BTXMAC_STATUS_FRAME_CNT_EXP)
  3162. mp->tx_frames += BTXMAC_FRM_CNT_COUNT;
  3163. val = nr64_mac(BRXMAC_STATUS);
  3164. if (val & BRXMAC_STATUS_OVERFLOW)
  3165. mp->rx_overflows++;
  3166. if (val & BRXMAC_STATUS_FRAME_CNT_EXP)
  3167. mp->rx_frames += BRXMAC_FRAME_CNT_COUNT;
  3168. if (val & BRXMAC_STATUS_ALIGN_ERR_EXP)
  3169. mp->rx_align_errors += BRXMAC_ALIGN_ERR_CNT_COUNT;
  3170. if (val & BRXMAC_STATUS_CRC_ERR_EXP)
  3171. mp->rx_crc_errors += BRXMAC_ALIGN_ERR_CNT_COUNT;
  3172. if (val & BRXMAC_STATUS_LEN_ERR_EXP)
  3173. mp->rx_len_errors += BRXMAC_CODE_VIOL_ERR_CNT_COUNT;
  3174. val = nr64_mac(BMAC_CTRL_STATUS);
  3175. if (val & BMAC_CTRL_STATUS_NOPAUSE)
  3176. mp->pause_off_state++;
  3177. if (val & BMAC_CTRL_STATUS_PAUSE)
  3178. mp->pause_on_state++;
  3179. if (val & BMAC_CTRL_STATUS_PAUSE_RECV)
  3180. mp->pause_received++;
  3181. }
  3182. static int niu_mac_interrupt(struct niu *np)
  3183. {
  3184. if (np->flags & NIU_FLAGS_XMAC)
  3185. niu_xmac_interrupt(np);
  3186. else
  3187. niu_bmac_interrupt(np);
  3188. return 0;
  3189. }
  3190. static void niu_log_device_error(struct niu *np, u64 stat)
  3191. {
  3192. dev_err(np->device, PFX "%s: Core device errors ( ",
  3193. np->dev->name);
  3194. if (stat & SYS_ERR_MASK_META2)
  3195. printk("META2 ");
  3196. if (stat & SYS_ERR_MASK_META1)
  3197. printk("META1 ");
  3198. if (stat & SYS_ERR_MASK_PEU)
  3199. printk("PEU ");
  3200. if (stat & SYS_ERR_MASK_TXC)
  3201. printk("TXC ");
  3202. if (stat & SYS_ERR_MASK_RDMC)
  3203. printk("RDMC ");
  3204. if (stat & SYS_ERR_MASK_TDMC)
  3205. printk("TDMC ");
  3206. if (stat & SYS_ERR_MASK_ZCP)
  3207. printk("ZCP ");
  3208. if (stat & SYS_ERR_MASK_FFLP)
  3209. printk("FFLP ");
  3210. if (stat & SYS_ERR_MASK_IPP)
  3211. printk("IPP ");
  3212. if (stat & SYS_ERR_MASK_MAC)
  3213. printk("MAC ");
  3214. if (stat & SYS_ERR_MASK_SMX)
  3215. printk("SMX ");
  3216. printk(")\n");
  3217. }
  3218. static int niu_device_error(struct niu *np)
  3219. {
  3220. u64 stat = nr64(SYS_ERR_STAT);
  3221. dev_err(np->device, PFX "%s: Core device error, stat[%llx]\n",
  3222. np->dev->name, (unsigned long long) stat);
  3223. niu_log_device_error(np, stat);
  3224. return -ENODEV;
  3225. }
  3226. static int niu_slowpath_interrupt(struct niu *np, struct niu_ldg *lp,
  3227. u64 v0, u64 v1, u64 v2)
  3228. {
  3229. int i, err = 0;
  3230. lp->v0 = v0;
  3231. lp->v1 = v1;
  3232. lp->v2 = v2;
  3233. if (v1 & 0x00000000ffffffffULL) {
  3234. u32 rx_vec = (v1 & 0xffffffff);
  3235. for (i = 0; i < np->num_rx_rings; i++) {
  3236. struct rx_ring_info *rp = &np->rx_rings[i];
  3237. if (rx_vec & (1 << rp->rx_channel)) {
  3238. int r = niu_rx_error(np, rp);
  3239. if (r) {
  3240. err = r;
  3241. } else {
  3242. if (!v0)
  3243. nw64(RX_DMA_CTL_STAT(rp->rx_channel),
  3244. RX_DMA_CTL_STAT_MEX);
  3245. }
  3246. }
  3247. }
  3248. }
  3249. if (v1 & 0x7fffffff00000000ULL) {
  3250. u32 tx_vec = (v1 >> 32) & 0x7fffffff;
  3251. for (i = 0; i < np->num_tx_rings; i++) {
  3252. struct tx_ring_info *rp = &np->tx_rings[i];
  3253. if (tx_vec & (1 << rp->tx_channel)) {
  3254. int r = niu_tx_error(np, rp);
  3255. if (r)
  3256. err = r;
  3257. }
  3258. }
  3259. }
  3260. if ((v0 | v1) & 0x8000000000000000ULL) {
  3261. int r = niu_mif_interrupt(np);
  3262. if (r)
  3263. err = r;
  3264. }
  3265. if (v2) {
  3266. if (v2 & 0x01ef) {
  3267. int r = niu_mac_interrupt(np);
  3268. if (r)
  3269. err = r;
  3270. }
  3271. if (v2 & 0x0210) {
  3272. int r = niu_device_error(np);
  3273. if (r)
  3274. err = r;
  3275. }
  3276. }
  3277. if (err)
  3278. niu_enable_interrupts(np, 0);
  3279. return err;
  3280. }
  3281. static void niu_rxchan_intr(struct niu *np, struct rx_ring_info *rp,
  3282. int ldn)
  3283. {
  3284. struct rxdma_mailbox *mbox = rp->mbox;
  3285. u64 stat_write, stat = le64_to_cpup(&mbox->rx_dma_ctl_stat);
  3286. stat_write = (RX_DMA_CTL_STAT_RCRTHRES |
  3287. RX_DMA_CTL_STAT_RCRTO);
  3288. nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat_write);
  3289. niudbg(INTR, "%s: rxchan_intr stat[%llx]\n",
  3290. np->dev->name, (unsigned long long) stat);
  3291. }
  3292. static void niu_txchan_intr(struct niu *np, struct tx_ring_info *rp,
  3293. int ldn)
  3294. {
  3295. rp->tx_cs = nr64(TX_CS(rp->tx_channel));
  3296. niudbg(INTR, "%s: txchan_intr cs[%llx]\n",
  3297. np->dev->name, (unsigned long long) rp->tx_cs);
  3298. }
  3299. static void __niu_fastpath_interrupt(struct niu *np, int ldg, u64 v0)
  3300. {
  3301. struct niu_parent *parent = np->parent;
  3302. u32 rx_vec, tx_vec;
  3303. int i;
  3304. tx_vec = (v0 >> 32);
  3305. rx_vec = (v0 & 0xffffffff);
  3306. for (i = 0; i < np->num_rx_rings; i++) {
  3307. struct rx_ring_info *rp = &np->rx_rings[i];
  3308. int ldn = LDN_RXDMA(rp->rx_channel);
  3309. if (parent->ldg_map[ldn] != ldg)
  3310. continue;
  3311. nw64(LD_IM0(ldn), LD_IM0_MASK);
  3312. if (rx_vec & (1 << rp->rx_channel))
  3313. niu_rxchan_intr(np, rp, ldn);
  3314. }
  3315. for (i = 0; i < np->num_tx_rings; i++) {
  3316. struct tx_ring_info *rp = &np->tx_rings[i];
  3317. int ldn = LDN_TXDMA(rp->tx_channel);
  3318. if (parent->ldg_map[ldn] != ldg)
  3319. continue;
  3320. nw64(LD_IM0(ldn), LD_IM0_MASK);
  3321. if (tx_vec & (1 << rp->tx_channel))
  3322. niu_txchan_intr(np, rp, ldn);
  3323. }
  3324. }
  3325. static void niu_schedule_napi(struct niu *np, struct niu_ldg *lp,
  3326. u64 v0, u64 v1, u64 v2)
  3327. {
  3328. if (likely(netif_rx_schedule_prep(np->dev, &lp->napi))) {
  3329. lp->v0 = v0;
  3330. lp->v1 = v1;
  3331. lp->v2 = v2;
  3332. __niu_fastpath_interrupt(np, lp->ldg_num, v0);
  3333. __netif_rx_schedule(np->dev, &lp->napi);
  3334. }
  3335. }
  3336. static irqreturn_t niu_interrupt(int irq, void *dev_id)
  3337. {
  3338. struct niu_ldg *lp = dev_id;
  3339. struct niu *np = lp->np;
  3340. int ldg = lp->ldg_num;
  3341. unsigned long flags;
  3342. u64 v0, v1, v2;
  3343. if (netif_msg_intr(np))
  3344. printk(KERN_DEBUG PFX "niu_interrupt() ldg[%p](%d) ",
  3345. lp, ldg);
  3346. spin_lock_irqsave(&np->lock, flags);
  3347. v0 = nr64(LDSV0(ldg));
  3348. v1 = nr64(LDSV1(ldg));
  3349. v2 = nr64(LDSV2(ldg));
  3350. if (netif_msg_intr(np))
  3351. printk("v0[%llx] v1[%llx] v2[%llx]\n",
  3352. (unsigned long long) v0,
  3353. (unsigned long long) v1,
  3354. (unsigned long long) v2);
  3355. if (unlikely(!v0 && !v1 && !v2)) {
  3356. spin_unlock_irqrestore(&np->lock, flags);
  3357. return IRQ_NONE;
  3358. }
  3359. if (unlikely((v0 & ((u64)1 << LDN_MIF)) || v1 || v2)) {
  3360. int err = niu_slowpath_interrupt(np, lp, v0, v1, v2);
  3361. if (err)
  3362. goto out;
  3363. }
  3364. if (likely(v0 & ~((u64)1 << LDN_MIF)))
  3365. niu_schedule_napi(np, lp, v0, v1, v2);
  3366. else
  3367. niu_ldg_rearm(np, lp, 1);
  3368. out:
  3369. spin_unlock_irqrestore(&np->lock, flags);
  3370. return IRQ_HANDLED;
  3371. }
  3372. static void niu_free_rx_ring_info(struct niu *np, struct rx_ring_info *rp)
  3373. {
  3374. if (rp->mbox) {
  3375. np->ops->free_coherent(np->device,
  3376. sizeof(struct rxdma_mailbox),
  3377. rp->mbox, rp->mbox_dma);
  3378. rp->mbox = NULL;
  3379. }
  3380. if (rp->rcr) {
  3381. np->ops->free_coherent(np->device,
  3382. MAX_RCR_RING_SIZE * sizeof(__le64),
  3383. rp->rcr, rp->rcr_dma);
  3384. rp->rcr = NULL;
  3385. rp->rcr_table_size = 0;
  3386. rp->rcr_index = 0;
  3387. }
  3388. if (rp->rbr) {
  3389. niu_rbr_free(np, rp);
  3390. np->ops->free_coherent(np->device,
  3391. MAX_RBR_RING_SIZE * sizeof(__le32),
  3392. rp->rbr, rp->rbr_dma);
  3393. rp->rbr = NULL;
  3394. rp->rbr_table_size = 0;
  3395. rp->rbr_index = 0;
  3396. }
  3397. kfree(rp->rxhash);
  3398. rp->rxhash = NULL;
  3399. }
  3400. static void niu_free_tx_ring_info(struct niu *np, struct tx_ring_info *rp)
  3401. {
  3402. if (rp->mbox) {
  3403. np->ops->free_coherent(np->device,
  3404. sizeof(struct txdma_mailbox),
  3405. rp->mbox, rp->mbox_dma);
  3406. rp->mbox = NULL;
  3407. }
  3408. if (rp->descr) {
  3409. int i;
  3410. for (i = 0; i < MAX_TX_RING_SIZE; i++) {
  3411. if (rp->tx_buffs[i].skb)
  3412. (void) release_tx_packet(np, rp, i);
  3413. }
  3414. np->ops->free_coherent(np->device,
  3415. MAX_TX_RING_SIZE * sizeof(__le64),
  3416. rp->descr, rp->descr_dma);
  3417. rp->descr = NULL;
  3418. rp->pending = 0;
  3419. rp->prod = 0;
  3420. rp->cons = 0;
  3421. rp->wrap_bit = 0;
  3422. }
  3423. }
  3424. static void niu_free_channels(struct niu *np)
  3425. {
  3426. int i;
  3427. if (np->rx_rings) {
  3428. for (i = 0; i < np->num_rx_rings; i++) {
  3429. struct rx_ring_info *rp = &np->rx_rings[i];
  3430. niu_free_rx_ring_info(np, rp);
  3431. }
  3432. kfree(np->rx_rings);
  3433. np->rx_rings = NULL;
  3434. np->num_rx_rings = 0;
  3435. }
  3436. if (np->tx_rings) {
  3437. for (i = 0; i < np->num_tx_rings; i++) {
  3438. struct tx_ring_info *rp = &np->tx_rings[i];
  3439. niu_free_tx_ring_info(np, rp);
  3440. }
  3441. kfree(np->tx_rings);
  3442. np->tx_rings = NULL;
  3443. np->num_tx_rings = 0;
  3444. }
  3445. }
  3446. static int niu_alloc_rx_ring_info(struct niu *np,
  3447. struct rx_ring_info *rp)
  3448. {
  3449. BUILD_BUG_ON(sizeof(struct rxdma_mailbox) != 64);
  3450. rp->rxhash = kzalloc(MAX_RBR_RING_SIZE * sizeof(struct page *),
  3451. GFP_KERNEL);
  3452. if (!rp->rxhash)
  3453. return -ENOMEM;
  3454. rp->mbox = np->ops->alloc_coherent(np->device,
  3455. sizeof(struct rxdma_mailbox),
  3456. &rp->mbox_dma, GFP_KERNEL);
  3457. if (!rp->mbox)
  3458. return -ENOMEM;
  3459. if ((unsigned long)rp->mbox & (64UL - 1)) {
  3460. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  3461. "RXDMA mailbox %p\n", np->dev->name, rp->mbox);
  3462. return -EINVAL;
  3463. }
  3464. rp->rcr = np->ops->alloc_coherent(np->device,
  3465. MAX_RCR_RING_SIZE * sizeof(__le64),
  3466. &rp->rcr_dma, GFP_KERNEL);
  3467. if (!rp->rcr)
  3468. return -ENOMEM;
  3469. if ((unsigned long)rp->rcr & (64UL - 1)) {
  3470. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  3471. "RXDMA RCR table %p\n", np->dev->name, rp->rcr);
  3472. return -EINVAL;
  3473. }
  3474. rp->rcr_table_size = MAX_RCR_RING_SIZE;
  3475. rp->rcr_index = 0;
  3476. rp->rbr = np->ops->alloc_coherent(np->device,
  3477. MAX_RBR_RING_SIZE * sizeof(__le32),
  3478. &rp->rbr_dma, GFP_KERNEL);
  3479. if (!rp->rbr)
  3480. return -ENOMEM;
  3481. if ((unsigned long)rp->rbr & (64UL - 1)) {
  3482. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  3483. "RXDMA RBR table %p\n", np->dev->name, rp->rbr);
  3484. return -EINVAL;
  3485. }
  3486. rp->rbr_table_size = MAX_RBR_RING_SIZE;
  3487. rp->rbr_index = 0;
  3488. rp->rbr_pending = 0;
  3489. return 0;
  3490. }
  3491. static void niu_set_max_burst(struct niu *np, struct tx_ring_info *rp)
  3492. {
  3493. int mtu = np->dev->mtu;
  3494. /* These values are recommended by the HW designers for fair
  3495. * utilization of DRR amongst the rings.
  3496. */
  3497. rp->max_burst = mtu + 32;
  3498. if (rp->max_burst > 4096)
  3499. rp->max_burst = 4096;
  3500. }
  3501. static int niu_alloc_tx_ring_info(struct niu *np,
  3502. struct tx_ring_info *rp)
  3503. {
  3504. BUILD_BUG_ON(sizeof(struct txdma_mailbox) != 64);
  3505. rp->mbox = np->ops->alloc_coherent(np->device,
  3506. sizeof(struct txdma_mailbox),
  3507. &rp->mbox_dma, GFP_KERNEL);
  3508. if (!rp->mbox)
  3509. return -ENOMEM;
  3510. if ((unsigned long)rp->mbox & (64UL - 1)) {
  3511. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  3512. "TXDMA mailbox %p\n", np->dev->name, rp->mbox);
  3513. return -EINVAL;
  3514. }
  3515. rp->descr = np->ops->alloc_coherent(np->device,
  3516. MAX_TX_RING_SIZE * sizeof(__le64),
  3517. &rp->descr_dma, GFP_KERNEL);
  3518. if (!rp->descr)
  3519. return -ENOMEM;
  3520. if ((unsigned long)rp->descr & (64UL - 1)) {
  3521. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  3522. "TXDMA descr table %p\n", np->dev->name, rp->descr);
  3523. return -EINVAL;
  3524. }
  3525. rp->pending = MAX_TX_RING_SIZE;
  3526. rp->prod = 0;
  3527. rp->cons = 0;
  3528. rp->wrap_bit = 0;
  3529. /* XXX make these configurable... XXX */
  3530. rp->mark_freq = rp->pending / 4;
  3531. niu_set_max_burst(np, rp);
  3532. return 0;
  3533. }
  3534. static void niu_size_rbr(struct niu *np, struct rx_ring_info *rp)
  3535. {
  3536. u16 bss;
  3537. bss = min(PAGE_SHIFT, 15);
  3538. rp->rbr_block_size = 1 << bss;
  3539. rp->rbr_blocks_per_page = 1 << (PAGE_SHIFT-bss);
  3540. rp->rbr_sizes[0] = 256;
  3541. rp->rbr_sizes[1] = 1024;
  3542. if (np->dev->mtu > ETH_DATA_LEN) {
  3543. switch (PAGE_SIZE) {
  3544. case 4 * 1024:
  3545. rp->rbr_sizes[2] = 4096;
  3546. break;
  3547. default:
  3548. rp->rbr_sizes[2] = 8192;
  3549. break;
  3550. }
  3551. } else {
  3552. rp->rbr_sizes[2] = 2048;
  3553. }
  3554. rp->rbr_sizes[3] = rp->rbr_block_size;
  3555. }
  3556. static int niu_alloc_channels(struct niu *np)
  3557. {
  3558. struct niu_parent *parent = np->parent;
  3559. int first_rx_channel, first_tx_channel;
  3560. int i, port, err;
  3561. port = np->port;
  3562. first_rx_channel = first_tx_channel = 0;
  3563. for (i = 0; i < port; i++) {
  3564. first_rx_channel += parent->rxchan_per_port[i];
  3565. first_tx_channel += parent->txchan_per_port[i];
  3566. }
  3567. np->num_rx_rings = parent->rxchan_per_port[port];
  3568. np->num_tx_rings = parent->txchan_per_port[port];
  3569. np->dev->real_num_tx_queues = np->num_tx_rings;
  3570. np->rx_rings = kzalloc(np->num_rx_rings * sizeof(struct rx_ring_info),
  3571. GFP_KERNEL);
  3572. err = -ENOMEM;
  3573. if (!np->rx_rings)
  3574. goto out_err;
  3575. for (i = 0; i < np->num_rx_rings; i++) {
  3576. struct rx_ring_info *rp = &np->rx_rings[i];
  3577. rp->np = np;
  3578. rp->rx_channel = first_rx_channel + i;
  3579. err = niu_alloc_rx_ring_info(np, rp);
  3580. if (err)
  3581. goto out_err;
  3582. niu_size_rbr(np, rp);
  3583. /* XXX better defaults, configurable, etc... XXX */
  3584. rp->nonsyn_window = 64;
  3585. rp->nonsyn_threshold = rp->rcr_table_size - 64;
  3586. rp->syn_window = 64;
  3587. rp->syn_threshold = rp->rcr_table_size - 64;
  3588. rp->rcr_pkt_threshold = 16;
  3589. rp->rcr_timeout = 8;
  3590. rp->rbr_kick_thresh = RBR_REFILL_MIN;
  3591. if (rp->rbr_kick_thresh < rp->rbr_blocks_per_page)
  3592. rp->rbr_kick_thresh = rp->rbr_blocks_per_page;
  3593. err = niu_rbr_fill(np, rp, GFP_KERNEL);
  3594. if (err)
  3595. return err;
  3596. }
  3597. np->tx_rings = kzalloc(np->num_tx_rings * sizeof(struct tx_ring_info),
  3598. GFP_KERNEL);
  3599. err = -ENOMEM;
  3600. if (!np->tx_rings)
  3601. goto out_err;
  3602. for (i = 0; i < np->num_tx_rings; i++) {
  3603. struct tx_ring_info *rp = &np->tx_rings[i];
  3604. rp->np = np;
  3605. rp->tx_channel = first_tx_channel + i;
  3606. err = niu_alloc_tx_ring_info(np, rp);
  3607. if (err)
  3608. goto out_err;
  3609. }
  3610. return 0;
  3611. out_err:
  3612. niu_free_channels(np);
  3613. return err;
  3614. }
  3615. static int niu_tx_cs_sng_poll(struct niu *np, int channel)
  3616. {
  3617. int limit = 1000;
  3618. while (--limit > 0) {
  3619. u64 val = nr64(TX_CS(channel));
  3620. if (val & TX_CS_SNG_STATE)
  3621. return 0;
  3622. }
  3623. return -ENODEV;
  3624. }
  3625. static int niu_tx_channel_stop(struct niu *np, int channel)
  3626. {
  3627. u64 val = nr64(TX_CS(channel));
  3628. val |= TX_CS_STOP_N_GO;
  3629. nw64(TX_CS(channel), val);
  3630. return niu_tx_cs_sng_poll(np, channel);
  3631. }
  3632. static int niu_tx_cs_reset_poll(struct niu *np, int channel)
  3633. {
  3634. int limit = 1000;
  3635. while (--limit > 0) {
  3636. u64 val = nr64(TX_CS(channel));
  3637. if (!(val & TX_CS_RST))
  3638. return 0;
  3639. }
  3640. return -ENODEV;
  3641. }
  3642. static int niu_tx_channel_reset(struct niu *np, int channel)
  3643. {
  3644. u64 val = nr64(TX_CS(channel));
  3645. int err;
  3646. val |= TX_CS_RST;
  3647. nw64(TX_CS(channel), val);
  3648. err = niu_tx_cs_reset_poll(np, channel);
  3649. if (!err)
  3650. nw64(TX_RING_KICK(channel), 0);
  3651. return err;
  3652. }
  3653. static int niu_tx_channel_lpage_init(struct niu *np, int channel)
  3654. {
  3655. u64 val;
  3656. nw64(TX_LOG_MASK1(channel), 0);
  3657. nw64(TX_LOG_VAL1(channel), 0);
  3658. nw64(TX_LOG_MASK2(channel), 0);
  3659. nw64(TX_LOG_VAL2(channel), 0);
  3660. nw64(TX_LOG_PAGE_RELO1(channel), 0);
  3661. nw64(TX_LOG_PAGE_RELO2(channel), 0);
  3662. nw64(TX_LOG_PAGE_HDL(channel), 0);
  3663. val = (u64)np->port << TX_LOG_PAGE_VLD_FUNC_SHIFT;
  3664. val |= (TX_LOG_PAGE_VLD_PAGE0 | TX_LOG_PAGE_VLD_PAGE1);
  3665. nw64(TX_LOG_PAGE_VLD(channel), val);
  3666. /* XXX TXDMA 32bit mode? XXX */
  3667. return 0;
  3668. }
  3669. static void niu_txc_enable_port(struct niu *np, int on)
  3670. {
  3671. unsigned long flags;
  3672. u64 val, mask;
  3673. niu_lock_parent(np, flags);
  3674. val = nr64(TXC_CONTROL);
  3675. mask = (u64)1 << np->port;
  3676. if (on) {
  3677. val |= TXC_CONTROL_ENABLE | mask;
  3678. } else {
  3679. val &= ~mask;
  3680. if ((val & ~TXC_CONTROL_ENABLE) == 0)
  3681. val &= ~TXC_CONTROL_ENABLE;
  3682. }
  3683. nw64(TXC_CONTROL, val);
  3684. niu_unlock_parent(np, flags);
  3685. }
  3686. static void niu_txc_set_imask(struct niu *np, u64 imask)
  3687. {
  3688. unsigned long flags;
  3689. u64 val;
  3690. niu_lock_parent(np, flags);
  3691. val = nr64(TXC_INT_MASK);
  3692. val &= ~TXC_INT_MASK_VAL(np->port);
  3693. val |= (imask << TXC_INT_MASK_VAL_SHIFT(np->port));
  3694. niu_unlock_parent(np, flags);
  3695. }
  3696. static void niu_txc_port_dma_enable(struct niu *np, int on)
  3697. {
  3698. u64 val = 0;
  3699. if (on) {
  3700. int i;
  3701. for (i = 0; i < np->num_tx_rings; i++)
  3702. val |= (1 << np->tx_rings[i].tx_channel);
  3703. }
  3704. nw64(TXC_PORT_DMA(np->port), val);
  3705. }
  3706. static int niu_init_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  3707. {
  3708. int err, channel = rp->tx_channel;
  3709. u64 val, ring_len;
  3710. err = niu_tx_channel_stop(np, channel);
  3711. if (err)
  3712. return err;
  3713. err = niu_tx_channel_reset(np, channel);
  3714. if (err)
  3715. return err;
  3716. err = niu_tx_channel_lpage_init(np, channel);
  3717. if (err)
  3718. return err;
  3719. nw64(TXC_DMA_MAX(channel), rp->max_burst);
  3720. nw64(TX_ENT_MSK(channel), 0);
  3721. if (rp->descr_dma & ~(TX_RNG_CFIG_STADDR_BASE |
  3722. TX_RNG_CFIG_STADDR)) {
  3723. dev_err(np->device, PFX "%s: TX ring channel %d "
  3724. "DMA addr (%llx) is not aligned.\n",
  3725. np->dev->name, channel,
  3726. (unsigned long long) rp->descr_dma);
  3727. return -EINVAL;
  3728. }
  3729. /* The length field in TX_RNG_CFIG is measured in 64-byte
  3730. * blocks. rp->pending is the number of TX descriptors in
  3731. * our ring, 8 bytes each, thus we divide by 8 bytes more
  3732. * to get the proper value the chip wants.
  3733. */
  3734. ring_len = (rp->pending / 8);
  3735. val = ((ring_len << TX_RNG_CFIG_LEN_SHIFT) |
  3736. rp->descr_dma);
  3737. nw64(TX_RNG_CFIG(channel), val);
  3738. if (((rp->mbox_dma >> 32) & ~TXDMA_MBH_MBADDR) ||
  3739. ((u32)rp->mbox_dma & ~TXDMA_MBL_MBADDR)) {
  3740. dev_err(np->device, PFX "%s: TX ring channel %d "
  3741. "MBOX addr (%llx) is has illegal bits.\n",
  3742. np->dev->name, channel,
  3743. (unsigned long long) rp->mbox_dma);
  3744. return -EINVAL;
  3745. }
  3746. nw64(TXDMA_MBH(channel), rp->mbox_dma >> 32);
  3747. nw64(TXDMA_MBL(channel), rp->mbox_dma & TXDMA_MBL_MBADDR);
  3748. nw64(TX_CS(channel), 0);
  3749. rp->last_pkt_cnt = 0;
  3750. return 0;
  3751. }
  3752. static void niu_init_rdc_groups(struct niu *np)
  3753. {
  3754. struct niu_rdc_tables *tp = &np->parent->rdc_group_cfg[np->port];
  3755. int i, first_table_num = tp->first_table_num;
  3756. for (i = 0; i < tp->num_tables; i++) {
  3757. struct rdc_table *tbl = &tp->tables[i];
  3758. int this_table = first_table_num + i;
  3759. int slot;
  3760. for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++)
  3761. nw64(RDC_TBL(this_table, slot),
  3762. tbl->rxdma_channel[slot]);
  3763. }
  3764. nw64(DEF_RDC(np->port), np->parent->rdc_default[np->port]);
  3765. }
  3766. static void niu_init_drr_weight(struct niu *np)
  3767. {
  3768. int type = phy_decode(np->parent->port_phy, np->port);
  3769. u64 val;
  3770. switch (type) {
  3771. case PORT_TYPE_10G:
  3772. val = PT_DRR_WEIGHT_DEFAULT_10G;
  3773. break;
  3774. case PORT_TYPE_1G:
  3775. default:
  3776. val = PT_DRR_WEIGHT_DEFAULT_1G;
  3777. break;
  3778. }
  3779. nw64(PT_DRR_WT(np->port), val);
  3780. }
  3781. static int niu_init_hostinfo(struct niu *np)
  3782. {
  3783. struct niu_parent *parent = np->parent;
  3784. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  3785. int i, err, num_alt = niu_num_alt_addr(np);
  3786. int first_rdc_table = tp->first_table_num;
  3787. err = niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  3788. if (err)
  3789. return err;
  3790. err = niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  3791. if (err)
  3792. return err;
  3793. for (i = 0; i < num_alt; i++) {
  3794. err = niu_set_alt_mac_rdc_table(np, i, first_rdc_table, 1);
  3795. if (err)
  3796. return err;
  3797. }
  3798. return 0;
  3799. }
  3800. static int niu_rx_channel_reset(struct niu *np, int channel)
  3801. {
  3802. return niu_set_and_wait_clear(np, RXDMA_CFIG1(channel),
  3803. RXDMA_CFIG1_RST, 1000, 10,
  3804. "RXDMA_CFIG1");
  3805. }
  3806. static int niu_rx_channel_lpage_init(struct niu *np, int channel)
  3807. {
  3808. u64 val;
  3809. nw64(RX_LOG_MASK1(channel), 0);
  3810. nw64(RX_LOG_VAL1(channel), 0);
  3811. nw64(RX_LOG_MASK2(channel), 0);
  3812. nw64(RX_LOG_VAL2(channel), 0);
  3813. nw64(RX_LOG_PAGE_RELO1(channel), 0);
  3814. nw64(RX_LOG_PAGE_RELO2(channel), 0);
  3815. nw64(RX_LOG_PAGE_HDL(channel), 0);
  3816. val = (u64)np->port << RX_LOG_PAGE_VLD_FUNC_SHIFT;
  3817. val |= (RX_LOG_PAGE_VLD_PAGE0 | RX_LOG_PAGE_VLD_PAGE1);
  3818. nw64(RX_LOG_PAGE_VLD(channel), val);
  3819. return 0;
  3820. }
  3821. static void niu_rx_channel_wred_init(struct niu *np, struct rx_ring_info *rp)
  3822. {
  3823. u64 val;
  3824. val = (((u64)rp->nonsyn_window << RDC_RED_PARA_WIN_SHIFT) |
  3825. ((u64)rp->nonsyn_threshold << RDC_RED_PARA_THRE_SHIFT) |
  3826. ((u64)rp->syn_window << RDC_RED_PARA_WIN_SYN_SHIFT) |
  3827. ((u64)rp->syn_threshold << RDC_RED_PARA_THRE_SYN_SHIFT));
  3828. nw64(RDC_RED_PARA(rp->rx_channel), val);
  3829. }
  3830. static int niu_compute_rbr_cfig_b(struct rx_ring_info *rp, u64 *ret)
  3831. {
  3832. u64 val = 0;
  3833. switch (rp->rbr_block_size) {
  3834. case 4 * 1024:
  3835. val |= (RBR_BLKSIZE_4K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3836. break;
  3837. case 8 * 1024:
  3838. val |= (RBR_BLKSIZE_8K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3839. break;
  3840. case 16 * 1024:
  3841. val |= (RBR_BLKSIZE_16K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3842. break;
  3843. case 32 * 1024:
  3844. val |= (RBR_BLKSIZE_32K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3845. break;
  3846. default:
  3847. return -EINVAL;
  3848. }
  3849. val |= RBR_CFIG_B_VLD2;
  3850. switch (rp->rbr_sizes[2]) {
  3851. case 2 * 1024:
  3852. val |= (RBR_BUFSZ2_2K << RBR_CFIG_B_BUFSZ2_SHIFT);
  3853. break;
  3854. case 4 * 1024:
  3855. val |= (RBR_BUFSZ2_4K << RBR_CFIG_B_BUFSZ2_SHIFT);
  3856. break;
  3857. case 8 * 1024:
  3858. val |= (RBR_BUFSZ2_8K << RBR_CFIG_B_BUFSZ2_SHIFT);
  3859. break;
  3860. case 16 * 1024:
  3861. val |= (RBR_BUFSZ2_16K << RBR_CFIG_B_BUFSZ2_SHIFT);
  3862. break;
  3863. default:
  3864. return -EINVAL;
  3865. }
  3866. val |= RBR_CFIG_B_VLD1;
  3867. switch (rp->rbr_sizes[1]) {
  3868. case 1 * 1024:
  3869. val |= (RBR_BUFSZ1_1K << RBR_CFIG_B_BUFSZ1_SHIFT);
  3870. break;
  3871. case 2 * 1024:
  3872. val |= (RBR_BUFSZ1_2K << RBR_CFIG_B_BUFSZ1_SHIFT);
  3873. break;
  3874. case 4 * 1024:
  3875. val |= (RBR_BUFSZ1_4K << RBR_CFIG_B_BUFSZ1_SHIFT);
  3876. break;
  3877. case 8 * 1024:
  3878. val |= (RBR_BUFSZ1_8K << RBR_CFIG_B_BUFSZ1_SHIFT);
  3879. break;
  3880. default:
  3881. return -EINVAL;
  3882. }
  3883. val |= RBR_CFIG_B_VLD0;
  3884. switch (rp->rbr_sizes[0]) {
  3885. case 256:
  3886. val |= (RBR_BUFSZ0_256 << RBR_CFIG_B_BUFSZ0_SHIFT);
  3887. break;
  3888. case 512:
  3889. val |= (RBR_BUFSZ0_512 << RBR_CFIG_B_BUFSZ0_SHIFT);
  3890. break;
  3891. case 1 * 1024:
  3892. val |= (RBR_BUFSZ0_1K << RBR_CFIG_B_BUFSZ0_SHIFT);
  3893. break;
  3894. case 2 * 1024:
  3895. val |= (RBR_BUFSZ0_2K << RBR_CFIG_B_BUFSZ0_SHIFT);
  3896. break;
  3897. default:
  3898. return -EINVAL;
  3899. }
  3900. *ret = val;
  3901. return 0;
  3902. }
  3903. static int niu_enable_rx_channel(struct niu *np, int channel, int on)
  3904. {
  3905. u64 val = nr64(RXDMA_CFIG1(channel));
  3906. int limit;
  3907. if (on)
  3908. val |= RXDMA_CFIG1_EN;
  3909. else
  3910. val &= ~RXDMA_CFIG1_EN;
  3911. nw64(RXDMA_CFIG1(channel), val);
  3912. limit = 1000;
  3913. while (--limit > 0) {
  3914. if (nr64(RXDMA_CFIG1(channel)) & RXDMA_CFIG1_QST)
  3915. break;
  3916. udelay(10);
  3917. }
  3918. if (limit <= 0)
  3919. return -ENODEV;
  3920. return 0;
  3921. }
  3922. static int niu_init_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  3923. {
  3924. int err, channel = rp->rx_channel;
  3925. u64 val;
  3926. err = niu_rx_channel_reset(np, channel);
  3927. if (err)
  3928. return err;
  3929. err = niu_rx_channel_lpage_init(np, channel);
  3930. if (err)
  3931. return err;
  3932. niu_rx_channel_wred_init(np, rp);
  3933. nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_RBR_EMPTY);
  3934. nw64(RX_DMA_CTL_STAT(channel),
  3935. (RX_DMA_CTL_STAT_MEX |
  3936. RX_DMA_CTL_STAT_RCRTHRES |
  3937. RX_DMA_CTL_STAT_RCRTO |
  3938. RX_DMA_CTL_STAT_RBR_EMPTY));
  3939. nw64(RXDMA_CFIG1(channel), rp->mbox_dma >> 32);
  3940. nw64(RXDMA_CFIG2(channel), (rp->mbox_dma & 0x00000000ffffffc0));
  3941. nw64(RBR_CFIG_A(channel),
  3942. ((u64)rp->rbr_table_size << RBR_CFIG_A_LEN_SHIFT) |
  3943. (rp->rbr_dma & (RBR_CFIG_A_STADDR_BASE | RBR_CFIG_A_STADDR)));
  3944. err = niu_compute_rbr_cfig_b(rp, &val);
  3945. if (err)
  3946. return err;
  3947. nw64(RBR_CFIG_B(channel), val);
  3948. nw64(RCRCFIG_A(channel),
  3949. ((u64)rp->rcr_table_size << RCRCFIG_A_LEN_SHIFT) |
  3950. (rp->rcr_dma & (RCRCFIG_A_STADDR_BASE | RCRCFIG_A_STADDR)));
  3951. nw64(RCRCFIG_B(channel),
  3952. ((u64)rp->rcr_pkt_threshold << RCRCFIG_B_PTHRES_SHIFT) |
  3953. RCRCFIG_B_ENTOUT |
  3954. ((u64)rp->rcr_timeout << RCRCFIG_B_TIMEOUT_SHIFT));
  3955. err = niu_enable_rx_channel(np, channel, 1);
  3956. if (err)
  3957. return err;
  3958. nw64(RBR_KICK(channel), rp->rbr_index);
  3959. val = nr64(RX_DMA_CTL_STAT(channel));
  3960. val |= RX_DMA_CTL_STAT_RBR_EMPTY;
  3961. nw64(RX_DMA_CTL_STAT(channel), val);
  3962. return 0;
  3963. }
  3964. static int niu_init_rx_channels(struct niu *np)
  3965. {
  3966. unsigned long flags;
  3967. u64 seed = jiffies_64;
  3968. int err, i;
  3969. niu_lock_parent(np, flags);
  3970. nw64(RX_DMA_CK_DIV, np->parent->rxdma_clock_divider);
  3971. nw64(RED_RAN_INIT, RED_RAN_INIT_OPMODE | (seed & RED_RAN_INIT_VAL));
  3972. niu_unlock_parent(np, flags);
  3973. /* XXX RXDMA 32bit mode? XXX */
  3974. niu_init_rdc_groups(np);
  3975. niu_init_drr_weight(np);
  3976. err = niu_init_hostinfo(np);
  3977. if (err)
  3978. return err;
  3979. for (i = 0; i < np->num_rx_rings; i++) {
  3980. struct rx_ring_info *rp = &np->rx_rings[i];
  3981. err = niu_init_one_rx_channel(np, rp);
  3982. if (err)
  3983. return err;
  3984. }
  3985. return 0;
  3986. }
  3987. static int niu_set_ip_frag_rule(struct niu *np)
  3988. {
  3989. struct niu_parent *parent = np->parent;
  3990. struct niu_classifier *cp = &np->clas;
  3991. struct niu_tcam_entry *tp;
  3992. int index, err;
  3993. /* XXX fix this allocation scheme XXX */
  3994. index = cp->tcam_index;
  3995. tp = &parent->tcam[index];
  3996. /* Note that the noport bit is the same in both ipv4 and
  3997. * ipv6 format TCAM entries.
  3998. */
  3999. memset(tp, 0, sizeof(*tp));
  4000. tp->key[1] = TCAM_V4KEY1_NOPORT;
  4001. tp->key_mask[1] = TCAM_V4KEY1_NOPORT;
  4002. tp->assoc_data = (TCAM_ASSOCDATA_TRES_USE_OFFSET |
  4003. ((u64)0 << TCAM_ASSOCDATA_OFFSET_SHIFT));
  4004. err = tcam_write(np, index, tp->key, tp->key_mask);
  4005. if (err)
  4006. return err;
  4007. err = tcam_assoc_write(np, index, tp->assoc_data);
  4008. if (err)
  4009. return err;
  4010. return 0;
  4011. }
  4012. static int niu_init_classifier_hw(struct niu *np)
  4013. {
  4014. struct niu_parent *parent = np->parent;
  4015. struct niu_classifier *cp = &np->clas;
  4016. int i, err;
  4017. nw64(H1POLY, cp->h1_init);
  4018. nw64(H2POLY, cp->h2_init);
  4019. err = niu_init_hostinfo(np);
  4020. if (err)
  4021. return err;
  4022. for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++) {
  4023. struct niu_vlan_rdc *vp = &cp->vlan_mappings[i];
  4024. vlan_tbl_write(np, i, np->port,
  4025. vp->vlan_pref, vp->rdc_num);
  4026. }
  4027. for (i = 0; i < cp->num_alt_mac_mappings; i++) {
  4028. struct niu_altmac_rdc *ap = &cp->alt_mac_mappings[i];
  4029. err = niu_set_alt_mac_rdc_table(np, ap->alt_mac_num,
  4030. ap->rdc_num, ap->mac_pref);
  4031. if (err)
  4032. return err;
  4033. }
  4034. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) {
  4035. int index = i - CLASS_CODE_USER_PROG1;
  4036. err = niu_set_tcam_key(np, i, parent->tcam_key[index]);
  4037. if (err)
  4038. return err;
  4039. err = niu_set_flow_key(np, i, parent->flow_key[index]);
  4040. if (err)
  4041. return err;
  4042. }
  4043. err = niu_set_ip_frag_rule(np);
  4044. if (err)
  4045. return err;
  4046. tcam_enable(np, 1);
  4047. return 0;
  4048. }
  4049. static int niu_zcp_write(struct niu *np, int index, u64 *data)
  4050. {
  4051. nw64(ZCP_RAM_DATA0, data[0]);
  4052. nw64(ZCP_RAM_DATA1, data[1]);
  4053. nw64(ZCP_RAM_DATA2, data[2]);
  4054. nw64(ZCP_RAM_DATA3, data[3]);
  4055. nw64(ZCP_RAM_DATA4, data[4]);
  4056. nw64(ZCP_RAM_BE, ZCP_RAM_BE_VAL);
  4057. nw64(ZCP_RAM_ACC,
  4058. (ZCP_RAM_ACC_WRITE |
  4059. (0 << ZCP_RAM_ACC_ZFCID_SHIFT) |
  4060. (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT)));
  4061. return niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  4062. 1000, 100);
  4063. }
  4064. static int niu_zcp_read(struct niu *np, int index, u64 *data)
  4065. {
  4066. int err;
  4067. err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  4068. 1000, 100);
  4069. if (err) {
  4070. dev_err(np->device, PFX "%s: ZCP read busy won't clear, "
  4071. "ZCP_RAM_ACC[%llx]\n", np->dev->name,
  4072. (unsigned long long) nr64(ZCP_RAM_ACC));
  4073. return err;
  4074. }
  4075. nw64(ZCP_RAM_ACC,
  4076. (ZCP_RAM_ACC_READ |
  4077. (0 << ZCP_RAM_ACC_ZFCID_SHIFT) |
  4078. (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT)));
  4079. err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  4080. 1000, 100);
  4081. if (err) {
  4082. dev_err(np->device, PFX "%s: ZCP read busy2 won't clear, "
  4083. "ZCP_RAM_ACC[%llx]\n", np->dev->name,
  4084. (unsigned long long) nr64(ZCP_RAM_ACC));
  4085. return err;
  4086. }
  4087. data[0] = nr64(ZCP_RAM_DATA0);
  4088. data[1] = nr64(ZCP_RAM_DATA1);
  4089. data[2] = nr64(ZCP_RAM_DATA2);
  4090. data[3] = nr64(ZCP_RAM_DATA3);
  4091. data[4] = nr64(ZCP_RAM_DATA4);
  4092. return 0;
  4093. }
  4094. static void niu_zcp_cfifo_reset(struct niu *np)
  4095. {
  4096. u64 val = nr64(RESET_CFIFO);
  4097. val |= RESET_CFIFO_RST(np->port);
  4098. nw64(RESET_CFIFO, val);
  4099. udelay(10);
  4100. val &= ~RESET_CFIFO_RST(np->port);
  4101. nw64(RESET_CFIFO, val);
  4102. }
  4103. static int niu_init_zcp(struct niu *np)
  4104. {
  4105. u64 data[5], rbuf[5];
  4106. int i, max, err;
  4107. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  4108. if (np->port == 0 || np->port == 1)
  4109. max = ATLAS_P0_P1_CFIFO_ENTRIES;
  4110. else
  4111. max = ATLAS_P2_P3_CFIFO_ENTRIES;
  4112. } else
  4113. max = NIU_CFIFO_ENTRIES;
  4114. data[0] = 0;
  4115. data[1] = 0;
  4116. data[2] = 0;
  4117. data[3] = 0;
  4118. data[4] = 0;
  4119. for (i = 0; i < max; i++) {
  4120. err = niu_zcp_write(np, i, data);
  4121. if (err)
  4122. return err;
  4123. err = niu_zcp_read(np, i, rbuf);
  4124. if (err)
  4125. return err;
  4126. }
  4127. niu_zcp_cfifo_reset(np);
  4128. nw64(CFIFO_ECC(np->port), 0);
  4129. nw64(ZCP_INT_STAT, ZCP_INT_STAT_ALL);
  4130. (void) nr64(ZCP_INT_STAT);
  4131. nw64(ZCP_INT_MASK, ZCP_INT_MASK_ALL);
  4132. return 0;
  4133. }
  4134. static void niu_ipp_write(struct niu *np, int index, u64 *data)
  4135. {
  4136. u64 val = nr64_ipp(IPP_CFIG);
  4137. nw64_ipp(IPP_CFIG, val | IPP_CFIG_DFIFO_PIO_W);
  4138. nw64_ipp(IPP_DFIFO_WR_PTR, index);
  4139. nw64_ipp(IPP_DFIFO_WR0, data[0]);
  4140. nw64_ipp(IPP_DFIFO_WR1, data[1]);
  4141. nw64_ipp(IPP_DFIFO_WR2, data[2]);
  4142. nw64_ipp(IPP_DFIFO_WR3, data[3]);
  4143. nw64_ipp(IPP_DFIFO_WR4, data[4]);
  4144. nw64_ipp(IPP_CFIG, val & ~IPP_CFIG_DFIFO_PIO_W);
  4145. }
  4146. static void niu_ipp_read(struct niu *np, int index, u64 *data)
  4147. {
  4148. nw64_ipp(IPP_DFIFO_RD_PTR, index);
  4149. data[0] = nr64_ipp(IPP_DFIFO_RD0);
  4150. data[1] = nr64_ipp(IPP_DFIFO_RD1);
  4151. data[2] = nr64_ipp(IPP_DFIFO_RD2);
  4152. data[3] = nr64_ipp(IPP_DFIFO_RD3);
  4153. data[4] = nr64_ipp(IPP_DFIFO_RD4);
  4154. }
  4155. static int niu_ipp_reset(struct niu *np)
  4156. {
  4157. return niu_set_and_wait_clear_ipp(np, IPP_CFIG, IPP_CFIG_SOFT_RST,
  4158. 1000, 100, "IPP_CFIG");
  4159. }
  4160. static int niu_init_ipp(struct niu *np)
  4161. {
  4162. u64 data[5], rbuf[5], val;
  4163. int i, max, err;
  4164. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  4165. if (np->port == 0 || np->port == 1)
  4166. max = ATLAS_P0_P1_DFIFO_ENTRIES;
  4167. else
  4168. max = ATLAS_P2_P3_DFIFO_ENTRIES;
  4169. } else
  4170. max = NIU_DFIFO_ENTRIES;
  4171. data[0] = 0;
  4172. data[1] = 0;
  4173. data[2] = 0;
  4174. data[3] = 0;
  4175. data[4] = 0;
  4176. for (i = 0; i < max; i++) {
  4177. niu_ipp_write(np, i, data);
  4178. niu_ipp_read(np, i, rbuf);
  4179. }
  4180. (void) nr64_ipp(IPP_INT_STAT);
  4181. (void) nr64_ipp(IPP_INT_STAT);
  4182. err = niu_ipp_reset(np);
  4183. if (err)
  4184. return err;
  4185. (void) nr64_ipp(IPP_PKT_DIS);
  4186. (void) nr64_ipp(IPP_BAD_CS_CNT);
  4187. (void) nr64_ipp(IPP_ECC);
  4188. (void) nr64_ipp(IPP_INT_STAT);
  4189. nw64_ipp(IPP_MSK, ~IPP_MSK_ALL);
  4190. val = nr64_ipp(IPP_CFIG);
  4191. val &= ~IPP_CFIG_IP_MAX_PKT;
  4192. val |= (IPP_CFIG_IPP_ENABLE |
  4193. IPP_CFIG_DFIFO_ECC_EN |
  4194. IPP_CFIG_DROP_BAD_CRC |
  4195. IPP_CFIG_CKSUM_EN |
  4196. (0x1ffff << IPP_CFIG_IP_MAX_PKT_SHIFT));
  4197. nw64_ipp(IPP_CFIG, val);
  4198. return 0;
  4199. }
  4200. static void niu_handle_led(struct niu *np, int status)
  4201. {
  4202. u64 val;
  4203. val = nr64_mac(XMAC_CONFIG);
  4204. if ((np->flags & NIU_FLAGS_10G) != 0 &&
  4205. (np->flags & NIU_FLAGS_FIBER) != 0) {
  4206. if (status) {
  4207. val |= XMAC_CONFIG_LED_POLARITY;
  4208. val &= ~XMAC_CONFIG_FORCE_LED_ON;
  4209. } else {
  4210. val |= XMAC_CONFIG_FORCE_LED_ON;
  4211. val &= ~XMAC_CONFIG_LED_POLARITY;
  4212. }
  4213. }
  4214. nw64_mac(XMAC_CONFIG, val);
  4215. }
  4216. static void niu_init_xif_xmac(struct niu *np)
  4217. {
  4218. struct niu_link_config *lp = &np->link_config;
  4219. u64 val;
  4220. if (np->flags & NIU_FLAGS_XCVR_SERDES) {
  4221. val = nr64(MIF_CONFIG);
  4222. val |= MIF_CONFIG_ATCA_GE;
  4223. nw64(MIF_CONFIG, val);
  4224. }
  4225. val = nr64_mac(XMAC_CONFIG);
  4226. val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC;
  4227. val |= XMAC_CONFIG_TX_OUTPUT_EN;
  4228. if (lp->loopback_mode == LOOPBACK_MAC) {
  4229. val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC;
  4230. val |= XMAC_CONFIG_LOOPBACK;
  4231. } else {
  4232. val &= ~XMAC_CONFIG_LOOPBACK;
  4233. }
  4234. if (np->flags & NIU_FLAGS_10G) {
  4235. val &= ~XMAC_CONFIG_LFS_DISABLE;
  4236. } else {
  4237. val |= XMAC_CONFIG_LFS_DISABLE;
  4238. if (!(np->flags & NIU_FLAGS_FIBER) &&
  4239. !(np->flags & NIU_FLAGS_XCVR_SERDES))
  4240. val |= XMAC_CONFIG_1G_PCS_BYPASS;
  4241. else
  4242. val &= ~XMAC_CONFIG_1G_PCS_BYPASS;
  4243. }
  4244. val &= ~XMAC_CONFIG_10G_XPCS_BYPASS;
  4245. if (lp->active_speed == SPEED_100)
  4246. val |= XMAC_CONFIG_SEL_CLK_25MHZ;
  4247. else
  4248. val &= ~XMAC_CONFIG_SEL_CLK_25MHZ;
  4249. nw64_mac(XMAC_CONFIG, val);
  4250. val = nr64_mac(XMAC_CONFIG);
  4251. val &= ~XMAC_CONFIG_MODE_MASK;
  4252. if (np->flags & NIU_FLAGS_10G) {
  4253. val |= XMAC_CONFIG_MODE_XGMII;
  4254. } else {
  4255. if (lp->active_speed == SPEED_100)
  4256. val |= XMAC_CONFIG_MODE_MII;
  4257. else
  4258. val |= XMAC_CONFIG_MODE_GMII;
  4259. }
  4260. nw64_mac(XMAC_CONFIG, val);
  4261. }
  4262. static void niu_init_xif_bmac(struct niu *np)
  4263. {
  4264. struct niu_link_config *lp = &np->link_config;
  4265. u64 val;
  4266. val = BMAC_XIF_CONFIG_TX_OUTPUT_EN;
  4267. if (lp->loopback_mode == LOOPBACK_MAC)
  4268. val |= BMAC_XIF_CONFIG_MII_LOOPBACK;
  4269. else
  4270. val &= ~BMAC_XIF_CONFIG_MII_LOOPBACK;
  4271. if (lp->active_speed == SPEED_1000)
  4272. val |= BMAC_XIF_CONFIG_GMII_MODE;
  4273. else
  4274. val &= ~BMAC_XIF_CONFIG_GMII_MODE;
  4275. val &= ~(BMAC_XIF_CONFIG_LINK_LED |
  4276. BMAC_XIF_CONFIG_LED_POLARITY);
  4277. if (!(np->flags & NIU_FLAGS_10G) &&
  4278. !(np->flags & NIU_FLAGS_FIBER) &&
  4279. lp->active_speed == SPEED_100)
  4280. val |= BMAC_XIF_CONFIG_25MHZ_CLOCK;
  4281. else
  4282. val &= ~BMAC_XIF_CONFIG_25MHZ_CLOCK;
  4283. nw64_mac(BMAC_XIF_CONFIG, val);
  4284. }
  4285. static void niu_init_xif(struct niu *np)
  4286. {
  4287. if (np->flags & NIU_FLAGS_XMAC)
  4288. niu_init_xif_xmac(np);
  4289. else
  4290. niu_init_xif_bmac(np);
  4291. }
  4292. static void niu_pcs_mii_reset(struct niu *np)
  4293. {
  4294. int limit = 1000;
  4295. u64 val = nr64_pcs(PCS_MII_CTL);
  4296. val |= PCS_MII_CTL_RST;
  4297. nw64_pcs(PCS_MII_CTL, val);
  4298. while ((--limit >= 0) && (val & PCS_MII_CTL_RST)) {
  4299. udelay(100);
  4300. val = nr64_pcs(PCS_MII_CTL);
  4301. }
  4302. }
  4303. static void niu_xpcs_reset(struct niu *np)
  4304. {
  4305. int limit = 1000;
  4306. u64 val = nr64_xpcs(XPCS_CONTROL1);
  4307. val |= XPCS_CONTROL1_RESET;
  4308. nw64_xpcs(XPCS_CONTROL1, val);
  4309. while ((--limit >= 0) && (val & XPCS_CONTROL1_RESET)) {
  4310. udelay(100);
  4311. val = nr64_xpcs(XPCS_CONTROL1);
  4312. }
  4313. }
  4314. static int niu_init_pcs(struct niu *np)
  4315. {
  4316. struct niu_link_config *lp = &np->link_config;
  4317. u64 val;
  4318. switch (np->flags & (NIU_FLAGS_10G |
  4319. NIU_FLAGS_FIBER |
  4320. NIU_FLAGS_XCVR_SERDES)) {
  4321. case NIU_FLAGS_FIBER:
  4322. /* 1G fiber */
  4323. nw64_pcs(PCS_CONF, PCS_CONF_MASK | PCS_CONF_ENABLE);
  4324. nw64_pcs(PCS_DPATH_MODE, 0);
  4325. niu_pcs_mii_reset(np);
  4326. break;
  4327. case NIU_FLAGS_10G:
  4328. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  4329. case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
  4330. /* 10G SERDES */
  4331. if (!(np->flags & NIU_FLAGS_XMAC))
  4332. return -EINVAL;
  4333. /* 10G copper or fiber */
  4334. val = nr64_mac(XMAC_CONFIG);
  4335. val &= ~XMAC_CONFIG_10G_XPCS_BYPASS;
  4336. nw64_mac(XMAC_CONFIG, val);
  4337. niu_xpcs_reset(np);
  4338. val = nr64_xpcs(XPCS_CONTROL1);
  4339. if (lp->loopback_mode == LOOPBACK_PHY)
  4340. val |= XPCS_CONTROL1_LOOPBACK;
  4341. else
  4342. val &= ~XPCS_CONTROL1_LOOPBACK;
  4343. nw64_xpcs(XPCS_CONTROL1, val);
  4344. nw64_xpcs(XPCS_DESKEW_ERR_CNT, 0);
  4345. (void) nr64_xpcs(XPCS_SYMERR_CNT01);
  4346. (void) nr64_xpcs(XPCS_SYMERR_CNT23);
  4347. break;
  4348. case NIU_FLAGS_XCVR_SERDES:
  4349. /* 1G SERDES */
  4350. niu_pcs_mii_reset(np);
  4351. nw64_pcs(PCS_CONF, PCS_CONF_MASK | PCS_CONF_ENABLE);
  4352. nw64_pcs(PCS_DPATH_MODE, 0);
  4353. break;
  4354. case 0:
  4355. /* 1G copper */
  4356. case NIU_FLAGS_XCVR_SERDES | NIU_FLAGS_FIBER:
  4357. /* 1G RGMII FIBER */
  4358. nw64_pcs(PCS_DPATH_MODE, PCS_DPATH_MODE_MII);
  4359. niu_pcs_mii_reset(np);
  4360. break;
  4361. default:
  4362. return -EINVAL;
  4363. }
  4364. return 0;
  4365. }
  4366. static int niu_reset_tx_xmac(struct niu *np)
  4367. {
  4368. return niu_set_and_wait_clear_mac(np, XTXMAC_SW_RST,
  4369. (XTXMAC_SW_RST_REG_RS |
  4370. XTXMAC_SW_RST_SOFT_RST),
  4371. 1000, 100, "XTXMAC_SW_RST");
  4372. }
  4373. static int niu_reset_tx_bmac(struct niu *np)
  4374. {
  4375. int limit;
  4376. nw64_mac(BTXMAC_SW_RST, BTXMAC_SW_RST_RESET);
  4377. limit = 1000;
  4378. while (--limit >= 0) {
  4379. if (!(nr64_mac(BTXMAC_SW_RST) & BTXMAC_SW_RST_RESET))
  4380. break;
  4381. udelay(100);
  4382. }
  4383. if (limit < 0) {
  4384. dev_err(np->device, PFX "Port %u TX BMAC would not reset, "
  4385. "BTXMAC_SW_RST[%llx]\n",
  4386. np->port,
  4387. (unsigned long long) nr64_mac(BTXMAC_SW_RST));
  4388. return -ENODEV;
  4389. }
  4390. return 0;
  4391. }
  4392. static int niu_reset_tx_mac(struct niu *np)
  4393. {
  4394. if (np->flags & NIU_FLAGS_XMAC)
  4395. return niu_reset_tx_xmac(np);
  4396. else
  4397. return niu_reset_tx_bmac(np);
  4398. }
  4399. static void niu_init_tx_xmac(struct niu *np, u64 min, u64 max)
  4400. {
  4401. u64 val;
  4402. val = nr64_mac(XMAC_MIN);
  4403. val &= ~(XMAC_MIN_TX_MIN_PKT_SIZE |
  4404. XMAC_MIN_RX_MIN_PKT_SIZE);
  4405. val |= (min << XMAC_MIN_RX_MIN_PKT_SIZE_SHFT);
  4406. val |= (min << XMAC_MIN_TX_MIN_PKT_SIZE_SHFT);
  4407. nw64_mac(XMAC_MIN, val);
  4408. nw64_mac(XMAC_MAX, max);
  4409. nw64_mac(XTXMAC_STAT_MSK, ~(u64)0);
  4410. val = nr64_mac(XMAC_IPG);
  4411. if (np->flags & NIU_FLAGS_10G) {
  4412. val &= ~XMAC_IPG_IPG_XGMII;
  4413. val |= (IPG_12_15_XGMII << XMAC_IPG_IPG_XGMII_SHIFT);
  4414. } else {
  4415. val &= ~XMAC_IPG_IPG_MII_GMII;
  4416. val |= (IPG_12_MII_GMII << XMAC_IPG_IPG_MII_GMII_SHIFT);
  4417. }
  4418. nw64_mac(XMAC_IPG, val);
  4419. val = nr64_mac(XMAC_CONFIG);
  4420. val &= ~(XMAC_CONFIG_ALWAYS_NO_CRC |
  4421. XMAC_CONFIG_STRETCH_MODE |
  4422. XMAC_CONFIG_VAR_MIN_IPG_EN |
  4423. XMAC_CONFIG_TX_ENABLE);
  4424. nw64_mac(XMAC_CONFIG, val);
  4425. nw64_mac(TXMAC_FRM_CNT, 0);
  4426. nw64_mac(TXMAC_BYTE_CNT, 0);
  4427. }
  4428. static void niu_init_tx_bmac(struct niu *np, u64 min, u64 max)
  4429. {
  4430. u64 val;
  4431. nw64_mac(BMAC_MIN_FRAME, min);
  4432. nw64_mac(BMAC_MAX_FRAME, max);
  4433. nw64_mac(BTXMAC_STATUS_MASK, ~(u64)0);
  4434. nw64_mac(BMAC_CTRL_TYPE, 0x8808);
  4435. nw64_mac(BMAC_PREAMBLE_SIZE, 7);
  4436. val = nr64_mac(BTXMAC_CONFIG);
  4437. val &= ~(BTXMAC_CONFIG_FCS_DISABLE |
  4438. BTXMAC_CONFIG_ENABLE);
  4439. nw64_mac(BTXMAC_CONFIG, val);
  4440. }
  4441. static void niu_init_tx_mac(struct niu *np)
  4442. {
  4443. u64 min, max;
  4444. min = 64;
  4445. if (np->dev->mtu > ETH_DATA_LEN)
  4446. max = 9216;
  4447. else
  4448. max = 1522;
  4449. /* The XMAC_MIN register only accepts values for TX min which
  4450. * have the low 3 bits cleared.
  4451. */
  4452. BUILD_BUG_ON(min & 0x7);
  4453. if (np->flags & NIU_FLAGS_XMAC)
  4454. niu_init_tx_xmac(np, min, max);
  4455. else
  4456. niu_init_tx_bmac(np, min, max);
  4457. }
  4458. static int niu_reset_rx_xmac(struct niu *np)
  4459. {
  4460. int limit;
  4461. nw64_mac(XRXMAC_SW_RST,
  4462. XRXMAC_SW_RST_REG_RS | XRXMAC_SW_RST_SOFT_RST);
  4463. limit = 1000;
  4464. while (--limit >= 0) {
  4465. if (!(nr64_mac(XRXMAC_SW_RST) & (XRXMAC_SW_RST_REG_RS |
  4466. XRXMAC_SW_RST_SOFT_RST)))
  4467. break;
  4468. udelay(100);
  4469. }
  4470. if (limit < 0) {
  4471. dev_err(np->device, PFX "Port %u RX XMAC would not reset, "
  4472. "XRXMAC_SW_RST[%llx]\n",
  4473. np->port,
  4474. (unsigned long long) nr64_mac(XRXMAC_SW_RST));
  4475. return -ENODEV;
  4476. }
  4477. return 0;
  4478. }
  4479. static int niu_reset_rx_bmac(struct niu *np)
  4480. {
  4481. int limit;
  4482. nw64_mac(BRXMAC_SW_RST, BRXMAC_SW_RST_RESET);
  4483. limit = 1000;
  4484. while (--limit >= 0) {
  4485. if (!(nr64_mac(BRXMAC_SW_RST) & BRXMAC_SW_RST_RESET))
  4486. break;
  4487. udelay(100);
  4488. }
  4489. if (limit < 0) {
  4490. dev_err(np->device, PFX "Port %u RX BMAC would not reset, "
  4491. "BRXMAC_SW_RST[%llx]\n",
  4492. np->port,
  4493. (unsigned long long) nr64_mac(BRXMAC_SW_RST));
  4494. return -ENODEV;
  4495. }
  4496. return 0;
  4497. }
  4498. static int niu_reset_rx_mac(struct niu *np)
  4499. {
  4500. if (np->flags & NIU_FLAGS_XMAC)
  4501. return niu_reset_rx_xmac(np);
  4502. else
  4503. return niu_reset_rx_bmac(np);
  4504. }
  4505. static void niu_init_rx_xmac(struct niu *np)
  4506. {
  4507. struct niu_parent *parent = np->parent;
  4508. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  4509. int first_rdc_table = tp->first_table_num;
  4510. unsigned long i;
  4511. u64 val;
  4512. nw64_mac(XMAC_ADD_FILT0, 0);
  4513. nw64_mac(XMAC_ADD_FILT1, 0);
  4514. nw64_mac(XMAC_ADD_FILT2, 0);
  4515. nw64_mac(XMAC_ADD_FILT12_MASK, 0);
  4516. nw64_mac(XMAC_ADD_FILT00_MASK, 0);
  4517. for (i = 0; i < MAC_NUM_HASH; i++)
  4518. nw64_mac(XMAC_HASH_TBL(i), 0);
  4519. nw64_mac(XRXMAC_STAT_MSK, ~(u64)0);
  4520. niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  4521. niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  4522. val = nr64_mac(XMAC_CONFIG);
  4523. val &= ~(XMAC_CONFIG_RX_MAC_ENABLE |
  4524. XMAC_CONFIG_PROMISCUOUS |
  4525. XMAC_CONFIG_PROMISC_GROUP |
  4526. XMAC_CONFIG_ERR_CHK_DIS |
  4527. XMAC_CONFIG_RX_CRC_CHK_DIS |
  4528. XMAC_CONFIG_RESERVED_MULTICAST |
  4529. XMAC_CONFIG_RX_CODEV_CHK_DIS |
  4530. XMAC_CONFIG_ADDR_FILTER_EN |
  4531. XMAC_CONFIG_RCV_PAUSE_ENABLE |
  4532. XMAC_CONFIG_STRIP_CRC |
  4533. XMAC_CONFIG_PASS_FLOW_CTRL |
  4534. XMAC_CONFIG_MAC2IPP_PKT_CNT_EN);
  4535. val |= (XMAC_CONFIG_HASH_FILTER_EN);
  4536. nw64_mac(XMAC_CONFIG, val);
  4537. nw64_mac(RXMAC_BT_CNT, 0);
  4538. nw64_mac(RXMAC_BC_FRM_CNT, 0);
  4539. nw64_mac(RXMAC_MC_FRM_CNT, 0);
  4540. nw64_mac(RXMAC_FRAG_CNT, 0);
  4541. nw64_mac(RXMAC_HIST_CNT1, 0);
  4542. nw64_mac(RXMAC_HIST_CNT2, 0);
  4543. nw64_mac(RXMAC_HIST_CNT3, 0);
  4544. nw64_mac(RXMAC_HIST_CNT4, 0);
  4545. nw64_mac(RXMAC_HIST_CNT5, 0);
  4546. nw64_mac(RXMAC_HIST_CNT6, 0);
  4547. nw64_mac(RXMAC_HIST_CNT7, 0);
  4548. nw64_mac(RXMAC_MPSZER_CNT, 0);
  4549. nw64_mac(RXMAC_CRC_ER_CNT, 0);
  4550. nw64_mac(RXMAC_CD_VIO_CNT, 0);
  4551. nw64_mac(LINK_FAULT_CNT, 0);
  4552. }
  4553. static void niu_init_rx_bmac(struct niu *np)
  4554. {
  4555. struct niu_parent *parent = np->parent;
  4556. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  4557. int first_rdc_table = tp->first_table_num;
  4558. unsigned long i;
  4559. u64 val;
  4560. nw64_mac(BMAC_ADD_FILT0, 0);
  4561. nw64_mac(BMAC_ADD_FILT1, 0);
  4562. nw64_mac(BMAC_ADD_FILT2, 0);
  4563. nw64_mac(BMAC_ADD_FILT12_MASK, 0);
  4564. nw64_mac(BMAC_ADD_FILT00_MASK, 0);
  4565. for (i = 0; i < MAC_NUM_HASH; i++)
  4566. nw64_mac(BMAC_HASH_TBL(i), 0);
  4567. niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  4568. niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  4569. nw64_mac(BRXMAC_STATUS_MASK, ~(u64)0);
  4570. val = nr64_mac(BRXMAC_CONFIG);
  4571. val &= ~(BRXMAC_CONFIG_ENABLE |
  4572. BRXMAC_CONFIG_STRIP_PAD |
  4573. BRXMAC_CONFIG_STRIP_FCS |
  4574. BRXMAC_CONFIG_PROMISC |
  4575. BRXMAC_CONFIG_PROMISC_GRP |
  4576. BRXMAC_CONFIG_ADDR_FILT_EN |
  4577. BRXMAC_CONFIG_DISCARD_DIS);
  4578. val |= (BRXMAC_CONFIG_HASH_FILT_EN);
  4579. nw64_mac(BRXMAC_CONFIG, val);
  4580. val = nr64_mac(BMAC_ADDR_CMPEN);
  4581. val |= BMAC_ADDR_CMPEN_EN0;
  4582. nw64_mac(BMAC_ADDR_CMPEN, val);
  4583. }
  4584. static void niu_init_rx_mac(struct niu *np)
  4585. {
  4586. niu_set_primary_mac(np, np->dev->dev_addr);
  4587. if (np->flags & NIU_FLAGS_XMAC)
  4588. niu_init_rx_xmac(np);
  4589. else
  4590. niu_init_rx_bmac(np);
  4591. }
  4592. static void niu_enable_tx_xmac(struct niu *np, int on)
  4593. {
  4594. u64 val = nr64_mac(XMAC_CONFIG);
  4595. if (on)
  4596. val |= XMAC_CONFIG_TX_ENABLE;
  4597. else
  4598. val &= ~XMAC_CONFIG_TX_ENABLE;
  4599. nw64_mac(XMAC_CONFIG, val);
  4600. }
  4601. static void niu_enable_tx_bmac(struct niu *np, int on)
  4602. {
  4603. u64 val = nr64_mac(BTXMAC_CONFIG);
  4604. if (on)
  4605. val |= BTXMAC_CONFIG_ENABLE;
  4606. else
  4607. val &= ~BTXMAC_CONFIG_ENABLE;
  4608. nw64_mac(BTXMAC_CONFIG, val);
  4609. }
  4610. static void niu_enable_tx_mac(struct niu *np, int on)
  4611. {
  4612. if (np->flags & NIU_FLAGS_XMAC)
  4613. niu_enable_tx_xmac(np, on);
  4614. else
  4615. niu_enable_tx_bmac(np, on);
  4616. }
  4617. static void niu_enable_rx_xmac(struct niu *np, int on)
  4618. {
  4619. u64 val = nr64_mac(XMAC_CONFIG);
  4620. val &= ~(XMAC_CONFIG_HASH_FILTER_EN |
  4621. XMAC_CONFIG_PROMISCUOUS);
  4622. if (np->flags & NIU_FLAGS_MCAST)
  4623. val |= XMAC_CONFIG_HASH_FILTER_EN;
  4624. if (np->flags & NIU_FLAGS_PROMISC)
  4625. val |= XMAC_CONFIG_PROMISCUOUS;
  4626. if (on)
  4627. val |= XMAC_CONFIG_RX_MAC_ENABLE;
  4628. else
  4629. val &= ~XMAC_CONFIG_RX_MAC_ENABLE;
  4630. nw64_mac(XMAC_CONFIG, val);
  4631. }
  4632. static void niu_enable_rx_bmac(struct niu *np, int on)
  4633. {
  4634. u64 val = nr64_mac(BRXMAC_CONFIG);
  4635. val &= ~(BRXMAC_CONFIG_HASH_FILT_EN |
  4636. BRXMAC_CONFIG_PROMISC);
  4637. if (np->flags & NIU_FLAGS_MCAST)
  4638. val |= BRXMAC_CONFIG_HASH_FILT_EN;
  4639. if (np->flags & NIU_FLAGS_PROMISC)
  4640. val |= BRXMAC_CONFIG_PROMISC;
  4641. if (on)
  4642. val |= BRXMAC_CONFIG_ENABLE;
  4643. else
  4644. val &= ~BRXMAC_CONFIG_ENABLE;
  4645. nw64_mac(BRXMAC_CONFIG, val);
  4646. }
  4647. static void niu_enable_rx_mac(struct niu *np, int on)
  4648. {
  4649. if (np->flags & NIU_FLAGS_XMAC)
  4650. niu_enable_rx_xmac(np, on);
  4651. else
  4652. niu_enable_rx_bmac(np, on);
  4653. }
  4654. static int niu_init_mac(struct niu *np)
  4655. {
  4656. int err;
  4657. niu_init_xif(np);
  4658. err = niu_init_pcs(np);
  4659. if (err)
  4660. return err;
  4661. err = niu_reset_tx_mac(np);
  4662. if (err)
  4663. return err;
  4664. niu_init_tx_mac(np);
  4665. err = niu_reset_rx_mac(np);
  4666. if (err)
  4667. return err;
  4668. niu_init_rx_mac(np);
  4669. /* This looks hookey but the RX MAC reset we just did will
  4670. * undo some of the state we setup in niu_init_tx_mac() so we
  4671. * have to call it again. In particular, the RX MAC reset will
  4672. * set the XMAC_MAX register back to it's default value.
  4673. */
  4674. niu_init_tx_mac(np);
  4675. niu_enable_tx_mac(np, 1);
  4676. niu_enable_rx_mac(np, 1);
  4677. return 0;
  4678. }
  4679. static void niu_stop_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  4680. {
  4681. (void) niu_tx_channel_stop(np, rp->tx_channel);
  4682. }
  4683. static void niu_stop_tx_channels(struct niu *np)
  4684. {
  4685. int i;
  4686. for (i = 0; i < np->num_tx_rings; i++) {
  4687. struct tx_ring_info *rp = &np->tx_rings[i];
  4688. niu_stop_one_tx_channel(np, rp);
  4689. }
  4690. }
  4691. static void niu_reset_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  4692. {
  4693. (void) niu_tx_channel_reset(np, rp->tx_channel);
  4694. }
  4695. static void niu_reset_tx_channels(struct niu *np)
  4696. {
  4697. int i;
  4698. for (i = 0; i < np->num_tx_rings; i++) {
  4699. struct tx_ring_info *rp = &np->tx_rings[i];
  4700. niu_reset_one_tx_channel(np, rp);
  4701. }
  4702. }
  4703. static void niu_stop_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  4704. {
  4705. (void) niu_enable_rx_channel(np, rp->rx_channel, 0);
  4706. }
  4707. static void niu_stop_rx_channels(struct niu *np)
  4708. {
  4709. int i;
  4710. for (i = 0; i < np->num_rx_rings; i++) {
  4711. struct rx_ring_info *rp = &np->rx_rings[i];
  4712. niu_stop_one_rx_channel(np, rp);
  4713. }
  4714. }
  4715. static void niu_reset_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  4716. {
  4717. int channel = rp->rx_channel;
  4718. (void) niu_rx_channel_reset(np, channel);
  4719. nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_ALL);
  4720. nw64(RX_DMA_CTL_STAT(channel), 0);
  4721. (void) niu_enable_rx_channel(np, channel, 0);
  4722. }
  4723. static void niu_reset_rx_channels(struct niu *np)
  4724. {
  4725. int i;
  4726. for (i = 0; i < np->num_rx_rings; i++) {
  4727. struct rx_ring_info *rp = &np->rx_rings[i];
  4728. niu_reset_one_rx_channel(np, rp);
  4729. }
  4730. }
  4731. static void niu_disable_ipp(struct niu *np)
  4732. {
  4733. u64 rd, wr, val;
  4734. int limit;
  4735. rd = nr64_ipp(IPP_DFIFO_RD_PTR);
  4736. wr = nr64_ipp(IPP_DFIFO_WR_PTR);
  4737. limit = 100;
  4738. while (--limit >= 0 && (rd != wr)) {
  4739. rd = nr64_ipp(IPP_DFIFO_RD_PTR);
  4740. wr = nr64_ipp(IPP_DFIFO_WR_PTR);
  4741. }
  4742. if (limit < 0 &&
  4743. (rd != 0 && wr != 1)) {
  4744. dev_err(np->device, PFX "%s: IPP would not quiesce, "
  4745. "rd_ptr[%llx] wr_ptr[%llx]\n",
  4746. np->dev->name,
  4747. (unsigned long long) nr64_ipp(IPP_DFIFO_RD_PTR),
  4748. (unsigned long long) nr64_ipp(IPP_DFIFO_WR_PTR));
  4749. }
  4750. val = nr64_ipp(IPP_CFIG);
  4751. val &= ~(IPP_CFIG_IPP_ENABLE |
  4752. IPP_CFIG_DFIFO_ECC_EN |
  4753. IPP_CFIG_DROP_BAD_CRC |
  4754. IPP_CFIG_CKSUM_EN);
  4755. nw64_ipp(IPP_CFIG, val);
  4756. (void) niu_ipp_reset(np);
  4757. }
  4758. static int niu_init_hw(struct niu *np)
  4759. {
  4760. int i, err;
  4761. niudbg(IFUP, "%s: Initialize TXC\n", np->dev->name);
  4762. niu_txc_enable_port(np, 1);
  4763. niu_txc_port_dma_enable(np, 1);
  4764. niu_txc_set_imask(np, 0);
  4765. niudbg(IFUP, "%s: Initialize TX channels\n", np->dev->name);
  4766. for (i = 0; i < np->num_tx_rings; i++) {
  4767. struct tx_ring_info *rp = &np->tx_rings[i];
  4768. err = niu_init_one_tx_channel(np, rp);
  4769. if (err)
  4770. return err;
  4771. }
  4772. niudbg(IFUP, "%s: Initialize RX channels\n", np->dev->name);
  4773. err = niu_init_rx_channels(np);
  4774. if (err)
  4775. goto out_uninit_tx_channels;
  4776. niudbg(IFUP, "%s: Initialize classifier\n", np->dev->name);
  4777. err = niu_init_classifier_hw(np);
  4778. if (err)
  4779. goto out_uninit_rx_channels;
  4780. niudbg(IFUP, "%s: Initialize ZCP\n", np->dev->name);
  4781. err = niu_init_zcp(np);
  4782. if (err)
  4783. goto out_uninit_rx_channels;
  4784. niudbg(IFUP, "%s: Initialize IPP\n", np->dev->name);
  4785. err = niu_init_ipp(np);
  4786. if (err)
  4787. goto out_uninit_rx_channels;
  4788. niudbg(IFUP, "%s: Initialize MAC\n", np->dev->name);
  4789. err = niu_init_mac(np);
  4790. if (err)
  4791. goto out_uninit_ipp;
  4792. return 0;
  4793. out_uninit_ipp:
  4794. niudbg(IFUP, "%s: Uninit IPP\n", np->dev->name);
  4795. niu_disable_ipp(np);
  4796. out_uninit_rx_channels:
  4797. niudbg(IFUP, "%s: Uninit RX channels\n", np->dev->name);
  4798. niu_stop_rx_channels(np);
  4799. niu_reset_rx_channels(np);
  4800. out_uninit_tx_channels:
  4801. niudbg(IFUP, "%s: Uninit TX channels\n", np->dev->name);
  4802. niu_stop_tx_channels(np);
  4803. niu_reset_tx_channels(np);
  4804. return err;
  4805. }
  4806. static void niu_stop_hw(struct niu *np)
  4807. {
  4808. niudbg(IFDOWN, "%s: Disable interrupts\n", np->dev->name);
  4809. niu_enable_interrupts(np, 0);
  4810. niudbg(IFDOWN, "%s: Disable RX MAC\n", np->dev->name);
  4811. niu_enable_rx_mac(np, 0);
  4812. niudbg(IFDOWN, "%s: Disable IPP\n", np->dev->name);
  4813. niu_disable_ipp(np);
  4814. niudbg(IFDOWN, "%s: Stop TX channels\n", np->dev->name);
  4815. niu_stop_tx_channels(np);
  4816. niudbg(IFDOWN, "%s: Stop RX channels\n", np->dev->name);
  4817. niu_stop_rx_channels(np);
  4818. niudbg(IFDOWN, "%s: Reset TX channels\n", np->dev->name);
  4819. niu_reset_tx_channels(np);
  4820. niudbg(IFDOWN, "%s: Reset RX channels\n", np->dev->name);
  4821. niu_reset_rx_channels(np);
  4822. }
  4823. static int niu_request_irq(struct niu *np)
  4824. {
  4825. int i, j, err;
  4826. err = 0;
  4827. for (i = 0; i < np->num_ldg; i++) {
  4828. struct niu_ldg *lp = &np->ldg[i];
  4829. err = request_irq(lp->irq, niu_interrupt,
  4830. IRQF_SHARED | IRQF_SAMPLE_RANDOM,
  4831. np->dev->name, lp);
  4832. if (err)
  4833. goto out_free_irqs;
  4834. }
  4835. return 0;
  4836. out_free_irqs:
  4837. for (j = 0; j < i; j++) {
  4838. struct niu_ldg *lp = &np->ldg[j];
  4839. free_irq(lp->irq, lp);
  4840. }
  4841. return err;
  4842. }
  4843. static void niu_free_irq(struct niu *np)
  4844. {
  4845. int i;
  4846. for (i = 0; i < np->num_ldg; i++) {
  4847. struct niu_ldg *lp = &np->ldg[i];
  4848. free_irq(lp->irq, lp);
  4849. }
  4850. }
  4851. static void niu_enable_napi(struct niu *np)
  4852. {
  4853. int i;
  4854. for (i = 0; i < np->num_ldg; i++)
  4855. napi_enable(&np->ldg[i].napi);
  4856. }
  4857. static void niu_disable_napi(struct niu *np)
  4858. {
  4859. int i;
  4860. for (i = 0; i < np->num_ldg; i++)
  4861. napi_disable(&np->ldg[i].napi);
  4862. }
  4863. static int niu_open(struct net_device *dev)
  4864. {
  4865. struct niu *np = netdev_priv(dev);
  4866. int err;
  4867. netif_carrier_off(dev);
  4868. err = niu_alloc_channels(np);
  4869. if (err)
  4870. goto out_err;
  4871. err = niu_enable_interrupts(np, 0);
  4872. if (err)
  4873. goto out_free_channels;
  4874. err = niu_request_irq(np);
  4875. if (err)
  4876. goto out_free_channels;
  4877. niu_enable_napi(np);
  4878. spin_lock_irq(&np->lock);
  4879. err = niu_init_hw(np);
  4880. if (!err) {
  4881. init_timer(&np->timer);
  4882. np->timer.expires = jiffies + HZ;
  4883. np->timer.data = (unsigned long) np;
  4884. np->timer.function = niu_timer;
  4885. err = niu_enable_interrupts(np, 1);
  4886. if (err)
  4887. niu_stop_hw(np);
  4888. }
  4889. spin_unlock_irq(&np->lock);
  4890. if (err) {
  4891. niu_disable_napi(np);
  4892. goto out_free_irq;
  4893. }
  4894. netif_tx_start_all_queues(dev);
  4895. if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
  4896. netif_carrier_on(dev);
  4897. add_timer(&np->timer);
  4898. return 0;
  4899. out_free_irq:
  4900. niu_free_irq(np);
  4901. out_free_channels:
  4902. niu_free_channels(np);
  4903. out_err:
  4904. return err;
  4905. }
  4906. static void niu_full_shutdown(struct niu *np, struct net_device *dev)
  4907. {
  4908. cancel_work_sync(&np->reset_task);
  4909. niu_disable_napi(np);
  4910. netif_tx_stop_all_queues(dev);
  4911. del_timer_sync(&np->timer);
  4912. spin_lock_irq(&np->lock);
  4913. niu_stop_hw(np);
  4914. spin_unlock_irq(&np->lock);
  4915. }
  4916. static int niu_close(struct net_device *dev)
  4917. {
  4918. struct niu *np = netdev_priv(dev);
  4919. niu_full_shutdown(np, dev);
  4920. niu_free_irq(np);
  4921. niu_free_channels(np);
  4922. niu_handle_led(np, 0);
  4923. return 0;
  4924. }
  4925. static void niu_sync_xmac_stats(struct niu *np)
  4926. {
  4927. struct niu_xmac_stats *mp = &np->mac_stats.xmac;
  4928. mp->tx_frames += nr64_mac(TXMAC_FRM_CNT);
  4929. mp->tx_bytes += nr64_mac(TXMAC_BYTE_CNT);
  4930. mp->rx_link_faults += nr64_mac(LINK_FAULT_CNT);
  4931. mp->rx_align_errors += nr64_mac(RXMAC_ALIGN_ERR_CNT);
  4932. mp->rx_frags += nr64_mac(RXMAC_FRAG_CNT);
  4933. mp->rx_mcasts += nr64_mac(RXMAC_MC_FRM_CNT);
  4934. mp->rx_bcasts += nr64_mac(RXMAC_BC_FRM_CNT);
  4935. mp->rx_hist_cnt1 += nr64_mac(RXMAC_HIST_CNT1);
  4936. mp->rx_hist_cnt2 += nr64_mac(RXMAC_HIST_CNT2);
  4937. mp->rx_hist_cnt3 += nr64_mac(RXMAC_HIST_CNT3);
  4938. mp->rx_hist_cnt4 += nr64_mac(RXMAC_HIST_CNT4);
  4939. mp->rx_hist_cnt5 += nr64_mac(RXMAC_HIST_CNT5);
  4940. mp->rx_hist_cnt6 += nr64_mac(RXMAC_HIST_CNT6);
  4941. mp->rx_hist_cnt7 += nr64_mac(RXMAC_HIST_CNT7);
  4942. mp->rx_octets += nr64_mac(RXMAC_BT_CNT);
  4943. mp->rx_code_violations += nr64_mac(RXMAC_CD_VIO_CNT);
  4944. mp->rx_len_errors += nr64_mac(RXMAC_MPSZER_CNT);
  4945. mp->rx_crc_errors += nr64_mac(RXMAC_CRC_ER_CNT);
  4946. }
  4947. static void niu_sync_bmac_stats(struct niu *np)
  4948. {
  4949. struct niu_bmac_stats *mp = &np->mac_stats.bmac;
  4950. mp->tx_bytes += nr64_mac(BTXMAC_BYTE_CNT);
  4951. mp->tx_frames += nr64_mac(BTXMAC_FRM_CNT);
  4952. mp->rx_frames += nr64_mac(BRXMAC_FRAME_CNT);
  4953. mp->rx_align_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT);
  4954. mp->rx_crc_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT);
  4955. mp->rx_len_errors += nr64_mac(BRXMAC_CODE_VIOL_ERR_CNT);
  4956. }
  4957. static void niu_sync_mac_stats(struct niu *np)
  4958. {
  4959. if (np->flags & NIU_FLAGS_XMAC)
  4960. niu_sync_xmac_stats(np);
  4961. else
  4962. niu_sync_bmac_stats(np);
  4963. }
  4964. static void niu_get_rx_stats(struct niu *np)
  4965. {
  4966. unsigned long pkts, dropped, errors, bytes;
  4967. int i;
  4968. pkts = dropped = errors = bytes = 0;
  4969. for (i = 0; i < np->num_rx_rings; i++) {
  4970. struct rx_ring_info *rp = &np->rx_rings[i];
  4971. pkts += rp->rx_packets;
  4972. bytes += rp->rx_bytes;
  4973. dropped += rp->rx_dropped;
  4974. errors += rp->rx_errors;
  4975. }
  4976. np->net_stats.rx_packets = pkts;
  4977. np->net_stats.rx_bytes = bytes;
  4978. np->net_stats.rx_dropped = dropped;
  4979. np->net_stats.rx_errors = errors;
  4980. }
  4981. static void niu_get_tx_stats(struct niu *np)
  4982. {
  4983. unsigned long pkts, errors, bytes;
  4984. int i;
  4985. pkts = errors = bytes = 0;
  4986. for (i = 0; i < np->num_tx_rings; i++) {
  4987. struct tx_ring_info *rp = &np->tx_rings[i];
  4988. pkts += rp->tx_packets;
  4989. bytes += rp->tx_bytes;
  4990. errors += rp->tx_errors;
  4991. }
  4992. np->net_stats.tx_packets = pkts;
  4993. np->net_stats.tx_bytes = bytes;
  4994. np->net_stats.tx_errors = errors;
  4995. }
  4996. static struct net_device_stats *niu_get_stats(struct net_device *dev)
  4997. {
  4998. struct niu *np = netdev_priv(dev);
  4999. niu_get_rx_stats(np);
  5000. niu_get_tx_stats(np);
  5001. return &np->net_stats;
  5002. }
  5003. static void niu_load_hash_xmac(struct niu *np, u16 *hash)
  5004. {
  5005. int i;
  5006. for (i = 0; i < 16; i++)
  5007. nw64_mac(XMAC_HASH_TBL(i), hash[i]);
  5008. }
  5009. static void niu_load_hash_bmac(struct niu *np, u16 *hash)
  5010. {
  5011. int i;
  5012. for (i = 0; i < 16; i++)
  5013. nw64_mac(BMAC_HASH_TBL(i), hash[i]);
  5014. }
  5015. static void niu_load_hash(struct niu *np, u16 *hash)
  5016. {
  5017. if (np->flags & NIU_FLAGS_XMAC)
  5018. niu_load_hash_xmac(np, hash);
  5019. else
  5020. niu_load_hash_bmac(np, hash);
  5021. }
  5022. static void niu_set_rx_mode(struct net_device *dev)
  5023. {
  5024. struct niu *np = netdev_priv(dev);
  5025. int i, alt_cnt, err;
  5026. struct dev_addr_list *addr;
  5027. unsigned long flags;
  5028. u16 hash[16] = { 0, };
  5029. spin_lock_irqsave(&np->lock, flags);
  5030. niu_enable_rx_mac(np, 0);
  5031. np->flags &= ~(NIU_FLAGS_MCAST | NIU_FLAGS_PROMISC);
  5032. if (dev->flags & IFF_PROMISC)
  5033. np->flags |= NIU_FLAGS_PROMISC;
  5034. if ((dev->flags & IFF_ALLMULTI) || (dev->mc_count > 0))
  5035. np->flags |= NIU_FLAGS_MCAST;
  5036. alt_cnt = dev->uc_count;
  5037. if (alt_cnt > niu_num_alt_addr(np)) {
  5038. alt_cnt = 0;
  5039. np->flags |= NIU_FLAGS_PROMISC;
  5040. }
  5041. if (alt_cnt) {
  5042. int index = 0;
  5043. for (addr = dev->uc_list; addr; addr = addr->next) {
  5044. err = niu_set_alt_mac(np, index,
  5045. addr->da_addr);
  5046. if (err)
  5047. printk(KERN_WARNING PFX "%s: Error %d "
  5048. "adding alt mac %d\n",
  5049. dev->name, err, index);
  5050. err = niu_enable_alt_mac(np, index, 1);
  5051. if (err)
  5052. printk(KERN_WARNING PFX "%s: Error %d "
  5053. "enabling alt mac %d\n",
  5054. dev->name, err, index);
  5055. index++;
  5056. }
  5057. } else {
  5058. int alt_start;
  5059. if (np->flags & NIU_FLAGS_XMAC)
  5060. alt_start = 0;
  5061. else
  5062. alt_start = 1;
  5063. for (i = alt_start; i < niu_num_alt_addr(np); i++) {
  5064. err = niu_enable_alt_mac(np, i, 0);
  5065. if (err)
  5066. printk(KERN_WARNING PFX "%s: Error %d "
  5067. "disabling alt mac %d\n",
  5068. dev->name, err, i);
  5069. }
  5070. }
  5071. if (dev->flags & IFF_ALLMULTI) {
  5072. for (i = 0; i < 16; i++)
  5073. hash[i] = 0xffff;
  5074. } else if (dev->mc_count > 0) {
  5075. for (addr = dev->mc_list; addr; addr = addr->next) {
  5076. u32 crc = ether_crc_le(ETH_ALEN, addr->da_addr);
  5077. crc >>= 24;
  5078. hash[crc >> 4] |= (1 << (15 - (crc & 0xf)));
  5079. }
  5080. }
  5081. if (np->flags & NIU_FLAGS_MCAST)
  5082. niu_load_hash(np, hash);
  5083. niu_enable_rx_mac(np, 1);
  5084. spin_unlock_irqrestore(&np->lock, flags);
  5085. }
  5086. static int niu_set_mac_addr(struct net_device *dev, void *p)
  5087. {
  5088. struct niu *np = netdev_priv(dev);
  5089. struct sockaddr *addr = p;
  5090. unsigned long flags;
  5091. if (!is_valid_ether_addr(addr->sa_data))
  5092. return -EINVAL;
  5093. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  5094. if (!netif_running(dev))
  5095. return 0;
  5096. spin_lock_irqsave(&np->lock, flags);
  5097. niu_enable_rx_mac(np, 0);
  5098. niu_set_primary_mac(np, dev->dev_addr);
  5099. niu_enable_rx_mac(np, 1);
  5100. spin_unlock_irqrestore(&np->lock, flags);
  5101. return 0;
  5102. }
  5103. static int niu_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  5104. {
  5105. return -EOPNOTSUPP;
  5106. }
  5107. static void niu_netif_stop(struct niu *np)
  5108. {
  5109. np->dev->trans_start = jiffies; /* prevent tx timeout */
  5110. niu_disable_napi(np);
  5111. netif_tx_disable(np->dev);
  5112. }
  5113. static void niu_netif_start(struct niu *np)
  5114. {
  5115. /* NOTE: unconditional netif_wake_queue is only appropriate
  5116. * so long as all callers are assured to have free tx slots
  5117. * (such as after niu_init_hw).
  5118. */
  5119. netif_tx_wake_all_queues(np->dev);
  5120. niu_enable_napi(np);
  5121. niu_enable_interrupts(np, 1);
  5122. }
  5123. static void niu_reset_buffers(struct niu *np)
  5124. {
  5125. int i, j, k, err;
  5126. if (np->rx_rings) {
  5127. for (i = 0; i < np->num_rx_rings; i++) {
  5128. struct rx_ring_info *rp = &np->rx_rings[i];
  5129. for (j = 0, k = 0; j < MAX_RBR_RING_SIZE; j++) {
  5130. struct page *page;
  5131. page = rp->rxhash[j];
  5132. while (page) {
  5133. struct page *next =
  5134. (struct page *) page->mapping;
  5135. u64 base = page->index;
  5136. base = base >> RBR_DESCR_ADDR_SHIFT;
  5137. rp->rbr[k++] = cpu_to_le32(base);
  5138. page = next;
  5139. }
  5140. }
  5141. for (; k < MAX_RBR_RING_SIZE; k++) {
  5142. err = niu_rbr_add_page(np, rp, GFP_ATOMIC, k);
  5143. if (unlikely(err))
  5144. break;
  5145. }
  5146. rp->rbr_index = rp->rbr_table_size - 1;
  5147. rp->rcr_index = 0;
  5148. rp->rbr_pending = 0;
  5149. rp->rbr_refill_pending = 0;
  5150. }
  5151. }
  5152. if (np->tx_rings) {
  5153. for (i = 0; i < np->num_tx_rings; i++) {
  5154. struct tx_ring_info *rp = &np->tx_rings[i];
  5155. for (j = 0; j < MAX_TX_RING_SIZE; j++) {
  5156. if (rp->tx_buffs[j].skb)
  5157. (void) release_tx_packet(np, rp, j);
  5158. }
  5159. rp->pending = MAX_TX_RING_SIZE;
  5160. rp->prod = 0;
  5161. rp->cons = 0;
  5162. rp->wrap_bit = 0;
  5163. }
  5164. }
  5165. }
  5166. static void niu_reset_task(struct work_struct *work)
  5167. {
  5168. struct niu *np = container_of(work, struct niu, reset_task);
  5169. unsigned long flags;
  5170. int err;
  5171. spin_lock_irqsave(&np->lock, flags);
  5172. if (!netif_running(np->dev)) {
  5173. spin_unlock_irqrestore(&np->lock, flags);
  5174. return;
  5175. }
  5176. spin_unlock_irqrestore(&np->lock, flags);
  5177. del_timer_sync(&np->timer);
  5178. niu_netif_stop(np);
  5179. spin_lock_irqsave(&np->lock, flags);
  5180. niu_stop_hw(np);
  5181. spin_unlock_irqrestore(&np->lock, flags);
  5182. niu_reset_buffers(np);
  5183. spin_lock_irqsave(&np->lock, flags);
  5184. err = niu_init_hw(np);
  5185. if (!err) {
  5186. np->timer.expires = jiffies + HZ;
  5187. add_timer(&np->timer);
  5188. niu_netif_start(np);
  5189. }
  5190. spin_unlock_irqrestore(&np->lock, flags);
  5191. }
  5192. static void niu_tx_timeout(struct net_device *dev)
  5193. {
  5194. struct niu *np = netdev_priv(dev);
  5195. dev_err(np->device, PFX "%s: Transmit timed out, resetting\n",
  5196. dev->name);
  5197. schedule_work(&np->reset_task);
  5198. }
  5199. static void niu_set_txd(struct tx_ring_info *rp, int index,
  5200. u64 mapping, u64 len, u64 mark,
  5201. u64 n_frags)
  5202. {
  5203. __le64 *desc = &rp->descr[index];
  5204. *desc = cpu_to_le64(mark |
  5205. (n_frags << TX_DESC_NUM_PTR_SHIFT) |
  5206. (len << TX_DESC_TR_LEN_SHIFT) |
  5207. (mapping & TX_DESC_SAD));
  5208. }
  5209. static u64 niu_compute_tx_flags(struct sk_buff *skb, struct ethhdr *ehdr,
  5210. u64 pad_bytes, u64 len)
  5211. {
  5212. u16 eth_proto, eth_proto_inner;
  5213. u64 csum_bits, l3off, ihl, ret;
  5214. u8 ip_proto;
  5215. int ipv6;
  5216. eth_proto = be16_to_cpu(ehdr->h_proto);
  5217. eth_proto_inner = eth_proto;
  5218. if (eth_proto == ETH_P_8021Q) {
  5219. struct vlan_ethhdr *vp = (struct vlan_ethhdr *) ehdr;
  5220. __be16 val = vp->h_vlan_encapsulated_proto;
  5221. eth_proto_inner = be16_to_cpu(val);
  5222. }
  5223. ipv6 = ihl = 0;
  5224. switch (skb->protocol) {
  5225. case __constant_htons(ETH_P_IP):
  5226. ip_proto = ip_hdr(skb)->protocol;
  5227. ihl = ip_hdr(skb)->ihl;
  5228. break;
  5229. case __constant_htons(ETH_P_IPV6):
  5230. ip_proto = ipv6_hdr(skb)->nexthdr;
  5231. ihl = (40 >> 2);
  5232. ipv6 = 1;
  5233. break;
  5234. default:
  5235. ip_proto = ihl = 0;
  5236. break;
  5237. }
  5238. csum_bits = TXHDR_CSUM_NONE;
  5239. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  5240. u64 start, stuff;
  5241. csum_bits = (ip_proto == IPPROTO_TCP ?
  5242. TXHDR_CSUM_TCP :
  5243. (ip_proto == IPPROTO_UDP ?
  5244. TXHDR_CSUM_UDP : TXHDR_CSUM_SCTP));
  5245. start = skb_transport_offset(skb) -
  5246. (pad_bytes + sizeof(struct tx_pkt_hdr));
  5247. stuff = start + skb->csum_offset;
  5248. csum_bits |= (start / 2) << TXHDR_L4START_SHIFT;
  5249. csum_bits |= (stuff / 2) << TXHDR_L4STUFF_SHIFT;
  5250. }
  5251. l3off = skb_network_offset(skb) -
  5252. (pad_bytes + sizeof(struct tx_pkt_hdr));
  5253. ret = (((pad_bytes / 2) << TXHDR_PAD_SHIFT) |
  5254. (len << TXHDR_LEN_SHIFT) |
  5255. ((l3off / 2) << TXHDR_L3START_SHIFT) |
  5256. (ihl << TXHDR_IHL_SHIFT) |
  5257. ((eth_proto_inner < 1536) ? TXHDR_LLC : 0) |
  5258. ((eth_proto == ETH_P_8021Q) ? TXHDR_VLAN : 0) |
  5259. (ipv6 ? TXHDR_IP_VER : 0) |
  5260. csum_bits);
  5261. return ret;
  5262. }
  5263. static int niu_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5264. {
  5265. struct niu *np = netdev_priv(dev);
  5266. unsigned long align, headroom;
  5267. struct netdev_queue *txq;
  5268. struct tx_ring_info *rp;
  5269. struct tx_pkt_hdr *tp;
  5270. unsigned int len, nfg;
  5271. struct ethhdr *ehdr;
  5272. int prod, i, tlen;
  5273. u64 mapping, mrk;
  5274. i = skb_get_queue_mapping(skb);
  5275. rp = &np->tx_rings[i];
  5276. txq = netdev_get_tx_queue(dev, i);
  5277. if (niu_tx_avail(rp) <= (skb_shinfo(skb)->nr_frags + 1)) {
  5278. netif_tx_stop_queue(txq);
  5279. dev_err(np->device, PFX "%s: BUG! Tx ring full when "
  5280. "queue awake!\n", dev->name);
  5281. rp->tx_errors++;
  5282. return NETDEV_TX_BUSY;
  5283. }
  5284. if (skb->len < ETH_ZLEN) {
  5285. unsigned int pad_bytes = ETH_ZLEN - skb->len;
  5286. if (skb_pad(skb, pad_bytes))
  5287. goto out;
  5288. skb_put(skb, pad_bytes);
  5289. }
  5290. len = sizeof(struct tx_pkt_hdr) + 15;
  5291. if (skb_headroom(skb) < len) {
  5292. struct sk_buff *skb_new;
  5293. skb_new = skb_realloc_headroom(skb, len);
  5294. if (!skb_new) {
  5295. rp->tx_errors++;
  5296. goto out_drop;
  5297. }
  5298. kfree_skb(skb);
  5299. skb = skb_new;
  5300. } else
  5301. skb_orphan(skb);
  5302. align = ((unsigned long) skb->data & (16 - 1));
  5303. headroom = align + sizeof(struct tx_pkt_hdr);
  5304. ehdr = (struct ethhdr *) skb->data;
  5305. tp = (struct tx_pkt_hdr *) skb_push(skb, headroom);
  5306. len = skb->len - sizeof(struct tx_pkt_hdr);
  5307. tp->flags = cpu_to_le64(niu_compute_tx_flags(skb, ehdr, align, len));
  5308. tp->resv = 0;
  5309. len = skb_headlen(skb);
  5310. mapping = np->ops->map_single(np->device, skb->data,
  5311. len, DMA_TO_DEVICE);
  5312. prod = rp->prod;
  5313. rp->tx_buffs[prod].skb = skb;
  5314. rp->tx_buffs[prod].mapping = mapping;
  5315. mrk = TX_DESC_SOP;
  5316. if (++rp->mark_counter == rp->mark_freq) {
  5317. rp->mark_counter = 0;
  5318. mrk |= TX_DESC_MARK;
  5319. rp->mark_pending++;
  5320. }
  5321. tlen = len;
  5322. nfg = skb_shinfo(skb)->nr_frags;
  5323. while (tlen > 0) {
  5324. tlen -= MAX_TX_DESC_LEN;
  5325. nfg++;
  5326. }
  5327. while (len > 0) {
  5328. unsigned int this_len = len;
  5329. if (this_len > MAX_TX_DESC_LEN)
  5330. this_len = MAX_TX_DESC_LEN;
  5331. niu_set_txd(rp, prod, mapping, this_len, mrk, nfg);
  5332. mrk = nfg = 0;
  5333. prod = NEXT_TX(rp, prod);
  5334. mapping += this_len;
  5335. len -= this_len;
  5336. }
  5337. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  5338. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5339. len = frag->size;
  5340. mapping = np->ops->map_page(np->device, frag->page,
  5341. frag->page_offset, len,
  5342. DMA_TO_DEVICE);
  5343. rp->tx_buffs[prod].skb = NULL;
  5344. rp->tx_buffs[prod].mapping = mapping;
  5345. niu_set_txd(rp, prod, mapping, len, 0, 0);
  5346. prod = NEXT_TX(rp, prod);
  5347. }
  5348. if (prod < rp->prod)
  5349. rp->wrap_bit ^= TX_RING_KICK_WRAP;
  5350. rp->prod = prod;
  5351. nw64(TX_RING_KICK(rp->tx_channel), rp->wrap_bit | (prod << 3));
  5352. if (unlikely(niu_tx_avail(rp) <= (MAX_SKB_FRAGS + 1))) {
  5353. netif_tx_stop_queue(txq);
  5354. if (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp))
  5355. netif_tx_wake_queue(txq);
  5356. }
  5357. dev->trans_start = jiffies;
  5358. out:
  5359. return NETDEV_TX_OK;
  5360. out_drop:
  5361. rp->tx_errors++;
  5362. kfree_skb(skb);
  5363. goto out;
  5364. }
  5365. static int niu_change_mtu(struct net_device *dev, int new_mtu)
  5366. {
  5367. struct niu *np = netdev_priv(dev);
  5368. int err, orig_jumbo, new_jumbo;
  5369. if (new_mtu < 68 || new_mtu > NIU_MAX_MTU)
  5370. return -EINVAL;
  5371. orig_jumbo = (dev->mtu > ETH_DATA_LEN);
  5372. new_jumbo = (new_mtu > ETH_DATA_LEN);
  5373. dev->mtu = new_mtu;
  5374. if (!netif_running(dev) ||
  5375. (orig_jumbo == new_jumbo))
  5376. return 0;
  5377. niu_full_shutdown(np, dev);
  5378. niu_free_channels(np);
  5379. niu_enable_napi(np);
  5380. err = niu_alloc_channels(np);
  5381. if (err)
  5382. return err;
  5383. spin_lock_irq(&np->lock);
  5384. err = niu_init_hw(np);
  5385. if (!err) {
  5386. init_timer(&np->timer);
  5387. np->timer.expires = jiffies + HZ;
  5388. np->timer.data = (unsigned long) np;
  5389. np->timer.function = niu_timer;
  5390. err = niu_enable_interrupts(np, 1);
  5391. if (err)
  5392. niu_stop_hw(np);
  5393. }
  5394. spin_unlock_irq(&np->lock);
  5395. if (!err) {
  5396. netif_tx_start_all_queues(dev);
  5397. if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
  5398. netif_carrier_on(dev);
  5399. add_timer(&np->timer);
  5400. }
  5401. return err;
  5402. }
  5403. static void niu_get_drvinfo(struct net_device *dev,
  5404. struct ethtool_drvinfo *info)
  5405. {
  5406. struct niu *np = netdev_priv(dev);
  5407. struct niu_vpd *vpd = &np->vpd;
  5408. strcpy(info->driver, DRV_MODULE_NAME);
  5409. strcpy(info->version, DRV_MODULE_VERSION);
  5410. sprintf(info->fw_version, "%d.%d",
  5411. vpd->fcode_major, vpd->fcode_minor);
  5412. if (np->parent->plat_type != PLAT_TYPE_NIU)
  5413. strcpy(info->bus_info, pci_name(np->pdev));
  5414. }
  5415. static int niu_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5416. {
  5417. struct niu *np = netdev_priv(dev);
  5418. struct niu_link_config *lp;
  5419. lp = &np->link_config;
  5420. memset(cmd, 0, sizeof(*cmd));
  5421. cmd->phy_address = np->phy_addr;
  5422. cmd->supported = lp->supported;
  5423. cmd->advertising = lp->advertising;
  5424. cmd->autoneg = lp->autoneg;
  5425. cmd->speed = lp->active_speed;
  5426. cmd->duplex = lp->active_duplex;
  5427. return 0;
  5428. }
  5429. static int niu_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5430. {
  5431. return -EINVAL;
  5432. }
  5433. static u32 niu_get_msglevel(struct net_device *dev)
  5434. {
  5435. struct niu *np = netdev_priv(dev);
  5436. return np->msg_enable;
  5437. }
  5438. static void niu_set_msglevel(struct net_device *dev, u32 value)
  5439. {
  5440. struct niu *np = netdev_priv(dev);
  5441. np->msg_enable = value;
  5442. }
  5443. static int niu_get_eeprom_len(struct net_device *dev)
  5444. {
  5445. struct niu *np = netdev_priv(dev);
  5446. return np->eeprom_len;
  5447. }
  5448. static int niu_get_eeprom(struct net_device *dev,
  5449. struct ethtool_eeprom *eeprom, u8 *data)
  5450. {
  5451. struct niu *np = netdev_priv(dev);
  5452. u32 offset, len, val;
  5453. offset = eeprom->offset;
  5454. len = eeprom->len;
  5455. if (offset + len < offset)
  5456. return -EINVAL;
  5457. if (offset >= np->eeprom_len)
  5458. return -EINVAL;
  5459. if (offset + len > np->eeprom_len)
  5460. len = eeprom->len = np->eeprom_len - offset;
  5461. if (offset & 3) {
  5462. u32 b_offset, b_count;
  5463. b_offset = offset & 3;
  5464. b_count = 4 - b_offset;
  5465. if (b_count > len)
  5466. b_count = len;
  5467. val = nr64(ESPC_NCR((offset - b_offset) / 4));
  5468. memcpy(data, ((char *)&val) + b_offset, b_count);
  5469. data += b_count;
  5470. len -= b_count;
  5471. offset += b_count;
  5472. }
  5473. while (len >= 4) {
  5474. val = nr64(ESPC_NCR(offset / 4));
  5475. memcpy(data, &val, 4);
  5476. data += 4;
  5477. len -= 4;
  5478. offset += 4;
  5479. }
  5480. if (len) {
  5481. val = nr64(ESPC_NCR(offset / 4));
  5482. memcpy(data, &val, len);
  5483. }
  5484. return 0;
  5485. }
  5486. static int niu_ethflow_to_class(int flow_type, u64 *class)
  5487. {
  5488. switch (flow_type) {
  5489. case TCP_V4_FLOW:
  5490. *class = CLASS_CODE_TCP_IPV4;
  5491. break;
  5492. case UDP_V4_FLOW:
  5493. *class = CLASS_CODE_UDP_IPV4;
  5494. break;
  5495. case AH_ESP_V4_FLOW:
  5496. *class = CLASS_CODE_AH_ESP_IPV4;
  5497. break;
  5498. case SCTP_V4_FLOW:
  5499. *class = CLASS_CODE_SCTP_IPV4;
  5500. break;
  5501. case TCP_V6_FLOW:
  5502. *class = CLASS_CODE_TCP_IPV6;
  5503. break;
  5504. case UDP_V6_FLOW:
  5505. *class = CLASS_CODE_UDP_IPV6;
  5506. break;
  5507. case AH_ESP_V6_FLOW:
  5508. *class = CLASS_CODE_AH_ESP_IPV6;
  5509. break;
  5510. case SCTP_V6_FLOW:
  5511. *class = CLASS_CODE_SCTP_IPV6;
  5512. break;
  5513. default:
  5514. return 0;
  5515. }
  5516. return 1;
  5517. }
  5518. static u64 niu_flowkey_to_ethflow(u64 flow_key)
  5519. {
  5520. u64 ethflow = 0;
  5521. if (flow_key & FLOW_KEY_PORT)
  5522. ethflow |= RXH_DEV_PORT;
  5523. if (flow_key & FLOW_KEY_L2DA)
  5524. ethflow |= RXH_L2DA;
  5525. if (flow_key & FLOW_KEY_VLAN)
  5526. ethflow |= RXH_VLAN;
  5527. if (flow_key & FLOW_KEY_IPSA)
  5528. ethflow |= RXH_IP_SRC;
  5529. if (flow_key & FLOW_KEY_IPDA)
  5530. ethflow |= RXH_IP_DST;
  5531. if (flow_key & FLOW_KEY_PROTO)
  5532. ethflow |= RXH_L3_PROTO;
  5533. if (flow_key & (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_0_SHIFT))
  5534. ethflow |= RXH_L4_B_0_1;
  5535. if (flow_key & (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_1_SHIFT))
  5536. ethflow |= RXH_L4_B_2_3;
  5537. return ethflow;
  5538. }
  5539. static int niu_ethflow_to_flowkey(u64 ethflow, u64 *flow_key)
  5540. {
  5541. u64 key = 0;
  5542. if (ethflow & RXH_DEV_PORT)
  5543. key |= FLOW_KEY_PORT;
  5544. if (ethflow & RXH_L2DA)
  5545. key |= FLOW_KEY_L2DA;
  5546. if (ethflow & RXH_VLAN)
  5547. key |= FLOW_KEY_VLAN;
  5548. if (ethflow & RXH_IP_SRC)
  5549. key |= FLOW_KEY_IPSA;
  5550. if (ethflow & RXH_IP_DST)
  5551. key |= FLOW_KEY_IPDA;
  5552. if (ethflow & RXH_L3_PROTO)
  5553. key |= FLOW_KEY_PROTO;
  5554. if (ethflow & RXH_L4_B_0_1)
  5555. key |= (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_0_SHIFT);
  5556. if (ethflow & RXH_L4_B_2_3)
  5557. key |= (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_1_SHIFT);
  5558. *flow_key = key;
  5559. return 1;
  5560. }
  5561. static int niu_get_hash_opts(struct net_device *dev, struct ethtool_rxnfc *cmd)
  5562. {
  5563. struct niu *np = netdev_priv(dev);
  5564. u64 class;
  5565. cmd->data = 0;
  5566. if (!niu_ethflow_to_class(cmd->flow_type, &class))
  5567. return -EINVAL;
  5568. if (np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] &
  5569. TCAM_KEY_DISC)
  5570. cmd->data = RXH_DISCARD;
  5571. else
  5572. cmd->data = niu_flowkey_to_ethflow(np->parent->flow_key[class -
  5573. CLASS_CODE_USER_PROG1]);
  5574. return 0;
  5575. }
  5576. static int niu_set_hash_opts(struct net_device *dev, struct ethtool_rxnfc *cmd)
  5577. {
  5578. struct niu *np = netdev_priv(dev);
  5579. u64 class;
  5580. u64 flow_key = 0;
  5581. unsigned long flags;
  5582. if (!niu_ethflow_to_class(cmd->flow_type, &class))
  5583. return -EINVAL;
  5584. if (class < CLASS_CODE_USER_PROG1 ||
  5585. class > CLASS_CODE_SCTP_IPV6)
  5586. return -EINVAL;
  5587. if (cmd->data & RXH_DISCARD) {
  5588. niu_lock_parent(np, flags);
  5589. flow_key = np->parent->tcam_key[class -
  5590. CLASS_CODE_USER_PROG1];
  5591. flow_key |= TCAM_KEY_DISC;
  5592. nw64(TCAM_KEY(class - CLASS_CODE_USER_PROG1), flow_key);
  5593. np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] = flow_key;
  5594. niu_unlock_parent(np, flags);
  5595. return 0;
  5596. } else {
  5597. /* Discard was set before, but is not set now */
  5598. if (np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] &
  5599. TCAM_KEY_DISC) {
  5600. niu_lock_parent(np, flags);
  5601. flow_key = np->parent->tcam_key[class -
  5602. CLASS_CODE_USER_PROG1];
  5603. flow_key &= ~TCAM_KEY_DISC;
  5604. nw64(TCAM_KEY(class - CLASS_CODE_USER_PROG1),
  5605. flow_key);
  5606. np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] =
  5607. flow_key;
  5608. niu_unlock_parent(np, flags);
  5609. }
  5610. }
  5611. if (!niu_ethflow_to_flowkey(cmd->data, &flow_key))
  5612. return -EINVAL;
  5613. niu_lock_parent(np, flags);
  5614. nw64(FLOW_KEY(class - CLASS_CODE_USER_PROG1), flow_key);
  5615. np->parent->flow_key[class - CLASS_CODE_USER_PROG1] = flow_key;
  5616. niu_unlock_parent(np, flags);
  5617. return 0;
  5618. }
  5619. static const struct {
  5620. const char string[ETH_GSTRING_LEN];
  5621. } niu_xmac_stat_keys[] = {
  5622. { "tx_frames" },
  5623. { "tx_bytes" },
  5624. { "tx_fifo_errors" },
  5625. { "tx_overflow_errors" },
  5626. { "tx_max_pkt_size_errors" },
  5627. { "tx_underflow_errors" },
  5628. { "rx_local_faults" },
  5629. { "rx_remote_faults" },
  5630. { "rx_link_faults" },
  5631. { "rx_align_errors" },
  5632. { "rx_frags" },
  5633. { "rx_mcasts" },
  5634. { "rx_bcasts" },
  5635. { "rx_hist_cnt1" },
  5636. { "rx_hist_cnt2" },
  5637. { "rx_hist_cnt3" },
  5638. { "rx_hist_cnt4" },
  5639. { "rx_hist_cnt5" },
  5640. { "rx_hist_cnt6" },
  5641. { "rx_hist_cnt7" },
  5642. { "rx_octets" },
  5643. { "rx_code_violations" },
  5644. { "rx_len_errors" },
  5645. { "rx_crc_errors" },
  5646. { "rx_underflows" },
  5647. { "rx_overflows" },
  5648. { "pause_off_state" },
  5649. { "pause_on_state" },
  5650. { "pause_received" },
  5651. };
  5652. #define NUM_XMAC_STAT_KEYS ARRAY_SIZE(niu_xmac_stat_keys)
  5653. static const struct {
  5654. const char string[ETH_GSTRING_LEN];
  5655. } niu_bmac_stat_keys[] = {
  5656. { "tx_underflow_errors" },
  5657. { "tx_max_pkt_size_errors" },
  5658. { "tx_bytes" },
  5659. { "tx_frames" },
  5660. { "rx_overflows" },
  5661. { "rx_frames" },
  5662. { "rx_align_errors" },
  5663. { "rx_crc_errors" },
  5664. { "rx_len_errors" },
  5665. { "pause_off_state" },
  5666. { "pause_on_state" },
  5667. { "pause_received" },
  5668. };
  5669. #define NUM_BMAC_STAT_KEYS ARRAY_SIZE(niu_bmac_stat_keys)
  5670. static const struct {
  5671. const char string[ETH_GSTRING_LEN];
  5672. } niu_rxchan_stat_keys[] = {
  5673. { "rx_channel" },
  5674. { "rx_packets" },
  5675. { "rx_bytes" },
  5676. { "rx_dropped" },
  5677. { "rx_errors" },
  5678. };
  5679. #define NUM_RXCHAN_STAT_KEYS ARRAY_SIZE(niu_rxchan_stat_keys)
  5680. static const struct {
  5681. const char string[ETH_GSTRING_LEN];
  5682. } niu_txchan_stat_keys[] = {
  5683. { "tx_channel" },
  5684. { "tx_packets" },
  5685. { "tx_bytes" },
  5686. { "tx_errors" },
  5687. };
  5688. #define NUM_TXCHAN_STAT_KEYS ARRAY_SIZE(niu_txchan_stat_keys)
  5689. static void niu_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  5690. {
  5691. struct niu *np = netdev_priv(dev);
  5692. int i;
  5693. if (stringset != ETH_SS_STATS)
  5694. return;
  5695. if (np->flags & NIU_FLAGS_XMAC) {
  5696. memcpy(data, niu_xmac_stat_keys,
  5697. sizeof(niu_xmac_stat_keys));
  5698. data += sizeof(niu_xmac_stat_keys);
  5699. } else {
  5700. memcpy(data, niu_bmac_stat_keys,
  5701. sizeof(niu_bmac_stat_keys));
  5702. data += sizeof(niu_bmac_stat_keys);
  5703. }
  5704. for (i = 0; i < np->num_rx_rings; i++) {
  5705. memcpy(data, niu_rxchan_stat_keys,
  5706. sizeof(niu_rxchan_stat_keys));
  5707. data += sizeof(niu_rxchan_stat_keys);
  5708. }
  5709. for (i = 0; i < np->num_tx_rings; i++) {
  5710. memcpy(data, niu_txchan_stat_keys,
  5711. sizeof(niu_txchan_stat_keys));
  5712. data += sizeof(niu_txchan_stat_keys);
  5713. }
  5714. }
  5715. static int niu_get_stats_count(struct net_device *dev)
  5716. {
  5717. struct niu *np = netdev_priv(dev);
  5718. return ((np->flags & NIU_FLAGS_XMAC ?
  5719. NUM_XMAC_STAT_KEYS :
  5720. NUM_BMAC_STAT_KEYS) +
  5721. (np->num_rx_rings * NUM_RXCHAN_STAT_KEYS) +
  5722. (np->num_tx_rings * NUM_TXCHAN_STAT_KEYS));
  5723. }
  5724. static void niu_get_ethtool_stats(struct net_device *dev,
  5725. struct ethtool_stats *stats, u64 *data)
  5726. {
  5727. struct niu *np = netdev_priv(dev);
  5728. int i;
  5729. niu_sync_mac_stats(np);
  5730. if (np->flags & NIU_FLAGS_XMAC) {
  5731. memcpy(data, &np->mac_stats.xmac,
  5732. sizeof(struct niu_xmac_stats));
  5733. data += (sizeof(struct niu_xmac_stats) / sizeof(u64));
  5734. } else {
  5735. memcpy(data, &np->mac_stats.bmac,
  5736. sizeof(struct niu_bmac_stats));
  5737. data += (sizeof(struct niu_bmac_stats) / sizeof(u64));
  5738. }
  5739. for (i = 0; i < np->num_rx_rings; i++) {
  5740. struct rx_ring_info *rp = &np->rx_rings[i];
  5741. data[0] = rp->rx_channel;
  5742. data[1] = rp->rx_packets;
  5743. data[2] = rp->rx_bytes;
  5744. data[3] = rp->rx_dropped;
  5745. data[4] = rp->rx_errors;
  5746. data += 5;
  5747. }
  5748. for (i = 0; i < np->num_tx_rings; i++) {
  5749. struct tx_ring_info *rp = &np->tx_rings[i];
  5750. data[0] = rp->tx_channel;
  5751. data[1] = rp->tx_packets;
  5752. data[2] = rp->tx_bytes;
  5753. data[3] = rp->tx_errors;
  5754. data += 4;
  5755. }
  5756. }
  5757. static u64 niu_led_state_save(struct niu *np)
  5758. {
  5759. if (np->flags & NIU_FLAGS_XMAC)
  5760. return nr64_mac(XMAC_CONFIG);
  5761. else
  5762. return nr64_mac(BMAC_XIF_CONFIG);
  5763. }
  5764. static void niu_led_state_restore(struct niu *np, u64 val)
  5765. {
  5766. if (np->flags & NIU_FLAGS_XMAC)
  5767. nw64_mac(XMAC_CONFIG, val);
  5768. else
  5769. nw64_mac(BMAC_XIF_CONFIG, val);
  5770. }
  5771. static void niu_force_led(struct niu *np, int on)
  5772. {
  5773. u64 val, reg, bit;
  5774. if (np->flags & NIU_FLAGS_XMAC) {
  5775. reg = XMAC_CONFIG;
  5776. bit = XMAC_CONFIG_FORCE_LED_ON;
  5777. } else {
  5778. reg = BMAC_XIF_CONFIG;
  5779. bit = BMAC_XIF_CONFIG_LINK_LED;
  5780. }
  5781. val = nr64_mac(reg);
  5782. if (on)
  5783. val |= bit;
  5784. else
  5785. val &= ~bit;
  5786. nw64_mac(reg, val);
  5787. }
  5788. static int niu_phys_id(struct net_device *dev, u32 data)
  5789. {
  5790. struct niu *np = netdev_priv(dev);
  5791. u64 orig_led_state;
  5792. int i;
  5793. if (!netif_running(dev))
  5794. return -EAGAIN;
  5795. if (data == 0)
  5796. data = 2;
  5797. orig_led_state = niu_led_state_save(np);
  5798. for (i = 0; i < (data * 2); i++) {
  5799. int on = ((i % 2) == 0);
  5800. niu_force_led(np, on);
  5801. if (msleep_interruptible(500))
  5802. break;
  5803. }
  5804. niu_led_state_restore(np, orig_led_state);
  5805. return 0;
  5806. }
  5807. static const struct ethtool_ops niu_ethtool_ops = {
  5808. .get_drvinfo = niu_get_drvinfo,
  5809. .get_link = ethtool_op_get_link,
  5810. .get_msglevel = niu_get_msglevel,
  5811. .set_msglevel = niu_set_msglevel,
  5812. .get_eeprom_len = niu_get_eeprom_len,
  5813. .get_eeprom = niu_get_eeprom,
  5814. .get_settings = niu_get_settings,
  5815. .set_settings = niu_set_settings,
  5816. .get_strings = niu_get_strings,
  5817. .get_stats_count = niu_get_stats_count,
  5818. .get_ethtool_stats = niu_get_ethtool_stats,
  5819. .phys_id = niu_phys_id,
  5820. .get_rxhash = niu_get_hash_opts,
  5821. .set_rxhash = niu_set_hash_opts,
  5822. };
  5823. static int niu_ldg_assign_ldn(struct niu *np, struct niu_parent *parent,
  5824. int ldg, int ldn)
  5825. {
  5826. if (ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX)
  5827. return -EINVAL;
  5828. if (ldn < 0 || ldn > LDN_MAX)
  5829. return -EINVAL;
  5830. parent->ldg_map[ldn] = ldg;
  5831. if (np->parent->plat_type == PLAT_TYPE_NIU) {
  5832. /* On N2 NIU, the ldn-->ldg assignments are setup and fixed by
  5833. * the firmware, and we're not supposed to change them.
  5834. * Validate the mapping, because if it's wrong we probably
  5835. * won't get any interrupts and that's painful to debug.
  5836. */
  5837. if (nr64(LDG_NUM(ldn)) != ldg) {
  5838. dev_err(np->device, PFX "Port %u, mis-matched "
  5839. "LDG assignment "
  5840. "for ldn %d, should be %d is %llu\n",
  5841. np->port, ldn, ldg,
  5842. (unsigned long long) nr64(LDG_NUM(ldn)));
  5843. return -EINVAL;
  5844. }
  5845. } else
  5846. nw64(LDG_NUM(ldn), ldg);
  5847. return 0;
  5848. }
  5849. static int niu_set_ldg_timer_res(struct niu *np, int res)
  5850. {
  5851. if (res < 0 || res > LDG_TIMER_RES_VAL)
  5852. return -EINVAL;
  5853. nw64(LDG_TIMER_RES, res);
  5854. return 0;
  5855. }
  5856. static int niu_set_ldg_sid(struct niu *np, int ldg, int func, int vector)
  5857. {
  5858. if ((ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX) ||
  5859. (func < 0 || func > 3) ||
  5860. (vector < 0 || vector > 0x1f))
  5861. return -EINVAL;
  5862. nw64(SID(ldg), (func << SID_FUNC_SHIFT) | vector);
  5863. return 0;
  5864. }
  5865. static int __devinit niu_pci_eeprom_read(struct niu *np, u32 addr)
  5866. {
  5867. u64 frame, frame_base = (ESPC_PIO_STAT_READ_START |
  5868. (addr << ESPC_PIO_STAT_ADDR_SHIFT));
  5869. int limit;
  5870. if (addr > (ESPC_PIO_STAT_ADDR >> ESPC_PIO_STAT_ADDR_SHIFT))
  5871. return -EINVAL;
  5872. frame = frame_base;
  5873. nw64(ESPC_PIO_STAT, frame);
  5874. limit = 64;
  5875. do {
  5876. udelay(5);
  5877. frame = nr64(ESPC_PIO_STAT);
  5878. if (frame & ESPC_PIO_STAT_READ_END)
  5879. break;
  5880. } while (limit--);
  5881. if (!(frame & ESPC_PIO_STAT_READ_END)) {
  5882. dev_err(np->device, PFX "EEPROM read timeout frame[%llx]\n",
  5883. (unsigned long long) frame);
  5884. return -ENODEV;
  5885. }
  5886. frame = frame_base;
  5887. nw64(ESPC_PIO_STAT, frame);
  5888. limit = 64;
  5889. do {
  5890. udelay(5);
  5891. frame = nr64(ESPC_PIO_STAT);
  5892. if (frame & ESPC_PIO_STAT_READ_END)
  5893. break;
  5894. } while (limit--);
  5895. if (!(frame & ESPC_PIO_STAT_READ_END)) {
  5896. dev_err(np->device, PFX "EEPROM read timeout frame[%llx]\n",
  5897. (unsigned long long) frame);
  5898. return -ENODEV;
  5899. }
  5900. frame = nr64(ESPC_PIO_STAT);
  5901. return (frame & ESPC_PIO_STAT_DATA) >> ESPC_PIO_STAT_DATA_SHIFT;
  5902. }
  5903. static int __devinit niu_pci_eeprom_read16(struct niu *np, u32 off)
  5904. {
  5905. int err = niu_pci_eeprom_read(np, off);
  5906. u16 val;
  5907. if (err < 0)
  5908. return err;
  5909. val = (err << 8);
  5910. err = niu_pci_eeprom_read(np, off + 1);
  5911. if (err < 0)
  5912. return err;
  5913. val |= (err & 0xff);
  5914. return val;
  5915. }
  5916. static int __devinit niu_pci_eeprom_read16_swp(struct niu *np, u32 off)
  5917. {
  5918. int err = niu_pci_eeprom_read(np, off);
  5919. u16 val;
  5920. if (err < 0)
  5921. return err;
  5922. val = (err & 0xff);
  5923. err = niu_pci_eeprom_read(np, off + 1);
  5924. if (err < 0)
  5925. return err;
  5926. val |= (err & 0xff) << 8;
  5927. return val;
  5928. }
  5929. static int __devinit niu_pci_vpd_get_propname(struct niu *np,
  5930. u32 off,
  5931. char *namebuf,
  5932. int namebuf_len)
  5933. {
  5934. int i;
  5935. for (i = 0; i < namebuf_len; i++) {
  5936. int err = niu_pci_eeprom_read(np, off + i);
  5937. if (err < 0)
  5938. return err;
  5939. *namebuf++ = err;
  5940. if (!err)
  5941. break;
  5942. }
  5943. if (i >= namebuf_len)
  5944. return -EINVAL;
  5945. return i + 1;
  5946. }
  5947. static void __devinit niu_vpd_parse_version(struct niu *np)
  5948. {
  5949. struct niu_vpd *vpd = &np->vpd;
  5950. int len = strlen(vpd->version) + 1;
  5951. const char *s = vpd->version;
  5952. int i;
  5953. for (i = 0; i < len - 5; i++) {
  5954. if (!strncmp(s + i, "FCode ", 5))
  5955. break;
  5956. }
  5957. if (i >= len - 5)
  5958. return;
  5959. s += i + 5;
  5960. sscanf(s, "%d.%d", &vpd->fcode_major, &vpd->fcode_minor);
  5961. niudbg(PROBE, "VPD_SCAN: FCODE major(%d) minor(%d)\n",
  5962. vpd->fcode_major, vpd->fcode_minor);
  5963. if (vpd->fcode_major > NIU_VPD_MIN_MAJOR ||
  5964. (vpd->fcode_major == NIU_VPD_MIN_MAJOR &&
  5965. vpd->fcode_minor >= NIU_VPD_MIN_MINOR))
  5966. np->flags |= NIU_FLAGS_VPD_VALID;
  5967. }
  5968. /* ESPC_PIO_EN_ENABLE must be set */
  5969. static int __devinit niu_pci_vpd_scan_props(struct niu *np,
  5970. u32 start, u32 end)
  5971. {
  5972. unsigned int found_mask = 0;
  5973. #define FOUND_MASK_MODEL 0x00000001
  5974. #define FOUND_MASK_BMODEL 0x00000002
  5975. #define FOUND_MASK_VERS 0x00000004
  5976. #define FOUND_MASK_MAC 0x00000008
  5977. #define FOUND_MASK_NMAC 0x00000010
  5978. #define FOUND_MASK_PHY 0x00000020
  5979. #define FOUND_MASK_ALL 0x0000003f
  5980. niudbg(PROBE, "VPD_SCAN: start[%x] end[%x]\n",
  5981. start, end);
  5982. while (start < end) {
  5983. int len, err, instance, type, prop_len;
  5984. char namebuf[64];
  5985. u8 *prop_buf;
  5986. int max_len;
  5987. if (found_mask == FOUND_MASK_ALL) {
  5988. niu_vpd_parse_version(np);
  5989. return 1;
  5990. }
  5991. err = niu_pci_eeprom_read(np, start + 2);
  5992. if (err < 0)
  5993. return err;
  5994. len = err;
  5995. start += 3;
  5996. instance = niu_pci_eeprom_read(np, start);
  5997. type = niu_pci_eeprom_read(np, start + 3);
  5998. prop_len = niu_pci_eeprom_read(np, start + 4);
  5999. err = niu_pci_vpd_get_propname(np, start + 5, namebuf, 64);
  6000. if (err < 0)
  6001. return err;
  6002. prop_buf = NULL;
  6003. max_len = 0;
  6004. if (!strcmp(namebuf, "model")) {
  6005. prop_buf = np->vpd.model;
  6006. max_len = NIU_VPD_MODEL_MAX;
  6007. found_mask |= FOUND_MASK_MODEL;
  6008. } else if (!strcmp(namebuf, "board-model")) {
  6009. prop_buf = np->vpd.board_model;
  6010. max_len = NIU_VPD_BD_MODEL_MAX;
  6011. found_mask |= FOUND_MASK_BMODEL;
  6012. } else if (!strcmp(namebuf, "version")) {
  6013. prop_buf = np->vpd.version;
  6014. max_len = NIU_VPD_VERSION_MAX;
  6015. found_mask |= FOUND_MASK_VERS;
  6016. } else if (!strcmp(namebuf, "local-mac-address")) {
  6017. prop_buf = np->vpd.local_mac;
  6018. max_len = ETH_ALEN;
  6019. found_mask |= FOUND_MASK_MAC;
  6020. } else if (!strcmp(namebuf, "num-mac-addresses")) {
  6021. prop_buf = &np->vpd.mac_num;
  6022. max_len = 1;
  6023. found_mask |= FOUND_MASK_NMAC;
  6024. } else if (!strcmp(namebuf, "phy-type")) {
  6025. prop_buf = np->vpd.phy_type;
  6026. max_len = NIU_VPD_PHY_TYPE_MAX;
  6027. found_mask |= FOUND_MASK_PHY;
  6028. }
  6029. if (max_len && prop_len > max_len) {
  6030. dev_err(np->device, PFX "Property '%s' length (%d) is "
  6031. "too long.\n", namebuf, prop_len);
  6032. return -EINVAL;
  6033. }
  6034. if (prop_buf) {
  6035. u32 off = start + 5 + err;
  6036. int i;
  6037. niudbg(PROBE, "VPD_SCAN: Reading in property [%s] "
  6038. "len[%d]\n", namebuf, prop_len);
  6039. for (i = 0; i < prop_len; i++)
  6040. *prop_buf++ = niu_pci_eeprom_read(np, off + i);
  6041. }
  6042. start += len;
  6043. }
  6044. return 0;
  6045. }
  6046. /* ESPC_PIO_EN_ENABLE must be set */
  6047. static void __devinit niu_pci_vpd_fetch(struct niu *np, u32 start)
  6048. {
  6049. u32 offset;
  6050. int err;
  6051. err = niu_pci_eeprom_read16_swp(np, start + 1);
  6052. if (err < 0)
  6053. return;
  6054. offset = err + 3;
  6055. while (start + offset < ESPC_EEPROM_SIZE) {
  6056. u32 here = start + offset;
  6057. u32 end;
  6058. err = niu_pci_eeprom_read(np, here);
  6059. if (err != 0x90)
  6060. return;
  6061. err = niu_pci_eeprom_read16_swp(np, here + 1);
  6062. if (err < 0)
  6063. return;
  6064. here = start + offset + 3;
  6065. end = start + offset + err;
  6066. offset += err;
  6067. err = niu_pci_vpd_scan_props(np, here, end);
  6068. if (err < 0 || err == 1)
  6069. return;
  6070. }
  6071. }
  6072. /* ESPC_PIO_EN_ENABLE must be set */
  6073. static u32 __devinit niu_pci_vpd_offset(struct niu *np)
  6074. {
  6075. u32 start = 0, end = ESPC_EEPROM_SIZE, ret;
  6076. int err;
  6077. while (start < end) {
  6078. ret = start;
  6079. /* ROM header signature? */
  6080. err = niu_pci_eeprom_read16(np, start + 0);
  6081. if (err != 0x55aa)
  6082. return 0;
  6083. /* Apply offset to PCI data structure. */
  6084. err = niu_pci_eeprom_read16(np, start + 23);
  6085. if (err < 0)
  6086. return 0;
  6087. start += err;
  6088. /* Check for "PCIR" signature. */
  6089. err = niu_pci_eeprom_read16(np, start + 0);
  6090. if (err != 0x5043)
  6091. return 0;
  6092. err = niu_pci_eeprom_read16(np, start + 2);
  6093. if (err != 0x4952)
  6094. return 0;
  6095. /* Check for OBP image type. */
  6096. err = niu_pci_eeprom_read(np, start + 20);
  6097. if (err < 0)
  6098. return 0;
  6099. if (err != 0x01) {
  6100. err = niu_pci_eeprom_read(np, ret + 2);
  6101. if (err < 0)
  6102. return 0;
  6103. start = ret + (err * 512);
  6104. continue;
  6105. }
  6106. err = niu_pci_eeprom_read16_swp(np, start + 8);
  6107. if (err < 0)
  6108. return err;
  6109. ret += err;
  6110. err = niu_pci_eeprom_read(np, ret + 0);
  6111. if (err != 0x82)
  6112. return 0;
  6113. return ret;
  6114. }
  6115. return 0;
  6116. }
  6117. static int __devinit niu_phy_type_prop_decode(struct niu *np,
  6118. const char *phy_prop)
  6119. {
  6120. if (!strcmp(phy_prop, "mif")) {
  6121. /* 1G copper, MII */
  6122. np->flags &= ~(NIU_FLAGS_FIBER |
  6123. NIU_FLAGS_10G);
  6124. np->mac_xcvr = MAC_XCVR_MII;
  6125. } else if (!strcmp(phy_prop, "xgf")) {
  6126. /* 10G fiber, XPCS */
  6127. np->flags |= (NIU_FLAGS_10G |
  6128. NIU_FLAGS_FIBER);
  6129. np->mac_xcvr = MAC_XCVR_XPCS;
  6130. } else if (!strcmp(phy_prop, "pcs")) {
  6131. /* 1G fiber, PCS */
  6132. np->flags &= ~NIU_FLAGS_10G;
  6133. np->flags |= NIU_FLAGS_FIBER;
  6134. np->mac_xcvr = MAC_XCVR_PCS;
  6135. } else if (!strcmp(phy_prop, "xgc")) {
  6136. /* 10G copper, XPCS */
  6137. np->flags |= NIU_FLAGS_10G;
  6138. np->flags &= ~NIU_FLAGS_FIBER;
  6139. np->mac_xcvr = MAC_XCVR_XPCS;
  6140. } else if (!strcmp(phy_prop, "xgsd") || !strcmp(phy_prop, "gsd")) {
  6141. /* 10G Serdes or 1G Serdes, default to 10G */
  6142. np->flags |= NIU_FLAGS_10G;
  6143. np->flags &= ~NIU_FLAGS_FIBER;
  6144. np->flags |= NIU_FLAGS_XCVR_SERDES;
  6145. np->mac_xcvr = MAC_XCVR_XPCS;
  6146. } else {
  6147. return -EINVAL;
  6148. }
  6149. return 0;
  6150. }
  6151. static int niu_pci_vpd_get_nports(struct niu *np)
  6152. {
  6153. int ports = 0;
  6154. if ((!strcmp(np->vpd.model, NIU_QGC_LP_MDL_STR)) ||
  6155. (!strcmp(np->vpd.model, NIU_QGC_PEM_MDL_STR)) ||
  6156. (!strcmp(np->vpd.model, NIU_MARAMBA_MDL_STR)) ||
  6157. (!strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) ||
  6158. (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR))) {
  6159. ports = 4;
  6160. } else if ((!strcmp(np->vpd.model, NIU_2XGF_LP_MDL_STR)) ||
  6161. (!strcmp(np->vpd.model, NIU_2XGF_PEM_MDL_STR)) ||
  6162. (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) ||
  6163. (!strcmp(np->vpd.model, NIU_2XGF_MRVL_MDL_STR))) {
  6164. ports = 2;
  6165. }
  6166. return ports;
  6167. }
  6168. static void __devinit niu_pci_vpd_validate(struct niu *np)
  6169. {
  6170. struct net_device *dev = np->dev;
  6171. struct niu_vpd *vpd = &np->vpd;
  6172. u8 val8;
  6173. if (!is_valid_ether_addr(&vpd->local_mac[0])) {
  6174. dev_err(np->device, PFX "VPD MAC invalid, "
  6175. "falling back to SPROM.\n");
  6176. np->flags &= ~NIU_FLAGS_VPD_VALID;
  6177. return;
  6178. }
  6179. if (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR) ||
  6180. !strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) {
  6181. np->flags |= NIU_FLAGS_10G;
  6182. np->flags &= ~NIU_FLAGS_FIBER;
  6183. np->flags |= NIU_FLAGS_XCVR_SERDES;
  6184. np->mac_xcvr = MAC_XCVR_PCS;
  6185. if (np->port > 1) {
  6186. np->flags |= NIU_FLAGS_FIBER;
  6187. np->flags &= ~NIU_FLAGS_10G;
  6188. }
  6189. if (np->flags & NIU_FLAGS_10G)
  6190. np->mac_xcvr = MAC_XCVR_XPCS;
  6191. } else if (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) {
  6192. np->flags |= (NIU_FLAGS_10G | NIU_FLAGS_FIBER |
  6193. NIU_FLAGS_HOTPLUG_PHY);
  6194. } else if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) {
  6195. dev_err(np->device, PFX "Illegal phy string [%s].\n",
  6196. np->vpd.phy_type);
  6197. dev_err(np->device, PFX "Falling back to SPROM.\n");
  6198. np->flags &= ~NIU_FLAGS_VPD_VALID;
  6199. return;
  6200. }
  6201. memcpy(dev->perm_addr, vpd->local_mac, ETH_ALEN);
  6202. val8 = dev->perm_addr[5];
  6203. dev->perm_addr[5] += np->port;
  6204. if (dev->perm_addr[5] < val8)
  6205. dev->perm_addr[4]++;
  6206. memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
  6207. }
  6208. static int __devinit niu_pci_probe_sprom(struct niu *np)
  6209. {
  6210. struct net_device *dev = np->dev;
  6211. int len, i;
  6212. u64 val, sum;
  6213. u8 val8;
  6214. val = (nr64(ESPC_VER_IMGSZ) & ESPC_VER_IMGSZ_IMGSZ);
  6215. val >>= ESPC_VER_IMGSZ_IMGSZ_SHIFT;
  6216. len = val / 4;
  6217. np->eeprom_len = len;
  6218. niudbg(PROBE, "SPROM: Image size %llu\n", (unsigned long long) val);
  6219. sum = 0;
  6220. for (i = 0; i < len; i++) {
  6221. val = nr64(ESPC_NCR(i));
  6222. sum += (val >> 0) & 0xff;
  6223. sum += (val >> 8) & 0xff;
  6224. sum += (val >> 16) & 0xff;
  6225. sum += (val >> 24) & 0xff;
  6226. }
  6227. niudbg(PROBE, "SPROM: Checksum %x\n", (int)(sum & 0xff));
  6228. if ((sum & 0xff) != 0xab) {
  6229. dev_err(np->device, PFX "Bad SPROM checksum "
  6230. "(%x, should be 0xab)\n", (int) (sum & 0xff));
  6231. return -EINVAL;
  6232. }
  6233. val = nr64(ESPC_PHY_TYPE);
  6234. switch (np->port) {
  6235. case 0:
  6236. val8 = (val & ESPC_PHY_TYPE_PORT0) >>
  6237. ESPC_PHY_TYPE_PORT0_SHIFT;
  6238. break;
  6239. case 1:
  6240. val8 = (val & ESPC_PHY_TYPE_PORT1) >>
  6241. ESPC_PHY_TYPE_PORT1_SHIFT;
  6242. break;
  6243. case 2:
  6244. val8 = (val & ESPC_PHY_TYPE_PORT2) >>
  6245. ESPC_PHY_TYPE_PORT2_SHIFT;
  6246. break;
  6247. case 3:
  6248. val8 = (val & ESPC_PHY_TYPE_PORT3) >>
  6249. ESPC_PHY_TYPE_PORT3_SHIFT;
  6250. break;
  6251. default:
  6252. dev_err(np->device, PFX "Bogus port number %u\n",
  6253. np->port);
  6254. return -EINVAL;
  6255. }
  6256. niudbg(PROBE, "SPROM: PHY type %x\n", val8);
  6257. switch (val8) {
  6258. case ESPC_PHY_TYPE_1G_COPPER:
  6259. /* 1G copper, MII */
  6260. np->flags &= ~(NIU_FLAGS_FIBER |
  6261. NIU_FLAGS_10G);
  6262. np->mac_xcvr = MAC_XCVR_MII;
  6263. break;
  6264. case ESPC_PHY_TYPE_1G_FIBER:
  6265. /* 1G fiber, PCS */
  6266. np->flags &= ~NIU_FLAGS_10G;
  6267. np->flags |= NIU_FLAGS_FIBER;
  6268. np->mac_xcvr = MAC_XCVR_PCS;
  6269. break;
  6270. case ESPC_PHY_TYPE_10G_COPPER:
  6271. /* 10G copper, XPCS */
  6272. np->flags |= NIU_FLAGS_10G;
  6273. np->flags &= ~NIU_FLAGS_FIBER;
  6274. np->mac_xcvr = MAC_XCVR_XPCS;
  6275. break;
  6276. case ESPC_PHY_TYPE_10G_FIBER:
  6277. /* 10G fiber, XPCS */
  6278. np->flags |= (NIU_FLAGS_10G |
  6279. NIU_FLAGS_FIBER);
  6280. np->mac_xcvr = MAC_XCVR_XPCS;
  6281. break;
  6282. default:
  6283. dev_err(np->device, PFX "Bogus SPROM phy type %u\n", val8);
  6284. return -EINVAL;
  6285. }
  6286. val = nr64(ESPC_MAC_ADDR0);
  6287. niudbg(PROBE, "SPROM: MAC_ADDR0[%08llx]\n",
  6288. (unsigned long long) val);
  6289. dev->perm_addr[0] = (val >> 0) & 0xff;
  6290. dev->perm_addr[1] = (val >> 8) & 0xff;
  6291. dev->perm_addr[2] = (val >> 16) & 0xff;
  6292. dev->perm_addr[3] = (val >> 24) & 0xff;
  6293. val = nr64(ESPC_MAC_ADDR1);
  6294. niudbg(PROBE, "SPROM: MAC_ADDR1[%08llx]\n",
  6295. (unsigned long long) val);
  6296. dev->perm_addr[4] = (val >> 0) & 0xff;
  6297. dev->perm_addr[5] = (val >> 8) & 0xff;
  6298. if (!is_valid_ether_addr(&dev->perm_addr[0])) {
  6299. dev_err(np->device, PFX "SPROM MAC address invalid\n");
  6300. dev_err(np->device, PFX "[ \n");
  6301. for (i = 0; i < 6; i++)
  6302. printk("%02x ", dev->perm_addr[i]);
  6303. printk("]\n");
  6304. return -EINVAL;
  6305. }
  6306. val8 = dev->perm_addr[5];
  6307. dev->perm_addr[5] += np->port;
  6308. if (dev->perm_addr[5] < val8)
  6309. dev->perm_addr[4]++;
  6310. memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
  6311. val = nr64(ESPC_MOD_STR_LEN);
  6312. niudbg(PROBE, "SPROM: MOD_STR_LEN[%llu]\n",
  6313. (unsigned long long) val);
  6314. if (val >= 8 * 4)
  6315. return -EINVAL;
  6316. for (i = 0; i < val; i += 4) {
  6317. u64 tmp = nr64(ESPC_NCR(5 + (i / 4)));
  6318. np->vpd.model[i + 3] = (tmp >> 0) & 0xff;
  6319. np->vpd.model[i + 2] = (tmp >> 8) & 0xff;
  6320. np->vpd.model[i + 1] = (tmp >> 16) & 0xff;
  6321. np->vpd.model[i + 0] = (tmp >> 24) & 0xff;
  6322. }
  6323. np->vpd.model[val] = '\0';
  6324. val = nr64(ESPC_BD_MOD_STR_LEN);
  6325. niudbg(PROBE, "SPROM: BD_MOD_STR_LEN[%llu]\n",
  6326. (unsigned long long) val);
  6327. if (val >= 4 * 4)
  6328. return -EINVAL;
  6329. for (i = 0; i < val; i += 4) {
  6330. u64 tmp = nr64(ESPC_NCR(14 + (i / 4)));
  6331. np->vpd.board_model[i + 3] = (tmp >> 0) & 0xff;
  6332. np->vpd.board_model[i + 2] = (tmp >> 8) & 0xff;
  6333. np->vpd.board_model[i + 1] = (tmp >> 16) & 0xff;
  6334. np->vpd.board_model[i + 0] = (tmp >> 24) & 0xff;
  6335. }
  6336. np->vpd.board_model[val] = '\0';
  6337. np->vpd.mac_num =
  6338. nr64(ESPC_NUM_PORTS_MACS) & ESPC_NUM_PORTS_MACS_VAL;
  6339. niudbg(PROBE, "SPROM: NUM_PORTS_MACS[%d]\n",
  6340. np->vpd.mac_num);
  6341. return 0;
  6342. }
  6343. static int __devinit niu_get_and_validate_port(struct niu *np)
  6344. {
  6345. struct niu_parent *parent = np->parent;
  6346. if (np->port <= 1)
  6347. np->flags |= NIU_FLAGS_XMAC;
  6348. if (!parent->num_ports) {
  6349. if (parent->plat_type == PLAT_TYPE_NIU) {
  6350. parent->num_ports = 2;
  6351. } else {
  6352. parent->num_ports = niu_pci_vpd_get_nports(np);
  6353. if (!parent->num_ports) {
  6354. /* Fall back to SPROM as last resort.
  6355. * This will fail on most cards.
  6356. */
  6357. parent->num_ports = nr64(ESPC_NUM_PORTS_MACS) &
  6358. ESPC_NUM_PORTS_MACS_VAL;
  6359. /* All of the current probing methods fail on
  6360. * Maramba on-board parts.
  6361. */
  6362. if (!parent->num_ports)
  6363. parent->num_ports = 4;
  6364. }
  6365. }
  6366. }
  6367. niudbg(PROBE, "niu_get_and_validate_port: port[%d] num_ports[%d]\n",
  6368. np->port, parent->num_ports);
  6369. if (np->port >= parent->num_ports)
  6370. return -ENODEV;
  6371. return 0;
  6372. }
  6373. static int __devinit phy_record(struct niu_parent *parent,
  6374. struct phy_probe_info *p,
  6375. int dev_id_1, int dev_id_2, u8 phy_port,
  6376. int type)
  6377. {
  6378. u32 id = (dev_id_1 << 16) | dev_id_2;
  6379. u8 idx;
  6380. if (dev_id_1 < 0 || dev_id_2 < 0)
  6381. return 0;
  6382. if (type == PHY_TYPE_PMA_PMD || type == PHY_TYPE_PCS) {
  6383. if (((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM8704) &&
  6384. ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_MRVL88X2011) &&
  6385. ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM8706))
  6386. return 0;
  6387. } else {
  6388. if ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM5464R)
  6389. return 0;
  6390. }
  6391. pr_info("niu%d: Found PHY %08x type %s at phy_port %u\n",
  6392. parent->index, id,
  6393. (type == PHY_TYPE_PMA_PMD ?
  6394. "PMA/PMD" :
  6395. (type == PHY_TYPE_PCS ?
  6396. "PCS" : "MII")),
  6397. phy_port);
  6398. if (p->cur[type] >= NIU_MAX_PORTS) {
  6399. printk(KERN_ERR PFX "Too many PHY ports.\n");
  6400. return -EINVAL;
  6401. }
  6402. idx = p->cur[type];
  6403. p->phy_id[type][idx] = id;
  6404. p->phy_port[type][idx] = phy_port;
  6405. p->cur[type] = idx + 1;
  6406. return 0;
  6407. }
  6408. static int __devinit port_has_10g(struct phy_probe_info *p, int port)
  6409. {
  6410. int i;
  6411. for (i = 0; i < p->cur[PHY_TYPE_PMA_PMD]; i++) {
  6412. if (p->phy_port[PHY_TYPE_PMA_PMD][i] == port)
  6413. return 1;
  6414. }
  6415. for (i = 0; i < p->cur[PHY_TYPE_PCS]; i++) {
  6416. if (p->phy_port[PHY_TYPE_PCS][i] == port)
  6417. return 1;
  6418. }
  6419. return 0;
  6420. }
  6421. static int __devinit count_10g_ports(struct phy_probe_info *p, int *lowest)
  6422. {
  6423. int port, cnt;
  6424. cnt = 0;
  6425. *lowest = 32;
  6426. for (port = 8; port < 32; port++) {
  6427. if (port_has_10g(p, port)) {
  6428. if (!cnt)
  6429. *lowest = port;
  6430. cnt++;
  6431. }
  6432. }
  6433. return cnt;
  6434. }
  6435. static int __devinit count_1g_ports(struct phy_probe_info *p, int *lowest)
  6436. {
  6437. *lowest = 32;
  6438. if (p->cur[PHY_TYPE_MII])
  6439. *lowest = p->phy_port[PHY_TYPE_MII][0];
  6440. return p->cur[PHY_TYPE_MII];
  6441. }
  6442. static void __devinit niu_n2_divide_channels(struct niu_parent *parent)
  6443. {
  6444. int num_ports = parent->num_ports;
  6445. int i;
  6446. for (i = 0; i < num_ports; i++) {
  6447. parent->rxchan_per_port[i] = (16 / num_ports);
  6448. parent->txchan_per_port[i] = (16 / num_ports);
  6449. pr_info(PFX "niu%d: Port %u [%u RX chans] "
  6450. "[%u TX chans]\n",
  6451. parent->index, i,
  6452. parent->rxchan_per_port[i],
  6453. parent->txchan_per_port[i]);
  6454. }
  6455. }
  6456. static void __devinit niu_divide_channels(struct niu_parent *parent,
  6457. int num_10g, int num_1g)
  6458. {
  6459. int num_ports = parent->num_ports;
  6460. int rx_chans_per_10g, rx_chans_per_1g;
  6461. int tx_chans_per_10g, tx_chans_per_1g;
  6462. int i, tot_rx, tot_tx;
  6463. if (!num_10g || !num_1g) {
  6464. rx_chans_per_10g = rx_chans_per_1g =
  6465. (NIU_NUM_RXCHAN / num_ports);
  6466. tx_chans_per_10g = tx_chans_per_1g =
  6467. (NIU_NUM_TXCHAN / num_ports);
  6468. } else {
  6469. rx_chans_per_1g = NIU_NUM_RXCHAN / 8;
  6470. rx_chans_per_10g = (NIU_NUM_RXCHAN -
  6471. (rx_chans_per_1g * num_1g)) /
  6472. num_10g;
  6473. tx_chans_per_1g = NIU_NUM_TXCHAN / 6;
  6474. tx_chans_per_10g = (NIU_NUM_TXCHAN -
  6475. (tx_chans_per_1g * num_1g)) /
  6476. num_10g;
  6477. }
  6478. tot_rx = tot_tx = 0;
  6479. for (i = 0; i < num_ports; i++) {
  6480. int type = phy_decode(parent->port_phy, i);
  6481. if (type == PORT_TYPE_10G) {
  6482. parent->rxchan_per_port[i] = rx_chans_per_10g;
  6483. parent->txchan_per_port[i] = tx_chans_per_10g;
  6484. } else {
  6485. parent->rxchan_per_port[i] = rx_chans_per_1g;
  6486. parent->txchan_per_port[i] = tx_chans_per_1g;
  6487. }
  6488. pr_info(PFX "niu%d: Port %u [%u RX chans] "
  6489. "[%u TX chans]\n",
  6490. parent->index, i,
  6491. parent->rxchan_per_port[i],
  6492. parent->txchan_per_port[i]);
  6493. tot_rx += parent->rxchan_per_port[i];
  6494. tot_tx += parent->txchan_per_port[i];
  6495. }
  6496. if (tot_rx > NIU_NUM_RXCHAN) {
  6497. printk(KERN_ERR PFX "niu%d: Too many RX channels (%d), "
  6498. "resetting to one per port.\n",
  6499. parent->index, tot_rx);
  6500. for (i = 0; i < num_ports; i++)
  6501. parent->rxchan_per_port[i] = 1;
  6502. }
  6503. if (tot_tx > NIU_NUM_TXCHAN) {
  6504. printk(KERN_ERR PFX "niu%d: Too many TX channels (%d), "
  6505. "resetting to one per port.\n",
  6506. parent->index, tot_tx);
  6507. for (i = 0; i < num_ports; i++)
  6508. parent->txchan_per_port[i] = 1;
  6509. }
  6510. if (tot_rx < NIU_NUM_RXCHAN || tot_tx < NIU_NUM_TXCHAN) {
  6511. printk(KERN_WARNING PFX "niu%d: Driver bug, wasted channels, "
  6512. "RX[%d] TX[%d]\n",
  6513. parent->index, tot_rx, tot_tx);
  6514. }
  6515. }
  6516. static void __devinit niu_divide_rdc_groups(struct niu_parent *parent,
  6517. int num_10g, int num_1g)
  6518. {
  6519. int i, num_ports = parent->num_ports;
  6520. int rdc_group, rdc_groups_per_port;
  6521. int rdc_channel_base;
  6522. rdc_group = 0;
  6523. rdc_groups_per_port = NIU_NUM_RDC_TABLES / num_ports;
  6524. rdc_channel_base = 0;
  6525. for (i = 0; i < num_ports; i++) {
  6526. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[i];
  6527. int grp, num_channels = parent->rxchan_per_port[i];
  6528. int this_channel_offset;
  6529. tp->first_table_num = rdc_group;
  6530. tp->num_tables = rdc_groups_per_port;
  6531. this_channel_offset = 0;
  6532. for (grp = 0; grp < tp->num_tables; grp++) {
  6533. struct rdc_table *rt = &tp->tables[grp];
  6534. int slot;
  6535. pr_info(PFX "niu%d: Port %d RDC tbl(%d) [ ",
  6536. parent->index, i, tp->first_table_num + grp);
  6537. for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++) {
  6538. rt->rxdma_channel[slot] =
  6539. rdc_channel_base + this_channel_offset;
  6540. printk("%d ", rt->rxdma_channel[slot]);
  6541. if (++this_channel_offset == num_channels)
  6542. this_channel_offset = 0;
  6543. }
  6544. printk("]\n");
  6545. }
  6546. parent->rdc_default[i] = rdc_channel_base;
  6547. rdc_channel_base += num_channels;
  6548. rdc_group += rdc_groups_per_port;
  6549. }
  6550. }
  6551. static int __devinit fill_phy_probe_info(struct niu *np,
  6552. struct niu_parent *parent,
  6553. struct phy_probe_info *info)
  6554. {
  6555. unsigned long flags;
  6556. int port, err;
  6557. memset(info, 0, sizeof(*info));
  6558. /* Port 0 to 7 are reserved for onboard Serdes, probe the rest. */
  6559. niu_lock_parent(np, flags);
  6560. err = 0;
  6561. for (port = 8; port < 32; port++) {
  6562. int dev_id_1, dev_id_2;
  6563. dev_id_1 = mdio_read(np, port,
  6564. NIU_PMA_PMD_DEV_ADDR, MII_PHYSID1);
  6565. dev_id_2 = mdio_read(np, port,
  6566. NIU_PMA_PMD_DEV_ADDR, MII_PHYSID2);
  6567. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  6568. PHY_TYPE_PMA_PMD);
  6569. if (err)
  6570. break;
  6571. dev_id_1 = mdio_read(np, port,
  6572. NIU_PCS_DEV_ADDR, MII_PHYSID1);
  6573. dev_id_2 = mdio_read(np, port,
  6574. NIU_PCS_DEV_ADDR, MII_PHYSID2);
  6575. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  6576. PHY_TYPE_PCS);
  6577. if (err)
  6578. break;
  6579. dev_id_1 = mii_read(np, port, MII_PHYSID1);
  6580. dev_id_2 = mii_read(np, port, MII_PHYSID2);
  6581. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  6582. PHY_TYPE_MII);
  6583. if (err)
  6584. break;
  6585. }
  6586. niu_unlock_parent(np, flags);
  6587. return err;
  6588. }
  6589. static int __devinit walk_phys(struct niu *np, struct niu_parent *parent)
  6590. {
  6591. struct phy_probe_info *info = &parent->phy_probe_info;
  6592. int lowest_10g, lowest_1g;
  6593. int num_10g, num_1g;
  6594. u32 val;
  6595. int err;
  6596. num_10g = num_1g = 0;
  6597. if (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR) ||
  6598. !strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) {
  6599. num_10g = 0;
  6600. num_1g = 2;
  6601. parent->plat_type = PLAT_TYPE_ATCA_CP3220;
  6602. parent->num_ports = 4;
  6603. val = (phy_encode(PORT_TYPE_1G, 0) |
  6604. phy_encode(PORT_TYPE_1G, 1) |
  6605. phy_encode(PORT_TYPE_1G, 2) |
  6606. phy_encode(PORT_TYPE_1G, 3));
  6607. } else if (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) {
  6608. num_10g = 2;
  6609. num_1g = 0;
  6610. parent->num_ports = 2;
  6611. val = (phy_encode(PORT_TYPE_10G, 0) |
  6612. phy_encode(PORT_TYPE_10G, 1));
  6613. } else if ((np->flags & NIU_FLAGS_XCVR_SERDES) &&
  6614. (parent->plat_type == PLAT_TYPE_NIU)) {
  6615. /* this is the Monza case */
  6616. if (np->flags & NIU_FLAGS_10G) {
  6617. val = (phy_encode(PORT_TYPE_10G, 0) |
  6618. phy_encode(PORT_TYPE_10G, 1));
  6619. } else {
  6620. val = (phy_encode(PORT_TYPE_1G, 0) |
  6621. phy_encode(PORT_TYPE_1G, 1));
  6622. }
  6623. } else {
  6624. err = fill_phy_probe_info(np, parent, info);
  6625. if (err)
  6626. return err;
  6627. num_10g = count_10g_ports(info, &lowest_10g);
  6628. num_1g = count_1g_ports(info, &lowest_1g);
  6629. switch ((num_10g << 4) | num_1g) {
  6630. case 0x24:
  6631. if (lowest_1g == 10)
  6632. parent->plat_type = PLAT_TYPE_VF_P0;
  6633. else if (lowest_1g == 26)
  6634. parent->plat_type = PLAT_TYPE_VF_P1;
  6635. else
  6636. goto unknown_vg_1g_port;
  6637. /* fallthru */
  6638. case 0x22:
  6639. val = (phy_encode(PORT_TYPE_10G, 0) |
  6640. phy_encode(PORT_TYPE_10G, 1) |
  6641. phy_encode(PORT_TYPE_1G, 2) |
  6642. phy_encode(PORT_TYPE_1G, 3));
  6643. break;
  6644. case 0x20:
  6645. val = (phy_encode(PORT_TYPE_10G, 0) |
  6646. phy_encode(PORT_TYPE_10G, 1));
  6647. break;
  6648. case 0x10:
  6649. val = phy_encode(PORT_TYPE_10G, np->port);
  6650. break;
  6651. case 0x14:
  6652. if (lowest_1g == 10)
  6653. parent->plat_type = PLAT_TYPE_VF_P0;
  6654. else if (lowest_1g == 26)
  6655. parent->plat_type = PLAT_TYPE_VF_P1;
  6656. else
  6657. goto unknown_vg_1g_port;
  6658. /* fallthru */
  6659. case 0x13:
  6660. if ((lowest_10g & 0x7) == 0)
  6661. val = (phy_encode(PORT_TYPE_10G, 0) |
  6662. phy_encode(PORT_TYPE_1G, 1) |
  6663. phy_encode(PORT_TYPE_1G, 2) |
  6664. phy_encode(PORT_TYPE_1G, 3));
  6665. else
  6666. val = (phy_encode(PORT_TYPE_1G, 0) |
  6667. phy_encode(PORT_TYPE_10G, 1) |
  6668. phy_encode(PORT_TYPE_1G, 2) |
  6669. phy_encode(PORT_TYPE_1G, 3));
  6670. break;
  6671. case 0x04:
  6672. if (lowest_1g == 10)
  6673. parent->plat_type = PLAT_TYPE_VF_P0;
  6674. else if (lowest_1g == 26)
  6675. parent->plat_type = PLAT_TYPE_VF_P1;
  6676. else
  6677. goto unknown_vg_1g_port;
  6678. val = (phy_encode(PORT_TYPE_1G, 0) |
  6679. phy_encode(PORT_TYPE_1G, 1) |
  6680. phy_encode(PORT_TYPE_1G, 2) |
  6681. phy_encode(PORT_TYPE_1G, 3));
  6682. break;
  6683. default:
  6684. printk(KERN_ERR PFX "Unsupported port config "
  6685. "10G[%d] 1G[%d]\n",
  6686. num_10g, num_1g);
  6687. return -EINVAL;
  6688. }
  6689. }
  6690. parent->port_phy = val;
  6691. if (parent->plat_type == PLAT_TYPE_NIU)
  6692. niu_n2_divide_channels(parent);
  6693. else
  6694. niu_divide_channels(parent, num_10g, num_1g);
  6695. niu_divide_rdc_groups(parent, num_10g, num_1g);
  6696. return 0;
  6697. unknown_vg_1g_port:
  6698. printk(KERN_ERR PFX "Cannot identify platform type, 1gport=%d\n",
  6699. lowest_1g);
  6700. return -EINVAL;
  6701. }
  6702. static int __devinit niu_probe_ports(struct niu *np)
  6703. {
  6704. struct niu_parent *parent = np->parent;
  6705. int err, i;
  6706. niudbg(PROBE, "niu_probe_ports(): port_phy[%08x]\n",
  6707. parent->port_phy);
  6708. if (parent->port_phy == PORT_PHY_UNKNOWN) {
  6709. err = walk_phys(np, parent);
  6710. if (err)
  6711. return err;
  6712. niu_set_ldg_timer_res(np, 2);
  6713. for (i = 0; i <= LDN_MAX; i++)
  6714. niu_ldn_irq_enable(np, i, 0);
  6715. }
  6716. if (parent->port_phy == PORT_PHY_INVALID)
  6717. return -EINVAL;
  6718. return 0;
  6719. }
  6720. static int __devinit niu_classifier_swstate_init(struct niu *np)
  6721. {
  6722. struct niu_classifier *cp = &np->clas;
  6723. niudbg(PROBE, "niu_classifier_swstate_init: num_tcam(%d)\n",
  6724. np->parent->tcam_num_entries);
  6725. cp->tcam_index = (u16) np->port;
  6726. cp->h1_init = 0xffffffff;
  6727. cp->h2_init = 0xffff;
  6728. return fflp_early_init(np);
  6729. }
  6730. static void __devinit niu_link_config_init(struct niu *np)
  6731. {
  6732. struct niu_link_config *lp = &np->link_config;
  6733. lp->advertising = (ADVERTISED_10baseT_Half |
  6734. ADVERTISED_10baseT_Full |
  6735. ADVERTISED_100baseT_Half |
  6736. ADVERTISED_100baseT_Full |
  6737. ADVERTISED_1000baseT_Half |
  6738. ADVERTISED_1000baseT_Full |
  6739. ADVERTISED_10000baseT_Full |
  6740. ADVERTISED_Autoneg);
  6741. lp->speed = lp->active_speed = SPEED_INVALID;
  6742. lp->duplex = lp->active_duplex = DUPLEX_INVALID;
  6743. #if 0
  6744. lp->loopback_mode = LOOPBACK_MAC;
  6745. lp->active_speed = SPEED_10000;
  6746. lp->active_duplex = DUPLEX_FULL;
  6747. #else
  6748. lp->loopback_mode = LOOPBACK_DISABLED;
  6749. #endif
  6750. }
  6751. static int __devinit niu_init_mac_ipp_pcs_base(struct niu *np)
  6752. {
  6753. switch (np->port) {
  6754. case 0:
  6755. np->mac_regs = np->regs + XMAC_PORT0_OFF;
  6756. np->ipp_off = 0x00000;
  6757. np->pcs_off = 0x04000;
  6758. np->xpcs_off = 0x02000;
  6759. break;
  6760. case 1:
  6761. np->mac_regs = np->regs + XMAC_PORT1_OFF;
  6762. np->ipp_off = 0x08000;
  6763. np->pcs_off = 0x0a000;
  6764. np->xpcs_off = 0x08000;
  6765. break;
  6766. case 2:
  6767. np->mac_regs = np->regs + BMAC_PORT2_OFF;
  6768. np->ipp_off = 0x04000;
  6769. np->pcs_off = 0x0e000;
  6770. np->xpcs_off = ~0UL;
  6771. break;
  6772. case 3:
  6773. np->mac_regs = np->regs + BMAC_PORT3_OFF;
  6774. np->ipp_off = 0x0c000;
  6775. np->pcs_off = 0x12000;
  6776. np->xpcs_off = ~0UL;
  6777. break;
  6778. default:
  6779. dev_err(np->device, PFX "Port %u is invalid, cannot "
  6780. "compute MAC block offset.\n", np->port);
  6781. return -EINVAL;
  6782. }
  6783. return 0;
  6784. }
  6785. static void __devinit niu_try_msix(struct niu *np, u8 *ldg_num_map)
  6786. {
  6787. struct msix_entry msi_vec[NIU_NUM_LDG];
  6788. struct niu_parent *parent = np->parent;
  6789. struct pci_dev *pdev = np->pdev;
  6790. int i, num_irqs, err;
  6791. u8 first_ldg;
  6792. first_ldg = (NIU_NUM_LDG / parent->num_ports) * np->port;
  6793. for (i = 0; i < (NIU_NUM_LDG / parent->num_ports); i++)
  6794. ldg_num_map[i] = first_ldg + i;
  6795. num_irqs = (parent->rxchan_per_port[np->port] +
  6796. parent->txchan_per_port[np->port] +
  6797. (np->port == 0 ? 3 : 1));
  6798. BUG_ON(num_irqs > (NIU_NUM_LDG / parent->num_ports));
  6799. retry:
  6800. for (i = 0; i < num_irqs; i++) {
  6801. msi_vec[i].vector = 0;
  6802. msi_vec[i].entry = i;
  6803. }
  6804. err = pci_enable_msix(pdev, msi_vec, num_irqs);
  6805. if (err < 0) {
  6806. np->flags &= ~NIU_FLAGS_MSIX;
  6807. return;
  6808. }
  6809. if (err > 0) {
  6810. num_irqs = err;
  6811. goto retry;
  6812. }
  6813. np->flags |= NIU_FLAGS_MSIX;
  6814. for (i = 0; i < num_irqs; i++)
  6815. np->ldg[i].irq = msi_vec[i].vector;
  6816. np->num_ldg = num_irqs;
  6817. }
  6818. static int __devinit niu_n2_irq_init(struct niu *np, u8 *ldg_num_map)
  6819. {
  6820. #ifdef CONFIG_SPARC64
  6821. struct of_device *op = np->op;
  6822. const u32 *int_prop;
  6823. int i;
  6824. int_prop = of_get_property(op->node, "interrupts", NULL);
  6825. if (!int_prop)
  6826. return -ENODEV;
  6827. for (i = 0; i < op->num_irqs; i++) {
  6828. ldg_num_map[i] = int_prop[i];
  6829. np->ldg[i].irq = op->irqs[i];
  6830. }
  6831. np->num_ldg = op->num_irqs;
  6832. return 0;
  6833. #else
  6834. return -EINVAL;
  6835. #endif
  6836. }
  6837. static int __devinit niu_ldg_init(struct niu *np)
  6838. {
  6839. struct niu_parent *parent = np->parent;
  6840. u8 ldg_num_map[NIU_NUM_LDG];
  6841. int first_chan, num_chan;
  6842. int i, err, ldg_rotor;
  6843. u8 port;
  6844. np->num_ldg = 1;
  6845. np->ldg[0].irq = np->dev->irq;
  6846. if (parent->plat_type == PLAT_TYPE_NIU) {
  6847. err = niu_n2_irq_init(np, ldg_num_map);
  6848. if (err)
  6849. return err;
  6850. } else
  6851. niu_try_msix(np, ldg_num_map);
  6852. port = np->port;
  6853. for (i = 0; i < np->num_ldg; i++) {
  6854. struct niu_ldg *lp = &np->ldg[i];
  6855. netif_napi_add(np->dev, &lp->napi, niu_poll, 64);
  6856. lp->np = np;
  6857. lp->ldg_num = ldg_num_map[i];
  6858. lp->timer = 2; /* XXX */
  6859. /* On N2 NIU the firmware has setup the SID mappings so they go
  6860. * to the correct values that will route the LDG to the proper
  6861. * interrupt in the NCU interrupt table.
  6862. */
  6863. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  6864. err = niu_set_ldg_sid(np, lp->ldg_num, port, i);
  6865. if (err)
  6866. return err;
  6867. }
  6868. }
  6869. /* We adopt the LDG assignment ordering used by the N2 NIU
  6870. * 'interrupt' properties because that simplifies a lot of
  6871. * things. This ordering is:
  6872. *
  6873. * MAC
  6874. * MIF (if port zero)
  6875. * SYSERR (if port zero)
  6876. * RX channels
  6877. * TX channels
  6878. */
  6879. ldg_rotor = 0;
  6880. err = niu_ldg_assign_ldn(np, parent, ldg_num_map[ldg_rotor],
  6881. LDN_MAC(port));
  6882. if (err)
  6883. return err;
  6884. ldg_rotor++;
  6885. if (ldg_rotor == np->num_ldg)
  6886. ldg_rotor = 0;
  6887. if (port == 0) {
  6888. err = niu_ldg_assign_ldn(np, parent,
  6889. ldg_num_map[ldg_rotor],
  6890. LDN_MIF);
  6891. if (err)
  6892. return err;
  6893. ldg_rotor++;
  6894. if (ldg_rotor == np->num_ldg)
  6895. ldg_rotor = 0;
  6896. err = niu_ldg_assign_ldn(np, parent,
  6897. ldg_num_map[ldg_rotor],
  6898. LDN_DEVICE_ERROR);
  6899. if (err)
  6900. return err;
  6901. ldg_rotor++;
  6902. if (ldg_rotor == np->num_ldg)
  6903. ldg_rotor = 0;
  6904. }
  6905. first_chan = 0;
  6906. for (i = 0; i < port; i++)
  6907. first_chan += parent->rxchan_per_port[port];
  6908. num_chan = parent->rxchan_per_port[port];
  6909. for (i = first_chan; i < (first_chan + num_chan); i++) {
  6910. err = niu_ldg_assign_ldn(np, parent,
  6911. ldg_num_map[ldg_rotor],
  6912. LDN_RXDMA(i));
  6913. if (err)
  6914. return err;
  6915. ldg_rotor++;
  6916. if (ldg_rotor == np->num_ldg)
  6917. ldg_rotor = 0;
  6918. }
  6919. first_chan = 0;
  6920. for (i = 0; i < port; i++)
  6921. first_chan += parent->txchan_per_port[port];
  6922. num_chan = parent->txchan_per_port[port];
  6923. for (i = first_chan; i < (first_chan + num_chan); i++) {
  6924. err = niu_ldg_assign_ldn(np, parent,
  6925. ldg_num_map[ldg_rotor],
  6926. LDN_TXDMA(i));
  6927. if (err)
  6928. return err;
  6929. ldg_rotor++;
  6930. if (ldg_rotor == np->num_ldg)
  6931. ldg_rotor = 0;
  6932. }
  6933. return 0;
  6934. }
  6935. static void __devexit niu_ldg_free(struct niu *np)
  6936. {
  6937. if (np->flags & NIU_FLAGS_MSIX)
  6938. pci_disable_msix(np->pdev);
  6939. }
  6940. static int __devinit niu_get_of_props(struct niu *np)
  6941. {
  6942. #ifdef CONFIG_SPARC64
  6943. struct net_device *dev = np->dev;
  6944. struct device_node *dp;
  6945. const char *phy_type;
  6946. const u8 *mac_addr;
  6947. const char *model;
  6948. int prop_len;
  6949. if (np->parent->plat_type == PLAT_TYPE_NIU)
  6950. dp = np->op->node;
  6951. else
  6952. dp = pci_device_to_OF_node(np->pdev);
  6953. phy_type = of_get_property(dp, "phy-type", &prop_len);
  6954. if (!phy_type) {
  6955. dev_err(np->device, PFX "%s: OF node lacks "
  6956. "phy-type property\n",
  6957. dp->full_name);
  6958. return -EINVAL;
  6959. }
  6960. if (!strcmp(phy_type, "none"))
  6961. return -ENODEV;
  6962. strcpy(np->vpd.phy_type, phy_type);
  6963. if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) {
  6964. dev_err(np->device, PFX "%s: Illegal phy string [%s].\n",
  6965. dp->full_name, np->vpd.phy_type);
  6966. return -EINVAL;
  6967. }
  6968. mac_addr = of_get_property(dp, "local-mac-address", &prop_len);
  6969. if (!mac_addr) {
  6970. dev_err(np->device, PFX "%s: OF node lacks "
  6971. "local-mac-address property\n",
  6972. dp->full_name);
  6973. return -EINVAL;
  6974. }
  6975. if (prop_len != dev->addr_len) {
  6976. dev_err(np->device, PFX "%s: OF MAC address prop len (%d) "
  6977. "is wrong.\n",
  6978. dp->full_name, prop_len);
  6979. }
  6980. memcpy(dev->perm_addr, mac_addr, dev->addr_len);
  6981. if (!is_valid_ether_addr(&dev->perm_addr[0])) {
  6982. int i;
  6983. dev_err(np->device, PFX "%s: OF MAC address is invalid\n",
  6984. dp->full_name);
  6985. dev_err(np->device, PFX "%s: [ \n",
  6986. dp->full_name);
  6987. for (i = 0; i < 6; i++)
  6988. printk("%02x ", dev->perm_addr[i]);
  6989. printk("]\n");
  6990. return -EINVAL;
  6991. }
  6992. memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
  6993. model = of_get_property(dp, "model", &prop_len);
  6994. if (model)
  6995. strcpy(np->vpd.model, model);
  6996. return 0;
  6997. #else
  6998. return -EINVAL;
  6999. #endif
  7000. }
  7001. static int __devinit niu_get_invariants(struct niu *np)
  7002. {
  7003. int err, have_props;
  7004. u32 offset;
  7005. err = niu_get_of_props(np);
  7006. if (err == -ENODEV)
  7007. return err;
  7008. have_props = !err;
  7009. err = niu_init_mac_ipp_pcs_base(np);
  7010. if (err)
  7011. return err;
  7012. if (have_props) {
  7013. err = niu_get_and_validate_port(np);
  7014. if (err)
  7015. return err;
  7016. } else {
  7017. if (np->parent->plat_type == PLAT_TYPE_NIU)
  7018. return -EINVAL;
  7019. nw64(ESPC_PIO_EN, ESPC_PIO_EN_ENABLE);
  7020. offset = niu_pci_vpd_offset(np);
  7021. niudbg(PROBE, "niu_get_invariants: VPD offset [%08x]\n",
  7022. offset);
  7023. if (offset)
  7024. niu_pci_vpd_fetch(np, offset);
  7025. nw64(ESPC_PIO_EN, 0);
  7026. if (np->flags & NIU_FLAGS_VPD_VALID) {
  7027. niu_pci_vpd_validate(np);
  7028. err = niu_get_and_validate_port(np);
  7029. if (err)
  7030. return err;
  7031. }
  7032. if (!(np->flags & NIU_FLAGS_VPD_VALID)) {
  7033. err = niu_get_and_validate_port(np);
  7034. if (err)
  7035. return err;
  7036. err = niu_pci_probe_sprom(np);
  7037. if (err)
  7038. return err;
  7039. }
  7040. }
  7041. err = niu_probe_ports(np);
  7042. if (err)
  7043. return err;
  7044. niu_ldg_init(np);
  7045. niu_classifier_swstate_init(np);
  7046. niu_link_config_init(np);
  7047. err = niu_determine_phy_disposition(np);
  7048. if (!err)
  7049. err = niu_init_link(np);
  7050. return err;
  7051. }
  7052. static LIST_HEAD(niu_parent_list);
  7053. static DEFINE_MUTEX(niu_parent_lock);
  7054. static int niu_parent_index;
  7055. static ssize_t show_port_phy(struct device *dev,
  7056. struct device_attribute *attr, char *buf)
  7057. {
  7058. struct platform_device *plat_dev = to_platform_device(dev);
  7059. struct niu_parent *p = plat_dev->dev.platform_data;
  7060. u32 port_phy = p->port_phy;
  7061. char *orig_buf = buf;
  7062. int i;
  7063. if (port_phy == PORT_PHY_UNKNOWN ||
  7064. port_phy == PORT_PHY_INVALID)
  7065. return 0;
  7066. for (i = 0; i < p->num_ports; i++) {
  7067. const char *type_str;
  7068. int type;
  7069. type = phy_decode(port_phy, i);
  7070. if (type == PORT_TYPE_10G)
  7071. type_str = "10G";
  7072. else
  7073. type_str = "1G";
  7074. buf += sprintf(buf,
  7075. (i == 0) ? "%s" : " %s",
  7076. type_str);
  7077. }
  7078. buf += sprintf(buf, "\n");
  7079. return buf - orig_buf;
  7080. }
  7081. static ssize_t show_plat_type(struct device *dev,
  7082. struct device_attribute *attr, char *buf)
  7083. {
  7084. struct platform_device *plat_dev = to_platform_device(dev);
  7085. struct niu_parent *p = plat_dev->dev.platform_data;
  7086. const char *type_str;
  7087. switch (p->plat_type) {
  7088. case PLAT_TYPE_ATLAS:
  7089. type_str = "atlas";
  7090. break;
  7091. case PLAT_TYPE_NIU:
  7092. type_str = "niu";
  7093. break;
  7094. case PLAT_TYPE_VF_P0:
  7095. type_str = "vf_p0";
  7096. break;
  7097. case PLAT_TYPE_VF_P1:
  7098. type_str = "vf_p1";
  7099. break;
  7100. default:
  7101. type_str = "unknown";
  7102. break;
  7103. }
  7104. return sprintf(buf, "%s\n", type_str);
  7105. }
  7106. static ssize_t __show_chan_per_port(struct device *dev,
  7107. struct device_attribute *attr, char *buf,
  7108. int rx)
  7109. {
  7110. struct platform_device *plat_dev = to_platform_device(dev);
  7111. struct niu_parent *p = plat_dev->dev.platform_data;
  7112. char *orig_buf = buf;
  7113. u8 *arr;
  7114. int i;
  7115. arr = (rx ? p->rxchan_per_port : p->txchan_per_port);
  7116. for (i = 0; i < p->num_ports; i++) {
  7117. buf += sprintf(buf,
  7118. (i == 0) ? "%d" : " %d",
  7119. arr[i]);
  7120. }
  7121. buf += sprintf(buf, "\n");
  7122. return buf - orig_buf;
  7123. }
  7124. static ssize_t show_rxchan_per_port(struct device *dev,
  7125. struct device_attribute *attr, char *buf)
  7126. {
  7127. return __show_chan_per_port(dev, attr, buf, 1);
  7128. }
  7129. static ssize_t show_txchan_per_port(struct device *dev,
  7130. struct device_attribute *attr, char *buf)
  7131. {
  7132. return __show_chan_per_port(dev, attr, buf, 1);
  7133. }
  7134. static ssize_t show_num_ports(struct device *dev,
  7135. struct device_attribute *attr, char *buf)
  7136. {
  7137. struct platform_device *plat_dev = to_platform_device(dev);
  7138. struct niu_parent *p = plat_dev->dev.platform_data;
  7139. return sprintf(buf, "%d\n", p->num_ports);
  7140. }
  7141. static struct device_attribute niu_parent_attributes[] = {
  7142. __ATTR(port_phy, S_IRUGO, show_port_phy, NULL),
  7143. __ATTR(plat_type, S_IRUGO, show_plat_type, NULL),
  7144. __ATTR(rxchan_per_port, S_IRUGO, show_rxchan_per_port, NULL),
  7145. __ATTR(txchan_per_port, S_IRUGO, show_txchan_per_port, NULL),
  7146. __ATTR(num_ports, S_IRUGO, show_num_ports, NULL),
  7147. {}
  7148. };
  7149. static struct niu_parent * __devinit niu_new_parent(struct niu *np,
  7150. union niu_parent_id *id,
  7151. u8 ptype)
  7152. {
  7153. struct platform_device *plat_dev;
  7154. struct niu_parent *p;
  7155. int i;
  7156. niudbg(PROBE, "niu_new_parent: Creating new parent.\n");
  7157. plat_dev = platform_device_register_simple("niu", niu_parent_index,
  7158. NULL, 0);
  7159. if (!plat_dev)
  7160. return NULL;
  7161. for (i = 0; attr_name(niu_parent_attributes[i]); i++) {
  7162. int err = device_create_file(&plat_dev->dev,
  7163. &niu_parent_attributes[i]);
  7164. if (err)
  7165. goto fail_unregister;
  7166. }
  7167. p = kzalloc(sizeof(*p), GFP_KERNEL);
  7168. if (!p)
  7169. goto fail_unregister;
  7170. p->index = niu_parent_index++;
  7171. plat_dev->dev.platform_data = p;
  7172. p->plat_dev = plat_dev;
  7173. memcpy(&p->id, id, sizeof(*id));
  7174. p->plat_type = ptype;
  7175. INIT_LIST_HEAD(&p->list);
  7176. atomic_set(&p->refcnt, 0);
  7177. list_add(&p->list, &niu_parent_list);
  7178. spin_lock_init(&p->lock);
  7179. p->rxdma_clock_divider = 7500;
  7180. p->tcam_num_entries = NIU_PCI_TCAM_ENTRIES;
  7181. if (p->plat_type == PLAT_TYPE_NIU)
  7182. p->tcam_num_entries = NIU_NONPCI_TCAM_ENTRIES;
  7183. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) {
  7184. int index = i - CLASS_CODE_USER_PROG1;
  7185. p->tcam_key[index] = TCAM_KEY_TSEL;
  7186. p->flow_key[index] = (FLOW_KEY_IPSA |
  7187. FLOW_KEY_IPDA |
  7188. FLOW_KEY_PROTO |
  7189. (FLOW_KEY_L4_BYTE12 <<
  7190. FLOW_KEY_L4_0_SHIFT) |
  7191. (FLOW_KEY_L4_BYTE12 <<
  7192. FLOW_KEY_L4_1_SHIFT));
  7193. }
  7194. for (i = 0; i < LDN_MAX + 1; i++)
  7195. p->ldg_map[i] = LDG_INVALID;
  7196. return p;
  7197. fail_unregister:
  7198. platform_device_unregister(plat_dev);
  7199. return NULL;
  7200. }
  7201. static struct niu_parent * __devinit niu_get_parent(struct niu *np,
  7202. union niu_parent_id *id,
  7203. u8 ptype)
  7204. {
  7205. struct niu_parent *p, *tmp;
  7206. int port = np->port;
  7207. niudbg(PROBE, "niu_get_parent: platform_type[%u] port[%u]\n",
  7208. ptype, port);
  7209. mutex_lock(&niu_parent_lock);
  7210. p = NULL;
  7211. list_for_each_entry(tmp, &niu_parent_list, list) {
  7212. if (!memcmp(id, &tmp->id, sizeof(*id))) {
  7213. p = tmp;
  7214. break;
  7215. }
  7216. }
  7217. if (!p)
  7218. p = niu_new_parent(np, id, ptype);
  7219. if (p) {
  7220. char port_name[6];
  7221. int err;
  7222. sprintf(port_name, "port%d", port);
  7223. err = sysfs_create_link(&p->plat_dev->dev.kobj,
  7224. &np->device->kobj,
  7225. port_name);
  7226. if (!err) {
  7227. p->ports[port] = np;
  7228. atomic_inc(&p->refcnt);
  7229. }
  7230. }
  7231. mutex_unlock(&niu_parent_lock);
  7232. return p;
  7233. }
  7234. static void niu_put_parent(struct niu *np)
  7235. {
  7236. struct niu_parent *p = np->parent;
  7237. u8 port = np->port;
  7238. char port_name[6];
  7239. BUG_ON(!p || p->ports[port] != np);
  7240. niudbg(PROBE, "niu_put_parent: port[%u]\n", port);
  7241. sprintf(port_name, "port%d", port);
  7242. mutex_lock(&niu_parent_lock);
  7243. sysfs_remove_link(&p->plat_dev->dev.kobj, port_name);
  7244. p->ports[port] = NULL;
  7245. np->parent = NULL;
  7246. if (atomic_dec_and_test(&p->refcnt)) {
  7247. list_del(&p->list);
  7248. platform_device_unregister(p->plat_dev);
  7249. }
  7250. mutex_unlock(&niu_parent_lock);
  7251. }
  7252. static void *niu_pci_alloc_coherent(struct device *dev, size_t size,
  7253. u64 *handle, gfp_t flag)
  7254. {
  7255. dma_addr_t dh;
  7256. void *ret;
  7257. ret = dma_alloc_coherent(dev, size, &dh, flag);
  7258. if (ret)
  7259. *handle = dh;
  7260. return ret;
  7261. }
  7262. static void niu_pci_free_coherent(struct device *dev, size_t size,
  7263. void *cpu_addr, u64 handle)
  7264. {
  7265. dma_free_coherent(dev, size, cpu_addr, handle);
  7266. }
  7267. static u64 niu_pci_map_page(struct device *dev, struct page *page,
  7268. unsigned long offset, size_t size,
  7269. enum dma_data_direction direction)
  7270. {
  7271. return dma_map_page(dev, page, offset, size, direction);
  7272. }
  7273. static void niu_pci_unmap_page(struct device *dev, u64 dma_address,
  7274. size_t size, enum dma_data_direction direction)
  7275. {
  7276. return dma_unmap_page(dev, dma_address, size, direction);
  7277. }
  7278. static u64 niu_pci_map_single(struct device *dev, void *cpu_addr,
  7279. size_t size,
  7280. enum dma_data_direction direction)
  7281. {
  7282. return dma_map_single(dev, cpu_addr, size, direction);
  7283. }
  7284. static void niu_pci_unmap_single(struct device *dev, u64 dma_address,
  7285. size_t size,
  7286. enum dma_data_direction direction)
  7287. {
  7288. dma_unmap_single(dev, dma_address, size, direction);
  7289. }
  7290. static const struct niu_ops niu_pci_ops = {
  7291. .alloc_coherent = niu_pci_alloc_coherent,
  7292. .free_coherent = niu_pci_free_coherent,
  7293. .map_page = niu_pci_map_page,
  7294. .unmap_page = niu_pci_unmap_page,
  7295. .map_single = niu_pci_map_single,
  7296. .unmap_single = niu_pci_unmap_single,
  7297. };
  7298. static void __devinit niu_driver_version(void)
  7299. {
  7300. static int niu_version_printed;
  7301. if (niu_version_printed++ == 0)
  7302. pr_info("%s", version);
  7303. }
  7304. static struct net_device * __devinit niu_alloc_and_init(
  7305. struct device *gen_dev, struct pci_dev *pdev,
  7306. struct of_device *op, const struct niu_ops *ops,
  7307. u8 port)
  7308. {
  7309. struct net_device *dev;
  7310. struct niu *np;
  7311. dev = alloc_etherdev_mq(sizeof(struct niu), NIU_NUM_TXCHAN);
  7312. if (!dev) {
  7313. dev_err(gen_dev, PFX "Etherdev alloc failed, aborting.\n");
  7314. return NULL;
  7315. }
  7316. SET_NETDEV_DEV(dev, gen_dev);
  7317. np = netdev_priv(dev);
  7318. np->dev = dev;
  7319. np->pdev = pdev;
  7320. np->op = op;
  7321. np->device = gen_dev;
  7322. np->ops = ops;
  7323. np->msg_enable = niu_debug;
  7324. spin_lock_init(&np->lock);
  7325. INIT_WORK(&np->reset_task, niu_reset_task);
  7326. np->port = port;
  7327. return dev;
  7328. }
  7329. static const struct net_device_ops niu_netdev_ops = {
  7330. .ndo_open = niu_open,
  7331. .ndo_stop = niu_close,
  7332. .ndo_start_xmit = niu_start_xmit,
  7333. .ndo_get_stats = niu_get_stats,
  7334. .ndo_set_multicast_list = niu_set_rx_mode,
  7335. .ndo_validate_addr = eth_validate_addr,
  7336. .ndo_set_mac_address = niu_set_mac_addr,
  7337. .ndo_do_ioctl = niu_ioctl,
  7338. .ndo_tx_timeout = niu_tx_timeout,
  7339. .ndo_change_mtu = niu_change_mtu,
  7340. };
  7341. static void __devinit niu_assign_netdev_ops(struct net_device *dev)
  7342. {
  7343. dev->netdev_ops = &niu_netdev_ops;
  7344. dev->ethtool_ops = &niu_ethtool_ops;
  7345. dev->watchdog_timeo = NIU_TX_TIMEOUT;
  7346. }
  7347. static void __devinit niu_device_announce(struct niu *np)
  7348. {
  7349. struct net_device *dev = np->dev;
  7350. pr_info("%s: NIU Ethernet %pM\n", dev->name, dev->dev_addr);
  7351. if (np->parent->plat_type == PLAT_TYPE_ATCA_CP3220) {
  7352. pr_info("%s: Port type[%s] mode[%s:%s] XCVR[%s] phy[%s]\n",
  7353. dev->name,
  7354. (np->flags & NIU_FLAGS_XMAC ? "XMAC" : "BMAC"),
  7355. (np->flags & NIU_FLAGS_10G ? "10G" : "1G"),
  7356. (np->flags & NIU_FLAGS_FIBER ? "RGMII FIBER" : "SERDES"),
  7357. (np->mac_xcvr == MAC_XCVR_MII ? "MII" :
  7358. (np->mac_xcvr == MAC_XCVR_PCS ? "PCS" : "XPCS")),
  7359. np->vpd.phy_type);
  7360. } else {
  7361. pr_info("%s: Port type[%s] mode[%s:%s] XCVR[%s] phy[%s]\n",
  7362. dev->name,
  7363. (np->flags & NIU_FLAGS_XMAC ? "XMAC" : "BMAC"),
  7364. (np->flags & NIU_FLAGS_10G ? "10G" : "1G"),
  7365. (np->flags & NIU_FLAGS_FIBER ? "FIBER" :
  7366. (np->flags & NIU_FLAGS_XCVR_SERDES ? "SERDES" :
  7367. "COPPER")),
  7368. (np->mac_xcvr == MAC_XCVR_MII ? "MII" :
  7369. (np->mac_xcvr == MAC_XCVR_PCS ? "PCS" : "XPCS")),
  7370. np->vpd.phy_type);
  7371. }
  7372. }
  7373. static int __devinit niu_pci_init_one(struct pci_dev *pdev,
  7374. const struct pci_device_id *ent)
  7375. {
  7376. union niu_parent_id parent_id;
  7377. struct net_device *dev;
  7378. struct niu *np;
  7379. int err, pos;
  7380. u64 dma_mask;
  7381. u16 val16;
  7382. niu_driver_version();
  7383. err = pci_enable_device(pdev);
  7384. if (err) {
  7385. dev_err(&pdev->dev, PFX "Cannot enable PCI device, "
  7386. "aborting.\n");
  7387. return err;
  7388. }
  7389. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM) ||
  7390. !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  7391. dev_err(&pdev->dev, PFX "Cannot find proper PCI device "
  7392. "base addresses, aborting.\n");
  7393. err = -ENODEV;
  7394. goto err_out_disable_pdev;
  7395. }
  7396. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  7397. if (err) {
  7398. dev_err(&pdev->dev, PFX "Cannot obtain PCI resources, "
  7399. "aborting.\n");
  7400. goto err_out_disable_pdev;
  7401. }
  7402. pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  7403. if (pos <= 0) {
  7404. dev_err(&pdev->dev, PFX "Cannot find PCI Express capability, "
  7405. "aborting.\n");
  7406. goto err_out_free_res;
  7407. }
  7408. dev = niu_alloc_and_init(&pdev->dev, pdev, NULL,
  7409. &niu_pci_ops, PCI_FUNC(pdev->devfn));
  7410. if (!dev) {
  7411. err = -ENOMEM;
  7412. goto err_out_free_res;
  7413. }
  7414. np = netdev_priv(dev);
  7415. memset(&parent_id, 0, sizeof(parent_id));
  7416. parent_id.pci.domain = pci_domain_nr(pdev->bus);
  7417. parent_id.pci.bus = pdev->bus->number;
  7418. parent_id.pci.device = PCI_SLOT(pdev->devfn);
  7419. np->parent = niu_get_parent(np, &parent_id,
  7420. PLAT_TYPE_ATLAS);
  7421. if (!np->parent) {
  7422. err = -ENOMEM;
  7423. goto err_out_free_dev;
  7424. }
  7425. pci_read_config_word(pdev, pos + PCI_EXP_DEVCTL, &val16);
  7426. val16 &= ~PCI_EXP_DEVCTL_NOSNOOP_EN;
  7427. val16 |= (PCI_EXP_DEVCTL_CERE |
  7428. PCI_EXP_DEVCTL_NFERE |
  7429. PCI_EXP_DEVCTL_FERE |
  7430. PCI_EXP_DEVCTL_URRE |
  7431. PCI_EXP_DEVCTL_RELAX_EN);
  7432. pci_write_config_word(pdev, pos + PCI_EXP_DEVCTL, val16);
  7433. dma_mask = DMA_44BIT_MASK;
  7434. err = pci_set_dma_mask(pdev, dma_mask);
  7435. if (!err) {
  7436. dev->features |= NETIF_F_HIGHDMA;
  7437. err = pci_set_consistent_dma_mask(pdev, dma_mask);
  7438. if (err) {
  7439. dev_err(&pdev->dev, PFX "Unable to obtain 44 bit "
  7440. "DMA for consistent allocations, "
  7441. "aborting.\n");
  7442. goto err_out_release_parent;
  7443. }
  7444. }
  7445. if (err || dma_mask == DMA_32BIT_MASK) {
  7446. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  7447. if (err) {
  7448. dev_err(&pdev->dev, PFX "No usable DMA configuration, "
  7449. "aborting.\n");
  7450. goto err_out_release_parent;
  7451. }
  7452. }
  7453. dev->features |= (NETIF_F_SG | NETIF_F_HW_CSUM);
  7454. np->regs = pci_ioremap_bar(pdev, 0);
  7455. if (!np->regs) {
  7456. dev_err(&pdev->dev, PFX "Cannot map device registers, "
  7457. "aborting.\n");
  7458. err = -ENOMEM;
  7459. goto err_out_release_parent;
  7460. }
  7461. pci_set_master(pdev);
  7462. pci_save_state(pdev);
  7463. dev->irq = pdev->irq;
  7464. niu_assign_netdev_ops(dev);
  7465. err = niu_get_invariants(np);
  7466. if (err) {
  7467. if (err != -ENODEV)
  7468. dev_err(&pdev->dev, PFX "Problem fetching invariants "
  7469. "of chip, aborting.\n");
  7470. goto err_out_iounmap;
  7471. }
  7472. err = register_netdev(dev);
  7473. if (err) {
  7474. dev_err(&pdev->dev, PFX "Cannot register net device, "
  7475. "aborting.\n");
  7476. goto err_out_iounmap;
  7477. }
  7478. pci_set_drvdata(pdev, dev);
  7479. niu_device_announce(np);
  7480. return 0;
  7481. err_out_iounmap:
  7482. if (np->regs) {
  7483. iounmap(np->regs);
  7484. np->regs = NULL;
  7485. }
  7486. err_out_release_parent:
  7487. niu_put_parent(np);
  7488. err_out_free_dev:
  7489. free_netdev(dev);
  7490. err_out_free_res:
  7491. pci_release_regions(pdev);
  7492. err_out_disable_pdev:
  7493. pci_disable_device(pdev);
  7494. pci_set_drvdata(pdev, NULL);
  7495. return err;
  7496. }
  7497. static void __devexit niu_pci_remove_one(struct pci_dev *pdev)
  7498. {
  7499. struct net_device *dev = pci_get_drvdata(pdev);
  7500. if (dev) {
  7501. struct niu *np = netdev_priv(dev);
  7502. unregister_netdev(dev);
  7503. if (np->regs) {
  7504. iounmap(np->regs);
  7505. np->regs = NULL;
  7506. }
  7507. niu_ldg_free(np);
  7508. niu_put_parent(np);
  7509. free_netdev(dev);
  7510. pci_release_regions(pdev);
  7511. pci_disable_device(pdev);
  7512. pci_set_drvdata(pdev, NULL);
  7513. }
  7514. }
  7515. static int niu_suspend(struct pci_dev *pdev, pm_message_t state)
  7516. {
  7517. struct net_device *dev = pci_get_drvdata(pdev);
  7518. struct niu *np = netdev_priv(dev);
  7519. unsigned long flags;
  7520. if (!netif_running(dev))
  7521. return 0;
  7522. flush_scheduled_work();
  7523. niu_netif_stop(np);
  7524. del_timer_sync(&np->timer);
  7525. spin_lock_irqsave(&np->lock, flags);
  7526. niu_enable_interrupts(np, 0);
  7527. spin_unlock_irqrestore(&np->lock, flags);
  7528. netif_device_detach(dev);
  7529. spin_lock_irqsave(&np->lock, flags);
  7530. niu_stop_hw(np);
  7531. spin_unlock_irqrestore(&np->lock, flags);
  7532. pci_save_state(pdev);
  7533. return 0;
  7534. }
  7535. static int niu_resume(struct pci_dev *pdev)
  7536. {
  7537. struct net_device *dev = pci_get_drvdata(pdev);
  7538. struct niu *np = netdev_priv(dev);
  7539. unsigned long flags;
  7540. int err;
  7541. if (!netif_running(dev))
  7542. return 0;
  7543. pci_restore_state(pdev);
  7544. netif_device_attach(dev);
  7545. spin_lock_irqsave(&np->lock, flags);
  7546. err = niu_init_hw(np);
  7547. if (!err) {
  7548. np->timer.expires = jiffies + HZ;
  7549. add_timer(&np->timer);
  7550. niu_netif_start(np);
  7551. }
  7552. spin_unlock_irqrestore(&np->lock, flags);
  7553. return err;
  7554. }
  7555. static struct pci_driver niu_pci_driver = {
  7556. .name = DRV_MODULE_NAME,
  7557. .id_table = niu_pci_tbl,
  7558. .probe = niu_pci_init_one,
  7559. .remove = __devexit_p(niu_pci_remove_one),
  7560. .suspend = niu_suspend,
  7561. .resume = niu_resume,
  7562. };
  7563. #ifdef CONFIG_SPARC64
  7564. static void *niu_phys_alloc_coherent(struct device *dev, size_t size,
  7565. u64 *dma_addr, gfp_t flag)
  7566. {
  7567. unsigned long order = get_order(size);
  7568. unsigned long page = __get_free_pages(flag, order);
  7569. if (page == 0UL)
  7570. return NULL;
  7571. memset((char *)page, 0, PAGE_SIZE << order);
  7572. *dma_addr = __pa(page);
  7573. return (void *) page;
  7574. }
  7575. static void niu_phys_free_coherent(struct device *dev, size_t size,
  7576. void *cpu_addr, u64 handle)
  7577. {
  7578. unsigned long order = get_order(size);
  7579. free_pages((unsigned long) cpu_addr, order);
  7580. }
  7581. static u64 niu_phys_map_page(struct device *dev, struct page *page,
  7582. unsigned long offset, size_t size,
  7583. enum dma_data_direction direction)
  7584. {
  7585. return page_to_phys(page) + offset;
  7586. }
  7587. static void niu_phys_unmap_page(struct device *dev, u64 dma_address,
  7588. size_t size, enum dma_data_direction direction)
  7589. {
  7590. /* Nothing to do. */
  7591. }
  7592. static u64 niu_phys_map_single(struct device *dev, void *cpu_addr,
  7593. size_t size,
  7594. enum dma_data_direction direction)
  7595. {
  7596. return __pa(cpu_addr);
  7597. }
  7598. static void niu_phys_unmap_single(struct device *dev, u64 dma_address,
  7599. size_t size,
  7600. enum dma_data_direction direction)
  7601. {
  7602. /* Nothing to do. */
  7603. }
  7604. static const struct niu_ops niu_phys_ops = {
  7605. .alloc_coherent = niu_phys_alloc_coherent,
  7606. .free_coherent = niu_phys_free_coherent,
  7607. .map_page = niu_phys_map_page,
  7608. .unmap_page = niu_phys_unmap_page,
  7609. .map_single = niu_phys_map_single,
  7610. .unmap_single = niu_phys_unmap_single,
  7611. };
  7612. static unsigned long res_size(struct resource *r)
  7613. {
  7614. return r->end - r->start + 1UL;
  7615. }
  7616. static int __devinit niu_of_probe(struct of_device *op,
  7617. const struct of_device_id *match)
  7618. {
  7619. union niu_parent_id parent_id;
  7620. struct net_device *dev;
  7621. struct niu *np;
  7622. const u32 *reg;
  7623. int err;
  7624. niu_driver_version();
  7625. reg = of_get_property(op->node, "reg", NULL);
  7626. if (!reg) {
  7627. dev_err(&op->dev, PFX "%s: No 'reg' property, aborting.\n",
  7628. op->node->full_name);
  7629. return -ENODEV;
  7630. }
  7631. dev = niu_alloc_and_init(&op->dev, NULL, op,
  7632. &niu_phys_ops, reg[0] & 0x1);
  7633. if (!dev) {
  7634. err = -ENOMEM;
  7635. goto err_out;
  7636. }
  7637. np = netdev_priv(dev);
  7638. memset(&parent_id, 0, sizeof(parent_id));
  7639. parent_id.of = of_get_parent(op->node);
  7640. np->parent = niu_get_parent(np, &parent_id,
  7641. PLAT_TYPE_NIU);
  7642. if (!np->parent) {
  7643. err = -ENOMEM;
  7644. goto err_out_free_dev;
  7645. }
  7646. dev->features |= (NETIF_F_SG | NETIF_F_HW_CSUM);
  7647. np->regs = of_ioremap(&op->resource[1], 0,
  7648. res_size(&op->resource[1]),
  7649. "niu regs");
  7650. if (!np->regs) {
  7651. dev_err(&op->dev, PFX "Cannot map device registers, "
  7652. "aborting.\n");
  7653. err = -ENOMEM;
  7654. goto err_out_release_parent;
  7655. }
  7656. np->vir_regs_1 = of_ioremap(&op->resource[2], 0,
  7657. res_size(&op->resource[2]),
  7658. "niu vregs-1");
  7659. if (!np->vir_regs_1) {
  7660. dev_err(&op->dev, PFX "Cannot map device vir registers 1, "
  7661. "aborting.\n");
  7662. err = -ENOMEM;
  7663. goto err_out_iounmap;
  7664. }
  7665. np->vir_regs_2 = of_ioremap(&op->resource[3], 0,
  7666. res_size(&op->resource[3]),
  7667. "niu vregs-2");
  7668. if (!np->vir_regs_2) {
  7669. dev_err(&op->dev, PFX "Cannot map device vir registers 2, "
  7670. "aborting.\n");
  7671. err = -ENOMEM;
  7672. goto err_out_iounmap;
  7673. }
  7674. niu_assign_netdev_ops(dev);
  7675. err = niu_get_invariants(np);
  7676. if (err) {
  7677. if (err != -ENODEV)
  7678. dev_err(&op->dev, PFX "Problem fetching invariants "
  7679. "of chip, aborting.\n");
  7680. goto err_out_iounmap;
  7681. }
  7682. err = register_netdev(dev);
  7683. if (err) {
  7684. dev_err(&op->dev, PFX "Cannot register net device, "
  7685. "aborting.\n");
  7686. goto err_out_iounmap;
  7687. }
  7688. dev_set_drvdata(&op->dev, dev);
  7689. niu_device_announce(np);
  7690. return 0;
  7691. err_out_iounmap:
  7692. if (np->vir_regs_1) {
  7693. of_iounmap(&op->resource[2], np->vir_regs_1,
  7694. res_size(&op->resource[2]));
  7695. np->vir_regs_1 = NULL;
  7696. }
  7697. if (np->vir_regs_2) {
  7698. of_iounmap(&op->resource[3], np->vir_regs_2,
  7699. res_size(&op->resource[3]));
  7700. np->vir_regs_2 = NULL;
  7701. }
  7702. if (np->regs) {
  7703. of_iounmap(&op->resource[1], np->regs,
  7704. res_size(&op->resource[1]));
  7705. np->regs = NULL;
  7706. }
  7707. err_out_release_parent:
  7708. niu_put_parent(np);
  7709. err_out_free_dev:
  7710. free_netdev(dev);
  7711. err_out:
  7712. return err;
  7713. }
  7714. static int __devexit niu_of_remove(struct of_device *op)
  7715. {
  7716. struct net_device *dev = dev_get_drvdata(&op->dev);
  7717. if (dev) {
  7718. struct niu *np = netdev_priv(dev);
  7719. unregister_netdev(dev);
  7720. if (np->vir_regs_1) {
  7721. of_iounmap(&op->resource[2], np->vir_regs_1,
  7722. res_size(&op->resource[2]));
  7723. np->vir_regs_1 = NULL;
  7724. }
  7725. if (np->vir_regs_2) {
  7726. of_iounmap(&op->resource[3], np->vir_regs_2,
  7727. res_size(&op->resource[3]));
  7728. np->vir_regs_2 = NULL;
  7729. }
  7730. if (np->regs) {
  7731. of_iounmap(&op->resource[1], np->regs,
  7732. res_size(&op->resource[1]));
  7733. np->regs = NULL;
  7734. }
  7735. niu_ldg_free(np);
  7736. niu_put_parent(np);
  7737. free_netdev(dev);
  7738. dev_set_drvdata(&op->dev, NULL);
  7739. }
  7740. return 0;
  7741. }
  7742. static const struct of_device_id niu_match[] = {
  7743. {
  7744. .name = "network",
  7745. .compatible = "SUNW,niusl",
  7746. },
  7747. {},
  7748. };
  7749. MODULE_DEVICE_TABLE(of, niu_match);
  7750. static struct of_platform_driver niu_of_driver = {
  7751. .name = "niu",
  7752. .match_table = niu_match,
  7753. .probe = niu_of_probe,
  7754. .remove = __devexit_p(niu_of_remove),
  7755. };
  7756. #endif /* CONFIG_SPARC64 */
  7757. static int __init niu_init(void)
  7758. {
  7759. int err = 0;
  7760. BUILD_BUG_ON(PAGE_SIZE < 4 * 1024);
  7761. niu_debug = netif_msg_init(debug, NIU_MSG_DEFAULT);
  7762. #ifdef CONFIG_SPARC64
  7763. err = of_register_driver(&niu_of_driver, &of_bus_type);
  7764. #endif
  7765. if (!err) {
  7766. err = pci_register_driver(&niu_pci_driver);
  7767. #ifdef CONFIG_SPARC64
  7768. if (err)
  7769. of_unregister_driver(&niu_of_driver);
  7770. #endif
  7771. }
  7772. return err;
  7773. }
  7774. static void __exit niu_exit(void)
  7775. {
  7776. pci_unregister_driver(&niu_pci_driver);
  7777. #ifdef CONFIG_SPARC64
  7778. of_unregister_driver(&niu_of_driver);
  7779. #endif
  7780. }
  7781. module_init(niu_init);
  7782. module_exit(niu_exit);