clock-mx51.c 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018
  1. /*
  2. * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2009-2010 Amit Kucheria <amit.kucheria@canonical.com>
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/mm.h>
  13. #include <linux/delay.h>
  14. #include <linux/clk.h>
  15. #include <linux/io.h>
  16. #include <asm/clkdev.h>
  17. #include <asm/div64.h>
  18. #include <mach/hardware.h>
  19. #include <mach/common.h>
  20. #include <mach/clock.h>
  21. #include "crm_regs.h"
  22. /* External clock values passed-in by the board code */
  23. static unsigned long external_high_reference, external_low_reference;
  24. static unsigned long oscillator_reference, ckih2_reference;
  25. static struct clk osc_clk;
  26. static struct clk pll1_main_clk;
  27. static struct clk pll1_sw_clk;
  28. static struct clk pll2_sw_clk;
  29. static struct clk pll3_sw_clk;
  30. static struct clk lp_apm_clk;
  31. static struct clk periph_apm_clk;
  32. static struct clk ahb_clk;
  33. static struct clk ipg_clk;
  34. static struct clk usboh3_clk;
  35. #define MAX_DPLL_WAIT_TRIES 1000 /* 1000 * udelay(1) = 1ms */
  36. static void _clk_ccgr_setclk(struct clk *clk, unsigned mode)
  37. {
  38. u32 reg = __raw_readl(clk->enable_reg);
  39. reg &= ~(MXC_CCM_CCGRx_CG_MASK << clk->enable_shift);
  40. reg |= mode << clk->enable_shift;
  41. __raw_writel(reg, clk->enable_reg);
  42. }
  43. static int _clk_ccgr_enable(struct clk *clk)
  44. {
  45. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_ON);
  46. return 0;
  47. }
  48. static void _clk_ccgr_disable(struct clk *clk)
  49. {
  50. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_OFF);
  51. }
  52. static int _clk_ccgr_enable_inrun(struct clk *clk)
  53. {
  54. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_IDLE);
  55. return 0;
  56. }
  57. static void _clk_ccgr_disable_inwait(struct clk *clk)
  58. {
  59. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_IDLE);
  60. }
  61. /*
  62. * For the 4-to-1 muxed input clock
  63. */
  64. static inline u32 _get_mux(struct clk *parent, struct clk *m0,
  65. struct clk *m1, struct clk *m2, struct clk *m3)
  66. {
  67. if (parent == m0)
  68. return 0;
  69. else if (parent == m1)
  70. return 1;
  71. else if (parent == m2)
  72. return 2;
  73. else if (parent == m3)
  74. return 3;
  75. else
  76. BUG();
  77. return -EINVAL;
  78. }
  79. static inline void __iomem *_get_pll_base(struct clk *pll)
  80. {
  81. if (pll == &pll1_main_clk)
  82. return MX51_DPLL1_BASE;
  83. else if (pll == &pll2_sw_clk)
  84. return MX51_DPLL2_BASE;
  85. else if (pll == &pll3_sw_clk)
  86. return MX51_DPLL3_BASE;
  87. else
  88. BUG();
  89. return NULL;
  90. }
  91. static unsigned long clk_pll_get_rate(struct clk *clk)
  92. {
  93. long mfi, mfn, mfd, pdf, ref_clk, mfn_abs;
  94. unsigned long dp_op, dp_mfd, dp_mfn, dp_ctl, pll_hfsm, dbl;
  95. void __iomem *pllbase;
  96. s64 temp;
  97. unsigned long parent_rate;
  98. parent_rate = clk_get_rate(clk->parent);
  99. pllbase = _get_pll_base(clk);
  100. dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  101. pll_hfsm = dp_ctl & MXC_PLL_DP_CTL_HFSM;
  102. dbl = dp_ctl & MXC_PLL_DP_CTL_DPDCK0_2_EN;
  103. if (pll_hfsm == 0) {
  104. dp_op = __raw_readl(pllbase + MXC_PLL_DP_OP);
  105. dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_MFD);
  106. dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_MFN);
  107. } else {
  108. dp_op = __raw_readl(pllbase + MXC_PLL_DP_HFS_OP);
  109. dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_HFS_MFD);
  110. dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_HFS_MFN);
  111. }
  112. pdf = dp_op & MXC_PLL_DP_OP_PDF_MASK;
  113. mfi = (dp_op & MXC_PLL_DP_OP_MFI_MASK) >> MXC_PLL_DP_OP_MFI_OFFSET;
  114. mfi = (mfi <= 5) ? 5 : mfi;
  115. mfd = dp_mfd & MXC_PLL_DP_MFD_MASK;
  116. mfn = mfn_abs = dp_mfn & MXC_PLL_DP_MFN_MASK;
  117. /* Sign extend to 32-bits */
  118. if (mfn >= 0x04000000) {
  119. mfn |= 0xFC000000;
  120. mfn_abs = -mfn;
  121. }
  122. ref_clk = 2 * parent_rate;
  123. if (dbl != 0)
  124. ref_clk *= 2;
  125. ref_clk /= (pdf + 1);
  126. temp = (u64) ref_clk * mfn_abs;
  127. do_div(temp, mfd + 1);
  128. if (mfn < 0)
  129. temp = -temp;
  130. temp = (ref_clk * mfi) + temp;
  131. return temp;
  132. }
  133. static int _clk_pll_set_rate(struct clk *clk, unsigned long rate)
  134. {
  135. u32 reg;
  136. void __iomem *pllbase;
  137. long mfi, pdf, mfn, mfd = 999999;
  138. s64 temp64;
  139. unsigned long quad_parent_rate;
  140. unsigned long pll_hfsm, dp_ctl;
  141. unsigned long parent_rate;
  142. parent_rate = clk_get_rate(clk->parent);
  143. pllbase = _get_pll_base(clk);
  144. quad_parent_rate = 4 * parent_rate;
  145. pdf = mfi = -1;
  146. while (++pdf < 16 && mfi < 5)
  147. mfi = rate * (pdf+1) / quad_parent_rate;
  148. if (mfi > 15)
  149. return -EINVAL;
  150. pdf--;
  151. temp64 = rate * (pdf+1) - quad_parent_rate * mfi;
  152. do_div(temp64, quad_parent_rate/1000000);
  153. mfn = (long)temp64;
  154. dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  155. /* use dpdck0_2 */
  156. __raw_writel(dp_ctl | 0x1000L, pllbase + MXC_PLL_DP_CTL);
  157. pll_hfsm = dp_ctl & MXC_PLL_DP_CTL_HFSM;
  158. if (pll_hfsm == 0) {
  159. reg = mfi << 4 | pdf;
  160. __raw_writel(reg, pllbase + MXC_PLL_DP_OP);
  161. __raw_writel(mfd, pllbase + MXC_PLL_DP_MFD);
  162. __raw_writel(mfn, pllbase + MXC_PLL_DP_MFN);
  163. } else {
  164. reg = mfi << 4 | pdf;
  165. __raw_writel(reg, pllbase + MXC_PLL_DP_HFS_OP);
  166. __raw_writel(mfd, pllbase + MXC_PLL_DP_HFS_MFD);
  167. __raw_writel(mfn, pllbase + MXC_PLL_DP_HFS_MFN);
  168. }
  169. return 0;
  170. }
  171. static int _clk_pll_enable(struct clk *clk)
  172. {
  173. u32 reg;
  174. void __iomem *pllbase;
  175. int i = 0;
  176. pllbase = _get_pll_base(clk);
  177. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) | MXC_PLL_DP_CTL_UPEN;
  178. __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
  179. /* Wait for lock */
  180. do {
  181. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  182. if (reg & MXC_PLL_DP_CTL_LRF)
  183. break;
  184. udelay(1);
  185. } while (++i < MAX_DPLL_WAIT_TRIES);
  186. if (i == MAX_DPLL_WAIT_TRIES) {
  187. pr_err("MX5: pll locking failed\n");
  188. return -EINVAL;
  189. }
  190. return 0;
  191. }
  192. static void _clk_pll_disable(struct clk *clk)
  193. {
  194. u32 reg;
  195. void __iomem *pllbase;
  196. pllbase = _get_pll_base(clk);
  197. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) & ~MXC_PLL_DP_CTL_UPEN;
  198. __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
  199. }
  200. static int _clk_pll1_sw_set_parent(struct clk *clk, struct clk *parent)
  201. {
  202. u32 reg, step;
  203. reg = __raw_readl(MXC_CCM_CCSR);
  204. /* When switching from pll_main_clk to a bypass clock, first select a
  205. * multiplexed clock in 'step_sel', then shift the glitchless mux
  206. * 'pll1_sw_clk_sel'.
  207. *
  208. * When switching back, do it in reverse order
  209. */
  210. if (parent == &pll1_main_clk) {
  211. /* Switch to pll1_main_clk */
  212. reg &= ~MXC_CCM_CCSR_PLL1_SW_CLK_SEL;
  213. __raw_writel(reg, MXC_CCM_CCSR);
  214. /* step_clk mux switched to lp_apm, to save power. */
  215. reg = __raw_readl(MXC_CCM_CCSR);
  216. reg &= ~MXC_CCM_CCSR_STEP_SEL_MASK;
  217. reg |= (MXC_CCM_CCSR_STEP_SEL_LP_APM <<
  218. MXC_CCM_CCSR_STEP_SEL_OFFSET);
  219. } else {
  220. if (parent == &lp_apm_clk) {
  221. step = MXC_CCM_CCSR_STEP_SEL_LP_APM;
  222. } else if (parent == &pll2_sw_clk) {
  223. step = MXC_CCM_CCSR_STEP_SEL_PLL2_DIVIDED;
  224. } else if (parent == &pll3_sw_clk) {
  225. step = MXC_CCM_CCSR_STEP_SEL_PLL3_DIVIDED;
  226. } else
  227. return -EINVAL;
  228. reg &= ~MXC_CCM_CCSR_STEP_SEL_MASK;
  229. reg |= (step << MXC_CCM_CCSR_STEP_SEL_OFFSET);
  230. __raw_writel(reg, MXC_CCM_CCSR);
  231. /* Switch to step_clk */
  232. reg = __raw_readl(MXC_CCM_CCSR);
  233. reg |= MXC_CCM_CCSR_PLL1_SW_CLK_SEL;
  234. }
  235. __raw_writel(reg, MXC_CCM_CCSR);
  236. return 0;
  237. }
  238. static unsigned long clk_pll1_sw_get_rate(struct clk *clk)
  239. {
  240. u32 reg, div;
  241. unsigned long parent_rate;
  242. parent_rate = clk_get_rate(clk->parent);
  243. reg = __raw_readl(MXC_CCM_CCSR);
  244. if (clk->parent == &pll2_sw_clk) {
  245. div = ((reg & MXC_CCM_CCSR_PLL2_PODF_MASK) >>
  246. MXC_CCM_CCSR_PLL2_PODF_OFFSET) + 1;
  247. } else if (clk->parent == &pll3_sw_clk) {
  248. div = ((reg & MXC_CCM_CCSR_PLL3_PODF_MASK) >>
  249. MXC_CCM_CCSR_PLL3_PODF_OFFSET) + 1;
  250. } else
  251. div = 1;
  252. return parent_rate / div;
  253. }
  254. static int _clk_pll2_sw_set_parent(struct clk *clk, struct clk *parent)
  255. {
  256. u32 reg;
  257. reg = __raw_readl(MXC_CCM_CCSR);
  258. if (parent == &pll2_sw_clk)
  259. reg &= ~MXC_CCM_CCSR_PLL2_SW_CLK_SEL;
  260. else
  261. reg |= MXC_CCM_CCSR_PLL2_SW_CLK_SEL;
  262. __raw_writel(reg, MXC_CCM_CCSR);
  263. return 0;
  264. }
  265. static int _clk_lp_apm_set_parent(struct clk *clk, struct clk *parent)
  266. {
  267. u32 reg;
  268. if (parent == &osc_clk)
  269. reg = __raw_readl(MXC_CCM_CCSR) & ~MXC_CCM_CCSR_LP_APM_SEL;
  270. else
  271. return -EINVAL;
  272. __raw_writel(reg, MXC_CCM_CCSR);
  273. return 0;
  274. }
  275. static unsigned long clk_arm_get_rate(struct clk *clk)
  276. {
  277. u32 cacrr, div;
  278. unsigned long parent_rate;
  279. parent_rate = clk_get_rate(clk->parent);
  280. cacrr = __raw_readl(MXC_CCM_CACRR);
  281. div = (cacrr & MXC_CCM_CACRR_ARM_PODF_MASK) + 1;
  282. return parent_rate / div;
  283. }
  284. static int _clk_periph_apm_set_parent(struct clk *clk, struct clk *parent)
  285. {
  286. u32 reg, mux;
  287. int i = 0;
  288. mux = _get_mux(parent, &pll1_sw_clk, &pll3_sw_clk, &lp_apm_clk, NULL);
  289. reg = __raw_readl(MXC_CCM_CBCMR) & ~MXC_CCM_CBCMR_PERIPH_CLK_SEL_MASK;
  290. reg |= mux << MXC_CCM_CBCMR_PERIPH_CLK_SEL_OFFSET;
  291. __raw_writel(reg, MXC_CCM_CBCMR);
  292. /* Wait for lock */
  293. do {
  294. reg = __raw_readl(MXC_CCM_CDHIPR);
  295. if (!(reg & MXC_CCM_CDHIPR_PERIPH_CLK_SEL_BUSY))
  296. break;
  297. udelay(1);
  298. } while (++i < MAX_DPLL_WAIT_TRIES);
  299. if (i == MAX_DPLL_WAIT_TRIES) {
  300. pr_err("MX5: Set parent for periph_apm clock failed\n");
  301. return -EINVAL;
  302. }
  303. return 0;
  304. }
  305. static int _clk_main_bus_set_parent(struct clk *clk, struct clk *parent)
  306. {
  307. u32 reg;
  308. reg = __raw_readl(MXC_CCM_CBCDR);
  309. if (parent == &pll2_sw_clk)
  310. reg &= ~MXC_CCM_CBCDR_PERIPH_CLK_SEL;
  311. else if (parent == &periph_apm_clk)
  312. reg |= MXC_CCM_CBCDR_PERIPH_CLK_SEL;
  313. else
  314. return -EINVAL;
  315. __raw_writel(reg, MXC_CCM_CBCDR);
  316. return 0;
  317. }
  318. static struct clk main_bus_clk = {
  319. .parent = &pll2_sw_clk,
  320. .set_parent = _clk_main_bus_set_parent,
  321. };
  322. static unsigned long clk_ahb_get_rate(struct clk *clk)
  323. {
  324. u32 reg, div;
  325. unsigned long parent_rate;
  326. parent_rate = clk_get_rate(clk->parent);
  327. reg = __raw_readl(MXC_CCM_CBCDR);
  328. div = ((reg & MXC_CCM_CBCDR_AHB_PODF_MASK) >>
  329. MXC_CCM_CBCDR_AHB_PODF_OFFSET) + 1;
  330. return parent_rate / div;
  331. }
  332. static int _clk_ahb_set_rate(struct clk *clk, unsigned long rate)
  333. {
  334. u32 reg, div;
  335. unsigned long parent_rate;
  336. int i = 0;
  337. parent_rate = clk_get_rate(clk->parent);
  338. div = parent_rate / rate;
  339. if (div > 8 || div < 1 || ((parent_rate / div) != rate))
  340. return -EINVAL;
  341. reg = __raw_readl(MXC_CCM_CBCDR);
  342. reg &= ~MXC_CCM_CBCDR_AHB_PODF_MASK;
  343. reg |= (div - 1) << MXC_CCM_CBCDR_AHB_PODF_OFFSET;
  344. __raw_writel(reg, MXC_CCM_CBCDR);
  345. /* Wait for lock */
  346. do {
  347. reg = __raw_readl(MXC_CCM_CDHIPR);
  348. if (!(reg & MXC_CCM_CDHIPR_AHB_PODF_BUSY))
  349. break;
  350. udelay(1);
  351. } while (++i < MAX_DPLL_WAIT_TRIES);
  352. if (i == MAX_DPLL_WAIT_TRIES) {
  353. pr_err("MX5: clk_ahb_set_rate failed\n");
  354. return -EINVAL;
  355. }
  356. return 0;
  357. }
  358. static unsigned long _clk_ahb_round_rate(struct clk *clk,
  359. unsigned long rate)
  360. {
  361. u32 div;
  362. unsigned long parent_rate;
  363. parent_rate = clk_get_rate(clk->parent);
  364. div = parent_rate / rate;
  365. if (div > 8)
  366. div = 8;
  367. else if (div == 0)
  368. div++;
  369. return parent_rate / div;
  370. }
  371. static int _clk_max_enable(struct clk *clk)
  372. {
  373. u32 reg;
  374. _clk_ccgr_enable(clk);
  375. /* Handshake with MAX when LPM is entered. */
  376. reg = __raw_readl(MXC_CCM_CLPCR);
  377. reg &= ~MXC_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  378. __raw_writel(reg, MXC_CCM_CLPCR);
  379. return 0;
  380. }
  381. static void _clk_max_disable(struct clk *clk)
  382. {
  383. u32 reg;
  384. _clk_ccgr_disable_inwait(clk);
  385. /* No Handshake with MAX when LPM is entered as its disabled. */
  386. reg = __raw_readl(MXC_CCM_CLPCR);
  387. reg |= MXC_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  388. __raw_writel(reg, MXC_CCM_CLPCR);
  389. }
  390. static unsigned long clk_ipg_get_rate(struct clk *clk)
  391. {
  392. u32 reg, div;
  393. unsigned long parent_rate;
  394. parent_rate = clk_get_rate(clk->parent);
  395. reg = __raw_readl(MXC_CCM_CBCDR);
  396. div = ((reg & MXC_CCM_CBCDR_IPG_PODF_MASK) >>
  397. MXC_CCM_CBCDR_IPG_PODF_OFFSET) + 1;
  398. return parent_rate / div;
  399. }
  400. static unsigned long clk_ipg_per_get_rate(struct clk *clk)
  401. {
  402. u32 reg, prediv1, prediv2, podf;
  403. unsigned long parent_rate;
  404. parent_rate = clk_get_rate(clk->parent);
  405. if (clk->parent == &main_bus_clk || clk->parent == &lp_apm_clk) {
  406. /* the main_bus_clk is the one before the DVFS engine */
  407. reg = __raw_readl(MXC_CCM_CBCDR);
  408. prediv1 = ((reg & MXC_CCM_CBCDR_PERCLK_PRED1_MASK) >>
  409. MXC_CCM_CBCDR_PERCLK_PRED1_OFFSET) + 1;
  410. prediv2 = ((reg & MXC_CCM_CBCDR_PERCLK_PRED2_MASK) >>
  411. MXC_CCM_CBCDR_PERCLK_PRED2_OFFSET) + 1;
  412. podf = ((reg & MXC_CCM_CBCDR_PERCLK_PODF_MASK) >>
  413. MXC_CCM_CBCDR_PERCLK_PODF_OFFSET) + 1;
  414. return parent_rate / (prediv1 * prediv2 * podf);
  415. } else if (clk->parent == &ipg_clk)
  416. return parent_rate;
  417. else
  418. BUG();
  419. }
  420. static int _clk_ipg_per_set_parent(struct clk *clk, struct clk *parent)
  421. {
  422. u32 reg;
  423. reg = __raw_readl(MXC_CCM_CBCMR);
  424. reg &= ~MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL;
  425. reg &= ~MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL;
  426. if (parent == &ipg_clk)
  427. reg |= MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL;
  428. else if (parent == &lp_apm_clk)
  429. reg |= MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL;
  430. else if (parent != &main_bus_clk)
  431. return -EINVAL;
  432. __raw_writel(reg, MXC_CCM_CBCMR);
  433. return 0;
  434. }
  435. #define clk_nfc_set_parent NULL
  436. static unsigned long clk_nfc_get_rate(struct clk *clk)
  437. {
  438. unsigned long rate;
  439. u32 reg, div;
  440. reg = __raw_readl(MXC_CCM_CBCDR);
  441. div = ((reg & MXC_CCM_CBCDR_NFC_PODF_MASK) >>
  442. MXC_CCM_CBCDR_NFC_PODF_OFFSET) + 1;
  443. rate = clk_get_rate(clk->parent) / div;
  444. WARN_ON(rate == 0);
  445. return rate;
  446. }
  447. static unsigned long clk_nfc_round_rate(struct clk *clk,
  448. unsigned long rate)
  449. {
  450. u32 div;
  451. unsigned long parent_rate = clk_get_rate(clk->parent);
  452. if (!rate)
  453. return -EINVAL;
  454. div = parent_rate / rate;
  455. if (parent_rate % rate)
  456. div++;
  457. if (div > 8)
  458. return -EINVAL;
  459. return parent_rate / div;
  460. }
  461. static int clk_nfc_set_rate(struct clk *clk, unsigned long rate)
  462. {
  463. u32 reg, div;
  464. div = clk_get_rate(clk->parent) / rate;
  465. if (div == 0)
  466. div++;
  467. if (((clk_get_rate(clk->parent) / div) != rate) || (div > 8))
  468. return -EINVAL;
  469. reg = __raw_readl(MXC_CCM_CBCDR);
  470. reg &= ~MXC_CCM_CBCDR_NFC_PODF_MASK;
  471. reg |= (div - 1) << MXC_CCM_CBCDR_NFC_PODF_OFFSET;
  472. __raw_writel(reg, MXC_CCM_CBCDR);
  473. while (__raw_readl(MXC_CCM_CDHIPR) &
  474. MXC_CCM_CDHIPR_NFC_IPG_INT_MEM_PODF_BUSY){
  475. }
  476. return 0;
  477. }
  478. static unsigned long get_high_reference_clock_rate(struct clk *clk)
  479. {
  480. return external_high_reference;
  481. }
  482. static unsigned long get_low_reference_clock_rate(struct clk *clk)
  483. {
  484. return external_low_reference;
  485. }
  486. static unsigned long get_oscillator_reference_clock_rate(struct clk *clk)
  487. {
  488. return oscillator_reference;
  489. }
  490. static unsigned long get_ckih2_reference_clock_rate(struct clk *clk)
  491. {
  492. return ckih2_reference;
  493. }
  494. static unsigned long clk_emi_slow_get_rate(struct clk *clk)
  495. {
  496. u32 reg, div;
  497. reg = __raw_readl(MXC_CCM_CBCDR);
  498. div = ((reg & MXC_CCM_CBCDR_EMI_PODF_MASK) >>
  499. MXC_CCM_CBCDR_EMI_PODF_OFFSET) + 1;
  500. return clk_get_rate(clk->parent) / div;
  501. }
  502. /* External high frequency clock */
  503. static struct clk ckih_clk = {
  504. .get_rate = get_high_reference_clock_rate,
  505. };
  506. static struct clk ckih2_clk = {
  507. .get_rate = get_ckih2_reference_clock_rate,
  508. };
  509. static struct clk osc_clk = {
  510. .get_rate = get_oscillator_reference_clock_rate,
  511. };
  512. /* External low frequency (32kHz) clock */
  513. static struct clk ckil_clk = {
  514. .get_rate = get_low_reference_clock_rate,
  515. };
  516. static struct clk pll1_main_clk = {
  517. .parent = &osc_clk,
  518. .get_rate = clk_pll_get_rate,
  519. .enable = _clk_pll_enable,
  520. .disable = _clk_pll_disable,
  521. };
  522. /* Clock tree block diagram (WIP):
  523. * CCM: Clock Controller Module
  524. *
  525. * PLL output -> |
  526. * | CCM Switcher -> CCM_CLK_ROOT_GEN ->
  527. * PLL bypass -> |
  528. *
  529. */
  530. /* PLL1 SW supplies to ARM core */
  531. static struct clk pll1_sw_clk = {
  532. .parent = &pll1_main_clk,
  533. .set_parent = _clk_pll1_sw_set_parent,
  534. .get_rate = clk_pll1_sw_get_rate,
  535. };
  536. /* PLL2 SW supplies to AXI/AHB/IP buses */
  537. static struct clk pll2_sw_clk = {
  538. .parent = &osc_clk,
  539. .get_rate = clk_pll_get_rate,
  540. .set_rate = _clk_pll_set_rate,
  541. .set_parent = _clk_pll2_sw_set_parent,
  542. .enable = _clk_pll_enable,
  543. .disable = _clk_pll_disable,
  544. };
  545. /* PLL3 SW supplies to serial clocks like USB, SSI, etc. */
  546. static struct clk pll3_sw_clk = {
  547. .parent = &osc_clk,
  548. .set_rate = _clk_pll_set_rate,
  549. .get_rate = clk_pll_get_rate,
  550. .enable = _clk_pll_enable,
  551. .disable = _clk_pll_disable,
  552. };
  553. /* Low-power Audio Playback Mode clock */
  554. static struct clk lp_apm_clk = {
  555. .parent = &osc_clk,
  556. .set_parent = _clk_lp_apm_set_parent,
  557. };
  558. static struct clk periph_apm_clk = {
  559. .parent = &pll1_sw_clk,
  560. .set_parent = _clk_periph_apm_set_parent,
  561. };
  562. static struct clk cpu_clk = {
  563. .parent = &pll1_sw_clk,
  564. .get_rate = clk_arm_get_rate,
  565. };
  566. static struct clk ahb_clk = {
  567. .parent = &main_bus_clk,
  568. .get_rate = clk_ahb_get_rate,
  569. .set_rate = _clk_ahb_set_rate,
  570. .round_rate = _clk_ahb_round_rate,
  571. };
  572. /* Main IP interface clock for access to registers */
  573. static struct clk ipg_clk = {
  574. .parent = &ahb_clk,
  575. .get_rate = clk_ipg_get_rate,
  576. };
  577. static struct clk ipg_perclk = {
  578. .parent = &lp_apm_clk,
  579. .get_rate = clk_ipg_per_get_rate,
  580. .set_parent = _clk_ipg_per_set_parent,
  581. };
  582. static struct clk ahb_max_clk = {
  583. .parent = &ahb_clk,
  584. .enable_reg = MXC_CCM_CCGR0,
  585. .enable_shift = MXC_CCM_CCGRx_CG14_OFFSET,
  586. .enable = _clk_max_enable,
  587. .disable = _clk_max_disable,
  588. };
  589. static struct clk aips_tz1_clk = {
  590. .parent = &ahb_clk,
  591. .secondary = &ahb_max_clk,
  592. .enable_reg = MXC_CCM_CCGR0,
  593. .enable_shift = MXC_CCM_CCGRx_CG12_OFFSET,
  594. .enable = _clk_ccgr_enable,
  595. .disable = _clk_ccgr_disable_inwait,
  596. };
  597. static struct clk aips_tz2_clk = {
  598. .parent = &ahb_clk,
  599. .secondary = &ahb_max_clk,
  600. .enable_reg = MXC_CCM_CCGR0,
  601. .enable_shift = MXC_CCM_CCGRx_CG13_OFFSET,
  602. .enable = _clk_ccgr_enable,
  603. .disable = _clk_ccgr_disable_inwait,
  604. };
  605. static struct clk gpt_32k_clk = {
  606. .id = 0,
  607. .parent = &ckil_clk,
  608. };
  609. static struct clk kpp_clk = {
  610. .id = 0,
  611. };
  612. static struct clk emi_slow_clk = {
  613. .parent = &pll2_sw_clk,
  614. .enable_reg = MXC_CCM_CCGR5,
  615. .enable_shift = MXC_CCM_CCGRx_CG8_OFFSET,
  616. .enable = _clk_ccgr_enable,
  617. .disable = _clk_ccgr_disable_inwait,
  618. .get_rate = clk_emi_slow_get_rate,
  619. };
  620. #define DEFINE_CLOCK1(name, i, er, es, pfx, p, s) \
  621. static struct clk name = { \
  622. .id = i, \
  623. .enable_reg = er, \
  624. .enable_shift = es, \
  625. .get_rate = pfx##_get_rate, \
  626. .set_rate = pfx##_set_rate, \
  627. .round_rate = pfx##_round_rate, \
  628. .set_parent = pfx##_set_parent, \
  629. .enable = _clk_ccgr_enable, \
  630. .disable = _clk_ccgr_disable, \
  631. .parent = p, \
  632. .secondary = s, \
  633. }
  634. #define CLK_GET_RATE(name, nr, bitsname) \
  635. static unsigned long clk_##name##_get_rate(struct clk *clk) \
  636. { \
  637. u32 reg, pred, podf; \
  638. \
  639. reg = __raw_readl(MXC_CCM_CSCDR##nr); \
  640. pred = (reg & MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_MASK) \
  641. >> MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_OFFSET; \
  642. podf = (reg & MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_MASK) \
  643. >> MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_OFFSET; \
  644. \
  645. return DIV_ROUND_CLOSEST(clk_get_rate(clk->parent), \
  646. (pred + 1) * (podf + 1)); \
  647. }
  648. #define CLK_SET_PARENT(name, nr, bitsname) \
  649. static int clk_##name##_set_parent(struct clk *clk, struct clk *parent) \
  650. { \
  651. u32 reg, mux; \
  652. \
  653. mux = _get_mux(parent, &pll1_sw_clk, &pll2_sw_clk, \
  654. &pll3_sw_clk, &lp_apm_clk); \
  655. reg = __raw_readl(MXC_CCM_CSCMR##nr) & \
  656. ~MXC_CCM_CSCMR##nr##_##bitsname##_CLK_SEL_MASK; \
  657. reg |= mux << MXC_CCM_CSCMR##nr##_##bitsname##_CLK_SEL_OFFSET; \
  658. __raw_writel(reg, MXC_CCM_CSCMR##nr); \
  659. \
  660. return 0; \
  661. }
  662. /* UART */
  663. CLK_GET_RATE(uart, 1, UART)
  664. CLK_SET_PARENT(uart, 1, UART)
  665. static struct clk uart_root_clk = {
  666. .parent = &pll2_sw_clk,
  667. .get_rate = clk_uart_get_rate,
  668. .set_parent = clk_uart_set_parent,
  669. };
  670. /* USBOH3 */
  671. CLK_GET_RATE(usboh3, 1, USBOH3)
  672. CLK_SET_PARENT(usboh3, 1, USBOH3)
  673. static struct clk usboh3_clk = {
  674. .parent = &pll2_sw_clk,
  675. .get_rate = clk_usboh3_get_rate,
  676. .set_parent = clk_usboh3_set_parent,
  677. };
  678. /* eCSPI */
  679. CLK_GET_RATE(ecspi, 2, CSPI)
  680. CLK_SET_PARENT(ecspi, 1, CSPI)
  681. static struct clk ecspi_main_clk = {
  682. .parent = &pll3_sw_clk,
  683. .get_rate = clk_ecspi_get_rate,
  684. .set_parent = clk_ecspi_set_parent,
  685. };
  686. #define DEFINE_CLOCK_FULL(name, i, er, es, gr, sr, e, d, p, s) \
  687. static struct clk name = { \
  688. .id = i, \
  689. .enable_reg = er, \
  690. .enable_shift = es, \
  691. .get_rate = gr, \
  692. .set_rate = sr, \
  693. .enable = e, \
  694. .disable = d, \
  695. .parent = p, \
  696. .secondary = s, \
  697. }
  698. #define DEFINE_CLOCK(name, i, er, es, gr, sr, p, s) \
  699. DEFINE_CLOCK_FULL(name, i, er, es, gr, sr, _clk_ccgr_enable, _clk_ccgr_disable, p, s)
  700. /* Shared peripheral bus arbiter */
  701. DEFINE_CLOCK(spba_clk, 0, MXC_CCM_CCGR5, MXC_CCM_CCGRx_CG0_OFFSET,
  702. NULL, NULL, &ipg_clk, NULL);
  703. /* UART */
  704. DEFINE_CLOCK(uart1_ipg_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG3_OFFSET,
  705. NULL, NULL, &ipg_clk, &aips_tz1_clk);
  706. DEFINE_CLOCK(uart2_ipg_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG5_OFFSET,
  707. NULL, NULL, &ipg_clk, &aips_tz1_clk);
  708. DEFINE_CLOCK(uart3_ipg_clk, 2, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG7_OFFSET,
  709. NULL, NULL, &ipg_clk, &spba_clk);
  710. DEFINE_CLOCK(uart1_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG4_OFFSET,
  711. NULL, NULL, &uart_root_clk, &uart1_ipg_clk);
  712. DEFINE_CLOCK(uart2_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG6_OFFSET,
  713. NULL, NULL, &uart_root_clk, &uart2_ipg_clk);
  714. DEFINE_CLOCK(uart3_clk, 2, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG8_OFFSET,
  715. NULL, NULL, &uart_root_clk, &uart3_ipg_clk);
  716. /* GPT */
  717. DEFINE_CLOCK(gpt_ipg_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG10_OFFSET,
  718. NULL, NULL, &ipg_clk, NULL);
  719. DEFINE_CLOCK(gpt_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG9_OFFSET,
  720. NULL, NULL, &ipg_clk, &gpt_ipg_clk);
  721. /* I2C */
  722. DEFINE_CLOCK(i2c1_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG9_OFFSET,
  723. NULL, NULL, &ipg_clk, NULL);
  724. DEFINE_CLOCK(i2c2_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG10_OFFSET,
  725. NULL, NULL, &ipg_clk, NULL);
  726. DEFINE_CLOCK(hsi2c_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG11_OFFSET,
  727. NULL, NULL, &ipg_clk, NULL);
  728. /* FEC */
  729. DEFINE_CLOCK(fec_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG12_OFFSET,
  730. NULL, NULL, &ipg_clk, NULL);
  731. /* NFC */
  732. DEFINE_CLOCK1(nfc_clk, 0, MXC_CCM_CCGR5, MXC_CCM_CCGRx_CG10_OFFSET,
  733. clk_nfc, &emi_slow_clk, NULL);
  734. /* SSI */
  735. DEFINE_CLOCK(ssi1_ipg_clk, 0, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG8_OFFSET,
  736. NULL, NULL, &ipg_clk, NULL);
  737. DEFINE_CLOCK(ssi1_clk, 0, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG9_OFFSET,
  738. NULL, NULL, &pll3_sw_clk, &ssi1_ipg_clk);
  739. DEFINE_CLOCK(ssi2_ipg_clk, 1, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG10_OFFSET,
  740. NULL, NULL, &ipg_clk, NULL);
  741. DEFINE_CLOCK(ssi2_clk, 1, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG11_OFFSET,
  742. NULL, NULL, &pll3_sw_clk, &ssi2_ipg_clk);
  743. /* eCSPI */
  744. DEFINE_CLOCK_FULL(ecspi1_ipg_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG9_OFFSET,
  745. NULL, NULL, _clk_ccgr_enable_inrun, _clk_ccgr_disable,
  746. &ipg_clk, &spba_clk);
  747. DEFINE_CLOCK(ecspi1_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG10_OFFSET,
  748. NULL, NULL, &ecspi_main_clk, &ecspi1_ipg_clk);
  749. DEFINE_CLOCK_FULL(ecspi2_ipg_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG11_OFFSET,
  750. NULL, NULL, _clk_ccgr_enable_inrun, _clk_ccgr_disable,
  751. &ipg_clk, &aips_tz2_clk);
  752. DEFINE_CLOCK(ecspi2_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG12_OFFSET,
  753. NULL, NULL, &ecspi_main_clk, &ecspi2_ipg_clk);
  754. /* CSPI */
  755. DEFINE_CLOCK(cspi_ipg_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG9_OFFSET,
  756. NULL, NULL, &ipg_clk, &aips_tz2_clk);
  757. DEFINE_CLOCK(cspi_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG13_OFFSET,
  758. NULL, NULL, &ipg_clk, &cspi_ipg_clk);
  759. /* SDMA */
  760. DEFINE_CLOCK(sdma_clk, 1, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG15_OFFSET,
  761. NULL, NULL, &ahb_clk, NULL);
  762. #define _REGISTER_CLOCK(d, n, c) \
  763. { \
  764. .dev_id = d, \
  765. .con_id = n, \
  766. .clk = &c, \
  767. },
  768. static struct clk_lookup lookups[] = {
  769. _REGISTER_CLOCK("imx-uart.0", NULL, uart1_clk)
  770. _REGISTER_CLOCK("imx-uart.1", NULL, uart2_clk)
  771. _REGISTER_CLOCK("imx-uart.2", NULL, uart3_clk)
  772. _REGISTER_CLOCK(NULL, "gpt", gpt_clk)
  773. _REGISTER_CLOCK("fec.0", NULL, fec_clk)
  774. _REGISTER_CLOCK("imx-i2c.0", NULL, i2c1_clk)
  775. _REGISTER_CLOCK("imx-i2c.1", NULL, i2c2_clk)
  776. _REGISTER_CLOCK("imx-i2c.2", NULL, hsi2c_clk)
  777. _REGISTER_CLOCK("mxc-ehci.0", "usb", usboh3_clk)
  778. _REGISTER_CLOCK("mxc-ehci.0", "usb_ahb", ahb_clk)
  779. _REGISTER_CLOCK("mxc-ehci.1", "usb", usboh3_clk)
  780. _REGISTER_CLOCK("mxc-ehci.1", "usb_ahb", ahb_clk)
  781. _REGISTER_CLOCK("fsl-usb2-udc", "usb", usboh3_clk)
  782. _REGISTER_CLOCK("fsl-usb2-udc", "usb_ahb", ahb_clk)
  783. _REGISTER_CLOCK("imx-keypad.0", NULL, kpp_clk)
  784. _REGISTER_CLOCK("mxc_nand", NULL, nfc_clk)
  785. _REGISTER_CLOCK("imx-ssi.0", NULL, ssi1_clk)
  786. _REGISTER_CLOCK("imx-ssi.1", NULL, ssi2_clk)
  787. _REGISTER_CLOCK("imx-sdma", NULL, sdma_clk)
  788. _REGISTER_CLOCK(NULL, "ckih", ckih_clk)
  789. _REGISTER_CLOCK(NULL, "ckih2", ckih2_clk)
  790. _REGISTER_CLOCK(NULL, "gpt_32k", gpt_32k_clk)
  791. _REGISTER_CLOCK("imx51-ecspi.0", NULL, ecspi1_clk)
  792. _REGISTER_CLOCK("imx51-ecspi.1", NULL, ecspi2_clk)
  793. _REGISTER_CLOCK("imx51-cspi.0", NULL, cspi_clk)
  794. };
  795. static void clk_tree_init(void)
  796. {
  797. u32 reg;
  798. ipg_perclk.set_parent(&ipg_perclk, &lp_apm_clk);
  799. /*
  800. * Initialise the IPG PER CLK dividers to 3. IPG_PER_CLK should be at
  801. * 8MHz, its derived from lp_apm.
  802. *
  803. * FIXME: Verify if true for all boards
  804. */
  805. reg = __raw_readl(MXC_CCM_CBCDR);
  806. reg &= ~MXC_CCM_CBCDR_PERCLK_PRED1_MASK;
  807. reg &= ~MXC_CCM_CBCDR_PERCLK_PRED2_MASK;
  808. reg &= ~MXC_CCM_CBCDR_PERCLK_PODF_MASK;
  809. reg |= (2 << MXC_CCM_CBCDR_PERCLK_PRED1_OFFSET);
  810. __raw_writel(reg, MXC_CCM_CBCDR);
  811. }
  812. int __init mx51_clocks_init(unsigned long ckil, unsigned long osc,
  813. unsigned long ckih1, unsigned long ckih2)
  814. {
  815. int i;
  816. external_low_reference = ckil;
  817. external_high_reference = ckih1;
  818. ckih2_reference = ckih2;
  819. oscillator_reference = osc;
  820. for (i = 0; i < ARRAY_SIZE(lookups); i++)
  821. clkdev_add(&lookups[i]);
  822. clk_tree_init();
  823. clk_enable(&cpu_clk);
  824. clk_enable(&main_bus_clk);
  825. /* set the usboh3_clk parent to pll2_sw_clk */
  826. clk_set_parent(&usboh3_clk, &pll2_sw_clk);
  827. /* System timer */
  828. mxc_timer_init(&gpt_clk, MX51_IO_ADDRESS(MX51_GPT1_BASE_ADDR),
  829. MX51_MXC_INT_GPT);
  830. return 0;
  831. }