pch_gbe_main.c 69 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471
  1. /*
  2. * Copyright (C) 1999 - 2010 Intel Corporation.
  3. * Copyright (C) 2010 OKI SEMICONDUCTOR CO., LTD.
  4. *
  5. * This code was derived from the Intel e1000e Linux driver.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include "pch_gbe.h"
  21. #include "pch_gbe_api.h"
  22. #define DRV_VERSION "1.00"
  23. const char pch_driver_version[] = DRV_VERSION;
  24. #define PCI_DEVICE_ID_INTEL_IOH1_GBE 0x8802 /* Pci device ID */
  25. #define PCH_GBE_MAR_ENTRIES 16
  26. #define PCH_GBE_SHORT_PKT 64
  27. #define DSC_INIT16 0xC000
  28. #define PCH_GBE_DMA_ALIGN 0
  29. #define PCH_GBE_WATCHDOG_PERIOD (1 * HZ) /* watchdog time */
  30. #define PCH_GBE_COPYBREAK_DEFAULT 256
  31. #define PCH_GBE_PCI_BAR 1
  32. #define PCH_GBE_TX_WEIGHT 64
  33. #define PCH_GBE_RX_WEIGHT 64
  34. #define PCH_GBE_RX_BUFFER_WRITE 16
  35. /* Initialize the wake-on-LAN settings */
  36. #define PCH_GBE_WL_INIT_SETTING (PCH_GBE_WLC_MP)
  37. #define PCH_GBE_MAC_RGMII_CTRL_SETTING ( \
  38. PCH_GBE_CHIP_TYPE_INTERNAL | \
  39. PCH_GBE_RGMII_MODE_RGMII | \
  40. PCH_GBE_CRS_SEL \
  41. )
  42. /* Ethertype field values */
  43. #define PCH_GBE_MAX_JUMBO_FRAME_SIZE 10318
  44. #define PCH_GBE_FRAME_SIZE_2048 2048
  45. #define PCH_GBE_FRAME_SIZE_4096 4096
  46. #define PCH_GBE_FRAME_SIZE_8192 8192
  47. #define PCH_GBE_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
  48. #define PCH_GBE_RX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_rx_desc)
  49. #define PCH_GBE_TX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_tx_desc)
  50. #define PCH_GBE_DESC_UNUSED(R) \
  51. ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
  52. (R)->next_to_clean - (R)->next_to_use - 1)
  53. /* Pause packet value */
  54. #define PCH_GBE_PAUSE_PKT1_VALUE 0x00C28001
  55. #define PCH_GBE_PAUSE_PKT2_VALUE 0x00000100
  56. #define PCH_GBE_PAUSE_PKT4_VALUE 0x01000888
  57. #define PCH_GBE_PAUSE_PKT5_VALUE 0x0000FFFF
  58. #define PCH_GBE_ETH_ALEN 6
  59. /* This defines the bits that are set in the Interrupt Mask
  60. * Set/Read Register. Each bit is documented below:
  61. * o RXT0 = Receiver Timer Interrupt (ring 0)
  62. * o TXDW = Transmit Descriptor Written Back
  63. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  64. * o RXSEQ = Receive Sequence Error
  65. * o LSC = Link Status Change
  66. */
  67. #define PCH_GBE_INT_ENABLE_MASK ( \
  68. PCH_GBE_INT_RX_DMA_CMPLT | \
  69. PCH_GBE_INT_RX_DSC_EMP | \
  70. PCH_GBE_INT_WOL_DET | \
  71. PCH_GBE_INT_TX_CMPLT \
  72. )
  73. static unsigned int copybreak __read_mostly = PCH_GBE_COPYBREAK_DEFAULT;
  74. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg);
  75. static void pch_gbe_mdio_write(struct net_device *netdev, int addr, int reg,
  76. int data);
  77. /**
  78. * pch_gbe_mac_read_mac_addr - Read MAC address
  79. * @hw: Pointer to the HW structure
  80. * Returns
  81. * 0: Successful.
  82. */
  83. s32 pch_gbe_mac_read_mac_addr(struct pch_gbe_hw *hw)
  84. {
  85. u32 adr1a, adr1b;
  86. adr1a = ioread32(&hw->reg->mac_adr[0].high);
  87. adr1b = ioread32(&hw->reg->mac_adr[0].low);
  88. hw->mac.addr[0] = (u8)(adr1a & 0xFF);
  89. hw->mac.addr[1] = (u8)((adr1a >> 8) & 0xFF);
  90. hw->mac.addr[2] = (u8)((adr1a >> 16) & 0xFF);
  91. hw->mac.addr[3] = (u8)((adr1a >> 24) & 0xFF);
  92. hw->mac.addr[4] = (u8)(adr1b & 0xFF);
  93. hw->mac.addr[5] = (u8)((adr1b >> 8) & 0xFF);
  94. pr_debug("hw->mac.addr : %pM\n", hw->mac.addr);
  95. return 0;
  96. }
  97. /**
  98. * pch_gbe_wait_clr_bit - Wait to clear a bit
  99. * @reg: Pointer of register
  100. * @busy: Busy bit
  101. */
  102. static void pch_gbe_wait_clr_bit(void *reg, u32 bit)
  103. {
  104. u32 tmp;
  105. /* wait busy */
  106. tmp = 1000;
  107. while ((ioread32(reg) & bit) && --tmp)
  108. cpu_relax();
  109. if (!tmp)
  110. pr_err("Error: busy bit is not cleared\n");
  111. }
  112. /**
  113. * pch_gbe_mac_mar_set - Set MAC address register
  114. * @hw: Pointer to the HW structure
  115. * @addr: Pointer to the MAC address
  116. * @index: MAC address array register
  117. */
  118. static void pch_gbe_mac_mar_set(struct pch_gbe_hw *hw, u8 * addr, u32 index)
  119. {
  120. u32 mar_low, mar_high, adrmask;
  121. pr_debug("index : 0x%x\n", index);
  122. /*
  123. * HW expects these in little endian so we reverse the byte order
  124. * from network order (big endian) to little endian
  125. */
  126. mar_high = ((u32) addr[0] | ((u32) addr[1] << 8) |
  127. ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
  128. mar_low = ((u32) addr[4] | ((u32) addr[5] << 8));
  129. /* Stop the MAC Address of index. */
  130. adrmask = ioread32(&hw->reg->ADDR_MASK);
  131. iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
  132. /* wait busy */
  133. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  134. /* Set the MAC address to the MAC address 1A/1B register */
  135. iowrite32(mar_high, &hw->reg->mac_adr[index].high);
  136. iowrite32(mar_low, &hw->reg->mac_adr[index].low);
  137. /* Start the MAC address of index */
  138. iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
  139. /* wait busy */
  140. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  141. }
  142. /**
  143. * pch_gbe_mac_reset_hw - Reset hardware
  144. * @hw: Pointer to the HW structure
  145. */
  146. static void pch_gbe_mac_reset_hw(struct pch_gbe_hw *hw)
  147. {
  148. /* Read the MAC address. and store to the private data */
  149. pch_gbe_mac_read_mac_addr(hw);
  150. iowrite32(PCH_GBE_ALL_RST, &hw->reg->RESET);
  151. #ifdef PCH_GBE_MAC_IFOP_RGMII
  152. iowrite32(PCH_GBE_MODE_GMII_ETHER, &hw->reg->MODE);
  153. #endif
  154. pch_gbe_wait_clr_bit(&hw->reg->RESET, PCH_GBE_ALL_RST);
  155. /* Setup the receive address */
  156. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  157. return;
  158. }
  159. /**
  160. * pch_gbe_mac_init_rx_addrs - Initialize receive address's
  161. * @hw: Pointer to the HW structure
  162. * @mar_count: Receive address registers
  163. */
  164. static void pch_gbe_mac_init_rx_addrs(struct pch_gbe_hw *hw, u16 mar_count)
  165. {
  166. u32 i;
  167. /* Setup the receive address */
  168. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  169. /* Zero out the other receive addresses */
  170. for (i = 1; i < mar_count; i++) {
  171. iowrite32(0, &hw->reg->mac_adr[i].high);
  172. iowrite32(0, &hw->reg->mac_adr[i].low);
  173. }
  174. iowrite32(0xFFFE, &hw->reg->ADDR_MASK);
  175. /* wait busy */
  176. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  177. }
  178. /**
  179. * pch_gbe_mac_mc_addr_list_update - Update Multicast addresses
  180. * @hw: Pointer to the HW structure
  181. * @mc_addr_list: Array of multicast addresses to program
  182. * @mc_addr_count: Number of multicast addresses to program
  183. * @mar_used_count: The first MAC Address register free to program
  184. * @mar_total_num: Total number of supported MAC Address Registers
  185. */
  186. static void pch_gbe_mac_mc_addr_list_update(struct pch_gbe_hw *hw,
  187. u8 *mc_addr_list, u32 mc_addr_count,
  188. u32 mar_used_count, u32 mar_total_num)
  189. {
  190. u32 i, adrmask;
  191. /* Load the first set of multicast addresses into the exact
  192. * filters (RAR). If there are not enough to fill the RAR
  193. * array, clear the filters.
  194. */
  195. for (i = mar_used_count; i < mar_total_num; i++) {
  196. if (mc_addr_count) {
  197. pch_gbe_mac_mar_set(hw, mc_addr_list, i);
  198. mc_addr_count--;
  199. mc_addr_list += PCH_GBE_ETH_ALEN;
  200. } else {
  201. /* Clear MAC address mask */
  202. adrmask = ioread32(&hw->reg->ADDR_MASK);
  203. iowrite32((adrmask | (0x0001 << i)),
  204. &hw->reg->ADDR_MASK);
  205. /* wait busy */
  206. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  207. /* Clear MAC address */
  208. iowrite32(0, &hw->reg->mac_adr[i].high);
  209. iowrite32(0, &hw->reg->mac_adr[i].low);
  210. }
  211. }
  212. }
  213. /**
  214. * pch_gbe_mac_force_mac_fc - Force the MAC's flow control settings
  215. * @hw: Pointer to the HW structure
  216. * Returns
  217. * 0: Successful.
  218. * Negative value: Failed.
  219. */
  220. s32 pch_gbe_mac_force_mac_fc(struct pch_gbe_hw *hw)
  221. {
  222. struct pch_gbe_mac_info *mac = &hw->mac;
  223. u32 rx_fctrl;
  224. pr_debug("mac->fc = %u\n", mac->fc);
  225. rx_fctrl = ioread32(&hw->reg->RX_FCTRL);
  226. switch (mac->fc) {
  227. case PCH_GBE_FC_NONE:
  228. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  229. mac->tx_fc_enable = false;
  230. break;
  231. case PCH_GBE_FC_RX_PAUSE:
  232. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  233. mac->tx_fc_enable = false;
  234. break;
  235. case PCH_GBE_FC_TX_PAUSE:
  236. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  237. mac->tx_fc_enable = true;
  238. break;
  239. case PCH_GBE_FC_FULL:
  240. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  241. mac->tx_fc_enable = true;
  242. break;
  243. default:
  244. pr_err("Flow control param set incorrectly\n");
  245. return -EINVAL;
  246. }
  247. if (mac->link_duplex == DUPLEX_HALF)
  248. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  249. iowrite32(rx_fctrl, &hw->reg->RX_FCTRL);
  250. pr_debug("RX_FCTRL reg : 0x%08x mac->tx_fc_enable : %d\n",
  251. ioread32(&hw->reg->RX_FCTRL), mac->tx_fc_enable);
  252. return 0;
  253. }
  254. /**
  255. * pch_gbe_mac_set_wol_event - Set wake-on-lan event
  256. * @hw: Pointer to the HW structure
  257. * @wu_evt: Wake up event
  258. */
  259. static void pch_gbe_mac_set_wol_event(struct pch_gbe_hw *hw, u32 wu_evt)
  260. {
  261. u32 addr_mask;
  262. pr_debug("wu_evt : 0x%08x ADDR_MASK reg : 0x%08x\n",
  263. wu_evt, ioread32(&hw->reg->ADDR_MASK));
  264. if (wu_evt) {
  265. /* Set Wake-On-Lan address mask */
  266. addr_mask = ioread32(&hw->reg->ADDR_MASK);
  267. iowrite32(addr_mask, &hw->reg->WOL_ADDR_MASK);
  268. /* wait busy */
  269. pch_gbe_wait_clr_bit(&hw->reg->WOL_ADDR_MASK, PCH_GBE_WLA_BUSY);
  270. iowrite32(0, &hw->reg->WOL_ST);
  271. iowrite32((wu_evt | PCH_GBE_WLC_WOL_MODE), &hw->reg->WOL_CTRL);
  272. iowrite32(0x02, &hw->reg->TCPIP_ACC);
  273. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  274. } else {
  275. iowrite32(0, &hw->reg->WOL_CTRL);
  276. iowrite32(0, &hw->reg->WOL_ST);
  277. }
  278. return;
  279. }
  280. /**
  281. * pch_gbe_mac_ctrl_miim - Control MIIM interface
  282. * @hw: Pointer to the HW structure
  283. * @addr: Address of PHY
  284. * @dir: Operetion. (Write or Read)
  285. * @reg: Access register of PHY
  286. * @data: Write data.
  287. *
  288. * Returns: Read date.
  289. */
  290. u16 pch_gbe_mac_ctrl_miim(struct pch_gbe_hw *hw, u32 addr, u32 dir, u32 reg,
  291. u16 data)
  292. {
  293. u32 data_out = 0;
  294. unsigned int i;
  295. unsigned long flags;
  296. spin_lock_irqsave(&hw->miim_lock, flags);
  297. for (i = 100; i; --i) {
  298. if ((ioread32(&hw->reg->MIIM) & PCH_GBE_MIIM_OPER_READY))
  299. break;
  300. udelay(20);
  301. }
  302. if (i == 0) {
  303. pr_err("pch-gbe.miim won't go Ready\n");
  304. spin_unlock_irqrestore(&hw->miim_lock, flags);
  305. return 0; /* No way to indicate timeout error */
  306. }
  307. iowrite32(((reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
  308. (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
  309. dir | data), &hw->reg->MIIM);
  310. for (i = 0; i < 100; i++) {
  311. udelay(20);
  312. data_out = ioread32(&hw->reg->MIIM);
  313. if ((data_out & PCH_GBE_MIIM_OPER_READY))
  314. break;
  315. }
  316. spin_unlock_irqrestore(&hw->miim_lock, flags);
  317. pr_debug("PHY %s: reg=%d, data=0x%04X\n",
  318. dir == PCH_GBE_MIIM_OPER_READ ? "READ" : "WRITE", reg,
  319. dir == PCH_GBE_MIIM_OPER_READ ? data_out : data);
  320. return (u16) data_out;
  321. }
  322. /**
  323. * pch_gbe_mac_set_pause_packet - Set pause packet
  324. * @hw: Pointer to the HW structure
  325. */
  326. static void pch_gbe_mac_set_pause_packet(struct pch_gbe_hw *hw)
  327. {
  328. unsigned long tmp2, tmp3;
  329. /* Set Pause packet */
  330. tmp2 = hw->mac.addr[1];
  331. tmp2 = (tmp2 << 8) | hw->mac.addr[0];
  332. tmp2 = PCH_GBE_PAUSE_PKT2_VALUE | (tmp2 << 16);
  333. tmp3 = hw->mac.addr[5];
  334. tmp3 = (tmp3 << 8) | hw->mac.addr[4];
  335. tmp3 = (tmp3 << 8) | hw->mac.addr[3];
  336. tmp3 = (tmp3 << 8) | hw->mac.addr[2];
  337. iowrite32(PCH_GBE_PAUSE_PKT1_VALUE, &hw->reg->PAUSE_PKT1);
  338. iowrite32(tmp2, &hw->reg->PAUSE_PKT2);
  339. iowrite32(tmp3, &hw->reg->PAUSE_PKT3);
  340. iowrite32(PCH_GBE_PAUSE_PKT4_VALUE, &hw->reg->PAUSE_PKT4);
  341. iowrite32(PCH_GBE_PAUSE_PKT5_VALUE, &hw->reg->PAUSE_PKT5);
  342. /* Transmit Pause Packet */
  343. iowrite32(PCH_GBE_PS_PKT_RQ, &hw->reg->PAUSE_REQ);
  344. pr_debug("PAUSE_PKT1-5 reg : 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  345. ioread32(&hw->reg->PAUSE_PKT1), ioread32(&hw->reg->PAUSE_PKT2),
  346. ioread32(&hw->reg->PAUSE_PKT3), ioread32(&hw->reg->PAUSE_PKT4),
  347. ioread32(&hw->reg->PAUSE_PKT5));
  348. return;
  349. }
  350. /**
  351. * pch_gbe_alloc_queues - Allocate memory for all rings
  352. * @adapter: Board private structure to initialize
  353. * Returns
  354. * 0: Successfully
  355. * Negative value: Failed
  356. */
  357. static int pch_gbe_alloc_queues(struct pch_gbe_adapter *adapter)
  358. {
  359. int size;
  360. size = (int)sizeof(struct pch_gbe_tx_ring);
  361. adapter->tx_ring = kzalloc(size, GFP_KERNEL);
  362. if (!adapter->tx_ring)
  363. return -ENOMEM;
  364. size = (int)sizeof(struct pch_gbe_rx_ring);
  365. adapter->rx_ring = kzalloc(size, GFP_KERNEL);
  366. if (!adapter->rx_ring) {
  367. kfree(adapter->tx_ring);
  368. return -ENOMEM;
  369. }
  370. return 0;
  371. }
  372. /**
  373. * pch_gbe_init_stats - Initialize status
  374. * @adapter: Board private structure to initialize
  375. */
  376. static void pch_gbe_init_stats(struct pch_gbe_adapter *adapter)
  377. {
  378. memset(&adapter->stats, 0, sizeof(adapter->stats));
  379. return;
  380. }
  381. /**
  382. * pch_gbe_init_phy - Initialize PHY
  383. * @adapter: Board private structure to initialize
  384. * Returns
  385. * 0: Successfully
  386. * Negative value: Failed
  387. */
  388. static int pch_gbe_init_phy(struct pch_gbe_adapter *adapter)
  389. {
  390. struct net_device *netdev = adapter->netdev;
  391. u32 addr;
  392. u16 bmcr, stat;
  393. /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
  394. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  395. adapter->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
  396. bmcr = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMCR);
  397. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  398. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  399. if (!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
  400. break;
  401. }
  402. adapter->hw.phy.addr = adapter->mii.phy_id;
  403. pr_debug("phy_addr = %d\n", adapter->mii.phy_id);
  404. if (addr == 32)
  405. return -EAGAIN;
  406. /* Selected the phy and isolate the rest */
  407. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  408. if (addr != adapter->mii.phy_id) {
  409. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  410. BMCR_ISOLATE);
  411. } else {
  412. bmcr = pch_gbe_mdio_read(netdev, addr, MII_BMCR);
  413. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  414. bmcr & ~BMCR_ISOLATE);
  415. }
  416. }
  417. /* MII setup */
  418. adapter->mii.phy_id_mask = 0x1F;
  419. adapter->mii.reg_num_mask = 0x1F;
  420. adapter->mii.dev = adapter->netdev;
  421. adapter->mii.mdio_read = pch_gbe_mdio_read;
  422. adapter->mii.mdio_write = pch_gbe_mdio_write;
  423. adapter->mii.supports_gmii = mii_check_gmii_support(&adapter->mii);
  424. return 0;
  425. }
  426. /**
  427. * pch_gbe_mdio_read - The read function for mii
  428. * @netdev: Network interface device structure
  429. * @addr: Phy ID
  430. * @reg: Access location
  431. * Returns
  432. * 0: Successfully
  433. * Negative value: Failed
  434. */
  435. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg)
  436. {
  437. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  438. struct pch_gbe_hw *hw = &adapter->hw;
  439. return pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_READ, reg,
  440. (u16) 0);
  441. }
  442. /**
  443. * pch_gbe_mdio_write - The write function for mii
  444. * @netdev: Network interface device structure
  445. * @addr: Phy ID (not used)
  446. * @reg: Access location
  447. * @data: Write data
  448. */
  449. static void pch_gbe_mdio_write(struct net_device *netdev,
  450. int addr, int reg, int data)
  451. {
  452. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  453. struct pch_gbe_hw *hw = &adapter->hw;
  454. pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_WRITE, reg, data);
  455. }
  456. /**
  457. * pch_gbe_reset_task - Reset processing at the time of transmission timeout
  458. * @work: Pointer of board private structure
  459. */
  460. static void pch_gbe_reset_task(struct work_struct *work)
  461. {
  462. struct pch_gbe_adapter *adapter;
  463. adapter = container_of(work, struct pch_gbe_adapter, reset_task);
  464. rtnl_lock();
  465. pch_gbe_reinit_locked(adapter);
  466. rtnl_unlock();
  467. }
  468. /**
  469. * pch_gbe_reinit_locked- Re-initialization
  470. * @adapter: Board private structure
  471. */
  472. void pch_gbe_reinit_locked(struct pch_gbe_adapter *adapter)
  473. {
  474. pch_gbe_down(adapter);
  475. pch_gbe_up(adapter);
  476. }
  477. /**
  478. * pch_gbe_reset - Reset GbE
  479. * @adapter: Board private structure
  480. */
  481. void pch_gbe_reset(struct pch_gbe_adapter *adapter)
  482. {
  483. pch_gbe_mac_reset_hw(&adapter->hw);
  484. /* Setup the receive address. */
  485. pch_gbe_mac_init_rx_addrs(&adapter->hw, PCH_GBE_MAR_ENTRIES);
  486. if (pch_gbe_hal_init_hw(&adapter->hw))
  487. pr_err("Hardware Error\n");
  488. }
  489. /**
  490. * pch_gbe_free_irq - Free an interrupt
  491. * @adapter: Board private structure
  492. */
  493. static void pch_gbe_free_irq(struct pch_gbe_adapter *adapter)
  494. {
  495. struct net_device *netdev = adapter->netdev;
  496. free_irq(adapter->pdev->irq, netdev);
  497. if (adapter->have_msi) {
  498. pci_disable_msi(adapter->pdev);
  499. pr_debug("call pci_disable_msi\n");
  500. }
  501. }
  502. /**
  503. * pch_gbe_irq_disable - Mask off interrupt generation on the NIC
  504. * @adapter: Board private structure
  505. */
  506. static void pch_gbe_irq_disable(struct pch_gbe_adapter *adapter)
  507. {
  508. struct pch_gbe_hw *hw = &adapter->hw;
  509. atomic_inc(&adapter->irq_sem);
  510. iowrite32(0, &hw->reg->INT_EN);
  511. ioread32(&hw->reg->INT_ST);
  512. synchronize_irq(adapter->pdev->irq);
  513. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  514. }
  515. /**
  516. * pch_gbe_irq_enable - Enable default interrupt generation settings
  517. * @adapter: Board private structure
  518. */
  519. static void pch_gbe_irq_enable(struct pch_gbe_adapter *adapter)
  520. {
  521. struct pch_gbe_hw *hw = &adapter->hw;
  522. if (likely(atomic_dec_and_test(&adapter->irq_sem)))
  523. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  524. ioread32(&hw->reg->INT_ST);
  525. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  526. }
  527. /**
  528. * pch_gbe_setup_tctl - configure the Transmit control registers
  529. * @adapter: Board private structure
  530. */
  531. static void pch_gbe_setup_tctl(struct pch_gbe_adapter *adapter)
  532. {
  533. struct pch_gbe_hw *hw = &adapter->hw;
  534. u32 tx_mode, tcpip;
  535. tx_mode = PCH_GBE_TM_LONG_PKT |
  536. PCH_GBE_TM_ST_AND_FD |
  537. PCH_GBE_TM_SHORT_PKT |
  538. PCH_GBE_TM_TH_TX_STRT_8 |
  539. PCH_GBE_TM_TH_ALM_EMP_4 | PCH_GBE_TM_TH_ALM_FULL_8;
  540. iowrite32(tx_mode, &hw->reg->TX_MODE);
  541. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  542. tcpip |= PCH_GBE_TX_TCPIPACC_EN;
  543. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  544. return;
  545. }
  546. /**
  547. * pch_gbe_configure_tx - Configure Transmit Unit after Reset
  548. * @adapter: Board private structure
  549. */
  550. static void pch_gbe_configure_tx(struct pch_gbe_adapter *adapter)
  551. {
  552. struct pch_gbe_hw *hw = &adapter->hw;
  553. u32 tdba, tdlen, dctrl;
  554. pr_debug("dma addr = 0x%08llx size = 0x%08x\n",
  555. (unsigned long long)adapter->tx_ring->dma,
  556. adapter->tx_ring->size);
  557. /* Setup the HW Tx Head and Tail descriptor pointers */
  558. tdba = adapter->tx_ring->dma;
  559. tdlen = adapter->tx_ring->size - 0x10;
  560. iowrite32(tdba, &hw->reg->TX_DSC_BASE);
  561. iowrite32(tdlen, &hw->reg->TX_DSC_SIZE);
  562. iowrite32(tdba, &hw->reg->TX_DSC_SW_P);
  563. /* Enables Transmission DMA */
  564. dctrl = ioread32(&hw->reg->DMA_CTRL);
  565. dctrl |= PCH_GBE_TX_DMA_EN;
  566. iowrite32(dctrl, &hw->reg->DMA_CTRL);
  567. }
  568. /**
  569. * pch_gbe_setup_rctl - Configure the receive control registers
  570. * @adapter: Board private structure
  571. */
  572. static void pch_gbe_setup_rctl(struct pch_gbe_adapter *adapter)
  573. {
  574. struct pch_gbe_hw *hw = &adapter->hw;
  575. u32 rx_mode, tcpip;
  576. rx_mode = PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN |
  577. PCH_GBE_RH_ALM_EMP_4 | PCH_GBE_RH_ALM_FULL_4 | PCH_GBE_RH_RD_TRG_8;
  578. iowrite32(rx_mode, &hw->reg->RX_MODE);
  579. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  580. if (adapter->rx_csum) {
  581. tcpip &= ~PCH_GBE_RX_TCPIPACC_OFF;
  582. tcpip |= PCH_GBE_RX_TCPIPACC_EN;
  583. } else {
  584. tcpip |= PCH_GBE_RX_TCPIPACC_OFF;
  585. tcpip &= ~PCH_GBE_RX_TCPIPACC_EN;
  586. }
  587. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  588. return;
  589. }
  590. /**
  591. * pch_gbe_configure_rx - Configure Receive Unit after Reset
  592. * @adapter: Board private structure
  593. */
  594. static void pch_gbe_configure_rx(struct pch_gbe_adapter *adapter)
  595. {
  596. struct pch_gbe_hw *hw = &adapter->hw;
  597. u32 rdba, rdlen, rctl, rxdma;
  598. pr_debug("dma adr = 0x%08llx size = 0x%08x\n",
  599. (unsigned long long)adapter->rx_ring->dma,
  600. adapter->rx_ring->size);
  601. pch_gbe_mac_force_mac_fc(hw);
  602. /* Disables Receive MAC */
  603. rctl = ioread32(&hw->reg->MAC_RX_EN);
  604. iowrite32((rctl & ~PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  605. /* Disables Receive DMA */
  606. rxdma = ioread32(&hw->reg->DMA_CTRL);
  607. rxdma &= ~PCH_GBE_RX_DMA_EN;
  608. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  609. pr_debug("MAC_RX_EN reg = 0x%08x DMA_CTRL reg = 0x%08x\n",
  610. ioread32(&hw->reg->MAC_RX_EN),
  611. ioread32(&hw->reg->DMA_CTRL));
  612. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  613. * the Base and Length of the Rx Descriptor Ring */
  614. rdba = adapter->rx_ring->dma;
  615. rdlen = adapter->rx_ring->size - 0x10;
  616. iowrite32(rdba, &hw->reg->RX_DSC_BASE);
  617. iowrite32(rdlen, &hw->reg->RX_DSC_SIZE);
  618. iowrite32((rdba + rdlen), &hw->reg->RX_DSC_SW_P);
  619. /* Enables Receive DMA */
  620. rxdma = ioread32(&hw->reg->DMA_CTRL);
  621. rxdma |= PCH_GBE_RX_DMA_EN;
  622. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  623. /* Enables Receive */
  624. iowrite32(PCH_GBE_MRE_MAC_RX_EN, &hw->reg->MAC_RX_EN);
  625. }
  626. /**
  627. * pch_gbe_unmap_and_free_tx_resource - Unmap and free tx socket buffer
  628. * @adapter: Board private structure
  629. * @buffer_info: Buffer information structure
  630. */
  631. static void pch_gbe_unmap_and_free_tx_resource(
  632. struct pch_gbe_adapter *adapter, struct pch_gbe_buffer *buffer_info)
  633. {
  634. if (buffer_info->mapped) {
  635. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  636. buffer_info->length, DMA_TO_DEVICE);
  637. buffer_info->mapped = false;
  638. }
  639. if (buffer_info->skb) {
  640. dev_kfree_skb_any(buffer_info->skb);
  641. buffer_info->skb = NULL;
  642. }
  643. }
  644. /**
  645. * pch_gbe_unmap_and_free_rx_resource - Unmap and free rx socket buffer
  646. * @adapter: Board private structure
  647. * @buffer_info: Buffer information structure
  648. */
  649. static void pch_gbe_unmap_and_free_rx_resource(
  650. struct pch_gbe_adapter *adapter,
  651. struct pch_gbe_buffer *buffer_info)
  652. {
  653. if (buffer_info->mapped) {
  654. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  655. buffer_info->length, DMA_FROM_DEVICE);
  656. buffer_info->mapped = false;
  657. }
  658. if (buffer_info->skb) {
  659. dev_kfree_skb_any(buffer_info->skb);
  660. buffer_info->skb = NULL;
  661. }
  662. }
  663. /**
  664. * pch_gbe_clean_tx_ring - Free Tx Buffers
  665. * @adapter: Board private structure
  666. * @tx_ring: Ring to be cleaned
  667. */
  668. static void pch_gbe_clean_tx_ring(struct pch_gbe_adapter *adapter,
  669. struct pch_gbe_tx_ring *tx_ring)
  670. {
  671. struct pch_gbe_hw *hw = &adapter->hw;
  672. struct pch_gbe_buffer *buffer_info;
  673. unsigned long size;
  674. unsigned int i;
  675. /* Free all the Tx ring sk_buffs */
  676. for (i = 0; i < tx_ring->count; i++) {
  677. buffer_info = &tx_ring->buffer_info[i];
  678. pch_gbe_unmap_and_free_tx_resource(adapter, buffer_info);
  679. }
  680. pr_debug("call pch_gbe_unmap_and_free_tx_resource() %d count\n", i);
  681. size = (unsigned long)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  682. memset(tx_ring->buffer_info, 0, size);
  683. /* Zero out the descriptor ring */
  684. memset(tx_ring->desc, 0, tx_ring->size);
  685. tx_ring->next_to_use = 0;
  686. tx_ring->next_to_clean = 0;
  687. iowrite32(tx_ring->dma, &hw->reg->TX_DSC_HW_P);
  688. iowrite32((tx_ring->size - 0x10), &hw->reg->TX_DSC_SIZE);
  689. }
  690. /**
  691. * pch_gbe_clean_rx_ring - Free Rx Buffers
  692. * @adapter: Board private structure
  693. * @rx_ring: Ring to free buffers from
  694. */
  695. static void
  696. pch_gbe_clean_rx_ring(struct pch_gbe_adapter *adapter,
  697. struct pch_gbe_rx_ring *rx_ring)
  698. {
  699. struct pch_gbe_hw *hw = &adapter->hw;
  700. struct pch_gbe_buffer *buffer_info;
  701. unsigned long size;
  702. unsigned int i;
  703. /* Free all the Rx ring sk_buffs */
  704. for (i = 0; i < rx_ring->count; i++) {
  705. buffer_info = &rx_ring->buffer_info[i];
  706. pch_gbe_unmap_and_free_rx_resource(adapter, buffer_info);
  707. }
  708. pr_debug("call pch_gbe_unmap_and_free_rx_resource() %d count\n", i);
  709. size = (unsigned long)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  710. memset(rx_ring->buffer_info, 0, size);
  711. /* Zero out the descriptor ring */
  712. memset(rx_ring->desc, 0, rx_ring->size);
  713. rx_ring->next_to_clean = 0;
  714. rx_ring->next_to_use = 0;
  715. iowrite32(rx_ring->dma, &hw->reg->RX_DSC_HW_P);
  716. iowrite32((rx_ring->size - 0x10), &hw->reg->RX_DSC_SIZE);
  717. }
  718. static void pch_gbe_set_rgmii_ctrl(struct pch_gbe_adapter *adapter, u16 speed,
  719. u16 duplex)
  720. {
  721. struct pch_gbe_hw *hw = &adapter->hw;
  722. unsigned long rgmii = 0;
  723. /* Set the RGMII control. */
  724. #ifdef PCH_GBE_MAC_IFOP_RGMII
  725. switch (speed) {
  726. case SPEED_10:
  727. rgmii = (PCH_GBE_RGMII_RATE_2_5M |
  728. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  729. break;
  730. case SPEED_100:
  731. rgmii = (PCH_GBE_RGMII_RATE_25M |
  732. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  733. break;
  734. case SPEED_1000:
  735. rgmii = (PCH_GBE_RGMII_RATE_125M |
  736. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  737. break;
  738. }
  739. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  740. #else /* GMII */
  741. rgmii = 0;
  742. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  743. #endif
  744. }
  745. static void pch_gbe_set_mode(struct pch_gbe_adapter *adapter, u16 speed,
  746. u16 duplex)
  747. {
  748. struct net_device *netdev = adapter->netdev;
  749. struct pch_gbe_hw *hw = &adapter->hw;
  750. unsigned long mode = 0;
  751. /* Set the communication mode */
  752. switch (speed) {
  753. case SPEED_10:
  754. mode = PCH_GBE_MODE_MII_ETHER;
  755. netdev->tx_queue_len = 10;
  756. break;
  757. case SPEED_100:
  758. mode = PCH_GBE_MODE_MII_ETHER;
  759. netdev->tx_queue_len = 100;
  760. break;
  761. case SPEED_1000:
  762. mode = PCH_GBE_MODE_GMII_ETHER;
  763. break;
  764. }
  765. if (duplex == DUPLEX_FULL)
  766. mode |= PCH_GBE_MODE_FULL_DUPLEX;
  767. else
  768. mode |= PCH_GBE_MODE_HALF_DUPLEX;
  769. iowrite32(mode, &hw->reg->MODE);
  770. }
  771. /**
  772. * pch_gbe_watchdog - Watchdog process
  773. * @data: Board private structure
  774. */
  775. static void pch_gbe_watchdog(unsigned long data)
  776. {
  777. struct pch_gbe_adapter *adapter = (struct pch_gbe_adapter *)data;
  778. struct net_device *netdev = adapter->netdev;
  779. struct pch_gbe_hw *hw = &adapter->hw;
  780. struct ethtool_cmd cmd;
  781. pr_debug("right now = %ld\n", jiffies);
  782. pch_gbe_update_stats(adapter);
  783. if ((mii_link_ok(&adapter->mii)) && (!netif_carrier_ok(netdev))) {
  784. netdev->tx_queue_len = adapter->tx_queue_len;
  785. /* mii library handles link maintenance tasks */
  786. if (mii_ethtool_gset(&adapter->mii, &cmd)) {
  787. pr_err("ethtool get setting Error\n");
  788. mod_timer(&adapter->watchdog_timer,
  789. round_jiffies(jiffies +
  790. PCH_GBE_WATCHDOG_PERIOD));
  791. return;
  792. }
  793. hw->mac.link_speed = cmd.speed;
  794. hw->mac.link_duplex = cmd.duplex;
  795. /* Set the RGMII control. */
  796. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  797. hw->mac.link_duplex);
  798. /* Set the communication mode */
  799. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  800. hw->mac.link_duplex);
  801. netdev_dbg(netdev,
  802. "Link is Up %d Mbps %s-Duplex\n",
  803. cmd.speed,
  804. cmd.duplex == DUPLEX_FULL ? "Full" : "Half");
  805. netif_carrier_on(netdev);
  806. netif_wake_queue(netdev);
  807. } else if ((!mii_link_ok(&adapter->mii)) &&
  808. (netif_carrier_ok(netdev))) {
  809. netdev_dbg(netdev, "NIC Link is Down\n");
  810. hw->mac.link_speed = SPEED_10;
  811. hw->mac.link_duplex = DUPLEX_HALF;
  812. netif_carrier_off(netdev);
  813. netif_stop_queue(netdev);
  814. }
  815. mod_timer(&adapter->watchdog_timer,
  816. round_jiffies(jiffies + PCH_GBE_WATCHDOG_PERIOD));
  817. }
  818. /**
  819. * pch_gbe_tx_queue - Carry out queuing of the transmission data
  820. * @adapter: Board private structure
  821. * @tx_ring: Tx descriptor ring structure
  822. * @skb: Sockt buffer structure
  823. */
  824. static void pch_gbe_tx_queue(struct pch_gbe_adapter *adapter,
  825. struct pch_gbe_tx_ring *tx_ring,
  826. struct sk_buff *skb)
  827. {
  828. struct pch_gbe_hw *hw = &adapter->hw;
  829. struct pch_gbe_tx_desc *tx_desc;
  830. struct pch_gbe_buffer *buffer_info;
  831. struct sk_buff *tmp_skb;
  832. unsigned int frame_ctrl;
  833. unsigned int ring_num;
  834. unsigned long flags;
  835. /*-- Set frame control --*/
  836. frame_ctrl = 0;
  837. if (unlikely(skb->len < PCH_GBE_SHORT_PKT))
  838. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
  839. if (unlikely(!adapter->tx_csum))
  840. frame_ctrl |= PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  841. /* Performs checksum processing */
  842. /*
  843. * It is because the hardware accelerator does not support a checksum,
  844. * when the received data size is less than 64 bytes.
  845. */
  846. if ((skb->len < PCH_GBE_SHORT_PKT) && (adapter->tx_csum)) {
  847. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD |
  848. PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  849. if (skb->protocol == htons(ETH_P_IP)) {
  850. struct iphdr *iph = ip_hdr(skb);
  851. unsigned int offset;
  852. iph->check = 0;
  853. iph->check = ip_fast_csum((u8 *) iph, iph->ihl);
  854. offset = skb_transport_offset(skb);
  855. if (iph->protocol == IPPROTO_TCP) {
  856. skb->csum = 0;
  857. tcp_hdr(skb)->check = 0;
  858. skb->csum = skb_checksum(skb, offset,
  859. skb->len - offset, 0);
  860. tcp_hdr(skb)->check =
  861. csum_tcpudp_magic(iph->saddr,
  862. iph->daddr,
  863. skb->len - offset,
  864. IPPROTO_TCP,
  865. skb->csum);
  866. } else if (iph->protocol == IPPROTO_UDP) {
  867. skb->csum = 0;
  868. udp_hdr(skb)->check = 0;
  869. skb->csum =
  870. skb_checksum(skb, offset,
  871. skb->len - offset, 0);
  872. udp_hdr(skb)->check =
  873. csum_tcpudp_magic(iph->saddr,
  874. iph->daddr,
  875. skb->len - offset,
  876. IPPROTO_UDP,
  877. skb->csum);
  878. }
  879. }
  880. }
  881. spin_lock_irqsave(&tx_ring->tx_lock, flags);
  882. ring_num = tx_ring->next_to_use;
  883. if (unlikely((ring_num + 1) == tx_ring->count))
  884. tx_ring->next_to_use = 0;
  885. else
  886. tx_ring->next_to_use = ring_num + 1;
  887. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  888. buffer_info = &tx_ring->buffer_info[ring_num];
  889. tmp_skb = buffer_info->skb;
  890. /* [Header:14][payload] ---> [Header:14][paddong:2][payload] */
  891. memcpy(tmp_skb->data, skb->data, ETH_HLEN);
  892. tmp_skb->data[ETH_HLEN] = 0x00;
  893. tmp_skb->data[ETH_HLEN + 1] = 0x00;
  894. tmp_skb->len = skb->len;
  895. memcpy(&tmp_skb->data[ETH_HLEN + 2], &skb->data[ETH_HLEN],
  896. (skb->len - ETH_HLEN));
  897. /*-- Set Buffer infomation --*/
  898. buffer_info->length = tmp_skb->len;
  899. buffer_info->dma = dma_map_single(&adapter->pdev->dev, tmp_skb->data,
  900. buffer_info->length,
  901. DMA_TO_DEVICE);
  902. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  903. pr_err("TX DMA map failed\n");
  904. buffer_info->dma = 0;
  905. buffer_info->time_stamp = 0;
  906. tx_ring->next_to_use = ring_num;
  907. return;
  908. }
  909. buffer_info->mapped = true;
  910. buffer_info->time_stamp = jiffies;
  911. /*-- Set Tx descriptor --*/
  912. tx_desc = PCH_GBE_TX_DESC(*tx_ring, ring_num);
  913. tx_desc->buffer_addr = (buffer_info->dma);
  914. tx_desc->length = (tmp_skb->len);
  915. tx_desc->tx_words_eob = ((tmp_skb->len + 3));
  916. tx_desc->tx_frame_ctrl = (frame_ctrl);
  917. tx_desc->gbec_status = (DSC_INIT16);
  918. if (unlikely(++ring_num == tx_ring->count))
  919. ring_num = 0;
  920. /* Update software pointer of TX descriptor */
  921. iowrite32(tx_ring->dma +
  922. (int)sizeof(struct pch_gbe_tx_desc) * ring_num,
  923. &hw->reg->TX_DSC_SW_P);
  924. dev_kfree_skb_any(skb);
  925. }
  926. /**
  927. * pch_gbe_update_stats - Update the board statistics counters
  928. * @adapter: Board private structure
  929. */
  930. void pch_gbe_update_stats(struct pch_gbe_adapter *adapter)
  931. {
  932. struct net_device *netdev = adapter->netdev;
  933. struct pci_dev *pdev = adapter->pdev;
  934. struct pch_gbe_hw_stats *stats = &adapter->stats;
  935. unsigned long flags;
  936. /*
  937. * Prevent stats update while adapter is being reset, or if the pci
  938. * connection is down.
  939. */
  940. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  941. return;
  942. spin_lock_irqsave(&adapter->stats_lock, flags);
  943. /* Update device status "adapter->stats" */
  944. stats->rx_errors = stats->rx_crc_errors + stats->rx_frame_errors;
  945. stats->tx_errors = stats->tx_length_errors +
  946. stats->tx_aborted_errors +
  947. stats->tx_carrier_errors + stats->tx_timeout_count;
  948. /* Update network device status "adapter->net_stats" */
  949. netdev->stats.rx_packets = stats->rx_packets;
  950. netdev->stats.rx_bytes = stats->rx_bytes;
  951. netdev->stats.rx_dropped = stats->rx_dropped;
  952. netdev->stats.tx_packets = stats->tx_packets;
  953. netdev->stats.tx_bytes = stats->tx_bytes;
  954. netdev->stats.tx_dropped = stats->tx_dropped;
  955. /* Fill out the OS statistics structure */
  956. netdev->stats.multicast = stats->multicast;
  957. netdev->stats.collisions = stats->collisions;
  958. /* Rx Errors */
  959. netdev->stats.rx_errors = stats->rx_errors;
  960. netdev->stats.rx_crc_errors = stats->rx_crc_errors;
  961. netdev->stats.rx_frame_errors = stats->rx_frame_errors;
  962. /* Tx Errors */
  963. netdev->stats.tx_errors = stats->tx_errors;
  964. netdev->stats.tx_aborted_errors = stats->tx_aborted_errors;
  965. netdev->stats.tx_carrier_errors = stats->tx_carrier_errors;
  966. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  967. }
  968. /**
  969. * pch_gbe_intr - Interrupt Handler
  970. * @irq: Interrupt number
  971. * @data: Pointer to a network interface device structure
  972. * Returns
  973. * - IRQ_HANDLED: Our interrupt
  974. * - IRQ_NONE: Not our interrupt
  975. */
  976. static irqreturn_t pch_gbe_intr(int irq, void *data)
  977. {
  978. struct net_device *netdev = data;
  979. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  980. struct pch_gbe_hw *hw = &adapter->hw;
  981. u32 int_st;
  982. u32 int_en;
  983. /* Check request status */
  984. int_st = ioread32(&hw->reg->INT_ST);
  985. int_st = int_st & ioread32(&hw->reg->INT_EN);
  986. /* When request status is no interruption factor */
  987. if (unlikely(!int_st))
  988. return IRQ_NONE; /* Not our interrupt. End processing. */
  989. pr_debug("%s occur int_st = 0x%08x\n", __func__, int_st);
  990. if (int_st & PCH_GBE_INT_RX_FRAME_ERR)
  991. adapter->stats.intr_rx_frame_err_count++;
  992. if (int_st & PCH_GBE_INT_RX_FIFO_ERR)
  993. adapter->stats.intr_rx_fifo_err_count++;
  994. if (int_st & PCH_GBE_INT_RX_DMA_ERR)
  995. adapter->stats.intr_rx_dma_err_count++;
  996. if (int_st & PCH_GBE_INT_TX_FIFO_ERR)
  997. adapter->stats.intr_tx_fifo_err_count++;
  998. if (int_st & PCH_GBE_INT_TX_DMA_ERR)
  999. adapter->stats.intr_tx_dma_err_count++;
  1000. if (int_st & PCH_GBE_INT_TCPIP_ERR)
  1001. adapter->stats.intr_tcpip_err_count++;
  1002. /* When Rx descriptor is empty */
  1003. if ((int_st & PCH_GBE_INT_RX_DSC_EMP)) {
  1004. adapter->stats.intr_rx_dsc_empty_count++;
  1005. pr_err("Rx descriptor is empty\n");
  1006. int_en = ioread32(&hw->reg->INT_EN);
  1007. iowrite32((int_en & ~PCH_GBE_INT_RX_DSC_EMP), &hw->reg->INT_EN);
  1008. if (hw->mac.tx_fc_enable) {
  1009. /* Set Pause packet */
  1010. pch_gbe_mac_set_pause_packet(hw);
  1011. }
  1012. if ((int_en & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT))
  1013. == 0) {
  1014. return IRQ_HANDLED;
  1015. }
  1016. }
  1017. /* When request status is Receive interruption */
  1018. if ((int_st & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT))) {
  1019. if (likely(napi_schedule_prep(&adapter->napi))) {
  1020. /* Enable only Rx Descriptor empty */
  1021. atomic_inc(&adapter->irq_sem);
  1022. int_en = ioread32(&hw->reg->INT_EN);
  1023. int_en &=
  1024. ~(PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT);
  1025. iowrite32(int_en, &hw->reg->INT_EN);
  1026. /* Start polling for NAPI */
  1027. __napi_schedule(&adapter->napi);
  1028. }
  1029. }
  1030. pr_debug("return = 0x%08x INT_EN reg = 0x%08x\n",
  1031. IRQ_HANDLED, ioread32(&hw->reg->INT_EN));
  1032. return IRQ_HANDLED;
  1033. }
  1034. /**
  1035. * pch_gbe_alloc_rx_buffers - Replace used receive buffers; legacy & extended
  1036. * @adapter: Board private structure
  1037. * @rx_ring: Rx descriptor ring
  1038. * @cleaned_count: Cleaned count
  1039. */
  1040. static void
  1041. pch_gbe_alloc_rx_buffers(struct pch_gbe_adapter *adapter,
  1042. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1043. {
  1044. struct net_device *netdev = adapter->netdev;
  1045. struct pci_dev *pdev = adapter->pdev;
  1046. struct pch_gbe_hw *hw = &adapter->hw;
  1047. struct pch_gbe_rx_desc *rx_desc;
  1048. struct pch_gbe_buffer *buffer_info;
  1049. struct sk_buff *skb;
  1050. unsigned int i;
  1051. unsigned int bufsz;
  1052. bufsz = adapter->rx_buffer_len + PCH_GBE_DMA_ALIGN;
  1053. i = rx_ring->next_to_use;
  1054. while ((cleaned_count--)) {
  1055. buffer_info = &rx_ring->buffer_info[i];
  1056. skb = buffer_info->skb;
  1057. if (skb) {
  1058. skb_trim(skb, 0);
  1059. } else {
  1060. skb = netdev_alloc_skb(netdev, bufsz);
  1061. if (unlikely(!skb)) {
  1062. /* Better luck next round */
  1063. adapter->stats.rx_alloc_buff_failed++;
  1064. break;
  1065. }
  1066. /* 64byte align */
  1067. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1068. buffer_info->skb = skb;
  1069. buffer_info->length = adapter->rx_buffer_len;
  1070. }
  1071. buffer_info->dma = dma_map_single(&pdev->dev,
  1072. skb->data,
  1073. buffer_info->length,
  1074. DMA_FROM_DEVICE);
  1075. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1076. dev_kfree_skb(skb);
  1077. buffer_info->skb = NULL;
  1078. buffer_info->dma = 0;
  1079. adapter->stats.rx_alloc_buff_failed++;
  1080. break; /* while !buffer_info->skb */
  1081. }
  1082. buffer_info->mapped = true;
  1083. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1084. rx_desc->buffer_addr = (buffer_info->dma);
  1085. rx_desc->gbec_status = DSC_INIT16;
  1086. pr_debug("i = %d buffer_info->dma = 0x08%llx buffer_info->length = 0x%x\n",
  1087. i, (unsigned long long)buffer_info->dma,
  1088. buffer_info->length);
  1089. if (unlikely(++i == rx_ring->count))
  1090. i = 0;
  1091. }
  1092. if (likely(rx_ring->next_to_use != i)) {
  1093. rx_ring->next_to_use = i;
  1094. if (unlikely(i-- == 0))
  1095. i = (rx_ring->count - 1);
  1096. iowrite32(rx_ring->dma +
  1097. (int)sizeof(struct pch_gbe_rx_desc) * i,
  1098. &hw->reg->RX_DSC_SW_P);
  1099. }
  1100. return;
  1101. }
  1102. /**
  1103. * pch_gbe_alloc_tx_buffers - Allocate transmit buffers
  1104. * @adapter: Board private structure
  1105. * @tx_ring: Tx descriptor ring
  1106. */
  1107. static void pch_gbe_alloc_tx_buffers(struct pch_gbe_adapter *adapter,
  1108. struct pch_gbe_tx_ring *tx_ring)
  1109. {
  1110. struct pch_gbe_buffer *buffer_info;
  1111. struct sk_buff *skb;
  1112. unsigned int i;
  1113. unsigned int bufsz;
  1114. struct pch_gbe_tx_desc *tx_desc;
  1115. bufsz =
  1116. adapter->hw.mac.max_frame_size + PCH_GBE_DMA_ALIGN + NET_IP_ALIGN;
  1117. for (i = 0; i < tx_ring->count; i++) {
  1118. buffer_info = &tx_ring->buffer_info[i];
  1119. skb = netdev_alloc_skb(adapter->netdev, bufsz);
  1120. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1121. buffer_info->skb = skb;
  1122. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1123. tx_desc->gbec_status = (DSC_INIT16);
  1124. }
  1125. return;
  1126. }
  1127. /**
  1128. * pch_gbe_clean_tx - Reclaim resources after transmit completes
  1129. * @adapter: Board private structure
  1130. * @tx_ring: Tx descriptor ring
  1131. * Returns
  1132. * true: Cleaned the descriptor
  1133. * false: Not cleaned the descriptor
  1134. */
  1135. static bool
  1136. pch_gbe_clean_tx(struct pch_gbe_adapter *adapter,
  1137. struct pch_gbe_tx_ring *tx_ring)
  1138. {
  1139. struct pch_gbe_tx_desc *tx_desc;
  1140. struct pch_gbe_buffer *buffer_info;
  1141. struct sk_buff *skb;
  1142. unsigned int i;
  1143. unsigned int cleaned_count = 0;
  1144. bool cleaned = false;
  1145. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1146. i = tx_ring->next_to_clean;
  1147. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1148. pr_debug("gbec_status:0x%04x dma_status:0x%04x\n",
  1149. tx_desc->gbec_status, tx_desc->dma_status);
  1150. while ((tx_desc->gbec_status & DSC_INIT16) == 0x0000) {
  1151. pr_debug("gbec_status:0x%04x\n", tx_desc->gbec_status);
  1152. cleaned = true;
  1153. buffer_info = &tx_ring->buffer_info[i];
  1154. skb = buffer_info->skb;
  1155. if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_ABT)) {
  1156. adapter->stats.tx_aborted_errors++;
  1157. pr_err("Transfer Abort Error\n");
  1158. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CRSER)
  1159. ) {
  1160. adapter->stats.tx_carrier_errors++;
  1161. pr_err("Transfer Carrier Sense Error\n");
  1162. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_EXCOL)
  1163. ) {
  1164. adapter->stats.tx_aborted_errors++;
  1165. pr_err("Transfer Collision Abort Error\n");
  1166. } else if ((tx_desc->gbec_status &
  1167. (PCH_GBE_TXD_GMAC_STAT_SNGCOL |
  1168. PCH_GBE_TXD_GMAC_STAT_MLTCOL))) {
  1169. adapter->stats.collisions++;
  1170. adapter->stats.tx_packets++;
  1171. adapter->stats.tx_bytes += skb->len;
  1172. pr_debug("Transfer Collision\n");
  1173. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CMPLT)
  1174. ) {
  1175. adapter->stats.tx_packets++;
  1176. adapter->stats.tx_bytes += skb->len;
  1177. }
  1178. if (buffer_info->mapped) {
  1179. pr_debug("unmap buffer_info->dma : %d\n", i);
  1180. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  1181. buffer_info->length, DMA_TO_DEVICE);
  1182. buffer_info->mapped = false;
  1183. }
  1184. if (buffer_info->skb) {
  1185. pr_debug("trim buffer_info->skb : %d\n", i);
  1186. skb_trim(buffer_info->skb, 0);
  1187. }
  1188. tx_desc->gbec_status = DSC_INIT16;
  1189. if (unlikely(++i == tx_ring->count))
  1190. i = 0;
  1191. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1192. /* weight of a sort for tx, to avoid endless transmit cleanup */
  1193. if (cleaned_count++ == PCH_GBE_TX_WEIGHT)
  1194. break;
  1195. }
  1196. pr_debug("called pch_gbe_unmap_and_free_tx_resource() %d count\n",
  1197. cleaned_count);
  1198. /* Recover from running out of Tx resources in xmit_frame */
  1199. if (unlikely(cleaned && (netif_queue_stopped(adapter->netdev)))) {
  1200. netif_wake_queue(adapter->netdev);
  1201. adapter->stats.tx_restart_count++;
  1202. pr_debug("Tx wake queue\n");
  1203. }
  1204. spin_lock(&adapter->tx_queue_lock);
  1205. tx_ring->next_to_clean = i;
  1206. spin_unlock(&adapter->tx_queue_lock);
  1207. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1208. return cleaned;
  1209. }
  1210. /**
  1211. * pch_gbe_clean_rx - Send received data up the network stack; legacy
  1212. * @adapter: Board private structure
  1213. * @rx_ring: Rx descriptor ring
  1214. * @work_done: Completed count
  1215. * @work_to_do: Request count
  1216. * Returns
  1217. * true: Cleaned the descriptor
  1218. * false: Not cleaned the descriptor
  1219. */
  1220. static bool
  1221. pch_gbe_clean_rx(struct pch_gbe_adapter *adapter,
  1222. struct pch_gbe_rx_ring *rx_ring,
  1223. int *work_done, int work_to_do)
  1224. {
  1225. struct net_device *netdev = adapter->netdev;
  1226. struct pci_dev *pdev = adapter->pdev;
  1227. struct pch_gbe_buffer *buffer_info;
  1228. struct pch_gbe_rx_desc *rx_desc;
  1229. u32 length;
  1230. unsigned char tmp_packet[ETH_HLEN];
  1231. unsigned int i;
  1232. unsigned int cleaned_count = 0;
  1233. bool cleaned = false;
  1234. struct sk_buff *skb;
  1235. u8 dma_status;
  1236. u16 gbec_status;
  1237. u32 tcp_ip_status;
  1238. u8 skb_copy_flag = 0;
  1239. u8 skb_padding_flag = 0;
  1240. i = rx_ring->next_to_clean;
  1241. while (*work_done < work_to_do) {
  1242. /* Check Rx descriptor status */
  1243. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1244. if (rx_desc->gbec_status == DSC_INIT16)
  1245. break;
  1246. cleaned = true;
  1247. cleaned_count++;
  1248. dma_status = rx_desc->dma_status;
  1249. gbec_status = rx_desc->gbec_status;
  1250. tcp_ip_status = rx_desc->tcp_ip_status;
  1251. rx_desc->gbec_status = DSC_INIT16;
  1252. buffer_info = &rx_ring->buffer_info[i];
  1253. skb = buffer_info->skb;
  1254. /* unmap dma */
  1255. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1256. buffer_info->length, DMA_FROM_DEVICE);
  1257. buffer_info->mapped = false;
  1258. /* Prefetch the packet */
  1259. prefetch(skb->data);
  1260. pr_debug("RxDecNo = 0x%04x Status[DMA:0x%02x GBE:0x%04x "
  1261. "TCP:0x%08x] BufInf = 0x%p\n",
  1262. i, dma_status, gbec_status, tcp_ip_status,
  1263. buffer_info);
  1264. /* Error check */
  1265. if (unlikely(gbec_status & PCH_GBE_RXD_GMAC_STAT_NOTOCTAL)) {
  1266. adapter->stats.rx_frame_errors++;
  1267. pr_err("Receive Not Octal Error\n");
  1268. } else if (unlikely(gbec_status &
  1269. PCH_GBE_RXD_GMAC_STAT_NBLERR)) {
  1270. adapter->stats.rx_frame_errors++;
  1271. pr_err("Receive Nibble Error\n");
  1272. } else if (unlikely(gbec_status &
  1273. PCH_GBE_RXD_GMAC_STAT_CRCERR)) {
  1274. adapter->stats.rx_crc_errors++;
  1275. pr_err("Receive CRC Error\n");
  1276. } else {
  1277. /* get receive length */
  1278. /* length convert[-3], padding[-2] */
  1279. length = (rx_desc->rx_words_eob) - 3 - 2;
  1280. /* Decide the data conversion method */
  1281. if (!adapter->rx_csum) {
  1282. /* [Header:14][payload] */
  1283. skb_padding_flag = 0;
  1284. skb_copy_flag = 1;
  1285. } else {
  1286. /* [Header:14][padding:2][payload] */
  1287. skb_padding_flag = 1;
  1288. if (length < copybreak)
  1289. skb_copy_flag = 1;
  1290. else
  1291. skb_copy_flag = 0;
  1292. }
  1293. /* Data conversion */
  1294. if (skb_copy_flag) { /* recycle skb */
  1295. struct sk_buff *new_skb;
  1296. new_skb =
  1297. netdev_alloc_skb(netdev,
  1298. length + NET_IP_ALIGN);
  1299. if (new_skb) {
  1300. if (!skb_padding_flag) {
  1301. skb_reserve(new_skb,
  1302. NET_IP_ALIGN);
  1303. }
  1304. memcpy(new_skb->data, skb->data,
  1305. length);
  1306. /* save the skb
  1307. * in buffer_info as good */
  1308. skb = new_skb;
  1309. } else if (!skb_padding_flag) {
  1310. /* dorrop error */
  1311. pr_err("New skb allocation Error\n");
  1312. goto dorrop;
  1313. }
  1314. } else {
  1315. buffer_info->skb = NULL;
  1316. }
  1317. if (skb_padding_flag) {
  1318. memcpy(&tmp_packet[0], &skb->data[0], ETH_HLEN);
  1319. memcpy(&skb->data[NET_IP_ALIGN], &tmp_packet[0],
  1320. ETH_HLEN);
  1321. skb_reserve(skb, NET_IP_ALIGN);
  1322. }
  1323. /* update status of driver */
  1324. adapter->stats.rx_bytes += length;
  1325. adapter->stats.rx_packets++;
  1326. if ((gbec_status & PCH_GBE_RXD_GMAC_STAT_MARMLT))
  1327. adapter->stats.multicast++;
  1328. /* Write meta date of skb */
  1329. skb_put(skb, length);
  1330. skb->protocol = eth_type_trans(skb, netdev);
  1331. if ((tcp_ip_status & PCH_GBE_RXD_ACC_STAT_TCPIPOK) ==
  1332. PCH_GBE_RXD_ACC_STAT_TCPIPOK) {
  1333. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1334. } else {
  1335. skb->ip_summed = CHECKSUM_NONE;
  1336. }
  1337. napi_gro_receive(&adapter->napi, skb);
  1338. (*work_done)++;
  1339. pr_debug("Receive skb->ip_summed: %d length: %d\n",
  1340. skb->ip_summed, length);
  1341. }
  1342. dorrop:
  1343. /* return some buffers to hardware, one at a time is too slow */
  1344. if (unlikely(cleaned_count >= PCH_GBE_RX_BUFFER_WRITE)) {
  1345. pch_gbe_alloc_rx_buffers(adapter, rx_ring,
  1346. cleaned_count);
  1347. cleaned_count = 0;
  1348. }
  1349. if (++i == rx_ring->count)
  1350. i = 0;
  1351. }
  1352. rx_ring->next_to_clean = i;
  1353. if (cleaned_count)
  1354. pch_gbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  1355. return cleaned;
  1356. }
  1357. /**
  1358. * pch_gbe_setup_tx_resources - Allocate Tx resources (Descriptors)
  1359. * @adapter: Board private structure
  1360. * @tx_ring: Tx descriptor ring (for a specific queue) to setup
  1361. * Returns
  1362. * 0: Successfully
  1363. * Negative value: Failed
  1364. */
  1365. int pch_gbe_setup_tx_resources(struct pch_gbe_adapter *adapter,
  1366. struct pch_gbe_tx_ring *tx_ring)
  1367. {
  1368. struct pci_dev *pdev = adapter->pdev;
  1369. struct pch_gbe_tx_desc *tx_desc;
  1370. int size;
  1371. int desNo;
  1372. size = (int)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  1373. tx_ring->buffer_info = vzalloc(size);
  1374. if (!tx_ring->buffer_info) {
  1375. pr_err("Unable to allocate memory for the buffer infomation\n");
  1376. return -ENOMEM;
  1377. }
  1378. tx_ring->size = tx_ring->count * (int)sizeof(struct pch_gbe_tx_desc);
  1379. tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
  1380. &tx_ring->dma, GFP_KERNEL);
  1381. if (!tx_ring->desc) {
  1382. vfree(tx_ring->buffer_info);
  1383. pr_err("Unable to allocate memory for the transmit descriptor ring\n");
  1384. return -ENOMEM;
  1385. }
  1386. memset(tx_ring->desc, 0, tx_ring->size);
  1387. tx_ring->next_to_use = 0;
  1388. tx_ring->next_to_clean = 0;
  1389. spin_lock_init(&tx_ring->tx_lock);
  1390. for (desNo = 0; desNo < tx_ring->count; desNo++) {
  1391. tx_desc = PCH_GBE_TX_DESC(*tx_ring, desNo);
  1392. tx_desc->gbec_status = DSC_INIT16;
  1393. }
  1394. pr_debug("tx_ring->desc = 0x%p tx_ring->dma = 0x%08llx\n"
  1395. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1396. tx_ring->desc, (unsigned long long)tx_ring->dma,
  1397. tx_ring->next_to_clean, tx_ring->next_to_use);
  1398. return 0;
  1399. }
  1400. /**
  1401. * pch_gbe_setup_rx_resources - Allocate Rx resources (Descriptors)
  1402. * @adapter: Board private structure
  1403. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  1404. * Returns
  1405. * 0: Successfully
  1406. * Negative value: Failed
  1407. */
  1408. int pch_gbe_setup_rx_resources(struct pch_gbe_adapter *adapter,
  1409. struct pch_gbe_rx_ring *rx_ring)
  1410. {
  1411. struct pci_dev *pdev = adapter->pdev;
  1412. struct pch_gbe_rx_desc *rx_desc;
  1413. int size;
  1414. int desNo;
  1415. size = (int)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  1416. rx_ring->buffer_info = vzalloc(size);
  1417. if (!rx_ring->buffer_info) {
  1418. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1419. return -ENOMEM;
  1420. }
  1421. rx_ring->size = rx_ring->count * (int)sizeof(struct pch_gbe_rx_desc);
  1422. rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
  1423. &rx_ring->dma, GFP_KERNEL);
  1424. if (!rx_ring->desc) {
  1425. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1426. vfree(rx_ring->buffer_info);
  1427. return -ENOMEM;
  1428. }
  1429. memset(rx_ring->desc, 0, rx_ring->size);
  1430. rx_ring->next_to_clean = 0;
  1431. rx_ring->next_to_use = 0;
  1432. for (desNo = 0; desNo < rx_ring->count; desNo++) {
  1433. rx_desc = PCH_GBE_RX_DESC(*rx_ring, desNo);
  1434. rx_desc->gbec_status = DSC_INIT16;
  1435. }
  1436. pr_debug("rx_ring->desc = 0x%p rx_ring->dma = 0x%08llx "
  1437. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1438. rx_ring->desc, (unsigned long long)rx_ring->dma,
  1439. rx_ring->next_to_clean, rx_ring->next_to_use);
  1440. return 0;
  1441. }
  1442. /**
  1443. * pch_gbe_free_tx_resources - Free Tx Resources
  1444. * @adapter: Board private structure
  1445. * @tx_ring: Tx descriptor ring for a specific queue
  1446. */
  1447. void pch_gbe_free_tx_resources(struct pch_gbe_adapter *adapter,
  1448. struct pch_gbe_tx_ring *tx_ring)
  1449. {
  1450. struct pci_dev *pdev = adapter->pdev;
  1451. pch_gbe_clean_tx_ring(adapter, tx_ring);
  1452. vfree(tx_ring->buffer_info);
  1453. tx_ring->buffer_info = NULL;
  1454. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1455. tx_ring->desc = NULL;
  1456. }
  1457. /**
  1458. * pch_gbe_free_rx_resources - Free Rx Resources
  1459. * @adapter: Board private structure
  1460. * @rx_ring: Ring to clean the resources from
  1461. */
  1462. void pch_gbe_free_rx_resources(struct pch_gbe_adapter *adapter,
  1463. struct pch_gbe_rx_ring *rx_ring)
  1464. {
  1465. struct pci_dev *pdev = adapter->pdev;
  1466. pch_gbe_clean_rx_ring(adapter, rx_ring);
  1467. vfree(rx_ring->buffer_info);
  1468. rx_ring->buffer_info = NULL;
  1469. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1470. rx_ring->desc = NULL;
  1471. }
  1472. /**
  1473. * pch_gbe_request_irq - Allocate an interrupt line
  1474. * @adapter: Board private structure
  1475. * Returns
  1476. * 0: Successfully
  1477. * Negative value: Failed
  1478. */
  1479. static int pch_gbe_request_irq(struct pch_gbe_adapter *adapter)
  1480. {
  1481. struct net_device *netdev = adapter->netdev;
  1482. int err;
  1483. int flags;
  1484. flags = IRQF_SHARED;
  1485. adapter->have_msi = false;
  1486. err = pci_enable_msi(adapter->pdev);
  1487. pr_debug("call pci_enable_msi\n");
  1488. if (err) {
  1489. pr_debug("call pci_enable_msi - Error: %d\n", err);
  1490. } else {
  1491. flags = 0;
  1492. adapter->have_msi = true;
  1493. }
  1494. err = request_irq(adapter->pdev->irq, &pch_gbe_intr,
  1495. flags, netdev->name, netdev);
  1496. if (err)
  1497. pr_err("Unable to allocate interrupt Error: %d\n", err);
  1498. pr_debug("adapter->have_msi : %d flags : 0x%04x return : 0x%04x\n",
  1499. adapter->have_msi, flags, err);
  1500. return err;
  1501. }
  1502. static void pch_gbe_set_multi(struct net_device *netdev);
  1503. /**
  1504. * pch_gbe_up - Up GbE network device
  1505. * @adapter: Board private structure
  1506. * Returns
  1507. * 0: Successfully
  1508. * Negative value: Failed
  1509. */
  1510. int pch_gbe_up(struct pch_gbe_adapter *adapter)
  1511. {
  1512. struct net_device *netdev = adapter->netdev;
  1513. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1514. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1515. int err;
  1516. /* hardware has been reset, we need to reload some things */
  1517. pch_gbe_set_multi(netdev);
  1518. pch_gbe_setup_tctl(adapter);
  1519. pch_gbe_configure_tx(adapter);
  1520. pch_gbe_setup_rctl(adapter);
  1521. pch_gbe_configure_rx(adapter);
  1522. err = pch_gbe_request_irq(adapter);
  1523. if (err) {
  1524. pr_err("Error: can't bring device up\n");
  1525. return err;
  1526. }
  1527. pch_gbe_alloc_tx_buffers(adapter, tx_ring);
  1528. pch_gbe_alloc_rx_buffers(adapter, rx_ring, rx_ring->count);
  1529. adapter->tx_queue_len = netdev->tx_queue_len;
  1530. mod_timer(&adapter->watchdog_timer, jiffies);
  1531. napi_enable(&adapter->napi);
  1532. pch_gbe_irq_enable(adapter);
  1533. netif_start_queue(adapter->netdev);
  1534. return 0;
  1535. }
  1536. /**
  1537. * pch_gbe_down - Down GbE network device
  1538. * @adapter: Board private structure
  1539. */
  1540. void pch_gbe_down(struct pch_gbe_adapter *adapter)
  1541. {
  1542. struct net_device *netdev = adapter->netdev;
  1543. /* signal that we're down so the interrupt handler does not
  1544. * reschedule our watchdog timer */
  1545. napi_disable(&adapter->napi);
  1546. atomic_set(&adapter->irq_sem, 0);
  1547. pch_gbe_irq_disable(adapter);
  1548. pch_gbe_free_irq(adapter);
  1549. del_timer_sync(&adapter->watchdog_timer);
  1550. netdev->tx_queue_len = adapter->tx_queue_len;
  1551. netif_carrier_off(netdev);
  1552. netif_stop_queue(netdev);
  1553. pch_gbe_reset(adapter);
  1554. pch_gbe_clean_tx_ring(adapter, adapter->tx_ring);
  1555. pch_gbe_clean_rx_ring(adapter, adapter->rx_ring);
  1556. }
  1557. /**
  1558. * pch_gbe_sw_init - Initialize general software structures (struct pch_gbe_adapter)
  1559. * @adapter: Board private structure to initialize
  1560. * Returns
  1561. * 0: Successfully
  1562. * Negative value: Failed
  1563. */
  1564. static int pch_gbe_sw_init(struct pch_gbe_adapter *adapter)
  1565. {
  1566. struct pch_gbe_hw *hw = &adapter->hw;
  1567. struct net_device *netdev = adapter->netdev;
  1568. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1569. hw->mac.max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1570. hw->mac.min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  1571. /* Initialize the hardware-specific values */
  1572. if (pch_gbe_hal_setup_init_funcs(hw)) {
  1573. pr_err("Hardware Initialization Failure\n");
  1574. return -EIO;
  1575. }
  1576. if (pch_gbe_alloc_queues(adapter)) {
  1577. pr_err("Unable to allocate memory for queues\n");
  1578. return -ENOMEM;
  1579. }
  1580. spin_lock_init(&adapter->hw.miim_lock);
  1581. spin_lock_init(&adapter->tx_queue_lock);
  1582. spin_lock_init(&adapter->stats_lock);
  1583. spin_lock_init(&adapter->ethtool_lock);
  1584. atomic_set(&adapter->irq_sem, 0);
  1585. pch_gbe_irq_disable(adapter);
  1586. pch_gbe_init_stats(adapter);
  1587. pr_debug("rx_buffer_len : %d mac.min_frame_size : %d mac.max_frame_size : %d\n",
  1588. (u32) adapter->rx_buffer_len,
  1589. hw->mac.min_frame_size, hw->mac.max_frame_size);
  1590. return 0;
  1591. }
  1592. /**
  1593. * pch_gbe_open - Called when a network interface is made active
  1594. * @netdev: Network interface device structure
  1595. * Returns
  1596. * 0: Successfully
  1597. * Negative value: Failed
  1598. */
  1599. static int pch_gbe_open(struct net_device *netdev)
  1600. {
  1601. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1602. struct pch_gbe_hw *hw = &adapter->hw;
  1603. int err;
  1604. /* allocate transmit descriptors */
  1605. err = pch_gbe_setup_tx_resources(adapter, adapter->tx_ring);
  1606. if (err)
  1607. goto err_setup_tx;
  1608. /* allocate receive descriptors */
  1609. err = pch_gbe_setup_rx_resources(adapter, adapter->rx_ring);
  1610. if (err)
  1611. goto err_setup_rx;
  1612. pch_gbe_hal_power_up_phy(hw);
  1613. err = pch_gbe_up(adapter);
  1614. if (err)
  1615. goto err_up;
  1616. pr_debug("Success End\n");
  1617. return 0;
  1618. err_up:
  1619. if (!adapter->wake_up_evt)
  1620. pch_gbe_hal_power_down_phy(hw);
  1621. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1622. err_setup_rx:
  1623. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1624. err_setup_tx:
  1625. pch_gbe_reset(adapter);
  1626. pr_err("Error End\n");
  1627. return err;
  1628. }
  1629. /**
  1630. * pch_gbe_stop - Disables a network interface
  1631. * @netdev: Network interface device structure
  1632. * Returns
  1633. * 0: Successfully
  1634. */
  1635. static int pch_gbe_stop(struct net_device *netdev)
  1636. {
  1637. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1638. struct pch_gbe_hw *hw = &adapter->hw;
  1639. pch_gbe_down(adapter);
  1640. if (!adapter->wake_up_evt)
  1641. pch_gbe_hal_power_down_phy(hw);
  1642. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1643. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1644. return 0;
  1645. }
  1646. /**
  1647. * pch_gbe_xmit_frame - Packet transmitting start
  1648. * @skb: Socket buffer structure
  1649. * @netdev: Network interface device structure
  1650. * Returns
  1651. * - NETDEV_TX_OK: Normal end
  1652. * - NETDEV_TX_BUSY: Error end
  1653. */
  1654. static int pch_gbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1655. {
  1656. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1657. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1658. unsigned long flags;
  1659. if (unlikely(skb->len > (adapter->hw.mac.max_frame_size - 4))) {
  1660. pr_err("Transfer length Error: skb len: %d > max: %d\n",
  1661. skb->len, adapter->hw.mac.max_frame_size);
  1662. dev_kfree_skb_any(skb);
  1663. adapter->stats.tx_length_errors++;
  1664. return NETDEV_TX_OK;
  1665. }
  1666. if (!spin_trylock_irqsave(&tx_ring->tx_lock, flags)) {
  1667. /* Collision - tell upper layer to requeue */
  1668. return NETDEV_TX_LOCKED;
  1669. }
  1670. if (unlikely(!PCH_GBE_DESC_UNUSED(tx_ring))) {
  1671. netif_stop_queue(netdev);
  1672. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1673. pr_debug("Return : BUSY next_to use : 0x%08x next_to clean : 0x%08x\n",
  1674. tx_ring->next_to_use, tx_ring->next_to_clean);
  1675. return NETDEV_TX_BUSY;
  1676. }
  1677. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1678. /* CRC,ITAG no support */
  1679. pch_gbe_tx_queue(adapter, tx_ring, skb);
  1680. return NETDEV_TX_OK;
  1681. }
  1682. /**
  1683. * pch_gbe_get_stats - Get System Network Statistics
  1684. * @netdev: Network interface device structure
  1685. * Returns: The current stats
  1686. */
  1687. static struct net_device_stats *pch_gbe_get_stats(struct net_device *netdev)
  1688. {
  1689. /* only return the current stats */
  1690. return &netdev->stats;
  1691. }
  1692. /**
  1693. * pch_gbe_set_multi - Multicast and Promiscuous mode set
  1694. * @netdev: Network interface device structure
  1695. */
  1696. static void pch_gbe_set_multi(struct net_device *netdev)
  1697. {
  1698. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1699. struct pch_gbe_hw *hw = &adapter->hw;
  1700. struct netdev_hw_addr *ha;
  1701. u8 *mta_list;
  1702. u32 rctl;
  1703. int i;
  1704. int mc_count;
  1705. pr_debug("netdev->flags : 0x%08x\n", netdev->flags);
  1706. /* Check for Promiscuous and All Multicast modes */
  1707. rctl = ioread32(&hw->reg->RX_MODE);
  1708. mc_count = netdev_mc_count(netdev);
  1709. if ((netdev->flags & IFF_PROMISC)) {
  1710. rctl &= ~PCH_GBE_ADD_FIL_EN;
  1711. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1712. } else if ((netdev->flags & IFF_ALLMULTI)) {
  1713. /* all the multicasting receive permissions */
  1714. rctl |= PCH_GBE_ADD_FIL_EN;
  1715. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1716. } else {
  1717. if (mc_count >= PCH_GBE_MAR_ENTRIES) {
  1718. /* all the multicasting receive permissions */
  1719. rctl |= PCH_GBE_ADD_FIL_EN;
  1720. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1721. } else {
  1722. rctl |= (PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN);
  1723. }
  1724. }
  1725. iowrite32(rctl, &hw->reg->RX_MODE);
  1726. if (mc_count >= PCH_GBE_MAR_ENTRIES)
  1727. return;
  1728. mta_list = kmalloc(mc_count * ETH_ALEN, GFP_ATOMIC);
  1729. if (!mta_list)
  1730. return;
  1731. /* The shared function expects a packed array of only addresses. */
  1732. i = 0;
  1733. netdev_for_each_mc_addr(ha, netdev) {
  1734. if (i == mc_count)
  1735. break;
  1736. memcpy(mta_list + (i++ * ETH_ALEN), &ha->addr, ETH_ALEN);
  1737. }
  1738. pch_gbe_mac_mc_addr_list_update(hw, mta_list, i, 1,
  1739. PCH_GBE_MAR_ENTRIES);
  1740. kfree(mta_list);
  1741. pr_debug("RX_MODE reg(check bit31,30 ADD,MLT) : 0x%08x netdev->mc_count : 0x%08x\n",
  1742. ioread32(&hw->reg->RX_MODE), mc_count);
  1743. }
  1744. /**
  1745. * pch_gbe_set_mac - Change the Ethernet Address of the NIC
  1746. * @netdev: Network interface device structure
  1747. * @addr: Pointer to an address structure
  1748. * Returns
  1749. * 0: Successfully
  1750. * -EADDRNOTAVAIL: Failed
  1751. */
  1752. static int pch_gbe_set_mac(struct net_device *netdev, void *addr)
  1753. {
  1754. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1755. struct sockaddr *skaddr = addr;
  1756. int ret_val;
  1757. if (!is_valid_ether_addr(skaddr->sa_data)) {
  1758. ret_val = -EADDRNOTAVAIL;
  1759. } else {
  1760. memcpy(netdev->dev_addr, skaddr->sa_data, netdev->addr_len);
  1761. memcpy(adapter->hw.mac.addr, skaddr->sa_data, netdev->addr_len);
  1762. pch_gbe_mac_mar_set(&adapter->hw, adapter->hw.mac.addr, 0);
  1763. ret_val = 0;
  1764. }
  1765. pr_debug("ret_val : 0x%08x\n", ret_val);
  1766. pr_debug("dev_addr : %pM\n", netdev->dev_addr);
  1767. pr_debug("mac_addr : %pM\n", adapter->hw.mac.addr);
  1768. pr_debug("MAC_ADR1AB reg : 0x%08x 0x%08x\n",
  1769. ioread32(&adapter->hw.reg->mac_adr[0].high),
  1770. ioread32(&adapter->hw.reg->mac_adr[0].low));
  1771. return ret_val;
  1772. }
  1773. /**
  1774. * pch_gbe_change_mtu - Change the Maximum Transfer Unit
  1775. * @netdev: Network interface device structure
  1776. * @new_mtu: New value for maximum frame size
  1777. * Returns
  1778. * 0: Successfully
  1779. * -EINVAL: Failed
  1780. */
  1781. static int pch_gbe_change_mtu(struct net_device *netdev, int new_mtu)
  1782. {
  1783. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1784. int max_frame;
  1785. max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  1786. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  1787. (max_frame > PCH_GBE_MAX_JUMBO_FRAME_SIZE)) {
  1788. pr_err("Invalid MTU setting\n");
  1789. return -EINVAL;
  1790. }
  1791. if (max_frame <= PCH_GBE_FRAME_SIZE_2048)
  1792. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1793. else if (max_frame <= PCH_GBE_FRAME_SIZE_4096)
  1794. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_4096;
  1795. else if (max_frame <= PCH_GBE_FRAME_SIZE_8192)
  1796. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_8192;
  1797. else
  1798. adapter->rx_buffer_len = PCH_GBE_MAX_JUMBO_FRAME_SIZE;
  1799. netdev->mtu = new_mtu;
  1800. adapter->hw.mac.max_frame_size = max_frame;
  1801. if (netif_running(netdev))
  1802. pch_gbe_reinit_locked(adapter);
  1803. else
  1804. pch_gbe_reset(adapter);
  1805. pr_debug("max_frame : %d rx_buffer_len : %d mtu : %d max_frame_size : %d\n",
  1806. max_frame, (u32) adapter->rx_buffer_len, netdev->mtu,
  1807. adapter->hw.mac.max_frame_size);
  1808. return 0;
  1809. }
  1810. /**
  1811. * pch_gbe_ioctl - Controls register through a MII interface
  1812. * @netdev: Network interface device structure
  1813. * @ifr: Pointer to ifr structure
  1814. * @cmd: Control command
  1815. * Returns
  1816. * 0: Successfully
  1817. * Negative value: Failed
  1818. */
  1819. static int pch_gbe_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  1820. {
  1821. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1822. pr_debug("cmd : 0x%04x\n", cmd);
  1823. return generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  1824. }
  1825. /**
  1826. * pch_gbe_tx_timeout - Respond to a Tx Hang
  1827. * @netdev: Network interface device structure
  1828. */
  1829. static void pch_gbe_tx_timeout(struct net_device *netdev)
  1830. {
  1831. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1832. /* Do the reset outside of interrupt context */
  1833. adapter->stats.tx_timeout_count++;
  1834. schedule_work(&adapter->reset_task);
  1835. }
  1836. /**
  1837. * pch_gbe_napi_poll - NAPI receive and transfer polling callback
  1838. * @napi: Pointer of polling device struct
  1839. * @budget: The maximum number of a packet
  1840. * Returns
  1841. * false: Exit the polling mode
  1842. * true: Continue the polling mode
  1843. */
  1844. static int pch_gbe_napi_poll(struct napi_struct *napi, int budget)
  1845. {
  1846. struct pch_gbe_adapter *adapter =
  1847. container_of(napi, struct pch_gbe_adapter, napi);
  1848. struct net_device *netdev = adapter->netdev;
  1849. int work_done = 0;
  1850. bool poll_end_flag = false;
  1851. bool cleaned = false;
  1852. pr_debug("budget : %d\n", budget);
  1853. /* Keep link state information with original netdev */
  1854. if (!netif_carrier_ok(netdev)) {
  1855. poll_end_flag = true;
  1856. } else {
  1857. cleaned = pch_gbe_clean_tx(adapter, adapter->tx_ring);
  1858. pch_gbe_clean_rx(adapter, adapter->rx_ring, &work_done, budget);
  1859. if (cleaned)
  1860. work_done = budget;
  1861. /* If no Tx and not enough Rx work done,
  1862. * exit the polling mode
  1863. */
  1864. if ((work_done < budget) || !netif_running(netdev))
  1865. poll_end_flag = true;
  1866. }
  1867. if (poll_end_flag) {
  1868. napi_complete(napi);
  1869. pch_gbe_irq_enable(adapter);
  1870. }
  1871. pr_debug("poll_end_flag : %d work_done : %d budget : %d\n",
  1872. poll_end_flag, work_done, budget);
  1873. return work_done;
  1874. }
  1875. #ifdef CONFIG_NET_POLL_CONTROLLER
  1876. /**
  1877. * pch_gbe_netpoll - Used by things like netconsole to send skbs
  1878. * @netdev: Network interface device structure
  1879. */
  1880. static void pch_gbe_netpoll(struct net_device *netdev)
  1881. {
  1882. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1883. disable_irq(adapter->pdev->irq);
  1884. pch_gbe_intr(adapter->pdev->irq, netdev);
  1885. enable_irq(adapter->pdev->irq);
  1886. }
  1887. #endif
  1888. static const struct net_device_ops pch_gbe_netdev_ops = {
  1889. .ndo_open = pch_gbe_open,
  1890. .ndo_stop = pch_gbe_stop,
  1891. .ndo_start_xmit = pch_gbe_xmit_frame,
  1892. .ndo_get_stats = pch_gbe_get_stats,
  1893. .ndo_set_mac_address = pch_gbe_set_mac,
  1894. .ndo_tx_timeout = pch_gbe_tx_timeout,
  1895. .ndo_change_mtu = pch_gbe_change_mtu,
  1896. .ndo_do_ioctl = pch_gbe_ioctl,
  1897. .ndo_set_multicast_list = &pch_gbe_set_multi,
  1898. #ifdef CONFIG_NET_POLL_CONTROLLER
  1899. .ndo_poll_controller = pch_gbe_netpoll,
  1900. #endif
  1901. };
  1902. static pci_ers_result_t pch_gbe_io_error_detected(struct pci_dev *pdev,
  1903. pci_channel_state_t state)
  1904. {
  1905. struct net_device *netdev = pci_get_drvdata(pdev);
  1906. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1907. netif_device_detach(netdev);
  1908. if (netif_running(netdev))
  1909. pch_gbe_down(adapter);
  1910. pci_disable_device(pdev);
  1911. /* Request a slot slot reset. */
  1912. return PCI_ERS_RESULT_NEED_RESET;
  1913. }
  1914. static pci_ers_result_t pch_gbe_io_slot_reset(struct pci_dev *pdev)
  1915. {
  1916. struct net_device *netdev = pci_get_drvdata(pdev);
  1917. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1918. struct pch_gbe_hw *hw = &adapter->hw;
  1919. if (pci_enable_device(pdev)) {
  1920. pr_err("Cannot re-enable PCI device after reset\n");
  1921. return PCI_ERS_RESULT_DISCONNECT;
  1922. }
  1923. pci_set_master(pdev);
  1924. pci_enable_wake(pdev, PCI_D0, 0);
  1925. pch_gbe_hal_power_up_phy(hw);
  1926. pch_gbe_reset(adapter);
  1927. /* Clear wake up status */
  1928. pch_gbe_mac_set_wol_event(hw, 0);
  1929. return PCI_ERS_RESULT_RECOVERED;
  1930. }
  1931. static void pch_gbe_io_resume(struct pci_dev *pdev)
  1932. {
  1933. struct net_device *netdev = pci_get_drvdata(pdev);
  1934. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1935. if (netif_running(netdev)) {
  1936. if (pch_gbe_up(adapter)) {
  1937. pr_debug("can't bring device back up after reset\n");
  1938. return;
  1939. }
  1940. }
  1941. netif_device_attach(netdev);
  1942. }
  1943. static int __pch_gbe_suspend(struct pci_dev *pdev)
  1944. {
  1945. struct net_device *netdev = pci_get_drvdata(pdev);
  1946. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1947. struct pch_gbe_hw *hw = &adapter->hw;
  1948. u32 wufc = adapter->wake_up_evt;
  1949. int retval = 0;
  1950. netif_device_detach(netdev);
  1951. if (netif_running(netdev))
  1952. pch_gbe_down(adapter);
  1953. if (wufc) {
  1954. pch_gbe_set_multi(netdev);
  1955. pch_gbe_setup_rctl(adapter);
  1956. pch_gbe_configure_rx(adapter);
  1957. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  1958. hw->mac.link_duplex);
  1959. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  1960. hw->mac.link_duplex);
  1961. pch_gbe_mac_set_wol_event(hw, wufc);
  1962. pci_disable_device(pdev);
  1963. } else {
  1964. pch_gbe_hal_power_down_phy(hw);
  1965. pch_gbe_mac_set_wol_event(hw, wufc);
  1966. pci_disable_device(pdev);
  1967. }
  1968. return retval;
  1969. }
  1970. #ifdef CONFIG_PM
  1971. static int pch_gbe_suspend(struct device *device)
  1972. {
  1973. struct pci_dev *pdev = to_pci_dev(device);
  1974. return __pch_gbe_suspend(pdev);
  1975. }
  1976. static int pch_gbe_resume(struct device *device)
  1977. {
  1978. struct pci_dev *pdev = to_pci_dev(device);
  1979. struct net_device *netdev = pci_get_drvdata(pdev);
  1980. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1981. struct pch_gbe_hw *hw = &adapter->hw;
  1982. u32 err;
  1983. err = pci_enable_device(pdev);
  1984. if (err) {
  1985. pr_err("Cannot enable PCI device from suspend\n");
  1986. return err;
  1987. }
  1988. pci_set_master(pdev);
  1989. pch_gbe_hal_power_up_phy(hw);
  1990. pch_gbe_reset(adapter);
  1991. /* Clear wake on lan control and status */
  1992. pch_gbe_mac_set_wol_event(hw, 0);
  1993. if (netif_running(netdev))
  1994. pch_gbe_up(adapter);
  1995. netif_device_attach(netdev);
  1996. return 0;
  1997. }
  1998. #endif /* CONFIG_PM */
  1999. static void pch_gbe_shutdown(struct pci_dev *pdev)
  2000. {
  2001. __pch_gbe_suspend(pdev);
  2002. if (system_state == SYSTEM_POWER_OFF) {
  2003. pci_wake_from_d3(pdev, true);
  2004. pci_set_power_state(pdev, PCI_D3hot);
  2005. }
  2006. }
  2007. static void pch_gbe_remove(struct pci_dev *pdev)
  2008. {
  2009. struct net_device *netdev = pci_get_drvdata(pdev);
  2010. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2011. cancel_work_sync(&adapter->reset_task);
  2012. unregister_netdev(netdev);
  2013. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2014. kfree(adapter->tx_ring);
  2015. kfree(adapter->rx_ring);
  2016. iounmap(adapter->hw.reg);
  2017. pci_release_regions(pdev);
  2018. free_netdev(netdev);
  2019. pci_disable_device(pdev);
  2020. }
  2021. static int pch_gbe_probe(struct pci_dev *pdev,
  2022. const struct pci_device_id *pci_id)
  2023. {
  2024. struct net_device *netdev;
  2025. struct pch_gbe_adapter *adapter;
  2026. int ret;
  2027. ret = pci_enable_device(pdev);
  2028. if (ret)
  2029. return ret;
  2030. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
  2031. || pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2032. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2033. if (ret) {
  2034. ret = pci_set_consistent_dma_mask(pdev,
  2035. DMA_BIT_MASK(32));
  2036. if (ret) {
  2037. dev_err(&pdev->dev, "ERR: No usable DMA "
  2038. "configuration, aborting\n");
  2039. goto err_disable_device;
  2040. }
  2041. }
  2042. }
  2043. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  2044. if (ret) {
  2045. dev_err(&pdev->dev,
  2046. "ERR: Can't reserve PCI I/O and memory resources\n");
  2047. goto err_disable_device;
  2048. }
  2049. pci_set_master(pdev);
  2050. netdev = alloc_etherdev((int)sizeof(struct pch_gbe_adapter));
  2051. if (!netdev) {
  2052. ret = -ENOMEM;
  2053. dev_err(&pdev->dev,
  2054. "ERR: Can't allocate and set up an Ethernet device\n");
  2055. goto err_release_pci;
  2056. }
  2057. SET_NETDEV_DEV(netdev, &pdev->dev);
  2058. pci_set_drvdata(pdev, netdev);
  2059. adapter = netdev_priv(netdev);
  2060. adapter->netdev = netdev;
  2061. adapter->pdev = pdev;
  2062. adapter->hw.back = adapter;
  2063. adapter->hw.reg = pci_iomap(pdev, PCH_GBE_PCI_BAR, 0);
  2064. if (!adapter->hw.reg) {
  2065. ret = -EIO;
  2066. dev_err(&pdev->dev, "Can't ioremap\n");
  2067. goto err_free_netdev;
  2068. }
  2069. netdev->netdev_ops = &pch_gbe_netdev_ops;
  2070. netdev->watchdog_timeo = PCH_GBE_WATCHDOG_PERIOD;
  2071. netif_napi_add(netdev, &adapter->napi,
  2072. pch_gbe_napi_poll, PCH_GBE_RX_WEIGHT);
  2073. netdev->features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_GRO;
  2074. pch_gbe_set_ethtool_ops(netdev);
  2075. pch_gbe_mac_reset_hw(&adapter->hw);
  2076. /* setup the private structure */
  2077. ret = pch_gbe_sw_init(adapter);
  2078. if (ret)
  2079. goto err_iounmap;
  2080. /* Initialize PHY */
  2081. ret = pch_gbe_init_phy(adapter);
  2082. if (ret) {
  2083. dev_err(&pdev->dev, "PHY initialize error\n");
  2084. goto err_free_adapter;
  2085. }
  2086. pch_gbe_hal_get_bus_info(&adapter->hw);
  2087. /* Read the MAC address. and store to the private data */
  2088. ret = pch_gbe_hal_read_mac_addr(&adapter->hw);
  2089. if (ret) {
  2090. dev_err(&pdev->dev, "MAC address Read Error\n");
  2091. goto err_free_adapter;
  2092. }
  2093. memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
  2094. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2095. dev_err(&pdev->dev, "Invalid MAC Address\n");
  2096. ret = -EIO;
  2097. goto err_free_adapter;
  2098. }
  2099. setup_timer(&adapter->watchdog_timer, pch_gbe_watchdog,
  2100. (unsigned long)adapter);
  2101. INIT_WORK(&adapter->reset_task, pch_gbe_reset_task);
  2102. pch_gbe_check_options(adapter);
  2103. if (adapter->tx_csum)
  2104. netdev->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2105. else
  2106. netdev->features &= ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
  2107. /* initialize the wol settings based on the eeprom settings */
  2108. adapter->wake_up_evt = PCH_GBE_WL_INIT_SETTING;
  2109. dev_info(&pdev->dev, "MAC address : %pM\n", netdev->dev_addr);
  2110. /* reset the hardware with the new settings */
  2111. pch_gbe_reset(adapter);
  2112. ret = register_netdev(netdev);
  2113. if (ret)
  2114. goto err_free_adapter;
  2115. /* tell the stack to leave us alone until pch_gbe_open() is called */
  2116. netif_carrier_off(netdev);
  2117. netif_stop_queue(netdev);
  2118. dev_dbg(&pdev->dev, "OKIsemi(R) PCH Network Connection\n");
  2119. device_set_wakeup_enable(&pdev->dev, 1);
  2120. return 0;
  2121. err_free_adapter:
  2122. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2123. kfree(adapter->tx_ring);
  2124. kfree(adapter->rx_ring);
  2125. err_iounmap:
  2126. iounmap(adapter->hw.reg);
  2127. err_free_netdev:
  2128. free_netdev(netdev);
  2129. err_release_pci:
  2130. pci_release_regions(pdev);
  2131. err_disable_device:
  2132. pci_disable_device(pdev);
  2133. return ret;
  2134. }
  2135. static DEFINE_PCI_DEVICE_TABLE(pch_gbe_pcidev_id) = {
  2136. {.vendor = PCI_VENDOR_ID_INTEL,
  2137. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2138. .subvendor = PCI_ANY_ID,
  2139. .subdevice = PCI_ANY_ID,
  2140. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2141. .class_mask = (0xFFFF00)
  2142. },
  2143. /* required last entry */
  2144. {0}
  2145. };
  2146. #ifdef CONFIG_PM
  2147. static const struct dev_pm_ops pch_gbe_pm_ops = {
  2148. .suspend = pch_gbe_suspend,
  2149. .resume = pch_gbe_resume,
  2150. .freeze = pch_gbe_suspend,
  2151. .thaw = pch_gbe_resume,
  2152. .poweroff = pch_gbe_suspend,
  2153. .restore = pch_gbe_resume,
  2154. };
  2155. #endif
  2156. static struct pci_error_handlers pch_gbe_err_handler = {
  2157. .error_detected = pch_gbe_io_error_detected,
  2158. .slot_reset = pch_gbe_io_slot_reset,
  2159. .resume = pch_gbe_io_resume
  2160. };
  2161. static struct pci_driver pch_gbe_pcidev = {
  2162. .name = KBUILD_MODNAME,
  2163. .id_table = pch_gbe_pcidev_id,
  2164. .probe = pch_gbe_probe,
  2165. .remove = pch_gbe_remove,
  2166. #ifdef CONFIG_PM_OPS
  2167. .driver.pm = &pch_gbe_pm_ops,
  2168. #endif
  2169. .shutdown = pch_gbe_shutdown,
  2170. .err_handler = &pch_gbe_err_handler
  2171. };
  2172. static int __init pch_gbe_init_module(void)
  2173. {
  2174. int ret;
  2175. ret = pci_register_driver(&pch_gbe_pcidev);
  2176. if (copybreak != PCH_GBE_COPYBREAK_DEFAULT) {
  2177. if (copybreak == 0) {
  2178. pr_info("copybreak disabled\n");
  2179. } else {
  2180. pr_info("copybreak enabled for packets <= %u bytes\n",
  2181. copybreak);
  2182. }
  2183. }
  2184. return ret;
  2185. }
  2186. static void __exit pch_gbe_exit_module(void)
  2187. {
  2188. pci_unregister_driver(&pch_gbe_pcidev);
  2189. }
  2190. module_init(pch_gbe_init_module);
  2191. module_exit(pch_gbe_exit_module);
  2192. MODULE_DESCRIPTION("EG20T PCH Gigabit ethernet Driver");
  2193. MODULE_AUTHOR("OKI SEMICONDUCTOR, <toshiharu-linux@dsn.okisemi.com>");
  2194. MODULE_LICENSE("GPL");
  2195. MODULE_VERSION(DRV_VERSION);
  2196. MODULE_DEVICE_TABLE(pci, pch_gbe_pcidev_id);
  2197. module_param(copybreak, uint, 0644);
  2198. MODULE_PARM_DESC(copybreak,
  2199. "Maximum size of packet that is copied to a new buffer on receive");
  2200. /* pch_gbe_main.c */