emulate.c 97 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Opcode effective-address decode tables.
  30. * Note that we only emulate instructions that have at least one memory
  31. * operand (excluding implicit stack references). We assume that stack
  32. * references and instruction fetches will never occur in special memory
  33. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  34. * not be handled.
  35. */
  36. /* Operand sizes: 8-bit operands or specified/overridden size. */
  37. #define ByteOp (1<<0) /* 8-bit operands. */
  38. /* Destination operand type. */
  39. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  40. #define DstReg (2<<1) /* Register operand. */
  41. #define DstMem (3<<1) /* Memory operand. */
  42. #define DstAcc (4<<1) /* Destination Accumulator */
  43. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  44. #define DstMem64 (6<<1) /* 64bit memory operand */
  45. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  46. #define DstMask (7<<1)
  47. /* Source operand type. */
  48. #define SrcNone (0<<4) /* No source operand. */
  49. #define SrcReg (1<<4) /* Register operand. */
  50. #define SrcMem (2<<4) /* Memory operand. */
  51. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  52. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  53. #define SrcImm (5<<4) /* Immediate operand. */
  54. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  55. #define SrcOne (7<<4) /* Implied '1' */
  56. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  57. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  58. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  59. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  60. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  61. #define SrcAcc (0xd<<4) /* Source Accumulator */
  62. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  63. #define SrcMask (0xf<<4)
  64. /* Generic ModRM decode. */
  65. #define ModRM (1<<8)
  66. /* Destination is only written; never read. */
  67. #define Mov (1<<9)
  68. #define BitOp (1<<10)
  69. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  70. #define String (1<<12) /* String instruction (rep capable) */
  71. #define Stack (1<<13) /* Stack instruction (push/pop) */
  72. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  73. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  74. /* Misc flags */
  75. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  76. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  77. #define Undefined (1<<25) /* No Such Instruction */
  78. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  79. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  80. #define No64 (1<<28)
  81. /* Source 2 operand type */
  82. #define Src2None (0<<29)
  83. #define Src2CL (1<<29)
  84. #define Src2ImmByte (2<<29)
  85. #define Src2One (3<<29)
  86. #define Src2Imm (4<<29)
  87. #define Src2Mask (7<<29)
  88. #define X2(x...) x, x
  89. #define X3(x...) X2(x), x
  90. #define X4(x...) X2(x), X2(x)
  91. #define X5(x...) X4(x), x
  92. #define X6(x...) X4(x), X2(x)
  93. #define X7(x...) X4(x), X3(x)
  94. #define X8(x...) X4(x), X4(x)
  95. #define X16(x...) X8(x), X8(x)
  96. struct opcode {
  97. u32 flags;
  98. union {
  99. int (*execute)(struct x86_emulate_ctxt *ctxt);
  100. struct opcode *group;
  101. struct group_dual *gdual;
  102. } u;
  103. };
  104. struct group_dual {
  105. struct opcode mod012[8];
  106. struct opcode mod3[8];
  107. };
  108. /* EFLAGS bit definitions. */
  109. #define EFLG_ID (1<<21)
  110. #define EFLG_VIP (1<<20)
  111. #define EFLG_VIF (1<<19)
  112. #define EFLG_AC (1<<18)
  113. #define EFLG_VM (1<<17)
  114. #define EFLG_RF (1<<16)
  115. #define EFLG_IOPL (3<<12)
  116. #define EFLG_NT (1<<14)
  117. #define EFLG_OF (1<<11)
  118. #define EFLG_DF (1<<10)
  119. #define EFLG_IF (1<<9)
  120. #define EFLG_TF (1<<8)
  121. #define EFLG_SF (1<<7)
  122. #define EFLG_ZF (1<<6)
  123. #define EFLG_AF (1<<4)
  124. #define EFLG_PF (1<<2)
  125. #define EFLG_CF (1<<0)
  126. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  127. #define EFLG_RESERVED_ONE_MASK 2
  128. /*
  129. * Instruction emulation:
  130. * Most instructions are emulated directly via a fragment of inline assembly
  131. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  132. * any modified flags.
  133. */
  134. #if defined(CONFIG_X86_64)
  135. #define _LO32 "k" /* force 32-bit operand */
  136. #define _STK "%%rsp" /* stack pointer */
  137. #elif defined(__i386__)
  138. #define _LO32 "" /* force 32-bit operand */
  139. #define _STK "%%esp" /* stack pointer */
  140. #endif
  141. /*
  142. * These EFLAGS bits are restored from saved value during emulation, and
  143. * any changes are written back to the saved value after emulation.
  144. */
  145. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  146. /* Before executing instruction: restore necessary bits in EFLAGS. */
  147. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  148. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  149. "movl %"_sav",%"_LO32 _tmp"; " \
  150. "push %"_tmp"; " \
  151. "push %"_tmp"; " \
  152. "movl %"_msk",%"_LO32 _tmp"; " \
  153. "andl %"_LO32 _tmp",("_STK"); " \
  154. "pushf; " \
  155. "notl %"_LO32 _tmp"; " \
  156. "andl %"_LO32 _tmp",("_STK"); " \
  157. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  158. "pop %"_tmp"; " \
  159. "orl %"_LO32 _tmp",("_STK"); " \
  160. "popf; " \
  161. "pop %"_sav"; "
  162. /* After executing instruction: write-back necessary bits in EFLAGS. */
  163. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  164. /* _sav |= EFLAGS & _msk; */ \
  165. "pushf; " \
  166. "pop %"_tmp"; " \
  167. "andl %"_msk",%"_LO32 _tmp"; " \
  168. "orl %"_LO32 _tmp",%"_sav"; "
  169. #ifdef CONFIG_X86_64
  170. #define ON64(x) x
  171. #else
  172. #define ON64(x)
  173. #endif
  174. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  175. do { \
  176. __asm__ __volatile__ ( \
  177. _PRE_EFLAGS("0", "4", "2") \
  178. _op _suffix " %"_x"3,%1; " \
  179. _POST_EFLAGS("0", "4", "2") \
  180. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  181. "=&r" (_tmp) \
  182. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  183. } while (0)
  184. /* Raw emulation: instruction has two explicit operands. */
  185. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  186. do { \
  187. unsigned long _tmp; \
  188. \
  189. switch ((_dst).bytes) { \
  190. case 2: \
  191. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  192. break; \
  193. case 4: \
  194. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  195. break; \
  196. case 8: \
  197. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  198. break; \
  199. } \
  200. } while (0)
  201. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  202. do { \
  203. unsigned long _tmp; \
  204. switch ((_dst).bytes) { \
  205. case 1: \
  206. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  207. break; \
  208. default: \
  209. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  210. _wx, _wy, _lx, _ly, _qx, _qy); \
  211. break; \
  212. } \
  213. } while (0)
  214. /* Source operand is byte-sized and may be restricted to just %cl. */
  215. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  216. __emulate_2op(_op, _src, _dst, _eflags, \
  217. "b", "c", "b", "c", "b", "c", "b", "c")
  218. /* Source operand is byte, word, long or quad sized. */
  219. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  220. __emulate_2op(_op, _src, _dst, _eflags, \
  221. "b", "q", "w", "r", _LO32, "r", "", "r")
  222. /* Source operand is word, long or quad sized. */
  223. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  224. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  225. "w", "r", _LO32, "r", "", "r")
  226. /* Instruction has three operands and one operand is stored in ECX register */
  227. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  228. do { \
  229. unsigned long _tmp; \
  230. _type _clv = (_cl).val; \
  231. _type _srcv = (_src).val; \
  232. _type _dstv = (_dst).val; \
  233. \
  234. __asm__ __volatile__ ( \
  235. _PRE_EFLAGS("0", "5", "2") \
  236. _op _suffix " %4,%1 \n" \
  237. _POST_EFLAGS("0", "5", "2") \
  238. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  239. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  240. ); \
  241. \
  242. (_cl).val = (unsigned long) _clv; \
  243. (_src).val = (unsigned long) _srcv; \
  244. (_dst).val = (unsigned long) _dstv; \
  245. } while (0)
  246. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  247. do { \
  248. switch ((_dst).bytes) { \
  249. case 2: \
  250. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  251. "w", unsigned short); \
  252. break; \
  253. case 4: \
  254. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  255. "l", unsigned int); \
  256. break; \
  257. case 8: \
  258. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  259. "q", unsigned long)); \
  260. break; \
  261. } \
  262. } while (0)
  263. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  264. do { \
  265. unsigned long _tmp; \
  266. \
  267. __asm__ __volatile__ ( \
  268. _PRE_EFLAGS("0", "3", "2") \
  269. _op _suffix " %1; " \
  270. _POST_EFLAGS("0", "3", "2") \
  271. : "=m" (_eflags), "+m" ((_dst).val), \
  272. "=&r" (_tmp) \
  273. : "i" (EFLAGS_MASK)); \
  274. } while (0)
  275. /* Instruction has only one explicit operand (no source operand). */
  276. #define emulate_1op(_op, _dst, _eflags) \
  277. do { \
  278. switch ((_dst).bytes) { \
  279. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  280. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  281. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  282. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  283. } \
  284. } while (0)
  285. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  286. do { \
  287. unsigned long _tmp; \
  288. \
  289. __asm__ __volatile__ ( \
  290. _PRE_EFLAGS("0", "4", "1") \
  291. _op _suffix " %5; " \
  292. _POST_EFLAGS("0", "4", "1") \
  293. : "=m" (_eflags), "=&r" (_tmp), \
  294. "+a" (_rax), "+d" (_rdx) \
  295. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  296. "a" (_rax), "d" (_rdx)); \
  297. } while (0)
  298. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  299. do { \
  300. unsigned long _tmp; \
  301. \
  302. __asm__ __volatile__ ( \
  303. _PRE_EFLAGS("0", "5", "1") \
  304. "1: \n\t" \
  305. _op _suffix " %6; " \
  306. "2: \n\t" \
  307. _POST_EFLAGS("0", "5", "1") \
  308. ".pushsection .fixup,\"ax\" \n\t" \
  309. "3: movb $1, %4 \n\t" \
  310. "jmp 2b \n\t" \
  311. ".popsection \n\t" \
  312. _ASM_EXTABLE(1b, 3b) \
  313. : "=m" (_eflags), "=&r" (_tmp), \
  314. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  315. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  316. "a" (_rax), "d" (_rdx)); \
  317. } while (0)
  318. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  319. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  320. do { \
  321. switch((_src).bytes) { \
  322. case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
  323. case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
  324. case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
  325. case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
  326. } \
  327. } while (0)
  328. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  329. do { \
  330. switch((_src).bytes) { \
  331. case 1: \
  332. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  333. _eflags, "b", _ex); \
  334. break; \
  335. case 2: \
  336. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  337. _eflags, "w", _ex); \
  338. break; \
  339. case 4: \
  340. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  341. _eflags, "l", _ex); \
  342. break; \
  343. case 8: ON64( \
  344. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  345. _eflags, "q", _ex)); \
  346. break; \
  347. } \
  348. } while (0)
  349. /* Fetch next part of the instruction being emulated. */
  350. #define insn_fetch(_type, _size, _eip) \
  351. ({ unsigned long _x; \
  352. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  353. if (rc != X86EMUL_CONTINUE) \
  354. goto done; \
  355. (_eip) += (_size); \
  356. (_type)_x; \
  357. })
  358. #define insn_fetch_arr(_arr, _size, _eip) \
  359. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  360. if (rc != X86EMUL_CONTINUE) \
  361. goto done; \
  362. (_eip) += (_size); \
  363. })
  364. static inline unsigned long ad_mask(struct decode_cache *c)
  365. {
  366. return (1UL << (c->ad_bytes << 3)) - 1;
  367. }
  368. /* Access/update address held in a register, based on addressing mode. */
  369. static inline unsigned long
  370. address_mask(struct decode_cache *c, unsigned long reg)
  371. {
  372. if (c->ad_bytes == sizeof(unsigned long))
  373. return reg;
  374. else
  375. return reg & ad_mask(c);
  376. }
  377. static inline unsigned long
  378. register_address(struct decode_cache *c, unsigned long reg)
  379. {
  380. return address_mask(c, reg);
  381. }
  382. static inline void
  383. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  384. {
  385. if (c->ad_bytes == sizeof(unsigned long))
  386. *reg += inc;
  387. else
  388. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  389. }
  390. static inline void jmp_rel(struct decode_cache *c, int rel)
  391. {
  392. register_address_increment(c, &c->eip, rel);
  393. }
  394. static void set_seg_override(struct decode_cache *c, int seg)
  395. {
  396. c->has_seg_override = true;
  397. c->seg_override = seg;
  398. }
  399. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  400. struct x86_emulate_ops *ops, int seg)
  401. {
  402. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  403. return 0;
  404. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  405. }
  406. static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
  407. struct x86_emulate_ops *ops,
  408. struct decode_cache *c)
  409. {
  410. if (!c->has_seg_override)
  411. return 0;
  412. return c->seg_override;
  413. }
  414. static ulong linear(struct x86_emulate_ctxt *ctxt,
  415. struct segmented_address addr)
  416. {
  417. struct decode_cache *c = &ctxt->decode;
  418. ulong la;
  419. la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
  420. if (c->ad_bytes != 8)
  421. la &= (u32)-1;
  422. return la;
  423. }
  424. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  425. u32 error, bool valid)
  426. {
  427. ctxt->exception.vector = vec;
  428. ctxt->exception.error_code = error;
  429. ctxt->exception.error_code_valid = valid;
  430. return X86EMUL_PROPAGATE_FAULT;
  431. }
  432. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  433. {
  434. return emulate_exception(ctxt, GP_VECTOR, err, true);
  435. }
  436. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  437. {
  438. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  439. }
  440. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  441. {
  442. return emulate_exception(ctxt, TS_VECTOR, err, true);
  443. }
  444. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  445. {
  446. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  447. }
  448. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  449. struct x86_emulate_ops *ops,
  450. unsigned long eip, u8 *dest)
  451. {
  452. struct fetch_cache *fc = &ctxt->decode.fetch;
  453. int rc;
  454. int size, cur_size;
  455. if (eip == fc->end) {
  456. cur_size = fc->end - fc->start;
  457. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  458. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  459. size, ctxt->vcpu, &ctxt->exception);
  460. if (rc != X86EMUL_CONTINUE)
  461. return rc;
  462. fc->end += size;
  463. }
  464. *dest = fc->data[eip - fc->start];
  465. return X86EMUL_CONTINUE;
  466. }
  467. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  468. struct x86_emulate_ops *ops,
  469. unsigned long eip, void *dest, unsigned size)
  470. {
  471. int rc;
  472. /* x86 instructions are limited to 15 bytes. */
  473. if (eip + size - ctxt->eip > 15)
  474. return X86EMUL_UNHANDLEABLE;
  475. while (size--) {
  476. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  477. if (rc != X86EMUL_CONTINUE)
  478. return rc;
  479. }
  480. return X86EMUL_CONTINUE;
  481. }
  482. /*
  483. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  484. * pointer into the block that addresses the relevant register.
  485. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  486. */
  487. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  488. int highbyte_regs)
  489. {
  490. void *p;
  491. p = &regs[modrm_reg];
  492. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  493. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  494. return p;
  495. }
  496. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  497. struct x86_emulate_ops *ops,
  498. struct segmented_address addr,
  499. u16 *size, unsigned long *address, int op_bytes)
  500. {
  501. int rc;
  502. if (op_bytes == 2)
  503. op_bytes = 3;
  504. *address = 0;
  505. rc = ops->read_std(linear(ctxt, addr), (unsigned long *)size, 2,
  506. ctxt->vcpu, &ctxt->exception);
  507. if (rc != X86EMUL_CONTINUE)
  508. return rc;
  509. addr.ea += 2;
  510. rc = ops->read_std(linear(ctxt, addr), address, op_bytes,
  511. ctxt->vcpu, &ctxt->exception);
  512. return rc;
  513. }
  514. static int test_cc(unsigned int condition, unsigned int flags)
  515. {
  516. int rc = 0;
  517. switch ((condition & 15) >> 1) {
  518. case 0: /* o */
  519. rc |= (flags & EFLG_OF);
  520. break;
  521. case 1: /* b/c/nae */
  522. rc |= (flags & EFLG_CF);
  523. break;
  524. case 2: /* z/e */
  525. rc |= (flags & EFLG_ZF);
  526. break;
  527. case 3: /* be/na */
  528. rc |= (flags & (EFLG_CF|EFLG_ZF));
  529. break;
  530. case 4: /* s */
  531. rc |= (flags & EFLG_SF);
  532. break;
  533. case 5: /* p/pe */
  534. rc |= (flags & EFLG_PF);
  535. break;
  536. case 7: /* le/ng */
  537. rc |= (flags & EFLG_ZF);
  538. /* fall through */
  539. case 6: /* l/nge */
  540. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  541. break;
  542. }
  543. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  544. return (!!rc ^ (condition & 1));
  545. }
  546. static void fetch_register_operand(struct operand *op)
  547. {
  548. switch (op->bytes) {
  549. case 1:
  550. op->val = *(u8 *)op->addr.reg;
  551. break;
  552. case 2:
  553. op->val = *(u16 *)op->addr.reg;
  554. break;
  555. case 4:
  556. op->val = *(u32 *)op->addr.reg;
  557. break;
  558. case 8:
  559. op->val = *(u64 *)op->addr.reg;
  560. break;
  561. }
  562. }
  563. static void decode_register_operand(struct operand *op,
  564. struct decode_cache *c,
  565. int inhibit_bytereg)
  566. {
  567. unsigned reg = c->modrm_reg;
  568. int highbyte_regs = c->rex_prefix == 0;
  569. if (!(c->d & ModRM))
  570. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  571. op->type = OP_REG;
  572. if ((c->d & ByteOp) && !inhibit_bytereg) {
  573. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  574. op->bytes = 1;
  575. } else {
  576. op->addr.reg = decode_register(reg, c->regs, 0);
  577. op->bytes = c->op_bytes;
  578. }
  579. fetch_register_operand(op);
  580. op->orig_val = op->val;
  581. }
  582. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  583. struct x86_emulate_ops *ops,
  584. struct operand *op)
  585. {
  586. struct decode_cache *c = &ctxt->decode;
  587. u8 sib;
  588. int index_reg = 0, base_reg = 0, scale;
  589. int rc = X86EMUL_CONTINUE;
  590. ulong modrm_ea = 0;
  591. if (c->rex_prefix) {
  592. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  593. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  594. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  595. }
  596. c->modrm = insn_fetch(u8, 1, c->eip);
  597. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  598. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  599. c->modrm_rm |= (c->modrm & 0x07);
  600. c->modrm_seg = VCPU_SREG_DS;
  601. if (c->modrm_mod == 3) {
  602. op->type = OP_REG;
  603. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  604. op->addr.reg = decode_register(c->modrm_rm,
  605. c->regs, c->d & ByteOp);
  606. fetch_register_operand(op);
  607. return rc;
  608. }
  609. op->type = OP_MEM;
  610. if (c->ad_bytes == 2) {
  611. unsigned bx = c->regs[VCPU_REGS_RBX];
  612. unsigned bp = c->regs[VCPU_REGS_RBP];
  613. unsigned si = c->regs[VCPU_REGS_RSI];
  614. unsigned di = c->regs[VCPU_REGS_RDI];
  615. /* 16-bit ModR/M decode. */
  616. switch (c->modrm_mod) {
  617. case 0:
  618. if (c->modrm_rm == 6)
  619. modrm_ea += insn_fetch(u16, 2, c->eip);
  620. break;
  621. case 1:
  622. modrm_ea += insn_fetch(s8, 1, c->eip);
  623. break;
  624. case 2:
  625. modrm_ea += insn_fetch(u16, 2, c->eip);
  626. break;
  627. }
  628. switch (c->modrm_rm) {
  629. case 0:
  630. modrm_ea += bx + si;
  631. break;
  632. case 1:
  633. modrm_ea += bx + di;
  634. break;
  635. case 2:
  636. modrm_ea += bp + si;
  637. break;
  638. case 3:
  639. modrm_ea += bp + di;
  640. break;
  641. case 4:
  642. modrm_ea += si;
  643. break;
  644. case 5:
  645. modrm_ea += di;
  646. break;
  647. case 6:
  648. if (c->modrm_mod != 0)
  649. modrm_ea += bp;
  650. break;
  651. case 7:
  652. modrm_ea += bx;
  653. break;
  654. }
  655. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  656. (c->modrm_rm == 6 && c->modrm_mod != 0))
  657. c->modrm_seg = VCPU_SREG_SS;
  658. modrm_ea = (u16)modrm_ea;
  659. } else {
  660. /* 32/64-bit ModR/M decode. */
  661. if ((c->modrm_rm & 7) == 4) {
  662. sib = insn_fetch(u8, 1, c->eip);
  663. index_reg |= (sib >> 3) & 7;
  664. base_reg |= sib & 7;
  665. scale = sib >> 6;
  666. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  667. modrm_ea += insn_fetch(s32, 4, c->eip);
  668. else
  669. modrm_ea += c->regs[base_reg];
  670. if (index_reg != 4)
  671. modrm_ea += c->regs[index_reg] << scale;
  672. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  673. if (ctxt->mode == X86EMUL_MODE_PROT64)
  674. c->rip_relative = 1;
  675. } else
  676. modrm_ea += c->regs[c->modrm_rm];
  677. switch (c->modrm_mod) {
  678. case 0:
  679. if (c->modrm_rm == 5)
  680. modrm_ea += insn_fetch(s32, 4, c->eip);
  681. break;
  682. case 1:
  683. modrm_ea += insn_fetch(s8, 1, c->eip);
  684. break;
  685. case 2:
  686. modrm_ea += insn_fetch(s32, 4, c->eip);
  687. break;
  688. }
  689. }
  690. op->addr.mem.ea = modrm_ea;
  691. done:
  692. return rc;
  693. }
  694. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  695. struct x86_emulate_ops *ops,
  696. struct operand *op)
  697. {
  698. struct decode_cache *c = &ctxt->decode;
  699. int rc = X86EMUL_CONTINUE;
  700. op->type = OP_MEM;
  701. switch (c->ad_bytes) {
  702. case 2:
  703. op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
  704. break;
  705. case 4:
  706. op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
  707. break;
  708. case 8:
  709. op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
  710. break;
  711. }
  712. done:
  713. return rc;
  714. }
  715. static void fetch_bit_operand(struct decode_cache *c)
  716. {
  717. long sv = 0, mask;
  718. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  719. mask = ~(c->dst.bytes * 8 - 1);
  720. if (c->src.bytes == 2)
  721. sv = (s16)c->src.val & (s16)mask;
  722. else if (c->src.bytes == 4)
  723. sv = (s32)c->src.val & (s32)mask;
  724. c->dst.addr.mem.ea += (sv >> 3);
  725. }
  726. /* only subword offset */
  727. c->src.val &= (c->dst.bytes << 3) - 1;
  728. }
  729. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  730. struct x86_emulate_ops *ops,
  731. unsigned long addr, void *dest, unsigned size)
  732. {
  733. int rc;
  734. struct read_cache *mc = &ctxt->decode.mem_read;
  735. while (size) {
  736. int n = min(size, 8u);
  737. size -= n;
  738. if (mc->pos < mc->end)
  739. goto read_cached;
  740. rc = ops->read_emulated(addr, mc->data + mc->end, n,
  741. &ctxt->exception, ctxt->vcpu);
  742. if (rc != X86EMUL_CONTINUE)
  743. return rc;
  744. mc->end += n;
  745. read_cached:
  746. memcpy(dest, mc->data + mc->pos, n);
  747. mc->pos += n;
  748. dest += n;
  749. addr += n;
  750. }
  751. return X86EMUL_CONTINUE;
  752. }
  753. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  754. struct x86_emulate_ops *ops,
  755. unsigned int size, unsigned short port,
  756. void *dest)
  757. {
  758. struct read_cache *rc = &ctxt->decode.io_read;
  759. if (rc->pos == rc->end) { /* refill pio read ahead */
  760. struct decode_cache *c = &ctxt->decode;
  761. unsigned int in_page, n;
  762. unsigned int count = c->rep_prefix ?
  763. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  764. in_page = (ctxt->eflags & EFLG_DF) ?
  765. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  766. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  767. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  768. count);
  769. if (n == 0)
  770. n = 1;
  771. rc->pos = rc->end = 0;
  772. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  773. return 0;
  774. rc->end = n * size;
  775. }
  776. memcpy(dest, rc->data + rc->pos, size);
  777. rc->pos += size;
  778. return 1;
  779. }
  780. static u32 desc_limit_scaled(struct desc_struct *desc)
  781. {
  782. u32 limit = get_desc_limit(desc);
  783. return desc->g ? (limit << 12) | 0xfff : limit;
  784. }
  785. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  786. struct x86_emulate_ops *ops,
  787. u16 selector, struct desc_ptr *dt)
  788. {
  789. if (selector & 1 << 2) {
  790. struct desc_struct desc;
  791. memset (dt, 0, sizeof *dt);
  792. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  793. return;
  794. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  795. dt->address = get_desc_base(&desc);
  796. } else
  797. ops->get_gdt(dt, ctxt->vcpu);
  798. }
  799. /* allowed just for 8 bytes segments */
  800. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  801. struct x86_emulate_ops *ops,
  802. u16 selector, struct desc_struct *desc)
  803. {
  804. struct desc_ptr dt;
  805. u16 index = selector >> 3;
  806. int ret;
  807. ulong addr;
  808. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  809. if (dt.size < index * 8 + 7)
  810. return emulate_gp(ctxt, selector & 0xfffc);
  811. addr = dt.address + index * 8;
  812. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu,
  813. &ctxt->exception);
  814. return ret;
  815. }
  816. /* allowed just for 8 bytes segments */
  817. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  818. struct x86_emulate_ops *ops,
  819. u16 selector, struct desc_struct *desc)
  820. {
  821. struct desc_ptr dt;
  822. u16 index = selector >> 3;
  823. ulong addr;
  824. int ret;
  825. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  826. if (dt.size < index * 8 + 7)
  827. return emulate_gp(ctxt, selector & 0xfffc);
  828. addr = dt.address + index * 8;
  829. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu,
  830. &ctxt->exception);
  831. return ret;
  832. }
  833. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  834. struct x86_emulate_ops *ops,
  835. u16 selector, int seg)
  836. {
  837. struct desc_struct seg_desc;
  838. u8 dpl, rpl, cpl;
  839. unsigned err_vec = GP_VECTOR;
  840. u32 err_code = 0;
  841. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  842. int ret;
  843. memset(&seg_desc, 0, sizeof seg_desc);
  844. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  845. || ctxt->mode == X86EMUL_MODE_REAL) {
  846. /* set real mode segment descriptor */
  847. set_desc_base(&seg_desc, selector << 4);
  848. set_desc_limit(&seg_desc, 0xffff);
  849. seg_desc.type = 3;
  850. seg_desc.p = 1;
  851. seg_desc.s = 1;
  852. goto load;
  853. }
  854. /* NULL selector is not valid for TR, CS and SS */
  855. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  856. && null_selector)
  857. goto exception;
  858. /* TR should be in GDT only */
  859. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  860. goto exception;
  861. if (null_selector) /* for NULL selector skip all following checks */
  862. goto load;
  863. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  864. if (ret != X86EMUL_CONTINUE)
  865. return ret;
  866. err_code = selector & 0xfffc;
  867. err_vec = GP_VECTOR;
  868. /* can't load system descriptor into segment selecor */
  869. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  870. goto exception;
  871. if (!seg_desc.p) {
  872. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  873. goto exception;
  874. }
  875. rpl = selector & 3;
  876. dpl = seg_desc.dpl;
  877. cpl = ops->cpl(ctxt->vcpu);
  878. switch (seg) {
  879. case VCPU_SREG_SS:
  880. /*
  881. * segment is not a writable data segment or segment
  882. * selector's RPL != CPL or segment selector's RPL != CPL
  883. */
  884. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  885. goto exception;
  886. break;
  887. case VCPU_SREG_CS:
  888. if (!(seg_desc.type & 8))
  889. goto exception;
  890. if (seg_desc.type & 4) {
  891. /* conforming */
  892. if (dpl > cpl)
  893. goto exception;
  894. } else {
  895. /* nonconforming */
  896. if (rpl > cpl || dpl != cpl)
  897. goto exception;
  898. }
  899. /* CS(RPL) <- CPL */
  900. selector = (selector & 0xfffc) | cpl;
  901. break;
  902. case VCPU_SREG_TR:
  903. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  904. goto exception;
  905. break;
  906. case VCPU_SREG_LDTR:
  907. if (seg_desc.s || seg_desc.type != 2)
  908. goto exception;
  909. break;
  910. default: /* DS, ES, FS, or GS */
  911. /*
  912. * segment is not a data or readable code segment or
  913. * ((segment is a data or nonconforming code segment)
  914. * and (both RPL and CPL > DPL))
  915. */
  916. if ((seg_desc.type & 0xa) == 0x8 ||
  917. (((seg_desc.type & 0xc) != 0xc) &&
  918. (rpl > dpl && cpl > dpl)))
  919. goto exception;
  920. break;
  921. }
  922. if (seg_desc.s) {
  923. /* mark segment as accessed */
  924. seg_desc.type |= 1;
  925. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  926. if (ret != X86EMUL_CONTINUE)
  927. return ret;
  928. }
  929. load:
  930. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  931. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  932. return X86EMUL_CONTINUE;
  933. exception:
  934. emulate_exception(ctxt, err_vec, err_code, true);
  935. return X86EMUL_PROPAGATE_FAULT;
  936. }
  937. static void write_register_operand(struct operand *op)
  938. {
  939. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  940. switch (op->bytes) {
  941. case 1:
  942. *(u8 *)op->addr.reg = (u8)op->val;
  943. break;
  944. case 2:
  945. *(u16 *)op->addr.reg = (u16)op->val;
  946. break;
  947. case 4:
  948. *op->addr.reg = (u32)op->val;
  949. break; /* 64b: zero-extend */
  950. case 8:
  951. *op->addr.reg = op->val;
  952. break;
  953. }
  954. }
  955. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  956. struct x86_emulate_ops *ops)
  957. {
  958. int rc;
  959. struct decode_cache *c = &ctxt->decode;
  960. switch (c->dst.type) {
  961. case OP_REG:
  962. write_register_operand(&c->dst);
  963. break;
  964. case OP_MEM:
  965. if (c->lock_prefix)
  966. rc = ops->cmpxchg_emulated(
  967. linear(ctxt, c->dst.addr.mem),
  968. &c->dst.orig_val,
  969. &c->dst.val,
  970. c->dst.bytes,
  971. &ctxt->exception,
  972. ctxt->vcpu);
  973. else
  974. rc = ops->write_emulated(
  975. linear(ctxt, c->dst.addr.mem),
  976. &c->dst.val,
  977. c->dst.bytes,
  978. &ctxt->exception,
  979. ctxt->vcpu);
  980. if (rc != X86EMUL_CONTINUE)
  981. return rc;
  982. break;
  983. case OP_NONE:
  984. /* no writeback */
  985. break;
  986. default:
  987. break;
  988. }
  989. return X86EMUL_CONTINUE;
  990. }
  991. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  992. struct x86_emulate_ops *ops)
  993. {
  994. struct decode_cache *c = &ctxt->decode;
  995. c->dst.type = OP_MEM;
  996. c->dst.bytes = c->op_bytes;
  997. c->dst.val = c->src.val;
  998. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  999. c->dst.addr.mem.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1000. c->dst.addr.mem.seg = VCPU_SREG_SS;
  1001. }
  1002. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1003. struct x86_emulate_ops *ops,
  1004. void *dest, int len)
  1005. {
  1006. struct decode_cache *c = &ctxt->decode;
  1007. int rc;
  1008. struct segmented_address addr;
  1009. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1010. addr.seg = VCPU_SREG_SS;
  1011. rc = read_emulated(ctxt, ops, linear(ctxt, addr), dest, len);
  1012. if (rc != X86EMUL_CONTINUE)
  1013. return rc;
  1014. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1015. return rc;
  1016. }
  1017. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1018. struct x86_emulate_ops *ops,
  1019. void *dest, int len)
  1020. {
  1021. int rc;
  1022. unsigned long val, change_mask;
  1023. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1024. int cpl = ops->cpl(ctxt->vcpu);
  1025. rc = emulate_pop(ctxt, ops, &val, len);
  1026. if (rc != X86EMUL_CONTINUE)
  1027. return rc;
  1028. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1029. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1030. switch(ctxt->mode) {
  1031. case X86EMUL_MODE_PROT64:
  1032. case X86EMUL_MODE_PROT32:
  1033. case X86EMUL_MODE_PROT16:
  1034. if (cpl == 0)
  1035. change_mask |= EFLG_IOPL;
  1036. if (cpl <= iopl)
  1037. change_mask |= EFLG_IF;
  1038. break;
  1039. case X86EMUL_MODE_VM86:
  1040. if (iopl < 3)
  1041. return emulate_gp(ctxt, 0);
  1042. change_mask |= EFLG_IF;
  1043. break;
  1044. default: /* real mode */
  1045. change_mask |= (EFLG_IOPL | EFLG_IF);
  1046. break;
  1047. }
  1048. *(unsigned long *)dest =
  1049. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1050. return rc;
  1051. }
  1052. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1053. struct x86_emulate_ops *ops, int seg)
  1054. {
  1055. struct decode_cache *c = &ctxt->decode;
  1056. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1057. emulate_push(ctxt, ops);
  1058. }
  1059. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1060. struct x86_emulate_ops *ops, int seg)
  1061. {
  1062. struct decode_cache *c = &ctxt->decode;
  1063. unsigned long selector;
  1064. int rc;
  1065. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1066. if (rc != X86EMUL_CONTINUE)
  1067. return rc;
  1068. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1069. return rc;
  1070. }
  1071. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1072. struct x86_emulate_ops *ops)
  1073. {
  1074. struct decode_cache *c = &ctxt->decode;
  1075. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1076. int rc = X86EMUL_CONTINUE;
  1077. int reg = VCPU_REGS_RAX;
  1078. while (reg <= VCPU_REGS_RDI) {
  1079. (reg == VCPU_REGS_RSP) ?
  1080. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1081. emulate_push(ctxt, ops);
  1082. rc = writeback(ctxt, ops);
  1083. if (rc != X86EMUL_CONTINUE)
  1084. return rc;
  1085. ++reg;
  1086. }
  1087. /* Disable writeback. */
  1088. c->dst.type = OP_NONE;
  1089. return rc;
  1090. }
  1091. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1092. struct x86_emulate_ops *ops)
  1093. {
  1094. struct decode_cache *c = &ctxt->decode;
  1095. int rc = X86EMUL_CONTINUE;
  1096. int reg = VCPU_REGS_RDI;
  1097. while (reg >= VCPU_REGS_RAX) {
  1098. if (reg == VCPU_REGS_RSP) {
  1099. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1100. c->op_bytes);
  1101. --reg;
  1102. }
  1103. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1104. if (rc != X86EMUL_CONTINUE)
  1105. break;
  1106. --reg;
  1107. }
  1108. return rc;
  1109. }
  1110. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1111. struct x86_emulate_ops *ops, int irq)
  1112. {
  1113. struct decode_cache *c = &ctxt->decode;
  1114. int rc;
  1115. struct desc_ptr dt;
  1116. gva_t cs_addr;
  1117. gva_t eip_addr;
  1118. u16 cs, eip;
  1119. /* TODO: Add limit checks */
  1120. c->src.val = ctxt->eflags;
  1121. emulate_push(ctxt, ops);
  1122. rc = writeback(ctxt, ops);
  1123. if (rc != X86EMUL_CONTINUE)
  1124. return rc;
  1125. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1126. c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1127. emulate_push(ctxt, ops);
  1128. rc = writeback(ctxt, ops);
  1129. if (rc != X86EMUL_CONTINUE)
  1130. return rc;
  1131. c->src.val = c->eip;
  1132. emulate_push(ctxt, ops);
  1133. rc = writeback(ctxt, ops);
  1134. if (rc != X86EMUL_CONTINUE)
  1135. return rc;
  1136. c->dst.type = OP_NONE;
  1137. ops->get_idt(&dt, ctxt->vcpu);
  1138. eip_addr = dt.address + (irq << 2);
  1139. cs_addr = dt.address + (irq << 2) + 2;
  1140. rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &ctxt->exception);
  1141. if (rc != X86EMUL_CONTINUE)
  1142. return rc;
  1143. rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &ctxt->exception);
  1144. if (rc != X86EMUL_CONTINUE)
  1145. return rc;
  1146. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1147. if (rc != X86EMUL_CONTINUE)
  1148. return rc;
  1149. c->eip = eip;
  1150. return rc;
  1151. }
  1152. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1153. struct x86_emulate_ops *ops, int irq)
  1154. {
  1155. switch(ctxt->mode) {
  1156. case X86EMUL_MODE_REAL:
  1157. return emulate_int_real(ctxt, ops, irq);
  1158. case X86EMUL_MODE_VM86:
  1159. case X86EMUL_MODE_PROT16:
  1160. case X86EMUL_MODE_PROT32:
  1161. case X86EMUL_MODE_PROT64:
  1162. default:
  1163. /* Protected mode interrupts unimplemented yet */
  1164. return X86EMUL_UNHANDLEABLE;
  1165. }
  1166. }
  1167. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1168. struct x86_emulate_ops *ops)
  1169. {
  1170. struct decode_cache *c = &ctxt->decode;
  1171. int rc = X86EMUL_CONTINUE;
  1172. unsigned long temp_eip = 0;
  1173. unsigned long temp_eflags = 0;
  1174. unsigned long cs = 0;
  1175. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1176. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1177. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1178. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1179. /* TODO: Add stack limit check */
  1180. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1181. if (rc != X86EMUL_CONTINUE)
  1182. return rc;
  1183. if (temp_eip & ~0xffff)
  1184. return emulate_gp(ctxt, 0);
  1185. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1186. if (rc != X86EMUL_CONTINUE)
  1187. return rc;
  1188. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1189. if (rc != X86EMUL_CONTINUE)
  1190. return rc;
  1191. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1192. if (rc != X86EMUL_CONTINUE)
  1193. return rc;
  1194. c->eip = temp_eip;
  1195. if (c->op_bytes == 4)
  1196. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1197. else if (c->op_bytes == 2) {
  1198. ctxt->eflags &= ~0xffff;
  1199. ctxt->eflags |= temp_eflags;
  1200. }
  1201. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1202. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1203. return rc;
  1204. }
  1205. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1206. struct x86_emulate_ops* ops)
  1207. {
  1208. switch(ctxt->mode) {
  1209. case X86EMUL_MODE_REAL:
  1210. return emulate_iret_real(ctxt, ops);
  1211. case X86EMUL_MODE_VM86:
  1212. case X86EMUL_MODE_PROT16:
  1213. case X86EMUL_MODE_PROT32:
  1214. case X86EMUL_MODE_PROT64:
  1215. default:
  1216. /* iret from protected mode unimplemented yet */
  1217. return X86EMUL_UNHANDLEABLE;
  1218. }
  1219. }
  1220. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1221. struct x86_emulate_ops *ops)
  1222. {
  1223. struct decode_cache *c = &ctxt->decode;
  1224. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1225. }
  1226. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1227. {
  1228. struct decode_cache *c = &ctxt->decode;
  1229. switch (c->modrm_reg) {
  1230. case 0: /* rol */
  1231. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1232. break;
  1233. case 1: /* ror */
  1234. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1235. break;
  1236. case 2: /* rcl */
  1237. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1238. break;
  1239. case 3: /* rcr */
  1240. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1241. break;
  1242. case 4: /* sal/shl */
  1243. case 6: /* sal/shl */
  1244. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1245. break;
  1246. case 5: /* shr */
  1247. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1248. break;
  1249. case 7: /* sar */
  1250. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1251. break;
  1252. }
  1253. }
  1254. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1255. struct x86_emulate_ops *ops)
  1256. {
  1257. struct decode_cache *c = &ctxt->decode;
  1258. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1259. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1260. u8 de = 0;
  1261. switch (c->modrm_reg) {
  1262. case 0 ... 1: /* test */
  1263. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1264. break;
  1265. case 2: /* not */
  1266. c->dst.val = ~c->dst.val;
  1267. break;
  1268. case 3: /* neg */
  1269. emulate_1op("neg", c->dst, ctxt->eflags);
  1270. break;
  1271. case 4: /* mul */
  1272. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1273. break;
  1274. case 5: /* imul */
  1275. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1276. break;
  1277. case 6: /* div */
  1278. emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
  1279. ctxt->eflags, de);
  1280. break;
  1281. case 7: /* idiv */
  1282. emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
  1283. ctxt->eflags, de);
  1284. break;
  1285. default:
  1286. return X86EMUL_UNHANDLEABLE;
  1287. }
  1288. if (de)
  1289. return emulate_de(ctxt);
  1290. return X86EMUL_CONTINUE;
  1291. }
  1292. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1293. struct x86_emulate_ops *ops)
  1294. {
  1295. struct decode_cache *c = &ctxt->decode;
  1296. switch (c->modrm_reg) {
  1297. case 0: /* inc */
  1298. emulate_1op("inc", c->dst, ctxt->eflags);
  1299. break;
  1300. case 1: /* dec */
  1301. emulate_1op("dec", c->dst, ctxt->eflags);
  1302. break;
  1303. case 2: /* call near abs */ {
  1304. long int old_eip;
  1305. old_eip = c->eip;
  1306. c->eip = c->src.val;
  1307. c->src.val = old_eip;
  1308. emulate_push(ctxt, ops);
  1309. break;
  1310. }
  1311. case 4: /* jmp abs */
  1312. c->eip = c->src.val;
  1313. break;
  1314. case 6: /* push */
  1315. emulate_push(ctxt, ops);
  1316. break;
  1317. }
  1318. return X86EMUL_CONTINUE;
  1319. }
  1320. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1321. struct x86_emulate_ops *ops)
  1322. {
  1323. struct decode_cache *c = &ctxt->decode;
  1324. u64 old = c->dst.orig_val64;
  1325. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1326. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1327. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1328. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1329. ctxt->eflags &= ~EFLG_ZF;
  1330. } else {
  1331. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1332. (u32) c->regs[VCPU_REGS_RBX];
  1333. ctxt->eflags |= EFLG_ZF;
  1334. }
  1335. return X86EMUL_CONTINUE;
  1336. }
  1337. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1338. struct x86_emulate_ops *ops)
  1339. {
  1340. struct decode_cache *c = &ctxt->decode;
  1341. int rc;
  1342. unsigned long cs;
  1343. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1344. if (rc != X86EMUL_CONTINUE)
  1345. return rc;
  1346. if (c->op_bytes == 4)
  1347. c->eip = (u32)c->eip;
  1348. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1349. if (rc != X86EMUL_CONTINUE)
  1350. return rc;
  1351. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1352. return rc;
  1353. }
  1354. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1355. struct x86_emulate_ops *ops, int seg)
  1356. {
  1357. struct decode_cache *c = &ctxt->decode;
  1358. unsigned short sel;
  1359. int rc;
  1360. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1361. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1362. if (rc != X86EMUL_CONTINUE)
  1363. return rc;
  1364. c->dst.val = c->src.val;
  1365. return rc;
  1366. }
  1367. static inline void
  1368. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1369. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1370. struct desc_struct *ss)
  1371. {
  1372. memset(cs, 0, sizeof(struct desc_struct));
  1373. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1374. memset(ss, 0, sizeof(struct desc_struct));
  1375. cs->l = 0; /* will be adjusted later */
  1376. set_desc_base(cs, 0); /* flat segment */
  1377. cs->g = 1; /* 4kb granularity */
  1378. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1379. cs->type = 0x0b; /* Read, Execute, Accessed */
  1380. cs->s = 1;
  1381. cs->dpl = 0; /* will be adjusted later */
  1382. cs->p = 1;
  1383. cs->d = 1;
  1384. set_desc_base(ss, 0); /* flat segment */
  1385. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1386. ss->g = 1; /* 4kb granularity */
  1387. ss->s = 1;
  1388. ss->type = 0x03; /* Read/Write, Accessed */
  1389. ss->d = 1; /* 32bit stack segment */
  1390. ss->dpl = 0;
  1391. ss->p = 1;
  1392. }
  1393. static int
  1394. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1395. {
  1396. struct decode_cache *c = &ctxt->decode;
  1397. struct desc_struct cs, ss;
  1398. u64 msr_data;
  1399. u16 cs_sel, ss_sel;
  1400. /* syscall is not available in real mode */
  1401. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1402. ctxt->mode == X86EMUL_MODE_VM86)
  1403. return emulate_ud(ctxt);
  1404. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1405. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1406. msr_data >>= 32;
  1407. cs_sel = (u16)(msr_data & 0xfffc);
  1408. ss_sel = (u16)(msr_data + 8);
  1409. if (is_long_mode(ctxt->vcpu)) {
  1410. cs.d = 0;
  1411. cs.l = 1;
  1412. }
  1413. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1414. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1415. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1416. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1417. c->regs[VCPU_REGS_RCX] = c->eip;
  1418. if (is_long_mode(ctxt->vcpu)) {
  1419. #ifdef CONFIG_X86_64
  1420. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1421. ops->get_msr(ctxt->vcpu,
  1422. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1423. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1424. c->eip = msr_data;
  1425. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1426. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1427. #endif
  1428. } else {
  1429. /* legacy mode */
  1430. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1431. c->eip = (u32)msr_data;
  1432. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1433. }
  1434. return X86EMUL_CONTINUE;
  1435. }
  1436. static int
  1437. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1438. {
  1439. struct decode_cache *c = &ctxt->decode;
  1440. struct desc_struct cs, ss;
  1441. u64 msr_data;
  1442. u16 cs_sel, ss_sel;
  1443. /* inject #GP if in real mode */
  1444. if (ctxt->mode == X86EMUL_MODE_REAL)
  1445. return emulate_gp(ctxt, 0);
  1446. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1447. * Therefore, we inject an #UD.
  1448. */
  1449. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1450. return emulate_ud(ctxt);
  1451. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1452. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1453. switch (ctxt->mode) {
  1454. case X86EMUL_MODE_PROT32:
  1455. if ((msr_data & 0xfffc) == 0x0)
  1456. return emulate_gp(ctxt, 0);
  1457. break;
  1458. case X86EMUL_MODE_PROT64:
  1459. if (msr_data == 0x0)
  1460. return emulate_gp(ctxt, 0);
  1461. break;
  1462. }
  1463. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1464. cs_sel = (u16)msr_data;
  1465. cs_sel &= ~SELECTOR_RPL_MASK;
  1466. ss_sel = cs_sel + 8;
  1467. ss_sel &= ~SELECTOR_RPL_MASK;
  1468. if (ctxt->mode == X86EMUL_MODE_PROT64
  1469. || is_long_mode(ctxt->vcpu)) {
  1470. cs.d = 0;
  1471. cs.l = 1;
  1472. }
  1473. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1474. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1475. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1476. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1477. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1478. c->eip = msr_data;
  1479. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1480. c->regs[VCPU_REGS_RSP] = msr_data;
  1481. return X86EMUL_CONTINUE;
  1482. }
  1483. static int
  1484. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1485. {
  1486. struct decode_cache *c = &ctxt->decode;
  1487. struct desc_struct cs, ss;
  1488. u64 msr_data;
  1489. int usermode;
  1490. u16 cs_sel, ss_sel;
  1491. /* inject #GP if in real mode or Virtual 8086 mode */
  1492. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1493. ctxt->mode == X86EMUL_MODE_VM86)
  1494. return emulate_gp(ctxt, 0);
  1495. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1496. if ((c->rex_prefix & 0x8) != 0x0)
  1497. usermode = X86EMUL_MODE_PROT64;
  1498. else
  1499. usermode = X86EMUL_MODE_PROT32;
  1500. cs.dpl = 3;
  1501. ss.dpl = 3;
  1502. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1503. switch (usermode) {
  1504. case X86EMUL_MODE_PROT32:
  1505. cs_sel = (u16)(msr_data + 16);
  1506. if ((msr_data & 0xfffc) == 0x0)
  1507. return emulate_gp(ctxt, 0);
  1508. ss_sel = (u16)(msr_data + 24);
  1509. break;
  1510. case X86EMUL_MODE_PROT64:
  1511. cs_sel = (u16)(msr_data + 32);
  1512. if (msr_data == 0x0)
  1513. return emulate_gp(ctxt, 0);
  1514. ss_sel = cs_sel + 8;
  1515. cs.d = 0;
  1516. cs.l = 1;
  1517. break;
  1518. }
  1519. cs_sel |= SELECTOR_RPL_MASK;
  1520. ss_sel |= SELECTOR_RPL_MASK;
  1521. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1522. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1523. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1524. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1525. c->eip = c->regs[VCPU_REGS_RDX];
  1526. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1527. return X86EMUL_CONTINUE;
  1528. }
  1529. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1530. struct x86_emulate_ops *ops)
  1531. {
  1532. int iopl;
  1533. if (ctxt->mode == X86EMUL_MODE_REAL)
  1534. return false;
  1535. if (ctxt->mode == X86EMUL_MODE_VM86)
  1536. return true;
  1537. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1538. return ops->cpl(ctxt->vcpu) > iopl;
  1539. }
  1540. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1541. struct x86_emulate_ops *ops,
  1542. u16 port, u16 len)
  1543. {
  1544. struct desc_struct tr_seg;
  1545. int r;
  1546. u16 io_bitmap_ptr;
  1547. u8 perm, bit_idx = port & 0x7;
  1548. unsigned mask = (1 << len) - 1;
  1549. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1550. if (!tr_seg.p)
  1551. return false;
  1552. if (desc_limit_scaled(&tr_seg) < 103)
  1553. return false;
  1554. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1555. ctxt->vcpu, NULL);
  1556. if (r != X86EMUL_CONTINUE)
  1557. return false;
  1558. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1559. return false;
  1560. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1561. &perm, 1, ctxt->vcpu, NULL);
  1562. if (r != X86EMUL_CONTINUE)
  1563. return false;
  1564. if ((perm >> bit_idx) & mask)
  1565. return false;
  1566. return true;
  1567. }
  1568. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1569. struct x86_emulate_ops *ops,
  1570. u16 port, u16 len)
  1571. {
  1572. if (ctxt->perm_ok)
  1573. return true;
  1574. if (emulator_bad_iopl(ctxt, ops))
  1575. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1576. return false;
  1577. ctxt->perm_ok = true;
  1578. return true;
  1579. }
  1580. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1581. struct x86_emulate_ops *ops,
  1582. struct tss_segment_16 *tss)
  1583. {
  1584. struct decode_cache *c = &ctxt->decode;
  1585. tss->ip = c->eip;
  1586. tss->flag = ctxt->eflags;
  1587. tss->ax = c->regs[VCPU_REGS_RAX];
  1588. tss->cx = c->regs[VCPU_REGS_RCX];
  1589. tss->dx = c->regs[VCPU_REGS_RDX];
  1590. tss->bx = c->regs[VCPU_REGS_RBX];
  1591. tss->sp = c->regs[VCPU_REGS_RSP];
  1592. tss->bp = c->regs[VCPU_REGS_RBP];
  1593. tss->si = c->regs[VCPU_REGS_RSI];
  1594. tss->di = c->regs[VCPU_REGS_RDI];
  1595. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1596. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1597. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1598. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1599. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1600. }
  1601. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1602. struct x86_emulate_ops *ops,
  1603. struct tss_segment_16 *tss)
  1604. {
  1605. struct decode_cache *c = &ctxt->decode;
  1606. int ret;
  1607. c->eip = tss->ip;
  1608. ctxt->eflags = tss->flag | 2;
  1609. c->regs[VCPU_REGS_RAX] = tss->ax;
  1610. c->regs[VCPU_REGS_RCX] = tss->cx;
  1611. c->regs[VCPU_REGS_RDX] = tss->dx;
  1612. c->regs[VCPU_REGS_RBX] = tss->bx;
  1613. c->regs[VCPU_REGS_RSP] = tss->sp;
  1614. c->regs[VCPU_REGS_RBP] = tss->bp;
  1615. c->regs[VCPU_REGS_RSI] = tss->si;
  1616. c->regs[VCPU_REGS_RDI] = tss->di;
  1617. /*
  1618. * SDM says that segment selectors are loaded before segment
  1619. * descriptors
  1620. */
  1621. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1622. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1623. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1624. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1625. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1626. /*
  1627. * Now load segment descriptors. If fault happenes at this stage
  1628. * it is handled in a context of new task
  1629. */
  1630. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1631. if (ret != X86EMUL_CONTINUE)
  1632. return ret;
  1633. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1634. if (ret != X86EMUL_CONTINUE)
  1635. return ret;
  1636. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1637. if (ret != X86EMUL_CONTINUE)
  1638. return ret;
  1639. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1640. if (ret != X86EMUL_CONTINUE)
  1641. return ret;
  1642. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1643. if (ret != X86EMUL_CONTINUE)
  1644. return ret;
  1645. return X86EMUL_CONTINUE;
  1646. }
  1647. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1648. struct x86_emulate_ops *ops,
  1649. u16 tss_selector, u16 old_tss_sel,
  1650. ulong old_tss_base, struct desc_struct *new_desc)
  1651. {
  1652. struct tss_segment_16 tss_seg;
  1653. int ret;
  1654. u32 new_tss_base = get_desc_base(new_desc);
  1655. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1656. &ctxt->exception);
  1657. if (ret != X86EMUL_CONTINUE)
  1658. /* FIXME: need to provide precise fault address */
  1659. return ret;
  1660. save_state_to_tss16(ctxt, ops, &tss_seg);
  1661. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1662. &ctxt->exception);
  1663. if (ret != X86EMUL_CONTINUE)
  1664. /* FIXME: need to provide precise fault address */
  1665. return ret;
  1666. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1667. &ctxt->exception);
  1668. if (ret != X86EMUL_CONTINUE)
  1669. /* FIXME: need to provide precise fault address */
  1670. return ret;
  1671. if (old_tss_sel != 0xffff) {
  1672. tss_seg.prev_task_link = old_tss_sel;
  1673. ret = ops->write_std(new_tss_base,
  1674. &tss_seg.prev_task_link,
  1675. sizeof tss_seg.prev_task_link,
  1676. ctxt->vcpu, &ctxt->exception);
  1677. if (ret != X86EMUL_CONTINUE)
  1678. /* FIXME: need to provide precise fault address */
  1679. return ret;
  1680. }
  1681. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1682. }
  1683. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1684. struct x86_emulate_ops *ops,
  1685. struct tss_segment_32 *tss)
  1686. {
  1687. struct decode_cache *c = &ctxt->decode;
  1688. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1689. tss->eip = c->eip;
  1690. tss->eflags = ctxt->eflags;
  1691. tss->eax = c->regs[VCPU_REGS_RAX];
  1692. tss->ecx = c->regs[VCPU_REGS_RCX];
  1693. tss->edx = c->regs[VCPU_REGS_RDX];
  1694. tss->ebx = c->regs[VCPU_REGS_RBX];
  1695. tss->esp = c->regs[VCPU_REGS_RSP];
  1696. tss->ebp = c->regs[VCPU_REGS_RBP];
  1697. tss->esi = c->regs[VCPU_REGS_RSI];
  1698. tss->edi = c->regs[VCPU_REGS_RDI];
  1699. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1700. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1701. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1702. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1703. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1704. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1705. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1706. }
  1707. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1708. struct x86_emulate_ops *ops,
  1709. struct tss_segment_32 *tss)
  1710. {
  1711. struct decode_cache *c = &ctxt->decode;
  1712. int ret;
  1713. if (ops->set_cr(3, tss->cr3, ctxt->vcpu))
  1714. return emulate_gp(ctxt, 0);
  1715. c->eip = tss->eip;
  1716. ctxt->eflags = tss->eflags | 2;
  1717. c->regs[VCPU_REGS_RAX] = tss->eax;
  1718. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1719. c->regs[VCPU_REGS_RDX] = tss->edx;
  1720. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1721. c->regs[VCPU_REGS_RSP] = tss->esp;
  1722. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1723. c->regs[VCPU_REGS_RSI] = tss->esi;
  1724. c->regs[VCPU_REGS_RDI] = tss->edi;
  1725. /*
  1726. * SDM says that segment selectors are loaded before segment
  1727. * descriptors
  1728. */
  1729. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1730. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1731. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1732. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1733. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1734. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1735. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1736. /*
  1737. * Now load segment descriptors. If fault happenes at this stage
  1738. * it is handled in a context of new task
  1739. */
  1740. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1741. if (ret != X86EMUL_CONTINUE)
  1742. return ret;
  1743. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1744. if (ret != X86EMUL_CONTINUE)
  1745. return ret;
  1746. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1747. if (ret != X86EMUL_CONTINUE)
  1748. return ret;
  1749. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1750. if (ret != X86EMUL_CONTINUE)
  1751. return ret;
  1752. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1753. if (ret != X86EMUL_CONTINUE)
  1754. return ret;
  1755. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1756. if (ret != X86EMUL_CONTINUE)
  1757. return ret;
  1758. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1759. if (ret != X86EMUL_CONTINUE)
  1760. return ret;
  1761. return X86EMUL_CONTINUE;
  1762. }
  1763. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1764. struct x86_emulate_ops *ops,
  1765. u16 tss_selector, u16 old_tss_sel,
  1766. ulong old_tss_base, struct desc_struct *new_desc)
  1767. {
  1768. struct tss_segment_32 tss_seg;
  1769. int ret;
  1770. u32 new_tss_base = get_desc_base(new_desc);
  1771. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1772. &ctxt->exception);
  1773. if (ret != X86EMUL_CONTINUE)
  1774. /* FIXME: need to provide precise fault address */
  1775. return ret;
  1776. save_state_to_tss32(ctxt, ops, &tss_seg);
  1777. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1778. &ctxt->exception);
  1779. if (ret != X86EMUL_CONTINUE)
  1780. /* FIXME: need to provide precise fault address */
  1781. return ret;
  1782. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1783. &ctxt->exception);
  1784. if (ret != X86EMUL_CONTINUE)
  1785. /* FIXME: need to provide precise fault address */
  1786. return ret;
  1787. if (old_tss_sel != 0xffff) {
  1788. tss_seg.prev_task_link = old_tss_sel;
  1789. ret = ops->write_std(new_tss_base,
  1790. &tss_seg.prev_task_link,
  1791. sizeof tss_seg.prev_task_link,
  1792. ctxt->vcpu, &ctxt->exception);
  1793. if (ret != X86EMUL_CONTINUE)
  1794. /* FIXME: need to provide precise fault address */
  1795. return ret;
  1796. }
  1797. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1798. }
  1799. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1800. struct x86_emulate_ops *ops,
  1801. u16 tss_selector, int reason,
  1802. bool has_error_code, u32 error_code)
  1803. {
  1804. struct desc_struct curr_tss_desc, next_tss_desc;
  1805. int ret;
  1806. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1807. ulong old_tss_base =
  1808. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1809. u32 desc_limit;
  1810. /* FIXME: old_tss_base == ~0 ? */
  1811. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1812. if (ret != X86EMUL_CONTINUE)
  1813. return ret;
  1814. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1815. if (ret != X86EMUL_CONTINUE)
  1816. return ret;
  1817. /* FIXME: check that next_tss_desc is tss */
  1818. if (reason != TASK_SWITCH_IRET) {
  1819. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1820. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl)
  1821. return emulate_gp(ctxt, 0);
  1822. }
  1823. desc_limit = desc_limit_scaled(&next_tss_desc);
  1824. if (!next_tss_desc.p ||
  1825. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1826. desc_limit < 0x2b)) {
  1827. emulate_ts(ctxt, tss_selector & 0xfffc);
  1828. return X86EMUL_PROPAGATE_FAULT;
  1829. }
  1830. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1831. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1832. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1833. &curr_tss_desc);
  1834. }
  1835. if (reason == TASK_SWITCH_IRET)
  1836. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1837. /* set back link to prev task only if NT bit is set in eflags
  1838. note that old_tss_sel is not used afetr this point */
  1839. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1840. old_tss_sel = 0xffff;
  1841. if (next_tss_desc.type & 8)
  1842. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1843. old_tss_base, &next_tss_desc);
  1844. else
  1845. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1846. old_tss_base, &next_tss_desc);
  1847. if (ret != X86EMUL_CONTINUE)
  1848. return ret;
  1849. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1850. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1851. if (reason != TASK_SWITCH_IRET) {
  1852. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1853. write_segment_descriptor(ctxt, ops, tss_selector,
  1854. &next_tss_desc);
  1855. }
  1856. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1857. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  1858. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1859. if (has_error_code) {
  1860. struct decode_cache *c = &ctxt->decode;
  1861. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1862. c->lock_prefix = 0;
  1863. c->src.val = (unsigned long) error_code;
  1864. emulate_push(ctxt, ops);
  1865. }
  1866. return ret;
  1867. }
  1868. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1869. u16 tss_selector, int reason,
  1870. bool has_error_code, u32 error_code)
  1871. {
  1872. struct x86_emulate_ops *ops = ctxt->ops;
  1873. struct decode_cache *c = &ctxt->decode;
  1874. int rc;
  1875. c->eip = ctxt->eip;
  1876. c->dst.type = OP_NONE;
  1877. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1878. has_error_code, error_code);
  1879. if (rc == X86EMUL_CONTINUE) {
  1880. rc = writeback(ctxt, ops);
  1881. if (rc == X86EMUL_CONTINUE)
  1882. ctxt->eip = c->eip;
  1883. }
  1884. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1885. }
  1886. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  1887. int reg, struct operand *op)
  1888. {
  1889. struct decode_cache *c = &ctxt->decode;
  1890. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1891. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1892. op->addr.mem.ea = register_address(c, c->regs[reg]);
  1893. op->addr.mem.seg = seg;
  1894. }
  1895. static int em_push(struct x86_emulate_ctxt *ctxt)
  1896. {
  1897. emulate_push(ctxt, ctxt->ops);
  1898. return X86EMUL_CONTINUE;
  1899. }
  1900. static int em_das(struct x86_emulate_ctxt *ctxt)
  1901. {
  1902. struct decode_cache *c = &ctxt->decode;
  1903. u8 al, old_al;
  1904. bool af, cf, old_cf;
  1905. cf = ctxt->eflags & X86_EFLAGS_CF;
  1906. al = c->dst.val;
  1907. old_al = al;
  1908. old_cf = cf;
  1909. cf = false;
  1910. af = ctxt->eflags & X86_EFLAGS_AF;
  1911. if ((al & 0x0f) > 9 || af) {
  1912. al -= 6;
  1913. cf = old_cf | (al >= 250);
  1914. af = true;
  1915. } else {
  1916. af = false;
  1917. }
  1918. if (old_al > 0x99 || old_cf) {
  1919. al -= 0x60;
  1920. cf = true;
  1921. }
  1922. c->dst.val = al;
  1923. /* Set PF, ZF, SF */
  1924. c->src.type = OP_IMM;
  1925. c->src.val = 0;
  1926. c->src.bytes = 1;
  1927. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1928. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  1929. if (cf)
  1930. ctxt->eflags |= X86_EFLAGS_CF;
  1931. if (af)
  1932. ctxt->eflags |= X86_EFLAGS_AF;
  1933. return X86EMUL_CONTINUE;
  1934. }
  1935. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  1936. {
  1937. struct decode_cache *c = &ctxt->decode;
  1938. u16 sel, old_cs;
  1939. ulong old_eip;
  1940. int rc;
  1941. old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1942. old_eip = c->eip;
  1943. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1944. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  1945. return X86EMUL_CONTINUE;
  1946. c->eip = 0;
  1947. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  1948. c->src.val = old_cs;
  1949. emulate_push(ctxt, ctxt->ops);
  1950. rc = writeback(ctxt, ctxt->ops);
  1951. if (rc != X86EMUL_CONTINUE)
  1952. return rc;
  1953. c->src.val = old_eip;
  1954. emulate_push(ctxt, ctxt->ops);
  1955. rc = writeback(ctxt, ctxt->ops);
  1956. if (rc != X86EMUL_CONTINUE)
  1957. return rc;
  1958. c->dst.type = OP_NONE;
  1959. return X86EMUL_CONTINUE;
  1960. }
  1961. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  1962. {
  1963. struct decode_cache *c = &ctxt->decode;
  1964. int rc;
  1965. c->dst.type = OP_REG;
  1966. c->dst.addr.reg = &c->eip;
  1967. c->dst.bytes = c->op_bytes;
  1968. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  1969. if (rc != X86EMUL_CONTINUE)
  1970. return rc;
  1971. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  1972. return X86EMUL_CONTINUE;
  1973. }
  1974. static int em_imul(struct x86_emulate_ctxt *ctxt)
  1975. {
  1976. struct decode_cache *c = &ctxt->decode;
  1977. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  1978. return X86EMUL_CONTINUE;
  1979. }
  1980. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  1981. {
  1982. struct decode_cache *c = &ctxt->decode;
  1983. c->dst.val = c->src2.val;
  1984. return em_imul(ctxt);
  1985. }
  1986. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  1987. {
  1988. struct decode_cache *c = &ctxt->decode;
  1989. c->dst.type = OP_REG;
  1990. c->dst.bytes = c->src.bytes;
  1991. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  1992. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  1993. return X86EMUL_CONTINUE;
  1994. }
  1995. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  1996. {
  1997. unsigned cpl = ctxt->ops->cpl(ctxt->vcpu);
  1998. struct decode_cache *c = &ctxt->decode;
  1999. u64 tsc = 0;
  2000. if (cpl > 0 && (ctxt->ops->get_cr(4, ctxt->vcpu) & X86_CR4_TSD))
  2001. return emulate_gp(ctxt, 0);
  2002. ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
  2003. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2004. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2005. return X86EMUL_CONTINUE;
  2006. }
  2007. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2008. {
  2009. struct decode_cache *c = &ctxt->decode;
  2010. c->dst.val = c->src.val;
  2011. return X86EMUL_CONTINUE;
  2012. }
  2013. #define D(_y) { .flags = (_y) }
  2014. #define N D(0)
  2015. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2016. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  2017. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2018. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2019. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2020. #define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM), \
  2021. D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock), \
  2022. D2bv(((_f) & ~Lock) | DstAcc | SrcImm)
  2023. static struct opcode group1[] = {
  2024. X7(D(Lock)), N
  2025. };
  2026. static struct opcode group1A[] = {
  2027. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2028. };
  2029. static struct opcode group3[] = {
  2030. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2031. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2032. X4(D(SrcMem | ModRM)),
  2033. };
  2034. static struct opcode group4[] = {
  2035. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2036. N, N, N, N, N, N,
  2037. };
  2038. static struct opcode group5[] = {
  2039. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2040. D(SrcMem | ModRM | Stack),
  2041. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2042. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2043. D(SrcMem | ModRM | Stack), N,
  2044. };
  2045. static struct group_dual group7 = { {
  2046. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  2047. D(SrcNone | ModRM | DstMem | Mov), N,
  2048. D(SrcMem16 | ModRM | Mov | Priv),
  2049. D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
  2050. }, {
  2051. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  2052. D(SrcNone | ModRM | DstMem | Mov), N,
  2053. D(SrcMem16 | ModRM | Mov | Priv), N,
  2054. } };
  2055. static struct opcode group8[] = {
  2056. N, N, N, N,
  2057. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2058. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2059. };
  2060. static struct group_dual group9 = { {
  2061. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2062. }, {
  2063. N, N, N, N, N, N, N, N,
  2064. } };
  2065. static struct opcode group11[] = {
  2066. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2067. };
  2068. static struct opcode opcode_table[256] = {
  2069. /* 0x00 - 0x07 */
  2070. D6ALU(Lock),
  2071. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2072. /* 0x08 - 0x0F */
  2073. D6ALU(Lock),
  2074. D(ImplicitOps | Stack | No64), N,
  2075. /* 0x10 - 0x17 */
  2076. D6ALU(Lock),
  2077. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2078. /* 0x18 - 0x1F */
  2079. D6ALU(Lock),
  2080. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2081. /* 0x20 - 0x27 */
  2082. D6ALU(Lock), N, N,
  2083. /* 0x28 - 0x2F */
  2084. D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
  2085. /* 0x30 - 0x37 */
  2086. D6ALU(Lock), N, N,
  2087. /* 0x38 - 0x3F */
  2088. D6ALU(0), N, N,
  2089. /* 0x40 - 0x4F */
  2090. X16(D(DstReg)),
  2091. /* 0x50 - 0x57 */
  2092. X8(I(SrcReg | Stack, em_push)),
  2093. /* 0x58 - 0x5F */
  2094. X8(D(DstReg | Stack)),
  2095. /* 0x60 - 0x67 */
  2096. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2097. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2098. N, N, N, N,
  2099. /* 0x68 - 0x6F */
  2100. I(SrcImm | Mov | Stack, em_push),
  2101. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2102. I(SrcImmByte | Mov | Stack, em_push),
  2103. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2104. D2bv(DstDI | Mov | String), /* insb, insw/insd */
  2105. D2bv(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  2106. /* 0x70 - 0x7F */
  2107. X16(D(SrcImmByte)),
  2108. /* 0x80 - 0x87 */
  2109. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2110. G(DstMem | SrcImm | ModRM | Group, group1),
  2111. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2112. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2113. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2114. /* 0x88 - 0x8F */
  2115. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2116. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2117. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2118. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2119. /* 0x90 - 0x97 */
  2120. X8(D(SrcAcc | DstReg)),
  2121. /* 0x98 - 0x9F */
  2122. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2123. I(SrcImmFAddr | No64, em_call_far), N,
  2124. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  2125. /* 0xA0 - 0xA7 */
  2126. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2127. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2128. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2129. D2bv(SrcSI | DstDI | String),
  2130. /* 0xA8 - 0xAF */
  2131. D2bv(DstAcc | SrcImm),
  2132. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2133. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2134. D2bv(SrcAcc | DstDI | String),
  2135. /* 0xB0 - 0xB7 */
  2136. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2137. /* 0xB8 - 0xBF */
  2138. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2139. /* 0xC0 - 0xC7 */
  2140. D2bv(DstMem | SrcImmByte | ModRM),
  2141. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2142. D(ImplicitOps | Stack),
  2143. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2144. G(ByteOp, group11), G(0, group11),
  2145. /* 0xC8 - 0xCF */
  2146. N, N, N, D(ImplicitOps | Stack),
  2147. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  2148. /* 0xD0 - 0xD7 */
  2149. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2150. N, N, N, N,
  2151. /* 0xD8 - 0xDF */
  2152. N, N, N, N, N, N, N, N,
  2153. /* 0xE0 - 0xE7 */
  2154. X4(D(SrcImmByte)),
  2155. D2bv(SrcImmUByte | DstAcc), D2bv(SrcAcc | DstImmUByte),
  2156. /* 0xE8 - 0xEF */
  2157. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2158. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2159. D2bv(SrcNone | DstAcc), D2bv(SrcAcc | ImplicitOps),
  2160. /* 0xF0 - 0xF7 */
  2161. N, N, N, N,
  2162. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  2163. /* 0xF8 - 0xFF */
  2164. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2165. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2166. };
  2167. static struct opcode twobyte_table[256] = {
  2168. /* 0x00 - 0x0F */
  2169. N, GD(0, &group7), N, N,
  2170. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  2171. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  2172. N, D(ImplicitOps | ModRM), N, N,
  2173. /* 0x10 - 0x1F */
  2174. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2175. /* 0x20 - 0x2F */
  2176. D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
  2177. D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
  2178. N, N, N, N,
  2179. N, N, N, N, N, N, N, N,
  2180. /* 0x30 - 0x3F */
  2181. D(ImplicitOps | Priv), I(ImplicitOps, em_rdtsc),
  2182. D(ImplicitOps | Priv), N,
  2183. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  2184. N, N, N, N, N, N, N, N,
  2185. /* 0x40 - 0x4F */
  2186. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2187. /* 0x50 - 0x5F */
  2188. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2189. /* 0x60 - 0x6F */
  2190. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2191. /* 0x70 - 0x7F */
  2192. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2193. /* 0x80 - 0x8F */
  2194. X16(D(SrcImm)),
  2195. /* 0x90 - 0x9F */
  2196. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2197. /* 0xA0 - 0xA7 */
  2198. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2199. N, D(DstMem | SrcReg | ModRM | BitOp),
  2200. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2201. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2202. /* 0xA8 - 0xAF */
  2203. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2204. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2205. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2206. D(DstMem | SrcReg | Src2CL | ModRM),
  2207. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2208. /* 0xB0 - 0xB7 */
  2209. D2bv(DstMem | SrcReg | ModRM | Lock),
  2210. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2211. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2212. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2213. /* 0xB8 - 0xBF */
  2214. N, N,
  2215. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2216. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2217. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2218. /* 0xC0 - 0xCF */
  2219. D2bv(DstMem | SrcReg | ModRM | Lock),
  2220. N, D(DstMem | SrcReg | ModRM | Mov),
  2221. N, N, N, GD(0, &group9),
  2222. N, N, N, N, N, N, N, N,
  2223. /* 0xD0 - 0xDF */
  2224. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2225. /* 0xE0 - 0xEF */
  2226. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2227. /* 0xF0 - 0xFF */
  2228. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2229. };
  2230. #undef D
  2231. #undef N
  2232. #undef G
  2233. #undef GD
  2234. #undef I
  2235. #undef D2bv
  2236. #undef I2bv
  2237. #undef D6ALU
  2238. static unsigned imm_size(struct decode_cache *c)
  2239. {
  2240. unsigned size;
  2241. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2242. if (size == 8)
  2243. size = 4;
  2244. return size;
  2245. }
  2246. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2247. unsigned size, bool sign_extension)
  2248. {
  2249. struct decode_cache *c = &ctxt->decode;
  2250. struct x86_emulate_ops *ops = ctxt->ops;
  2251. int rc = X86EMUL_CONTINUE;
  2252. op->type = OP_IMM;
  2253. op->bytes = size;
  2254. op->addr.mem.ea = c->eip;
  2255. /* NB. Immediates are sign-extended as necessary. */
  2256. switch (op->bytes) {
  2257. case 1:
  2258. op->val = insn_fetch(s8, 1, c->eip);
  2259. break;
  2260. case 2:
  2261. op->val = insn_fetch(s16, 2, c->eip);
  2262. break;
  2263. case 4:
  2264. op->val = insn_fetch(s32, 4, c->eip);
  2265. break;
  2266. }
  2267. if (!sign_extension) {
  2268. switch (op->bytes) {
  2269. case 1:
  2270. op->val &= 0xff;
  2271. break;
  2272. case 2:
  2273. op->val &= 0xffff;
  2274. break;
  2275. case 4:
  2276. op->val &= 0xffffffff;
  2277. break;
  2278. }
  2279. }
  2280. done:
  2281. return rc;
  2282. }
  2283. int
  2284. x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  2285. {
  2286. struct x86_emulate_ops *ops = ctxt->ops;
  2287. struct decode_cache *c = &ctxt->decode;
  2288. int rc = X86EMUL_CONTINUE;
  2289. int mode = ctxt->mode;
  2290. int def_op_bytes, def_ad_bytes, dual, goffset;
  2291. struct opcode opcode, *g_mod012, *g_mod3;
  2292. struct operand memop = { .type = OP_NONE };
  2293. c->eip = ctxt->eip;
  2294. c->fetch.start = c->eip;
  2295. c->fetch.end = c->fetch.start + insn_len;
  2296. if (insn_len > 0)
  2297. memcpy(c->fetch.data, insn, insn_len);
  2298. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2299. switch (mode) {
  2300. case X86EMUL_MODE_REAL:
  2301. case X86EMUL_MODE_VM86:
  2302. case X86EMUL_MODE_PROT16:
  2303. def_op_bytes = def_ad_bytes = 2;
  2304. break;
  2305. case X86EMUL_MODE_PROT32:
  2306. def_op_bytes = def_ad_bytes = 4;
  2307. break;
  2308. #ifdef CONFIG_X86_64
  2309. case X86EMUL_MODE_PROT64:
  2310. def_op_bytes = 4;
  2311. def_ad_bytes = 8;
  2312. break;
  2313. #endif
  2314. default:
  2315. return -1;
  2316. }
  2317. c->op_bytes = def_op_bytes;
  2318. c->ad_bytes = def_ad_bytes;
  2319. /* Legacy prefixes. */
  2320. for (;;) {
  2321. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2322. case 0x66: /* operand-size override */
  2323. /* switch between 2/4 bytes */
  2324. c->op_bytes = def_op_bytes ^ 6;
  2325. break;
  2326. case 0x67: /* address-size override */
  2327. if (mode == X86EMUL_MODE_PROT64)
  2328. /* switch between 4/8 bytes */
  2329. c->ad_bytes = def_ad_bytes ^ 12;
  2330. else
  2331. /* switch between 2/4 bytes */
  2332. c->ad_bytes = def_ad_bytes ^ 6;
  2333. break;
  2334. case 0x26: /* ES override */
  2335. case 0x2e: /* CS override */
  2336. case 0x36: /* SS override */
  2337. case 0x3e: /* DS override */
  2338. set_seg_override(c, (c->b >> 3) & 3);
  2339. break;
  2340. case 0x64: /* FS override */
  2341. case 0x65: /* GS override */
  2342. set_seg_override(c, c->b & 7);
  2343. break;
  2344. case 0x40 ... 0x4f: /* REX */
  2345. if (mode != X86EMUL_MODE_PROT64)
  2346. goto done_prefixes;
  2347. c->rex_prefix = c->b;
  2348. continue;
  2349. case 0xf0: /* LOCK */
  2350. c->lock_prefix = 1;
  2351. break;
  2352. case 0xf2: /* REPNE/REPNZ */
  2353. c->rep_prefix = REPNE_PREFIX;
  2354. break;
  2355. case 0xf3: /* REP/REPE/REPZ */
  2356. c->rep_prefix = REPE_PREFIX;
  2357. break;
  2358. default:
  2359. goto done_prefixes;
  2360. }
  2361. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2362. c->rex_prefix = 0;
  2363. }
  2364. done_prefixes:
  2365. /* REX prefix. */
  2366. if (c->rex_prefix & 8)
  2367. c->op_bytes = 8; /* REX.W */
  2368. /* Opcode byte(s). */
  2369. opcode = opcode_table[c->b];
  2370. /* Two-byte opcode? */
  2371. if (c->b == 0x0f) {
  2372. c->twobyte = 1;
  2373. c->b = insn_fetch(u8, 1, c->eip);
  2374. opcode = twobyte_table[c->b];
  2375. }
  2376. c->d = opcode.flags;
  2377. if (c->d & Group) {
  2378. dual = c->d & GroupDual;
  2379. c->modrm = insn_fetch(u8, 1, c->eip);
  2380. --c->eip;
  2381. if (c->d & GroupDual) {
  2382. g_mod012 = opcode.u.gdual->mod012;
  2383. g_mod3 = opcode.u.gdual->mod3;
  2384. } else
  2385. g_mod012 = g_mod3 = opcode.u.group;
  2386. c->d &= ~(Group | GroupDual);
  2387. goffset = (c->modrm >> 3) & 7;
  2388. if ((c->modrm >> 6) == 3)
  2389. opcode = g_mod3[goffset];
  2390. else
  2391. opcode = g_mod012[goffset];
  2392. c->d |= opcode.flags;
  2393. }
  2394. c->execute = opcode.u.execute;
  2395. /* Unrecognised? */
  2396. if (c->d == 0 || (c->d & Undefined))
  2397. return -1;
  2398. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2399. c->op_bytes = 8;
  2400. if (c->d & Op3264) {
  2401. if (mode == X86EMUL_MODE_PROT64)
  2402. c->op_bytes = 8;
  2403. else
  2404. c->op_bytes = 4;
  2405. }
  2406. /* ModRM and SIB bytes. */
  2407. if (c->d & ModRM) {
  2408. rc = decode_modrm(ctxt, ops, &memop);
  2409. if (!c->has_seg_override)
  2410. set_seg_override(c, c->modrm_seg);
  2411. } else if (c->d & MemAbs)
  2412. rc = decode_abs(ctxt, ops, &memop);
  2413. if (rc != X86EMUL_CONTINUE)
  2414. goto done;
  2415. if (!c->has_seg_override)
  2416. set_seg_override(c, VCPU_SREG_DS);
  2417. memop.addr.mem.seg = seg_override(ctxt, ops, c);
  2418. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2419. memop.addr.mem.ea = (u32)memop.addr.mem.ea;
  2420. if (memop.type == OP_MEM && c->rip_relative)
  2421. memop.addr.mem.ea += c->eip;
  2422. /*
  2423. * Decode and fetch the source operand: register, memory
  2424. * or immediate.
  2425. */
  2426. switch (c->d & SrcMask) {
  2427. case SrcNone:
  2428. break;
  2429. case SrcReg:
  2430. decode_register_operand(&c->src, c, 0);
  2431. break;
  2432. case SrcMem16:
  2433. memop.bytes = 2;
  2434. goto srcmem_common;
  2435. case SrcMem32:
  2436. memop.bytes = 4;
  2437. goto srcmem_common;
  2438. case SrcMem:
  2439. memop.bytes = (c->d & ByteOp) ? 1 :
  2440. c->op_bytes;
  2441. srcmem_common:
  2442. c->src = memop;
  2443. break;
  2444. case SrcImmU16:
  2445. rc = decode_imm(ctxt, &c->src, 2, false);
  2446. break;
  2447. case SrcImm:
  2448. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  2449. break;
  2450. case SrcImmU:
  2451. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  2452. break;
  2453. case SrcImmByte:
  2454. rc = decode_imm(ctxt, &c->src, 1, true);
  2455. break;
  2456. case SrcImmUByte:
  2457. rc = decode_imm(ctxt, &c->src, 1, false);
  2458. break;
  2459. case SrcAcc:
  2460. c->src.type = OP_REG;
  2461. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2462. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2463. fetch_register_operand(&c->src);
  2464. break;
  2465. case SrcOne:
  2466. c->src.bytes = 1;
  2467. c->src.val = 1;
  2468. break;
  2469. case SrcSI:
  2470. c->src.type = OP_MEM;
  2471. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2472. c->src.addr.mem.ea =
  2473. register_address(c, c->regs[VCPU_REGS_RSI]);
  2474. c->src.addr.mem.seg = seg_override(ctxt, ops, c),
  2475. c->src.val = 0;
  2476. break;
  2477. case SrcImmFAddr:
  2478. c->src.type = OP_IMM;
  2479. c->src.addr.mem.ea = c->eip;
  2480. c->src.bytes = c->op_bytes + 2;
  2481. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2482. break;
  2483. case SrcMemFAddr:
  2484. memop.bytes = c->op_bytes + 2;
  2485. goto srcmem_common;
  2486. break;
  2487. }
  2488. if (rc != X86EMUL_CONTINUE)
  2489. goto done;
  2490. /*
  2491. * Decode and fetch the second source operand: register, memory
  2492. * or immediate.
  2493. */
  2494. switch (c->d & Src2Mask) {
  2495. case Src2None:
  2496. break;
  2497. case Src2CL:
  2498. c->src2.bytes = 1;
  2499. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2500. break;
  2501. case Src2ImmByte:
  2502. rc = decode_imm(ctxt, &c->src2, 1, true);
  2503. break;
  2504. case Src2One:
  2505. c->src2.bytes = 1;
  2506. c->src2.val = 1;
  2507. break;
  2508. case Src2Imm:
  2509. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  2510. break;
  2511. }
  2512. if (rc != X86EMUL_CONTINUE)
  2513. goto done;
  2514. /* Decode and fetch the destination operand: register or memory. */
  2515. switch (c->d & DstMask) {
  2516. case DstReg:
  2517. decode_register_operand(&c->dst, c,
  2518. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2519. break;
  2520. case DstImmUByte:
  2521. c->dst.type = OP_IMM;
  2522. c->dst.addr.mem.ea = c->eip;
  2523. c->dst.bytes = 1;
  2524. c->dst.val = insn_fetch(u8, 1, c->eip);
  2525. break;
  2526. case DstMem:
  2527. case DstMem64:
  2528. c->dst = memop;
  2529. if ((c->d & DstMask) == DstMem64)
  2530. c->dst.bytes = 8;
  2531. else
  2532. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2533. if (c->d & BitOp)
  2534. fetch_bit_operand(c);
  2535. c->dst.orig_val = c->dst.val;
  2536. break;
  2537. case DstAcc:
  2538. c->dst.type = OP_REG;
  2539. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2540. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2541. fetch_register_operand(&c->dst);
  2542. c->dst.orig_val = c->dst.val;
  2543. break;
  2544. case DstDI:
  2545. c->dst.type = OP_MEM;
  2546. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2547. c->dst.addr.mem.ea =
  2548. register_address(c, c->regs[VCPU_REGS_RDI]);
  2549. c->dst.addr.mem.seg = VCPU_SREG_ES;
  2550. c->dst.val = 0;
  2551. break;
  2552. case ImplicitOps:
  2553. /* Special instructions do their own operand decoding. */
  2554. default:
  2555. c->dst.type = OP_NONE; /* Disable writeback. */
  2556. return 0;
  2557. }
  2558. done:
  2559. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2560. }
  2561. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  2562. {
  2563. struct decode_cache *c = &ctxt->decode;
  2564. /* The second termination condition only applies for REPE
  2565. * and REPNE. Test if the repeat string operation prefix is
  2566. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2567. * corresponding termination condition according to:
  2568. * - if REPE/REPZ and ZF = 0 then done
  2569. * - if REPNE/REPNZ and ZF = 1 then done
  2570. */
  2571. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  2572. (c->b == 0xae) || (c->b == 0xaf))
  2573. && (((c->rep_prefix == REPE_PREFIX) &&
  2574. ((ctxt->eflags & EFLG_ZF) == 0))
  2575. || ((c->rep_prefix == REPNE_PREFIX) &&
  2576. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  2577. return true;
  2578. return false;
  2579. }
  2580. int
  2581. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2582. {
  2583. struct x86_emulate_ops *ops = ctxt->ops;
  2584. u64 msr_data;
  2585. struct decode_cache *c = &ctxt->decode;
  2586. int rc = X86EMUL_CONTINUE;
  2587. int saved_dst_type = c->dst.type;
  2588. int irq; /* Used for int 3, int, and into */
  2589. ctxt->decode.mem_read.pos = 0;
  2590. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2591. rc = emulate_ud(ctxt);
  2592. goto done;
  2593. }
  2594. /* LOCK prefix is allowed only with some instructions */
  2595. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2596. rc = emulate_ud(ctxt);
  2597. goto done;
  2598. }
  2599. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  2600. rc = emulate_ud(ctxt);
  2601. goto done;
  2602. }
  2603. /* Privileged instruction can be executed only in CPL=0 */
  2604. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2605. rc = emulate_gp(ctxt, 0);
  2606. goto done;
  2607. }
  2608. if (c->rep_prefix && (c->d & String)) {
  2609. /* All REP prefixes have the same first termination condition */
  2610. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2611. ctxt->eip = c->eip;
  2612. goto done;
  2613. }
  2614. }
  2615. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  2616. rc = read_emulated(ctxt, ops, linear(ctxt, c->src.addr.mem),
  2617. c->src.valptr, c->src.bytes);
  2618. if (rc != X86EMUL_CONTINUE)
  2619. goto done;
  2620. c->src.orig_val64 = c->src.val64;
  2621. }
  2622. if (c->src2.type == OP_MEM) {
  2623. rc = read_emulated(ctxt, ops, linear(ctxt, c->src2.addr.mem),
  2624. &c->src2.val, c->src2.bytes);
  2625. if (rc != X86EMUL_CONTINUE)
  2626. goto done;
  2627. }
  2628. if ((c->d & DstMask) == ImplicitOps)
  2629. goto special_insn;
  2630. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2631. /* optimisation - avoid slow emulated read if Mov */
  2632. rc = read_emulated(ctxt, ops, linear(ctxt, c->dst.addr.mem),
  2633. &c->dst.val, c->dst.bytes);
  2634. if (rc != X86EMUL_CONTINUE)
  2635. goto done;
  2636. }
  2637. c->dst.orig_val = c->dst.val;
  2638. special_insn:
  2639. if (c->execute) {
  2640. rc = c->execute(ctxt);
  2641. if (rc != X86EMUL_CONTINUE)
  2642. goto done;
  2643. goto writeback;
  2644. }
  2645. if (c->twobyte)
  2646. goto twobyte_insn;
  2647. switch (c->b) {
  2648. case 0x00 ... 0x05:
  2649. add: /* add */
  2650. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2651. break;
  2652. case 0x06: /* push es */
  2653. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2654. break;
  2655. case 0x07: /* pop es */
  2656. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2657. break;
  2658. case 0x08 ... 0x0d:
  2659. or: /* or */
  2660. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2661. break;
  2662. case 0x0e: /* push cs */
  2663. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2664. break;
  2665. case 0x10 ... 0x15:
  2666. adc: /* adc */
  2667. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2668. break;
  2669. case 0x16: /* push ss */
  2670. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2671. break;
  2672. case 0x17: /* pop ss */
  2673. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2674. break;
  2675. case 0x18 ... 0x1d:
  2676. sbb: /* sbb */
  2677. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2678. break;
  2679. case 0x1e: /* push ds */
  2680. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2681. break;
  2682. case 0x1f: /* pop ds */
  2683. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2684. break;
  2685. case 0x20 ... 0x25:
  2686. and: /* and */
  2687. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2688. break;
  2689. case 0x28 ... 0x2d:
  2690. sub: /* sub */
  2691. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2692. break;
  2693. case 0x30 ... 0x35:
  2694. xor: /* xor */
  2695. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2696. break;
  2697. case 0x38 ... 0x3d:
  2698. cmp: /* cmp */
  2699. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2700. break;
  2701. case 0x40 ... 0x47: /* inc r16/r32 */
  2702. emulate_1op("inc", c->dst, ctxt->eflags);
  2703. break;
  2704. case 0x48 ... 0x4f: /* dec r16/r32 */
  2705. emulate_1op("dec", c->dst, ctxt->eflags);
  2706. break;
  2707. case 0x58 ... 0x5f: /* pop reg */
  2708. pop_instruction:
  2709. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2710. break;
  2711. case 0x60: /* pusha */
  2712. rc = emulate_pusha(ctxt, ops);
  2713. break;
  2714. case 0x61: /* popa */
  2715. rc = emulate_popa(ctxt, ops);
  2716. break;
  2717. case 0x63: /* movsxd */
  2718. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2719. goto cannot_emulate;
  2720. c->dst.val = (s32) c->src.val;
  2721. break;
  2722. case 0x6c: /* insb */
  2723. case 0x6d: /* insw/insd */
  2724. c->src.val = c->regs[VCPU_REGS_RDX];
  2725. goto do_io_in;
  2726. case 0x6e: /* outsb */
  2727. case 0x6f: /* outsw/outsd */
  2728. c->dst.val = c->regs[VCPU_REGS_RDX];
  2729. goto do_io_out;
  2730. break;
  2731. case 0x70 ... 0x7f: /* jcc (short) */
  2732. if (test_cc(c->b, ctxt->eflags))
  2733. jmp_rel(c, c->src.val);
  2734. break;
  2735. case 0x80 ... 0x83: /* Grp1 */
  2736. switch (c->modrm_reg) {
  2737. case 0:
  2738. goto add;
  2739. case 1:
  2740. goto or;
  2741. case 2:
  2742. goto adc;
  2743. case 3:
  2744. goto sbb;
  2745. case 4:
  2746. goto and;
  2747. case 5:
  2748. goto sub;
  2749. case 6:
  2750. goto xor;
  2751. case 7:
  2752. goto cmp;
  2753. }
  2754. break;
  2755. case 0x84 ... 0x85:
  2756. test:
  2757. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2758. break;
  2759. case 0x86 ... 0x87: /* xchg */
  2760. xchg:
  2761. /* Write back the register source. */
  2762. c->src.val = c->dst.val;
  2763. write_register_operand(&c->src);
  2764. /*
  2765. * Write back the memory destination with implicit LOCK
  2766. * prefix.
  2767. */
  2768. c->dst.val = c->src.orig_val;
  2769. c->lock_prefix = 1;
  2770. break;
  2771. case 0x8c: /* mov r/m, sreg */
  2772. if (c->modrm_reg > VCPU_SREG_GS) {
  2773. rc = emulate_ud(ctxt);
  2774. goto done;
  2775. }
  2776. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2777. break;
  2778. case 0x8d: /* lea r16/r32, m */
  2779. c->dst.val = c->src.addr.mem.ea;
  2780. break;
  2781. case 0x8e: { /* mov seg, r/m16 */
  2782. uint16_t sel;
  2783. sel = c->src.val;
  2784. if (c->modrm_reg == VCPU_SREG_CS ||
  2785. c->modrm_reg > VCPU_SREG_GS) {
  2786. rc = emulate_ud(ctxt);
  2787. goto done;
  2788. }
  2789. if (c->modrm_reg == VCPU_SREG_SS)
  2790. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2791. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2792. c->dst.type = OP_NONE; /* Disable writeback. */
  2793. break;
  2794. }
  2795. case 0x8f: /* pop (sole member of Grp1a) */
  2796. rc = emulate_grp1a(ctxt, ops);
  2797. break;
  2798. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2799. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2800. break;
  2801. goto xchg;
  2802. case 0x98: /* cbw/cwde/cdqe */
  2803. switch (c->op_bytes) {
  2804. case 2: c->dst.val = (s8)c->dst.val; break;
  2805. case 4: c->dst.val = (s16)c->dst.val; break;
  2806. case 8: c->dst.val = (s32)c->dst.val; break;
  2807. }
  2808. break;
  2809. case 0x9c: /* pushf */
  2810. c->src.val = (unsigned long) ctxt->eflags;
  2811. emulate_push(ctxt, ops);
  2812. break;
  2813. case 0x9d: /* popf */
  2814. c->dst.type = OP_REG;
  2815. c->dst.addr.reg = &ctxt->eflags;
  2816. c->dst.bytes = c->op_bytes;
  2817. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2818. break;
  2819. case 0xa6 ... 0xa7: /* cmps */
  2820. c->dst.type = OP_NONE; /* Disable writeback. */
  2821. goto cmp;
  2822. case 0xa8 ... 0xa9: /* test ax, imm */
  2823. goto test;
  2824. case 0xae ... 0xaf: /* scas */
  2825. goto cmp;
  2826. case 0xc0 ... 0xc1:
  2827. emulate_grp2(ctxt);
  2828. break;
  2829. case 0xc3: /* ret */
  2830. c->dst.type = OP_REG;
  2831. c->dst.addr.reg = &c->eip;
  2832. c->dst.bytes = c->op_bytes;
  2833. goto pop_instruction;
  2834. case 0xc4: /* les */
  2835. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  2836. break;
  2837. case 0xc5: /* lds */
  2838. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  2839. break;
  2840. case 0xcb: /* ret far */
  2841. rc = emulate_ret_far(ctxt, ops);
  2842. break;
  2843. case 0xcc: /* int3 */
  2844. irq = 3;
  2845. goto do_interrupt;
  2846. case 0xcd: /* int n */
  2847. irq = c->src.val;
  2848. do_interrupt:
  2849. rc = emulate_int(ctxt, ops, irq);
  2850. break;
  2851. case 0xce: /* into */
  2852. if (ctxt->eflags & EFLG_OF) {
  2853. irq = 4;
  2854. goto do_interrupt;
  2855. }
  2856. break;
  2857. case 0xcf: /* iret */
  2858. rc = emulate_iret(ctxt, ops);
  2859. break;
  2860. case 0xd0 ... 0xd1: /* Grp2 */
  2861. emulate_grp2(ctxt);
  2862. break;
  2863. case 0xd2 ... 0xd3: /* Grp2 */
  2864. c->src.val = c->regs[VCPU_REGS_RCX];
  2865. emulate_grp2(ctxt);
  2866. break;
  2867. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  2868. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2869. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  2870. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  2871. jmp_rel(c, c->src.val);
  2872. break;
  2873. case 0xe3: /* jcxz/jecxz/jrcxz */
  2874. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  2875. jmp_rel(c, c->src.val);
  2876. break;
  2877. case 0xe4: /* inb */
  2878. case 0xe5: /* in */
  2879. goto do_io_in;
  2880. case 0xe6: /* outb */
  2881. case 0xe7: /* out */
  2882. goto do_io_out;
  2883. case 0xe8: /* call (near) */ {
  2884. long int rel = c->src.val;
  2885. c->src.val = (unsigned long) c->eip;
  2886. jmp_rel(c, rel);
  2887. emulate_push(ctxt, ops);
  2888. break;
  2889. }
  2890. case 0xe9: /* jmp rel */
  2891. goto jmp;
  2892. case 0xea: { /* jmp far */
  2893. unsigned short sel;
  2894. jump_far:
  2895. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2896. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2897. goto done;
  2898. c->eip = 0;
  2899. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2900. break;
  2901. }
  2902. case 0xeb:
  2903. jmp: /* jmp rel short */
  2904. jmp_rel(c, c->src.val);
  2905. c->dst.type = OP_NONE; /* Disable writeback. */
  2906. break;
  2907. case 0xec: /* in al,dx */
  2908. case 0xed: /* in (e/r)ax,dx */
  2909. c->src.val = c->regs[VCPU_REGS_RDX];
  2910. do_io_in:
  2911. c->dst.bytes = min(c->dst.bytes, 4u);
  2912. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2913. rc = emulate_gp(ctxt, 0);
  2914. goto done;
  2915. }
  2916. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2917. &c->dst.val))
  2918. goto done; /* IO is needed */
  2919. break;
  2920. case 0xee: /* out dx,al */
  2921. case 0xef: /* out dx,(e/r)ax */
  2922. c->dst.val = c->regs[VCPU_REGS_RDX];
  2923. do_io_out:
  2924. c->src.bytes = min(c->src.bytes, 4u);
  2925. if (!emulator_io_permited(ctxt, ops, c->dst.val,
  2926. c->src.bytes)) {
  2927. rc = emulate_gp(ctxt, 0);
  2928. goto done;
  2929. }
  2930. ops->pio_out_emulated(c->src.bytes, c->dst.val,
  2931. &c->src.val, 1, ctxt->vcpu);
  2932. c->dst.type = OP_NONE; /* Disable writeback. */
  2933. break;
  2934. case 0xf4: /* hlt */
  2935. ctxt->vcpu->arch.halt_request = 1;
  2936. break;
  2937. case 0xf5: /* cmc */
  2938. /* complement carry flag from eflags reg */
  2939. ctxt->eflags ^= EFLG_CF;
  2940. break;
  2941. case 0xf6 ... 0xf7: /* Grp3 */
  2942. rc = emulate_grp3(ctxt, ops);
  2943. break;
  2944. case 0xf8: /* clc */
  2945. ctxt->eflags &= ~EFLG_CF;
  2946. break;
  2947. case 0xf9: /* stc */
  2948. ctxt->eflags |= EFLG_CF;
  2949. break;
  2950. case 0xfa: /* cli */
  2951. if (emulator_bad_iopl(ctxt, ops)) {
  2952. rc = emulate_gp(ctxt, 0);
  2953. goto done;
  2954. } else
  2955. ctxt->eflags &= ~X86_EFLAGS_IF;
  2956. break;
  2957. case 0xfb: /* sti */
  2958. if (emulator_bad_iopl(ctxt, ops)) {
  2959. rc = emulate_gp(ctxt, 0);
  2960. goto done;
  2961. } else {
  2962. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2963. ctxt->eflags |= X86_EFLAGS_IF;
  2964. }
  2965. break;
  2966. case 0xfc: /* cld */
  2967. ctxt->eflags &= ~EFLG_DF;
  2968. break;
  2969. case 0xfd: /* std */
  2970. ctxt->eflags |= EFLG_DF;
  2971. break;
  2972. case 0xfe: /* Grp4 */
  2973. grp45:
  2974. rc = emulate_grp45(ctxt, ops);
  2975. break;
  2976. case 0xff: /* Grp5 */
  2977. if (c->modrm_reg == 5)
  2978. goto jump_far;
  2979. goto grp45;
  2980. default:
  2981. goto cannot_emulate;
  2982. }
  2983. if (rc != X86EMUL_CONTINUE)
  2984. goto done;
  2985. writeback:
  2986. rc = writeback(ctxt, ops);
  2987. if (rc != X86EMUL_CONTINUE)
  2988. goto done;
  2989. /*
  2990. * restore dst type in case the decoding will be reused
  2991. * (happens for string instruction )
  2992. */
  2993. c->dst.type = saved_dst_type;
  2994. if ((c->d & SrcMask) == SrcSI)
  2995. string_addr_inc(ctxt, seg_override(ctxt, ops, c),
  2996. VCPU_REGS_RSI, &c->src);
  2997. if ((c->d & DstMask) == DstDI)
  2998. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  2999. &c->dst);
  3000. if (c->rep_prefix && (c->d & String)) {
  3001. struct read_cache *r = &ctxt->decode.io_read;
  3002. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3003. if (!string_insn_completed(ctxt)) {
  3004. /*
  3005. * Re-enter guest when pio read ahead buffer is empty
  3006. * or, if it is not used, after each 1024 iteration.
  3007. */
  3008. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3009. (r->end == 0 || r->end != r->pos)) {
  3010. /*
  3011. * Reset read cache. Usually happens before
  3012. * decode, but since instruction is restarted
  3013. * we have to do it here.
  3014. */
  3015. ctxt->decode.mem_read.end = 0;
  3016. return EMULATION_RESTART;
  3017. }
  3018. goto done; /* skip rip writeback */
  3019. }
  3020. }
  3021. ctxt->eip = c->eip;
  3022. done:
  3023. if (rc == X86EMUL_PROPAGATE_FAULT)
  3024. ctxt->have_exception = true;
  3025. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3026. twobyte_insn:
  3027. switch (c->b) {
  3028. case 0x01: /* lgdt, lidt, lmsw */
  3029. switch (c->modrm_reg) {
  3030. u16 size;
  3031. unsigned long address;
  3032. case 0: /* vmcall */
  3033. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3034. goto cannot_emulate;
  3035. rc = kvm_fix_hypercall(ctxt->vcpu);
  3036. if (rc != X86EMUL_CONTINUE)
  3037. goto done;
  3038. /* Let the processor re-execute the fixed hypercall */
  3039. c->eip = ctxt->eip;
  3040. /* Disable writeback. */
  3041. c->dst.type = OP_NONE;
  3042. break;
  3043. case 2: /* lgdt */
  3044. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3045. &size, &address, c->op_bytes);
  3046. if (rc != X86EMUL_CONTINUE)
  3047. goto done;
  3048. realmode_lgdt(ctxt->vcpu, size, address);
  3049. /* Disable writeback. */
  3050. c->dst.type = OP_NONE;
  3051. break;
  3052. case 3: /* lidt/vmmcall */
  3053. if (c->modrm_mod == 3) {
  3054. switch (c->modrm_rm) {
  3055. case 1:
  3056. rc = kvm_fix_hypercall(ctxt->vcpu);
  3057. break;
  3058. default:
  3059. goto cannot_emulate;
  3060. }
  3061. } else {
  3062. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3063. &size, &address,
  3064. c->op_bytes);
  3065. if (rc != X86EMUL_CONTINUE)
  3066. goto done;
  3067. realmode_lidt(ctxt->vcpu, size, address);
  3068. }
  3069. /* Disable writeback. */
  3070. c->dst.type = OP_NONE;
  3071. break;
  3072. case 4: /* smsw */
  3073. c->dst.bytes = 2;
  3074. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  3075. break;
  3076. case 6: /* lmsw */
  3077. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  3078. (c->src.val & 0x0f), ctxt->vcpu);
  3079. c->dst.type = OP_NONE;
  3080. break;
  3081. case 5: /* not defined */
  3082. emulate_ud(ctxt);
  3083. rc = X86EMUL_PROPAGATE_FAULT;
  3084. goto done;
  3085. case 7: /* invlpg*/
  3086. emulate_invlpg(ctxt->vcpu,
  3087. linear(ctxt, c->src.addr.mem));
  3088. /* Disable writeback. */
  3089. c->dst.type = OP_NONE;
  3090. break;
  3091. default:
  3092. goto cannot_emulate;
  3093. }
  3094. break;
  3095. case 0x05: /* syscall */
  3096. rc = emulate_syscall(ctxt, ops);
  3097. break;
  3098. case 0x06:
  3099. emulate_clts(ctxt->vcpu);
  3100. break;
  3101. case 0x09: /* wbinvd */
  3102. kvm_emulate_wbinvd(ctxt->vcpu);
  3103. break;
  3104. case 0x08: /* invd */
  3105. case 0x0d: /* GrpP (prefetch) */
  3106. case 0x18: /* Grp16 (prefetch/nop) */
  3107. break;
  3108. case 0x20: /* mov cr, reg */
  3109. switch (c->modrm_reg) {
  3110. case 1:
  3111. case 5 ... 7:
  3112. case 9 ... 15:
  3113. emulate_ud(ctxt);
  3114. rc = X86EMUL_PROPAGATE_FAULT;
  3115. goto done;
  3116. }
  3117. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  3118. break;
  3119. case 0x21: /* mov from dr to reg */
  3120. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3121. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3122. emulate_ud(ctxt);
  3123. rc = X86EMUL_PROPAGATE_FAULT;
  3124. goto done;
  3125. }
  3126. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  3127. break;
  3128. case 0x22: /* mov reg, cr */
  3129. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  3130. emulate_gp(ctxt, 0);
  3131. rc = X86EMUL_PROPAGATE_FAULT;
  3132. goto done;
  3133. }
  3134. c->dst.type = OP_NONE;
  3135. break;
  3136. case 0x23: /* mov from reg to dr */
  3137. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3138. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3139. emulate_ud(ctxt);
  3140. rc = X86EMUL_PROPAGATE_FAULT;
  3141. goto done;
  3142. }
  3143. if (ops->set_dr(c->modrm_reg, c->src.val &
  3144. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3145. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  3146. /* #UD condition is already handled by the code above */
  3147. emulate_gp(ctxt, 0);
  3148. rc = X86EMUL_PROPAGATE_FAULT;
  3149. goto done;
  3150. }
  3151. c->dst.type = OP_NONE; /* no writeback */
  3152. break;
  3153. case 0x30:
  3154. /* wrmsr */
  3155. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3156. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3157. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  3158. emulate_gp(ctxt, 0);
  3159. rc = X86EMUL_PROPAGATE_FAULT;
  3160. goto done;
  3161. }
  3162. rc = X86EMUL_CONTINUE;
  3163. break;
  3164. case 0x32:
  3165. /* rdmsr */
  3166. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3167. emulate_gp(ctxt, 0);
  3168. rc = X86EMUL_PROPAGATE_FAULT;
  3169. goto done;
  3170. } else {
  3171. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3172. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3173. }
  3174. rc = X86EMUL_CONTINUE;
  3175. break;
  3176. case 0x34: /* sysenter */
  3177. rc = emulate_sysenter(ctxt, ops);
  3178. break;
  3179. case 0x35: /* sysexit */
  3180. rc = emulate_sysexit(ctxt, ops);
  3181. break;
  3182. case 0x40 ... 0x4f: /* cmov */
  3183. c->dst.val = c->dst.orig_val = c->src.val;
  3184. if (!test_cc(c->b, ctxt->eflags))
  3185. c->dst.type = OP_NONE; /* no writeback */
  3186. break;
  3187. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3188. if (test_cc(c->b, ctxt->eflags))
  3189. jmp_rel(c, c->src.val);
  3190. break;
  3191. case 0x90 ... 0x9f: /* setcc r/m8 */
  3192. c->dst.val = test_cc(c->b, ctxt->eflags);
  3193. break;
  3194. case 0xa0: /* push fs */
  3195. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3196. break;
  3197. case 0xa1: /* pop fs */
  3198. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3199. break;
  3200. case 0xa3:
  3201. bt: /* bt */
  3202. c->dst.type = OP_NONE;
  3203. /* only subword offset */
  3204. c->src.val &= (c->dst.bytes << 3) - 1;
  3205. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3206. break;
  3207. case 0xa4: /* shld imm8, r, r/m */
  3208. case 0xa5: /* shld cl, r, r/m */
  3209. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3210. break;
  3211. case 0xa8: /* push gs */
  3212. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3213. break;
  3214. case 0xa9: /* pop gs */
  3215. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3216. break;
  3217. case 0xab:
  3218. bts: /* bts */
  3219. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3220. break;
  3221. case 0xac: /* shrd imm8, r, r/m */
  3222. case 0xad: /* shrd cl, r, r/m */
  3223. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3224. break;
  3225. case 0xae: /* clflush */
  3226. break;
  3227. case 0xb0 ... 0xb1: /* cmpxchg */
  3228. /*
  3229. * Save real source value, then compare EAX against
  3230. * destination.
  3231. */
  3232. c->src.orig_val = c->src.val;
  3233. c->src.val = c->regs[VCPU_REGS_RAX];
  3234. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3235. if (ctxt->eflags & EFLG_ZF) {
  3236. /* Success: write back to memory. */
  3237. c->dst.val = c->src.orig_val;
  3238. } else {
  3239. /* Failure: write the value we saw to EAX. */
  3240. c->dst.type = OP_REG;
  3241. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3242. }
  3243. break;
  3244. case 0xb2: /* lss */
  3245. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3246. break;
  3247. case 0xb3:
  3248. btr: /* btr */
  3249. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3250. break;
  3251. case 0xb4: /* lfs */
  3252. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3253. break;
  3254. case 0xb5: /* lgs */
  3255. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3256. break;
  3257. case 0xb6 ... 0xb7: /* movzx */
  3258. c->dst.bytes = c->op_bytes;
  3259. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3260. : (u16) c->src.val;
  3261. break;
  3262. case 0xba: /* Grp8 */
  3263. switch (c->modrm_reg & 3) {
  3264. case 0:
  3265. goto bt;
  3266. case 1:
  3267. goto bts;
  3268. case 2:
  3269. goto btr;
  3270. case 3:
  3271. goto btc;
  3272. }
  3273. break;
  3274. case 0xbb:
  3275. btc: /* btc */
  3276. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3277. break;
  3278. case 0xbc: { /* bsf */
  3279. u8 zf;
  3280. __asm__ ("bsf %2, %0; setz %1"
  3281. : "=r"(c->dst.val), "=q"(zf)
  3282. : "r"(c->src.val));
  3283. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3284. if (zf) {
  3285. ctxt->eflags |= X86_EFLAGS_ZF;
  3286. c->dst.type = OP_NONE; /* Disable writeback. */
  3287. }
  3288. break;
  3289. }
  3290. case 0xbd: { /* bsr */
  3291. u8 zf;
  3292. __asm__ ("bsr %2, %0; setz %1"
  3293. : "=r"(c->dst.val), "=q"(zf)
  3294. : "r"(c->src.val));
  3295. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3296. if (zf) {
  3297. ctxt->eflags |= X86_EFLAGS_ZF;
  3298. c->dst.type = OP_NONE; /* Disable writeback. */
  3299. }
  3300. break;
  3301. }
  3302. case 0xbe ... 0xbf: /* movsx */
  3303. c->dst.bytes = c->op_bytes;
  3304. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3305. (s16) c->src.val;
  3306. break;
  3307. case 0xc0 ... 0xc1: /* xadd */
  3308. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3309. /* Write back the register source. */
  3310. c->src.val = c->dst.orig_val;
  3311. write_register_operand(&c->src);
  3312. break;
  3313. case 0xc3: /* movnti */
  3314. c->dst.bytes = c->op_bytes;
  3315. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3316. (u64) c->src.val;
  3317. break;
  3318. case 0xc7: /* Grp9 (cmpxchg8b) */
  3319. rc = emulate_grp9(ctxt, ops);
  3320. break;
  3321. default:
  3322. goto cannot_emulate;
  3323. }
  3324. if (rc != X86EMUL_CONTINUE)
  3325. goto done;
  3326. goto writeback;
  3327. cannot_emulate:
  3328. return -1;
  3329. }