smpboot.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <linux/stackprotector.h>
  51. #include <linux/gfp.h>
  52. #include <asm/acpi.h>
  53. #include <asm/desc.h>
  54. #include <asm/nmi.h>
  55. #include <asm/irq.h>
  56. #include <asm/idle.h>
  57. #include <asm/trampoline.h>
  58. #include <asm/cpu.h>
  59. #include <asm/numa.h>
  60. #include <asm/pgtable.h>
  61. #include <asm/tlbflush.h>
  62. #include <asm/mtrr.h>
  63. #include <asm/mwait.h>
  64. #include <asm/apic.h>
  65. #include <asm/setup.h>
  66. #include <asm/uv/uv.h>
  67. #include <linux/mc146818rtc.h>
  68. #include <asm/smpboot_hooks.h>
  69. #include <asm/i8259.h>
  70. #ifdef CONFIG_X86_32
  71. u8 apicid_2_node[MAX_APICID];
  72. #endif
  73. /* State of each CPU */
  74. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  75. /* Store all idle threads, this can be reused instead of creating
  76. * a new thread. Also avoids complicated thread destroy functionality
  77. * for idle threads.
  78. */
  79. #ifdef CONFIG_HOTPLUG_CPU
  80. /*
  81. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  82. * removed after init for !CONFIG_HOTPLUG_CPU.
  83. */
  84. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  85. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  86. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  87. /*
  88. * We need this for trampoline_base protection from concurrent accesses when
  89. * off- and onlining cores wildly.
  90. */
  91. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  92. void cpu_hotplug_driver_lock(void)
  93. {
  94. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  95. }
  96. void cpu_hotplug_driver_unlock(void)
  97. {
  98. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  99. }
  100. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  101. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  102. #else
  103. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  104. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  105. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  106. #endif
  107. /* Number of siblings per CPU package */
  108. int smp_num_siblings = 1;
  109. EXPORT_SYMBOL(smp_num_siblings);
  110. /* Last level cache ID of each logical CPU */
  111. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  112. /* representing HT siblings of each logical CPU */
  113. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  114. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  115. /* representing HT and core siblings of each logical CPU */
  116. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  117. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  118. /* Per CPU bogomips and other parameters */
  119. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  120. EXPORT_PER_CPU_SYMBOL(cpu_info);
  121. atomic_t init_deasserted;
  122. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  123. /* which node each logical CPU is on */
  124. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  125. EXPORT_SYMBOL(cpu_to_node_map);
  126. /* set up a mapping between cpu and node. */
  127. static void map_cpu_to_node(int cpu, int node)
  128. {
  129. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  130. cpumask_set_cpu(cpu, node_to_cpumask_map[node]);
  131. cpu_to_node_map[cpu] = node;
  132. }
  133. /* undo a mapping between cpu and node. */
  134. static void unmap_cpu_to_node(int cpu)
  135. {
  136. int node;
  137. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  138. for (node = 0; node < MAX_NUMNODES; node++)
  139. cpumask_clear_cpu(cpu, node_to_cpumask_map[node]);
  140. cpu_to_node_map[cpu] = 0;
  141. }
  142. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  143. #define map_cpu_to_node(cpu, node) ({})
  144. #define unmap_cpu_to_node(cpu) ({})
  145. #endif
  146. #ifdef CONFIG_X86_32
  147. static int boot_cpu_logical_apicid;
  148. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
  149. { [0 ... NR_CPUS-1] = BAD_APICID };
  150. static void map_cpu_to_logical_apicid(void)
  151. {
  152. int cpu = smp_processor_id();
  153. int apicid = logical_smp_processor_id();
  154. int node = apic->apicid_to_node(apicid);
  155. if (!node_online(node))
  156. node = first_online_node;
  157. cpu_2_logical_apicid[cpu] = apicid;
  158. map_cpu_to_node(cpu, node);
  159. }
  160. void numa_remove_cpu(int cpu)
  161. {
  162. cpu_2_logical_apicid[cpu] = BAD_APICID;
  163. unmap_cpu_to_node(cpu);
  164. }
  165. #else
  166. #define map_cpu_to_logical_apicid() do {} while (0)
  167. #endif
  168. /*
  169. * Report back to the Boot Processor.
  170. * Running on AP.
  171. */
  172. static void __cpuinit smp_callin(void)
  173. {
  174. int cpuid, phys_id;
  175. unsigned long timeout;
  176. /*
  177. * If waken up by an INIT in an 82489DX configuration
  178. * we may get here before an INIT-deassert IPI reaches
  179. * our local APIC. We have to wait for the IPI or we'll
  180. * lock up on an APIC access.
  181. */
  182. if (apic->wait_for_init_deassert)
  183. apic->wait_for_init_deassert(&init_deasserted);
  184. /*
  185. * (This works even if the APIC is not enabled.)
  186. */
  187. phys_id = read_apic_id();
  188. cpuid = smp_processor_id();
  189. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  190. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  191. phys_id, cpuid);
  192. }
  193. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  194. /*
  195. * STARTUP IPIs are fragile beasts as they might sometimes
  196. * trigger some glue motherboard logic. Complete APIC bus
  197. * silence for 1 second, this overestimates the time the
  198. * boot CPU is spending to send the up to 2 STARTUP IPIs
  199. * by a factor of two. This should be enough.
  200. */
  201. /*
  202. * Waiting 2s total for startup (udelay is not yet working)
  203. */
  204. timeout = jiffies + 2*HZ;
  205. while (time_before(jiffies, timeout)) {
  206. /*
  207. * Has the boot CPU finished it's STARTUP sequence?
  208. */
  209. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  210. break;
  211. cpu_relax();
  212. }
  213. if (!time_before(jiffies, timeout)) {
  214. panic("%s: CPU%d started up but did not get a callout!\n",
  215. __func__, cpuid);
  216. }
  217. /*
  218. * the boot CPU has finished the init stage and is spinning
  219. * on callin_map until we finish. We are free to set up this
  220. * CPU, first the APIC. (this is probably redundant on most
  221. * boards)
  222. */
  223. pr_debug("CALLIN, before setup_local_APIC().\n");
  224. if (apic->smp_callin_clear_local_apic)
  225. apic->smp_callin_clear_local_apic();
  226. setup_local_APIC();
  227. end_local_APIC_setup();
  228. map_cpu_to_logical_apicid();
  229. /*
  230. * Need to setup vector mappings before we enable interrupts.
  231. */
  232. setup_vector_irq(smp_processor_id());
  233. /*
  234. * Get our bogomips.
  235. *
  236. * Need to enable IRQs because it can take longer and then
  237. * the NMI watchdog might kill us.
  238. */
  239. local_irq_enable();
  240. calibrate_delay();
  241. local_irq_disable();
  242. pr_debug("Stack at about %p\n", &cpuid);
  243. /*
  244. * Save our processor parameters
  245. */
  246. smp_store_cpu_info(cpuid);
  247. /*
  248. * This must be done before setting cpu_online_mask
  249. * or calling notify_cpu_starting.
  250. */
  251. set_cpu_sibling_map(raw_smp_processor_id());
  252. wmb();
  253. notify_cpu_starting(cpuid);
  254. /*
  255. * Allow the master to continue.
  256. */
  257. cpumask_set_cpu(cpuid, cpu_callin_mask);
  258. }
  259. /*
  260. * Activate a secondary processor.
  261. */
  262. notrace static void __cpuinit start_secondary(void *unused)
  263. {
  264. /*
  265. * Don't put *anything* before cpu_init(), SMP booting is too
  266. * fragile that we want to limit the things done here to the
  267. * most necessary things.
  268. */
  269. cpu_init();
  270. preempt_disable();
  271. smp_callin();
  272. #ifdef CONFIG_X86_32
  273. /* switch away from the initial page table */
  274. load_cr3(swapper_pg_dir);
  275. __flush_tlb_all();
  276. #endif
  277. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  278. barrier();
  279. /*
  280. * Check TSC synchronization with the BP:
  281. */
  282. check_tsc_sync_target();
  283. /*
  284. * We need to hold call_lock, so there is no inconsistency
  285. * between the time smp_call_function() determines number of
  286. * IPI recipients, and the time when the determination is made
  287. * for which cpus receive the IPI. Holding this
  288. * lock helps us to not include this cpu in a currently in progress
  289. * smp_call_function().
  290. *
  291. * We need to hold vector_lock so there the set of online cpus
  292. * does not change while we are assigning vectors to cpus. Holding
  293. * this lock ensures we don't half assign or remove an irq from a cpu.
  294. */
  295. ipi_call_lock();
  296. lock_vector_lock();
  297. set_cpu_online(smp_processor_id(), true);
  298. unlock_vector_lock();
  299. ipi_call_unlock();
  300. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  301. x86_platform.nmi_init();
  302. /* enable local interrupts */
  303. local_irq_enable();
  304. /* to prevent fake stack check failure in clock setup */
  305. boot_init_stack_canary();
  306. x86_cpuinit.setup_percpu_clockev();
  307. wmb();
  308. cpu_idle();
  309. }
  310. #ifdef CONFIG_CPUMASK_OFFSTACK
  311. /* In this case, llc_shared_map is a pointer to a cpumask. */
  312. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  313. const struct cpuinfo_x86 *src)
  314. {
  315. struct cpumask *llc = dst->llc_shared_map;
  316. *dst = *src;
  317. dst->llc_shared_map = llc;
  318. }
  319. #else
  320. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  321. const struct cpuinfo_x86 *src)
  322. {
  323. *dst = *src;
  324. }
  325. #endif /* CONFIG_CPUMASK_OFFSTACK */
  326. /*
  327. * The bootstrap kernel entry code has set these up. Save them for
  328. * a given CPU
  329. */
  330. void __cpuinit smp_store_cpu_info(int id)
  331. {
  332. struct cpuinfo_x86 *c = &cpu_data(id);
  333. copy_cpuinfo_x86(c, &boot_cpu_data);
  334. c->cpu_index = id;
  335. if (id != 0)
  336. identify_secondary_cpu(c);
  337. }
  338. static void __cpuinit link_thread_siblings(int cpu1, int cpu2)
  339. {
  340. struct cpuinfo_x86 *c1 = &cpu_data(cpu1);
  341. struct cpuinfo_x86 *c2 = &cpu_data(cpu2);
  342. cpumask_set_cpu(cpu1, cpu_sibling_mask(cpu2));
  343. cpumask_set_cpu(cpu2, cpu_sibling_mask(cpu1));
  344. cpumask_set_cpu(cpu1, cpu_core_mask(cpu2));
  345. cpumask_set_cpu(cpu2, cpu_core_mask(cpu1));
  346. cpumask_set_cpu(cpu1, c2->llc_shared_map);
  347. cpumask_set_cpu(cpu2, c1->llc_shared_map);
  348. }
  349. void __cpuinit set_cpu_sibling_map(int cpu)
  350. {
  351. int i;
  352. struct cpuinfo_x86 *c = &cpu_data(cpu);
  353. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  354. if (smp_num_siblings > 1) {
  355. for_each_cpu(i, cpu_sibling_setup_mask) {
  356. struct cpuinfo_x86 *o = &cpu_data(i);
  357. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  358. if (c->phys_proc_id == o->phys_proc_id &&
  359. c->compute_unit_id == o->compute_unit_id)
  360. link_thread_siblings(cpu, i);
  361. } else if (c->phys_proc_id == o->phys_proc_id &&
  362. c->cpu_core_id == o->cpu_core_id) {
  363. link_thread_siblings(cpu, i);
  364. }
  365. }
  366. } else {
  367. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  368. }
  369. cpumask_set_cpu(cpu, c->llc_shared_map);
  370. if (__this_cpu_read(cpu_info.x86_max_cores) == 1) {
  371. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  372. c->booted_cores = 1;
  373. return;
  374. }
  375. for_each_cpu(i, cpu_sibling_setup_mask) {
  376. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  377. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  378. cpumask_set_cpu(i, c->llc_shared_map);
  379. cpumask_set_cpu(cpu, cpu_data(i).llc_shared_map);
  380. }
  381. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  382. cpumask_set_cpu(i, cpu_core_mask(cpu));
  383. cpumask_set_cpu(cpu, cpu_core_mask(i));
  384. /*
  385. * Does this new cpu bringup a new core?
  386. */
  387. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  388. /*
  389. * for each core in package, increment
  390. * the booted_cores for this new cpu
  391. */
  392. if (cpumask_first(cpu_sibling_mask(i)) == i)
  393. c->booted_cores++;
  394. /*
  395. * increment the core count for all
  396. * the other cpus in this package
  397. */
  398. if (i != cpu)
  399. cpu_data(i).booted_cores++;
  400. } else if (i != cpu && !c->booted_cores)
  401. c->booted_cores = cpu_data(i).booted_cores;
  402. }
  403. }
  404. }
  405. /* maps the cpu to the sched domain representing multi-core */
  406. const struct cpumask *cpu_coregroup_mask(int cpu)
  407. {
  408. struct cpuinfo_x86 *c = &cpu_data(cpu);
  409. /*
  410. * For perf, we return last level cache shared map.
  411. * And for power savings, we return cpu_core_map
  412. */
  413. if ((sched_mc_power_savings || sched_smt_power_savings) &&
  414. !(cpu_has(c, X86_FEATURE_AMD_DCM)))
  415. return cpu_core_mask(cpu);
  416. else
  417. return c->llc_shared_map;
  418. }
  419. static void impress_friends(void)
  420. {
  421. int cpu;
  422. unsigned long bogosum = 0;
  423. /*
  424. * Allow the user to impress friends.
  425. */
  426. pr_debug("Before bogomips.\n");
  427. for_each_possible_cpu(cpu)
  428. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  429. bogosum += cpu_data(cpu).loops_per_jiffy;
  430. printk(KERN_INFO
  431. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  432. num_online_cpus(),
  433. bogosum/(500000/HZ),
  434. (bogosum/(5000/HZ))%100);
  435. pr_debug("Before bogocount - setting activated=1.\n");
  436. }
  437. void __inquire_remote_apic(int apicid)
  438. {
  439. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  440. char *names[] = { "ID", "VERSION", "SPIV" };
  441. int timeout;
  442. u32 status;
  443. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  444. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  445. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  446. /*
  447. * Wait for idle.
  448. */
  449. status = safe_apic_wait_icr_idle();
  450. if (status)
  451. printk(KERN_CONT
  452. "a previous APIC delivery may have failed\n");
  453. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  454. timeout = 0;
  455. do {
  456. udelay(100);
  457. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  458. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  459. switch (status) {
  460. case APIC_ICR_RR_VALID:
  461. status = apic_read(APIC_RRR);
  462. printk(KERN_CONT "%08x\n", status);
  463. break;
  464. default:
  465. printk(KERN_CONT "failed\n");
  466. }
  467. }
  468. }
  469. /*
  470. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  471. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  472. * won't ... remember to clear down the APIC, etc later.
  473. */
  474. int __cpuinit
  475. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  476. {
  477. unsigned long send_status, accept_status = 0;
  478. int maxlvt;
  479. /* Target chip */
  480. /* Boot on the stack */
  481. /* Kick the second */
  482. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  483. pr_debug("Waiting for send to finish...\n");
  484. send_status = safe_apic_wait_icr_idle();
  485. /*
  486. * Give the other CPU some time to accept the IPI.
  487. */
  488. udelay(200);
  489. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  490. maxlvt = lapic_get_maxlvt();
  491. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  492. apic_write(APIC_ESR, 0);
  493. accept_status = (apic_read(APIC_ESR) & 0xEF);
  494. }
  495. pr_debug("NMI sent.\n");
  496. if (send_status)
  497. printk(KERN_ERR "APIC never delivered???\n");
  498. if (accept_status)
  499. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  500. return (send_status | accept_status);
  501. }
  502. static int __cpuinit
  503. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  504. {
  505. unsigned long send_status, accept_status = 0;
  506. int maxlvt, num_starts, j;
  507. maxlvt = lapic_get_maxlvt();
  508. /*
  509. * Be paranoid about clearing APIC errors.
  510. */
  511. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  512. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  513. apic_write(APIC_ESR, 0);
  514. apic_read(APIC_ESR);
  515. }
  516. pr_debug("Asserting INIT.\n");
  517. /*
  518. * Turn INIT on target chip
  519. */
  520. /*
  521. * Send IPI
  522. */
  523. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  524. phys_apicid);
  525. pr_debug("Waiting for send to finish...\n");
  526. send_status = safe_apic_wait_icr_idle();
  527. mdelay(10);
  528. pr_debug("Deasserting INIT.\n");
  529. /* Target chip */
  530. /* Send IPI */
  531. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  532. pr_debug("Waiting for send to finish...\n");
  533. send_status = safe_apic_wait_icr_idle();
  534. mb();
  535. atomic_set(&init_deasserted, 1);
  536. /*
  537. * Should we send STARTUP IPIs ?
  538. *
  539. * Determine this based on the APIC version.
  540. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  541. */
  542. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  543. num_starts = 2;
  544. else
  545. num_starts = 0;
  546. /*
  547. * Paravirt / VMI wants a startup IPI hook here to set up the
  548. * target processor state.
  549. */
  550. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  551. stack_start);
  552. /*
  553. * Run STARTUP IPI loop.
  554. */
  555. pr_debug("#startup loops: %d.\n", num_starts);
  556. for (j = 1; j <= num_starts; j++) {
  557. pr_debug("Sending STARTUP #%d.\n", j);
  558. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  559. apic_write(APIC_ESR, 0);
  560. apic_read(APIC_ESR);
  561. pr_debug("After apic_write.\n");
  562. /*
  563. * STARTUP IPI
  564. */
  565. /* Target chip */
  566. /* Boot on the stack */
  567. /* Kick the second */
  568. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  569. phys_apicid);
  570. /*
  571. * Give the other CPU some time to accept the IPI.
  572. */
  573. udelay(300);
  574. pr_debug("Startup point 1.\n");
  575. pr_debug("Waiting for send to finish...\n");
  576. send_status = safe_apic_wait_icr_idle();
  577. /*
  578. * Give the other CPU some time to accept the IPI.
  579. */
  580. udelay(200);
  581. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  582. apic_write(APIC_ESR, 0);
  583. accept_status = (apic_read(APIC_ESR) & 0xEF);
  584. if (send_status || accept_status)
  585. break;
  586. }
  587. pr_debug("After Startup.\n");
  588. if (send_status)
  589. printk(KERN_ERR "APIC never delivered???\n");
  590. if (accept_status)
  591. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  592. return (send_status | accept_status);
  593. }
  594. struct create_idle {
  595. struct work_struct work;
  596. struct task_struct *idle;
  597. struct completion done;
  598. int cpu;
  599. };
  600. static void __cpuinit do_fork_idle(struct work_struct *work)
  601. {
  602. struct create_idle *c_idle =
  603. container_of(work, struct create_idle, work);
  604. c_idle->idle = fork_idle(c_idle->cpu);
  605. complete(&c_idle->done);
  606. }
  607. /* reduce the number of lines printed when booting a large cpu count system */
  608. static void __cpuinit announce_cpu(int cpu, int apicid)
  609. {
  610. static int current_node = -1;
  611. int node = early_cpu_to_node(cpu);
  612. if (system_state == SYSTEM_BOOTING) {
  613. if (node != current_node) {
  614. if (current_node > (-1))
  615. pr_cont(" Ok.\n");
  616. current_node = node;
  617. pr_info("Booting Node %3d, Processors ", node);
  618. }
  619. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  620. return;
  621. } else
  622. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  623. node, cpu, apicid);
  624. }
  625. /*
  626. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  627. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  628. * Returns zero if CPU booted OK, else error code from
  629. * ->wakeup_secondary_cpu.
  630. */
  631. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  632. {
  633. unsigned long boot_error = 0;
  634. unsigned long start_ip;
  635. int timeout;
  636. struct create_idle c_idle = {
  637. .cpu = cpu,
  638. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  639. };
  640. INIT_WORK_ONSTACK(&c_idle.work, do_fork_idle);
  641. alternatives_smp_switch(1);
  642. c_idle.idle = get_idle_for_cpu(cpu);
  643. /*
  644. * We can't use kernel_thread since we must avoid to
  645. * reschedule the child.
  646. */
  647. if (c_idle.idle) {
  648. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  649. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  650. init_idle(c_idle.idle, cpu);
  651. goto do_rest;
  652. }
  653. schedule_work(&c_idle.work);
  654. wait_for_completion(&c_idle.done);
  655. if (IS_ERR(c_idle.idle)) {
  656. printk("failed fork for CPU %d\n", cpu);
  657. destroy_work_on_stack(&c_idle.work);
  658. return PTR_ERR(c_idle.idle);
  659. }
  660. set_idle_for_cpu(cpu, c_idle.idle);
  661. do_rest:
  662. per_cpu(current_task, cpu) = c_idle.idle;
  663. #ifdef CONFIG_X86_32
  664. /* Stack for startup_32 can be just as for start_secondary onwards */
  665. irq_ctx_init(cpu);
  666. #else
  667. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  668. initial_gs = per_cpu_offset(cpu);
  669. per_cpu(kernel_stack, cpu) =
  670. (unsigned long)task_stack_page(c_idle.idle) -
  671. KERNEL_STACK_OFFSET + THREAD_SIZE;
  672. #endif
  673. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  674. initial_code = (unsigned long)start_secondary;
  675. stack_start = c_idle.idle->thread.sp;
  676. /* start_ip had better be page-aligned! */
  677. start_ip = setup_trampoline();
  678. /* So we see what's up */
  679. announce_cpu(cpu, apicid);
  680. /*
  681. * This grunge runs the startup process for
  682. * the targeted processor.
  683. */
  684. atomic_set(&init_deasserted, 0);
  685. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  686. pr_debug("Setting warm reset code and vector.\n");
  687. smpboot_setup_warm_reset_vector(start_ip);
  688. /*
  689. * Be paranoid about clearing APIC errors.
  690. */
  691. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  692. apic_write(APIC_ESR, 0);
  693. apic_read(APIC_ESR);
  694. }
  695. }
  696. /*
  697. * Kick the secondary CPU. Use the method in the APIC driver
  698. * if it's defined - or use an INIT boot APIC message otherwise:
  699. */
  700. if (apic->wakeup_secondary_cpu)
  701. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  702. else
  703. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  704. if (!boot_error) {
  705. /*
  706. * allow APs to start initializing.
  707. */
  708. pr_debug("Before Callout %d.\n", cpu);
  709. cpumask_set_cpu(cpu, cpu_callout_mask);
  710. pr_debug("After Callout %d.\n", cpu);
  711. /*
  712. * Wait 5s total for a response
  713. */
  714. for (timeout = 0; timeout < 50000; timeout++) {
  715. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  716. break; /* It has booted */
  717. udelay(100);
  718. /*
  719. * Allow other tasks to run while we wait for the
  720. * AP to come online. This also gives a chance
  721. * for the MTRR work(triggered by the AP coming online)
  722. * to be completed in the stop machine context.
  723. */
  724. schedule();
  725. }
  726. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  727. pr_debug("CPU%d: has booted.\n", cpu);
  728. else {
  729. boot_error = 1;
  730. if (*((volatile unsigned char *)trampoline_base)
  731. == 0xA5)
  732. /* trampoline started but...? */
  733. pr_err("CPU%d: Stuck ??\n", cpu);
  734. else
  735. /* trampoline code not run */
  736. pr_err("CPU%d: Not responding.\n", cpu);
  737. if (apic->inquire_remote_apic)
  738. apic->inquire_remote_apic(apicid);
  739. }
  740. }
  741. if (boot_error) {
  742. /* Try to put things back the way they were before ... */
  743. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  744. /* was set by do_boot_cpu() */
  745. cpumask_clear_cpu(cpu, cpu_callout_mask);
  746. /* was set by cpu_init() */
  747. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  748. set_cpu_present(cpu, false);
  749. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  750. }
  751. /* mark "stuck" area as not stuck */
  752. *((volatile unsigned long *)trampoline_base) = 0;
  753. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  754. /*
  755. * Cleanup possible dangling ends...
  756. */
  757. smpboot_restore_warm_reset_vector();
  758. }
  759. destroy_work_on_stack(&c_idle.work);
  760. return boot_error;
  761. }
  762. int __cpuinit native_cpu_up(unsigned int cpu)
  763. {
  764. int apicid = apic->cpu_present_to_apicid(cpu);
  765. unsigned long flags;
  766. int err;
  767. WARN_ON(irqs_disabled());
  768. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  769. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  770. !physid_isset(apicid, phys_cpu_present_map)) {
  771. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  772. return -EINVAL;
  773. }
  774. /*
  775. * Already booted CPU?
  776. */
  777. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  778. pr_debug("do_boot_cpu %d Already started\n", cpu);
  779. return -ENOSYS;
  780. }
  781. /*
  782. * Save current MTRR state in case it was changed since early boot
  783. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  784. */
  785. mtrr_save_state();
  786. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  787. err = do_boot_cpu(apicid, cpu);
  788. if (err) {
  789. pr_debug("do_boot_cpu failed %d\n", err);
  790. return -EIO;
  791. }
  792. /*
  793. * Check TSC synchronization with the AP (keep irqs disabled
  794. * while doing so):
  795. */
  796. local_irq_save(flags);
  797. check_tsc_sync_source(cpu);
  798. local_irq_restore(flags);
  799. while (!cpu_online(cpu)) {
  800. cpu_relax();
  801. touch_nmi_watchdog();
  802. }
  803. return 0;
  804. }
  805. /*
  806. * Fall back to non SMP mode after errors.
  807. *
  808. * RED-PEN audit/test this more. I bet there is more state messed up here.
  809. */
  810. static __init void disable_smp(void)
  811. {
  812. init_cpu_present(cpumask_of(0));
  813. init_cpu_possible(cpumask_of(0));
  814. smpboot_clear_io_apic_irqs();
  815. if (smp_found_config)
  816. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  817. else
  818. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  819. map_cpu_to_logical_apicid();
  820. cpumask_set_cpu(0, cpu_sibling_mask(0));
  821. cpumask_set_cpu(0, cpu_core_mask(0));
  822. }
  823. /*
  824. * Various sanity checks.
  825. */
  826. static int __init smp_sanity_check(unsigned max_cpus)
  827. {
  828. preempt_disable();
  829. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  830. if (def_to_bigsmp && nr_cpu_ids > 8) {
  831. unsigned int cpu;
  832. unsigned nr;
  833. printk(KERN_WARNING
  834. "More than 8 CPUs detected - skipping them.\n"
  835. "Use CONFIG_X86_BIGSMP.\n");
  836. nr = 0;
  837. for_each_present_cpu(cpu) {
  838. if (nr >= 8)
  839. set_cpu_present(cpu, false);
  840. nr++;
  841. }
  842. nr = 0;
  843. for_each_possible_cpu(cpu) {
  844. if (nr >= 8)
  845. set_cpu_possible(cpu, false);
  846. nr++;
  847. }
  848. nr_cpu_ids = 8;
  849. }
  850. #endif
  851. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  852. printk(KERN_WARNING
  853. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  854. hard_smp_processor_id());
  855. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  856. }
  857. /*
  858. * If we couldn't find an SMP configuration at boot time,
  859. * get out of here now!
  860. */
  861. if (!smp_found_config && !acpi_lapic) {
  862. preempt_enable();
  863. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  864. disable_smp();
  865. if (APIC_init_uniprocessor())
  866. printk(KERN_NOTICE "Local APIC not detected."
  867. " Using dummy APIC emulation.\n");
  868. return -1;
  869. }
  870. /*
  871. * Should not be necessary because the MP table should list the boot
  872. * CPU too, but we do it for the sake of robustness anyway.
  873. */
  874. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  875. printk(KERN_NOTICE
  876. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  877. boot_cpu_physical_apicid);
  878. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  879. }
  880. preempt_enable();
  881. /*
  882. * If we couldn't find a local APIC, then get out of here now!
  883. */
  884. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  885. !cpu_has_apic) {
  886. if (!disable_apic) {
  887. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  888. boot_cpu_physical_apicid);
  889. pr_err("... forcing use of dummy APIC emulation."
  890. "(tell your hw vendor)\n");
  891. }
  892. smpboot_clear_io_apic();
  893. arch_disable_smp_support();
  894. return -1;
  895. }
  896. verify_local_APIC();
  897. /*
  898. * If SMP should be disabled, then really disable it!
  899. */
  900. if (!max_cpus) {
  901. printk(KERN_INFO "SMP mode deactivated.\n");
  902. smpboot_clear_io_apic();
  903. connect_bsp_APIC();
  904. setup_local_APIC();
  905. bsp_end_local_APIC_setup();
  906. return -1;
  907. }
  908. return 0;
  909. }
  910. static void __init smp_cpu_index_default(void)
  911. {
  912. int i;
  913. struct cpuinfo_x86 *c;
  914. for_each_possible_cpu(i) {
  915. c = &cpu_data(i);
  916. /* mark all to hotplug */
  917. c->cpu_index = nr_cpu_ids;
  918. }
  919. }
  920. /*
  921. * Prepare for SMP bootup. The MP table or ACPI has been read
  922. * earlier. Just do some sanity checking here and enable APIC mode.
  923. */
  924. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  925. {
  926. unsigned int i;
  927. preempt_disable();
  928. smp_cpu_index_default();
  929. memcpy(__this_cpu_ptr(&cpu_info), &boot_cpu_data, sizeof(cpu_info));
  930. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  931. mb();
  932. /*
  933. * Setup boot CPU information
  934. */
  935. smp_store_cpu_info(0); /* Final full version of the data */
  936. #ifdef CONFIG_X86_32
  937. boot_cpu_logical_apicid = logical_smp_processor_id();
  938. #endif
  939. current_thread_info()->cpu = 0; /* needed? */
  940. for_each_possible_cpu(i) {
  941. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  942. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  943. zalloc_cpumask_var(&cpu_data(i).llc_shared_map, GFP_KERNEL);
  944. }
  945. set_cpu_sibling_map(0);
  946. if (smp_sanity_check(max_cpus) < 0) {
  947. printk(KERN_INFO "SMP disabled\n");
  948. disable_smp();
  949. goto out;
  950. }
  951. default_setup_apic_routing();
  952. preempt_disable();
  953. if (read_apic_id() != boot_cpu_physical_apicid) {
  954. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  955. read_apic_id(), boot_cpu_physical_apicid);
  956. /* Or can we switch back to PIC here? */
  957. }
  958. preempt_enable();
  959. connect_bsp_APIC();
  960. /*
  961. * Switch from PIC to APIC mode.
  962. */
  963. setup_local_APIC();
  964. /*
  965. * Enable IO APIC before setting up error vector
  966. */
  967. if (!skip_ioapic_setup && nr_ioapics)
  968. enable_IO_APIC();
  969. bsp_end_local_APIC_setup();
  970. map_cpu_to_logical_apicid();
  971. if (apic->setup_portio_remap)
  972. apic->setup_portio_remap();
  973. smpboot_setup_io_apic();
  974. /*
  975. * Set up local APIC timer on boot CPU.
  976. */
  977. printk(KERN_INFO "CPU%d: ", 0);
  978. print_cpu_info(&cpu_data(0));
  979. x86_init.timers.setup_percpu_clockev();
  980. if (is_uv_system())
  981. uv_system_init();
  982. set_mtrr_aps_delayed_init();
  983. out:
  984. preempt_enable();
  985. }
  986. void arch_disable_nonboot_cpus_begin(void)
  987. {
  988. /*
  989. * Avoid the smp alternatives switch during the disable_nonboot_cpus().
  990. * In the suspend path, we will be back in the SMP mode shortly anyways.
  991. */
  992. skip_smp_alternatives = true;
  993. }
  994. void arch_disable_nonboot_cpus_end(void)
  995. {
  996. skip_smp_alternatives = false;
  997. }
  998. void arch_enable_nonboot_cpus_begin(void)
  999. {
  1000. set_mtrr_aps_delayed_init();
  1001. }
  1002. void arch_enable_nonboot_cpus_end(void)
  1003. {
  1004. mtrr_aps_init();
  1005. }
  1006. /*
  1007. * Early setup to make printk work.
  1008. */
  1009. void __init native_smp_prepare_boot_cpu(void)
  1010. {
  1011. int me = smp_processor_id();
  1012. switch_to_new_gdt(me);
  1013. /* already set me in cpu_online_mask in boot_cpu_init() */
  1014. cpumask_set_cpu(me, cpu_callout_mask);
  1015. per_cpu(cpu_state, me) = CPU_ONLINE;
  1016. }
  1017. void __init native_smp_cpus_done(unsigned int max_cpus)
  1018. {
  1019. pr_debug("Boot done.\n");
  1020. impress_friends();
  1021. #ifdef CONFIG_X86_IO_APIC
  1022. setup_ioapic_dest();
  1023. #endif
  1024. mtrr_aps_init();
  1025. }
  1026. static int __initdata setup_possible_cpus = -1;
  1027. static int __init _setup_possible_cpus(char *str)
  1028. {
  1029. get_option(&str, &setup_possible_cpus);
  1030. return 0;
  1031. }
  1032. early_param("possible_cpus", _setup_possible_cpus);
  1033. /*
  1034. * cpu_possible_mask should be static, it cannot change as cpu's
  1035. * are onlined, or offlined. The reason is per-cpu data-structures
  1036. * are allocated by some modules at init time, and dont expect to
  1037. * do this dynamically on cpu arrival/departure.
  1038. * cpu_present_mask on the other hand can change dynamically.
  1039. * In case when cpu_hotplug is not compiled, then we resort to current
  1040. * behaviour, which is cpu_possible == cpu_present.
  1041. * - Ashok Raj
  1042. *
  1043. * Three ways to find out the number of additional hotplug CPUs:
  1044. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1045. * - The user can overwrite it with possible_cpus=NUM
  1046. * - Otherwise don't reserve additional CPUs.
  1047. * We do this because additional CPUs waste a lot of memory.
  1048. * -AK
  1049. */
  1050. __init void prefill_possible_map(void)
  1051. {
  1052. int i, possible;
  1053. /* no processor from mptable or madt */
  1054. if (!num_processors)
  1055. num_processors = 1;
  1056. i = setup_max_cpus ?: 1;
  1057. if (setup_possible_cpus == -1) {
  1058. possible = num_processors;
  1059. #ifdef CONFIG_HOTPLUG_CPU
  1060. if (setup_max_cpus)
  1061. possible += disabled_cpus;
  1062. #else
  1063. if (possible > i)
  1064. possible = i;
  1065. #endif
  1066. } else
  1067. possible = setup_possible_cpus;
  1068. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1069. /* nr_cpu_ids could be reduced via nr_cpus= */
  1070. if (possible > nr_cpu_ids) {
  1071. printk(KERN_WARNING
  1072. "%d Processors exceeds NR_CPUS limit of %d\n",
  1073. possible, nr_cpu_ids);
  1074. possible = nr_cpu_ids;
  1075. }
  1076. #ifdef CONFIG_HOTPLUG_CPU
  1077. if (!setup_max_cpus)
  1078. #endif
  1079. if (possible > i) {
  1080. printk(KERN_WARNING
  1081. "%d Processors exceeds max_cpus limit of %u\n",
  1082. possible, setup_max_cpus);
  1083. possible = i;
  1084. }
  1085. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1086. possible, max_t(int, possible - num_processors, 0));
  1087. for (i = 0; i < possible; i++)
  1088. set_cpu_possible(i, true);
  1089. for (; i < NR_CPUS; i++)
  1090. set_cpu_possible(i, false);
  1091. nr_cpu_ids = possible;
  1092. }
  1093. #ifdef CONFIG_HOTPLUG_CPU
  1094. static void remove_siblinginfo(int cpu)
  1095. {
  1096. int sibling;
  1097. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1098. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1099. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1100. /*/
  1101. * last thread sibling in this cpu core going down
  1102. */
  1103. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1104. cpu_data(sibling).booted_cores--;
  1105. }
  1106. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1107. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1108. cpumask_clear(cpu_sibling_mask(cpu));
  1109. cpumask_clear(cpu_core_mask(cpu));
  1110. c->phys_proc_id = 0;
  1111. c->cpu_core_id = 0;
  1112. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1113. }
  1114. static void __ref remove_cpu_from_maps(int cpu)
  1115. {
  1116. set_cpu_online(cpu, false);
  1117. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1118. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1119. /* was set by cpu_init() */
  1120. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1121. numa_remove_cpu(cpu);
  1122. }
  1123. void cpu_disable_common(void)
  1124. {
  1125. int cpu = smp_processor_id();
  1126. remove_siblinginfo(cpu);
  1127. /* It's now safe to remove this processor from the online map */
  1128. lock_vector_lock();
  1129. remove_cpu_from_maps(cpu);
  1130. unlock_vector_lock();
  1131. fixup_irqs();
  1132. }
  1133. int native_cpu_disable(void)
  1134. {
  1135. int cpu = smp_processor_id();
  1136. /*
  1137. * Perhaps use cpufreq to drop frequency, but that could go
  1138. * into generic code.
  1139. *
  1140. * We won't take down the boot processor on i386 due to some
  1141. * interrupts only being able to be serviced by the BSP.
  1142. * Especially so if we're not using an IOAPIC -zwane
  1143. */
  1144. if (cpu == 0)
  1145. return -EBUSY;
  1146. clear_local_APIC();
  1147. cpu_disable_common();
  1148. return 0;
  1149. }
  1150. void native_cpu_die(unsigned int cpu)
  1151. {
  1152. /* We don't do anything here: idle task is faking death itself. */
  1153. unsigned int i;
  1154. for (i = 0; i < 10; i++) {
  1155. /* They ack this in play_dead by setting CPU_DEAD */
  1156. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1157. if (system_state == SYSTEM_RUNNING)
  1158. pr_info("CPU %u is now offline\n", cpu);
  1159. if (1 == num_online_cpus())
  1160. alternatives_smp_switch(0);
  1161. return;
  1162. }
  1163. msleep(100);
  1164. }
  1165. pr_err("CPU %u didn't die...\n", cpu);
  1166. }
  1167. void play_dead_common(void)
  1168. {
  1169. idle_task_exit();
  1170. reset_lazy_tlbstate();
  1171. c1e_remove_cpu(raw_smp_processor_id());
  1172. mb();
  1173. /* Ack it */
  1174. __this_cpu_write(cpu_state, CPU_DEAD);
  1175. /*
  1176. * With physical CPU hotplug, we should halt the cpu
  1177. */
  1178. local_irq_disable();
  1179. }
  1180. /*
  1181. * We need to flush the caches before going to sleep, lest we have
  1182. * dirty data in our caches when we come back up.
  1183. */
  1184. static inline void mwait_play_dead(void)
  1185. {
  1186. unsigned int eax, ebx, ecx, edx;
  1187. unsigned int highest_cstate = 0;
  1188. unsigned int highest_subcstate = 0;
  1189. int i;
  1190. void *mwait_ptr;
  1191. struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
  1192. if (!(cpu_has(c, X86_FEATURE_MWAIT) && mwait_usable(c)))
  1193. return;
  1194. if (!cpu_has(__this_cpu_ptr(&cpu_info), X86_FEATURE_CLFLSH))
  1195. return;
  1196. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1197. return;
  1198. eax = CPUID_MWAIT_LEAF;
  1199. ecx = 0;
  1200. native_cpuid(&eax, &ebx, &ecx, &edx);
  1201. /*
  1202. * eax will be 0 if EDX enumeration is not valid.
  1203. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1204. */
  1205. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1206. eax = 0;
  1207. } else {
  1208. edx >>= MWAIT_SUBSTATE_SIZE;
  1209. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1210. if (edx & MWAIT_SUBSTATE_MASK) {
  1211. highest_cstate = i;
  1212. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1213. }
  1214. }
  1215. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1216. (highest_subcstate - 1);
  1217. }
  1218. /*
  1219. * This should be a memory location in a cache line which is
  1220. * unlikely to be touched by other processors. The actual
  1221. * content is immaterial as it is not actually modified in any way.
  1222. */
  1223. mwait_ptr = &current_thread_info()->flags;
  1224. wbinvd();
  1225. while (1) {
  1226. /*
  1227. * The CLFLUSH is a workaround for erratum AAI65 for
  1228. * the Xeon 7400 series. It's not clear it is actually
  1229. * needed, but it should be harmless in either case.
  1230. * The WBINVD is insufficient due to the spurious-wakeup
  1231. * case where we return around the loop.
  1232. */
  1233. clflush(mwait_ptr);
  1234. __monitor(mwait_ptr, 0, 0);
  1235. mb();
  1236. __mwait(eax, 0);
  1237. }
  1238. }
  1239. static inline void hlt_play_dead(void)
  1240. {
  1241. if (__this_cpu_read(cpu_info.x86) >= 4)
  1242. wbinvd();
  1243. while (1) {
  1244. native_halt();
  1245. }
  1246. }
  1247. void native_play_dead(void)
  1248. {
  1249. play_dead_common();
  1250. tboot_shutdown(TB_SHUTDOWN_WFS);
  1251. mwait_play_dead(); /* Only returns on failure */
  1252. hlt_play_dead();
  1253. }
  1254. #else /* ... !CONFIG_HOTPLUG_CPU */
  1255. int native_cpu_disable(void)
  1256. {
  1257. return -ENOSYS;
  1258. }
  1259. void native_cpu_die(unsigned int cpu)
  1260. {
  1261. /* We said "no" in __cpu_disable */
  1262. BUG();
  1263. }
  1264. void native_play_dead(void)
  1265. {
  1266. BUG();
  1267. }
  1268. #endif