intel_cacheinfo.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188
  1. /*
  2. * Routines to indentify caches on Intel CPU.
  3. *
  4. * Changes:
  5. * Venkatesh Pallipadi : Adding cache identification through cpuid(4)
  6. * Ashok Raj <ashok.raj@intel.com>: Work with CPU hotplug infrastructure.
  7. * Andi Kleen / Andreas Herrmann : CPUID4 emulation on AMD.
  8. */
  9. #include <linux/init.h>
  10. #include <linux/slab.h>
  11. #include <linux/device.h>
  12. #include <linux/compiler.h>
  13. #include <linux/cpu.h>
  14. #include <linux/sched.h>
  15. #include <linux/pci.h>
  16. #include <asm/processor.h>
  17. #include <linux/smp.h>
  18. #include <asm/amd_nb.h>
  19. #include <asm/smp.h>
  20. #define LVL_1_INST 1
  21. #define LVL_1_DATA 2
  22. #define LVL_2 3
  23. #define LVL_3 4
  24. #define LVL_TRACE 5
  25. struct _cache_table {
  26. unsigned char descriptor;
  27. char cache_type;
  28. short size;
  29. };
  30. #define MB(x) ((x) * 1024)
  31. /* All the cache descriptor types we care about (no TLB or
  32. trace cache entries) */
  33. static const struct _cache_table __cpuinitconst cache_table[] =
  34. {
  35. { 0x06, LVL_1_INST, 8 }, /* 4-way set assoc, 32 byte line size */
  36. { 0x08, LVL_1_INST, 16 }, /* 4-way set assoc, 32 byte line size */
  37. { 0x09, LVL_1_INST, 32 }, /* 4-way set assoc, 64 byte line size */
  38. { 0x0a, LVL_1_DATA, 8 }, /* 2 way set assoc, 32 byte line size */
  39. { 0x0c, LVL_1_DATA, 16 }, /* 4-way set assoc, 32 byte line size */
  40. { 0x0d, LVL_1_DATA, 16 }, /* 4-way set assoc, 64 byte line size */
  41. { 0x0e, LVL_1_DATA, 24 }, /* 6-way set assoc, 64 byte line size */
  42. { 0x21, LVL_2, 256 }, /* 8-way set assoc, 64 byte line size */
  43. { 0x22, LVL_3, 512 }, /* 4-way set assoc, sectored cache, 64 byte line size */
  44. { 0x23, LVL_3, MB(1) }, /* 8-way set assoc, sectored cache, 64 byte line size */
  45. { 0x25, LVL_3, MB(2) }, /* 8-way set assoc, sectored cache, 64 byte line size */
  46. { 0x29, LVL_3, MB(4) }, /* 8-way set assoc, sectored cache, 64 byte line size */
  47. { 0x2c, LVL_1_DATA, 32 }, /* 8-way set assoc, 64 byte line size */
  48. { 0x30, LVL_1_INST, 32 }, /* 8-way set assoc, 64 byte line size */
  49. { 0x39, LVL_2, 128 }, /* 4-way set assoc, sectored cache, 64 byte line size */
  50. { 0x3a, LVL_2, 192 }, /* 6-way set assoc, sectored cache, 64 byte line size */
  51. { 0x3b, LVL_2, 128 }, /* 2-way set assoc, sectored cache, 64 byte line size */
  52. { 0x3c, LVL_2, 256 }, /* 4-way set assoc, sectored cache, 64 byte line size */
  53. { 0x3d, LVL_2, 384 }, /* 6-way set assoc, sectored cache, 64 byte line size */
  54. { 0x3e, LVL_2, 512 }, /* 4-way set assoc, sectored cache, 64 byte line size */
  55. { 0x3f, LVL_2, 256 }, /* 2-way set assoc, 64 byte line size */
  56. { 0x41, LVL_2, 128 }, /* 4-way set assoc, 32 byte line size */
  57. { 0x42, LVL_2, 256 }, /* 4-way set assoc, 32 byte line size */
  58. { 0x43, LVL_2, 512 }, /* 4-way set assoc, 32 byte line size */
  59. { 0x44, LVL_2, MB(1) }, /* 4-way set assoc, 32 byte line size */
  60. { 0x45, LVL_2, MB(2) }, /* 4-way set assoc, 32 byte line size */
  61. { 0x46, LVL_3, MB(4) }, /* 4-way set assoc, 64 byte line size */
  62. { 0x47, LVL_3, MB(8) }, /* 8-way set assoc, 64 byte line size */
  63. { 0x48, LVL_2, MB(3) }, /* 12-way set assoc, 64 byte line size */
  64. { 0x49, LVL_3, MB(4) }, /* 16-way set assoc, 64 byte line size */
  65. { 0x4a, LVL_3, MB(6) }, /* 12-way set assoc, 64 byte line size */
  66. { 0x4b, LVL_3, MB(8) }, /* 16-way set assoc, 64 byte line size */
  67. { 0x4c, LVL_3, MB(12) }, /* 12-way set assoc, 64 byte line size */
  68. { 0x4d, LVL_3, MB(16) }, /* 16-way set assoc, 64 byte line size */
  69. { 0x4e, LVL_2, MB(6) }, /* 24-way set assoc, 64 byte line size */
  70. { 0x60, LVL_1_DATA, 16 }, /* 8-way set assoc, sectored cache, 64 byte line size */
  71. { 0x66, LVL_1_DATA, 8 }, /* 4-way set assoc, sectored cache, 64 byte line size */
  72. { 0x67, LVL_1_DATA, 16 }, /* 4-way set assoc, sectored cache, 64 byte line size */
  73. { 0x68, LVL_1_DATA, 32 }, /* 4-way set assoc, sectored cache, 64 byte line size */
  74. { 0x70, LVL_TRACE, 12 }, /* 8-way set assoc */
  75. { 0x71, LVL_TRACE, 16 }, /* 8-way set assoc */
  76. { 0x72, LVL_TRACE, 32 }, /* 8-way set assoc */
  77. { 0x73, LVL_TRACE, 64 }, /* 8-way set assoc */
  78. { 0x78, LVL_2, MB(1) }, /* 4-way set assoc, 64 byte line size */
  79. { 0x79, LVL_2, 128 }, /* 8-way set assoc, sectored cache, 64 byte line size */
  80. { 0x7a, LVL_2, 256 }, /* 8-way set assoc, sectored cache, 64 byte line size */
  81. { 0x7b, LVL_2, 512 }, /* 8-way set assoc, sectored cache, 64 byte line size */
  82. { 0x7c, LVL_2, MB(1) }, /* 8-way set assoc, sectored cache, 64 byte line size */
  83. { 0x7d, LVL_2, MB(2) }, /* 8-way set assoc, 64 byte line size */
  84. { 0x7f, LVL_2, 512 }, /* 2-way set assoc, 64 byte line size */
  85. { 0x80, LVL_2, 512 }, /* 8-way set assoc, 64 byte line size */
  86. { 0x82, LVL_2, 256 }, /* 8-way set assoc, 32 byte line size */
  87. { 0x83, LVL_2, 512 }, /* 8-way set assoc, 32 byte line size */
  88. { 0x84, LVL_2, MB(1) }, /* 8-way set assoc, 32 byte line size */
  89. { 0x85, LVL_2, MB(2) }, /* 8-way set assoc, 32 byte line size */
  90. { 0x86, LVL_2, 512 }, /* 4-way set assoc, 64 byte line size */
  91. { 0x87, LVL_2, MB(1) }, /* 8-way set assoc, 64 byte line size */
  92. { 0xd0, LVL_3, 512 }, /* 4-way set assoc, 64 byte line size */
  93. { 0xd1, LVL_3, MB(1) }, /* 4-way set assoc, 64 byte line size */
  94. { 0xd2, LVL_3, MB(2) }, /* 4-way set assoc, 64 byte line size */
  95. { 0xd6, LVL_3, MB(1) }, /* 8-way set assoc, 64 byte line size */
  96. { 0xd7, LVL_3, MB(2) }, /* 8-way set assoc, 64 byte line size */
  97. { 0xd8, LVL_3, MB(4) }, /* 12-way set assoc, 64 byte line size */
  98. { 0xdc, LVL_3, MB(2) }, /* 12-way set assoc, 64 byte line size */
  99. { 0xdd, LVL_3, MB(4) }, /* 12-way set assoc, 64 byte line size */
  100. { 0xde, LVL_3, MB(8) }, /* 12-way set assoc, 64 byte line size */
  101. { 0xe2, LVL_3, MB(2) }, /* 16-way set assoc, 64 byte line size */
  102. { 0xe3, LVL_3, MB(4) }, /* 16-way set assoc, 64 byte line size */
  103. { 0xe4, LVL_3, MB(8) }, /* 16-way set assoc, 64 byte line size */
  104. { 0xea, LVL_3, MB(12) }, /* 24-way set assoc, 64 byte line size */
  105. { 0xeb, LVL_3, MB(18) }, /* 24-way set assoc, 64 byte line size */
  106. { 0xec, LVL_3, MB(24) }, /* 24-way set assoc, 64 byte line size */
  107. { 0x00, 0, 0}
  108. };
  109. enum _cache_type {
  110. CACHE_TYPE_NULL = 0,
  111. CACHE_TYPE_DATA = 1,
  112. CACHE_TYPE_INST = 2,
  113. CACHE_TYPE_UNIFIED = 3
  114. };
  115. union _cpuid4_leaf_eax {
  116. struct {
  117. enum _cache_type type:5;
  118. unsigned int level:3;
  119. unsigned int is_self_initializing:1;
  120. unsigned int is_fully_associative:1;
  121. unsigned int reserved:4;
  122. unsigned int num_threads_sharing:12;
  123. unsigned int num_cores_on_die:6;
  124. } split;
  125. u32 full;
  126. };
  127. union _cpuid4_leaf_ebx {
  128. struct {
  129. unsigned int coherency_line_size:12;
  130. unsigned int physical_line_partition:10;
  131. unsigned int ways_of_associativity:10;
  132. } split;
  133. u32 full;
  134. };
  135. union _cpuid4_leaf_ecx {
  136. struct {
  137. unsigned int number_of_sets:32;
  138. } split;
  139. u32 full;
  140. };
  141. struct amd_l3_cache {
  142. struct amd_northbridge *nb;
  143. unsigned indices;
  144. u8 subcaches[4];
  145. };
  146. struct _cpuid4_info {
  147. union _cpuid4_leaf_eax eax;
  148. union _cpuid4_leaf_ebx ebx;
  149. union _cpuid4_leaf_ecx ecx;
  150. unsigned long size;
  151. struct amd_l3_cache *l3;
  152. DECLARE_BITMAP(shared_cpu_map, NR_CPUS);
  153. };
  154. /* subset of above _cpuid4_info w/o shared_cpu_map */
  155. struct _cpuid4_info_regs {
  156. union _cpuid4_leaf_eax eax;
  157. union _cpuid4_leaf_ebx ebx;
  158. union _cpuid4_leaf_ecx ecx;
  159. unsigned long size;
  160. struct amd_l3_cache *l3;
  161. };
  162. unsigned short num_cache_leaves;
  163. /* AMD doesn't have CPUID4. Emulate it here to report the same
  164. information to the user. This makes some assumptions about the machine:
  165. L2 not shared, no SMT etc. that is currently true on AMD CPUs.
  166. In theory the TLBs could be reported as fake type (they are in "dummy").
  167. Maybe later */
  168. union l1_cache {
  169. struct {
  170. unsigned line_size:8;
  171. unsigned lines_per_tag:8;
  172. unsigned assoc:8;
  173. unsigned size_in_kb:8;
  174. };
  175. unsigned val;
  176. };
  177. union l2_cache {
  178. struct {
  179. unsigned line_size:8;
  180. unsigned lines_per_tag:4;
  181. unsigned assoc:4;
  182. unsigned size_in_kb:16;
  183. };
  184. unsigned val;
  185. };
  186. union l3_cache {
  187. struct {
  188. unsigned line_size:8;
  189. unsigned lines_per_tag:4;
  190. unsigned assoc:4;
  191. unsigned res:2;
  192. unsigned size_encoded:14;
  193. };
  194. unsigned val;
  195. };
  196. static const unsigned short __cpuinitconst assocs[] = {
  197. [1] = 1,
  198. [2] = 2,
  199. [4] = 4,
  200. [6] = 8,
  201. [8] = 16,
  202. [0xa] = 32,
  203. [0xb] = 48,
  204. [0xc] = 64,
  205. [0xd] = 96,
  206. [0xe] = 128,
  207. [0xf] = 0xffff /* fully associative - no way to show this currently */
  208. };
  209. static const unsigned char __cpuinitconst levels[] = { 1, 1, 2, 3 };
  210. static const unsigned char __cpuinitconst types[] = { 1, 2, 3, 3 };
  211. static void __cpuinit
  212. amd_cpuid4(int leaf, union _cpuid4_leaf_eax *eax,
  213. union _cpuid4_leaf_ebx *ebx,
  214. union _cpuid4_leaf_ecx *ecx)
  215. {
  216. unsigned dummy;
  217. unsigned line_size, lines_per_tag, assoc, size_in_kb;
  218. union l1_cache l1i, l1d;
  219. union l2_cache l2;
  220. union l3_cache l3;
  221. union l1_cache *l1 = &l1d;
  222. eax->full = 0;
  223. ebx->full = 0;
  224. ecx->full = 0;
  225. cpuid(0x80000005, &dummy, &dummy, &l1d.val, &l1i.val);
  226. cpuid(0x80000006, &dummy, &dummy, &l2.val, &l3.val);
  227. switch (leaf) {
  228. case 1:
  229. l1 = &l1i;
  230. case 0:
  231. if (!l1->val)
  232. return;
  233. assoc = assocs[l1->assoc];
  234. line_size = l1->line_size;
  235. lines_per_tag = l1->lines_per_tag;
  236. size_in_kb = l1->size_in_kb;
  237. break;
  238. case 2:
  239. if (!l2.val)
  240. return;
  241. assoc = assocs[l2.assoc];
  242. line_size = l2.line_size;
  243. lines_per_tag = l2.lines_per_tag;
  244. /* cpu_data has errata corrections for K7 applied */
  245. size_in_kb = __this_cpu_read(cpu_info.x86_cache_size);
  246. break;
  247. case 3:
  248. if (!l3.val)
  249. return;
  250. assoc = assocs[l3.assoc];
  251. line_size = l3.line_size;
  252. lines_per_tag = l3.lines_per_tag;
  253. size_in_kb = l3.size_encoded * 512;
  254. if (boot_cpu_has(X86_FEATURE_AMD_DCM)) {
  255. size_in_kb = size_in_kb >> 1;
  256. assoc = assoc >> 1;
  257. }
  258. break;
  259. default:
  260. return;
  261. }
  262. eax->split.is_self_initializing = 1;
  263. eax->split.type = types[leaf];
  264. eax->split.level = levels[leaf];
  265. eax->split.num_threads_sharing = 0;
  266. eax->split.num_cores_on_die = __this_cpu_read(cpu_info.x86_max_cores) - 1;
  267. if (assoc == 0xffff)
  268. eax->split.is_fully_associative = 1;
  269. ebx->split.coherency_line_size = line_size - 1;
  270. ebx->split.ways_of_associativity = assoc - 1;
  271. ebx->split.physical_line_partition = lines_per_tag - 1;
  272. ecx->split.number_of_sets = (size_in_kb * 1024) / line_size /
  273. (ebx->split.ways_of_associativity + 1) - 1;
  274. }
  275. struct _cache_attr {
  276. struct attribute attr;
  277. ssize_t (*show)(struct _cpuid4_info *, char *);
  278. ssize_t (*store)(struct _cpuid4_info *, const char *, size_t count);
  279. };
  280. #ifdef CONFIG_AMD_NB
  281. /*
  282. * L3 cache descriptors
  283. */
  284. static void __cpuinit amd_calc_l3_indices(struct amd_l3_cache *l3)
  285. {
  286. unsigned int sc0, sc1, sc2, sc3;
  287. u32 val = 0;
  288. pci_read_config_dword(l3->nb->misc, 0x1C4, &val);
  289. /* calculate subcache sizes */
  290. l3->subcaches[0] = sc0 = !(val & BIT(0));
  291. l3->subcaches[1] = sc1 = !(val & BIT(4));
  292. l3->subcaches[2] = sc2 = !(val & BIT(8)) + !(val & BIT(9));
  293. l3->subcaches[3] = sc3 = !(val & BIT(12)) + !(val & BIT(13));
  294. l3->indices = (max(max(max(sc0, sc1), sc2), sc3) << 10) - 1;
  295. l3->indices = (max(max3(sc0, sc1, sc2), sc3) << 10) - 1;
  296. }
  297. static void __cpuinit amd_init_l3_cache(struct _cpuid4_info_regs *this_leaf,
  298. int index)
  299. {
  300. static struct amd_l3_cache *__cpuinitdata l3_caches;
  301. int node;
  302. /* only for L3, and not in virtualized environments */
  303. if (index < 3 || amd_nb_num() == 0)
  304. return;
  305. /*
  306. * Strictly speaking, the amount in @size below is leaked since it is
  307. * never freed but this is done only on shutdown so it doesn't matter.
  308. */
  309. if (!l3_caches) {
  310. int size = amd_nb_num() * sizeof(struct amd_l3_cache);
  311. l3_caches = kzalloc(size, GFP_ATOMIC);
  312. if (!l3_caches)
  313. return;
  314. }
  315. node = amd_get_nb_id(smp_processor_id());
  316. if (!l3_caches[node].nb) {
  317. l3_caches[node].nb = node_to_amd_nb(node);
  318. amd_calc_l3_indices(&l3_caches[node]);
  319. }
  320. this_leaf->l3 = &l3_caches[node];
  321. }
  322. /*
  323. * check whether a slot used for disabling an L3 index is occupied.
  324. * @l3: L3 cache descriptor
  325. * @slot: slot number (0..1)
  326. *
  327. * @returns: the disabled index if used or negative value if slot free.
  328. */
  329. int amd_get_l3_disable_slot(struct amd_l3_cache *l3, unsigned slot)
  330. {
  331. unsigned int reg = 0;
  332. pci_read_config_dword(l3->nb->misc, 0x1BC + slot * 4, &reg);
  333. /* check whether this slot is activated already */
  334. if (reg & (3UL << 30))
  335. return reg & 0xfff;
  336. return -1;
  337. }
  338. static ssize_t show_cache_disable(struct _cpuid4_info *this_leaf, char *buf,
  339. unsigned int slot)
  340. {
  341. int index;
  342. if (!this_leaf->l3 ||
  343. !amd_nb_has_feature(AMD_NB_L3_INDEX_DISABLE))
  344. return -EINVAL;
  345. index = amd_get_l3_disable_slot(this_leaf->l3, slot);
  346. if (index >= 0)
  347. return sprintf(buf, "%d\n", index);
  348. return sprintf(buf, "FREE\n");
  349. }
  350. #define SHOW_CACHE_DISABLE(slot) \
  351. static ssize_t \
  352. show_cache_disable_##slot(struct _cpuid4_info *this_leaf, char *buf) \
  353. { \
  354. return show_cache_disable(this_leaf, buf, slot); \
  355. }
  356. SHOW_CACHE_DISABLE(0)
  357. SHOW_CACHE_DISABLE(1)
  358. static void amd_l3_disable_index(struct amd_l3_cache *l3, int cpu,
  359. unsigned slot, unsigned long idx)
  360. {
  361. int i;
  362. idx |= BIT(30);
  363. /*
  364. * disable index in all 4 subcaches
  365. */
  366. for (i = 0; i < 4; i++) {
  367. u32 reg = idx | (i << 20);
  368. if (!l3->subcaches[i])
  369. continue;
  370. pci_write_config_dword(l3->nb->misc, 0x1BC + slot * 4, reg);
  371. /*
  372. * We need to WBINVD on a core on the node containing the L3
  373. * cache which indices we disable therefore a simple wbinvd()
  374. * is not sufficient.
  375. */
  376. wbinvd_on_cpu(cpu);
  377. reg |= BIT(31);
  378. pci_write_config_dword(l3->nb->misc, 0x1BC + slot * 4, reg);
  379. }
  380. }
  381. /*
  382. * disable a L3 cache index by using a disable-slot
  383. *
  384. * @l3: L3 cache descriptor
  385. * @cpu: A CPU on the node containing the L3 cache
  386. * @slot: slot number (0..1)
  387. * @index: index to disable
  388. *
  389. * @return: 0 on success, error status on failure
  390. */
  391. int amd_set_l3_disable_slot(struct amd_l3_cache *l3, int cpu, unsigned slot,
  392. unsigned long index)
  393. {
  394. int ret = 0;
  395. #define SUBCACHE_MASK (3UL << 20)
  396. #define SUBCACHE_INDEX 0xfff
  397. /*
  398. * check whether this slot is already used or
  399. * the index is already disabled
  400. */
  401. ret = amd_get_l3_disable_slot(l3, slot);
  402. if (ret >= 0)
  403. return -EINVAL;
  404. /*
  405. * check whether the other slot has disabled the
  406. * same index already
  407. */
  408. if (index == amd_get_l3_disable_slot(l3, !slot))
  409. return -EINVAL;
  410. /* do not allow writes outside of allowed bits */
  411. if ((index & ~(SUBCACHE_MASK | SUBCACHE_INDEX)) ||
  412. ((index & SUBCACHE_INDEX) > l3->indices))
  413. return -EINVAL;
  414. amd_l3_disable_index(l3, cpu, slot, index);
  415. return 0;
  416. }
  417. static ssize_t store_cache_disable(struct _cpuid4_info *this_leaf,
  418. const char *buf, size_t count,
  419. unsigned int slot)
  420. {
  421. unsigned long val = 0;
  422. int cpu, err = 0;
  423. if (!capable(CAP_SYS_ADMIN))
  424. return -EPERM;
  425. if (!this_leaf->l3 ||
  426. !amd_nb_has_feature(AMD_NB_L3_INDEX_DISABLE))
  427. return -EINVAL;
  428. cpu = cpumask_first(to_cpumask(this_leaf->shared_cpu_map));
  429. if (strict_strtoul(buf, 10, &val) < 0)
  430. return -EINVAL;
  431. err = amd_set_l3_disable_slot(this_leaf->l3, cpu, slot, val);
  432. if (err) {
  433. if (err == -EEXIST)
  434. printk(KERN_WARNING "L3 disable slot %d in use!\n",
  435. slot);
  436. return err;
  437. }
  438. return count;
  439. }
  440. #define STORE_CACHE_DISABLE(slot) \
  441. static ssize_t \
  442. store_cache_disable_##slot(struct _cpuid4_info *this_leaf, \
  443. const char *buf, size_t count) \
  444. { \
  445. return store_cache_disable(this_leaf, buf, count, slot); \
  446. }
  447. STORE_CACHE_DISABLE(0)
  448. STORE_CACHE_DISABLE(1)
  449. static struct _cache_attr cache_disable_0 = __ATTR(cache_disable_0, 0644,
  450. show_cache_disable_0, store_cache_disable_0);
  451. static struct _cache_attr cache_disable_1 = __ATTR(cache_disable_1, 0644,
  452. show_cache_disable_1, store_cache_disable_1);
  453. #else /* CONFIG_AMD_NB */
  454. #define amd_init_l3_cache(x, y)
  455. #endif /* CONFIG_AMD_NB */
  456. static int
  457. __cpuinit cpuid4_cache_lookup_regs(int index,
  458. struct _cpuid4_info_regs *this_leaf)
  459. {
  460. union _cpuid4_leaf_eax eax;
  461. union _cpuid4_leaf_ebx ebx;
  462. union _cpuid4_leaf_ecx ecx;
  463. unsigned edx;
  464. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD) {
  465. amd_cpuid4(index, &eax, &ebx, &ecx);
  466. amd_init_l3_cache(this_leaf, index);
  467. } else {
  468. cpuid_count(4, index, &eax.full, &ebx.full, &ecx.full, &edx);
  469. }
  470. if (eax.split.type == CACHE_TYPE_NULL)
  471. return -EIO; /* better error ? */
  472. this_leaf->eax = eax;
  473. this_leaf->ebx = ebx;
  474. this_leaf->ecx = ecx;
  475. this_leaf->size = (ecx.split.number_of_sets + 1) *
  476. (ebx.split.coherency_line_size + 1) *
  477. (ebx.split.physical_line_partition + 1) *
  478. (ebx.split.ways_of_associativity + 1);
  479. return 0;
  480. }
  481. static int __cpuinit find_num_cache_leaves(void)
  482. {
  483. unsigned int eax, ebx, ecx, edx;
  484. union _cpuid4_leaf_eax cache_eax;
  485. int i = -1;
  486. do {
  487. ++i;
  488. /* Do cpuid(4) loop to find out num_cache_leaves */
  489. cpuid_count(4, i, &eax, &ebx, &ecx, &edx);
  490. cache_eax.full = eax;
  491. } while (cache_eax.split.type != CACHE_TYPE_NULL);
  492. return i;
  493. }
  494. unsigned int __cpuinit init_intel_cacheinfo(struct cpuinfo_x86 *c)
  495. {
  496. /* Cache sizes */
  497. unsigned int trace = 0, l1i = 0, l1d = 0, l2 = 0, l3 = 0;
  498. unsigned int new_l1d = 0, new_l1i = 0; /* Cache sizes from cpuid(4) */
  499. unsigned int new_l2 = 0, new_l3 = 0, i; /* Cache sizes from cpuid(4) */
  500. unsigned int l2_id = 0, l3_id = 0, num_threads_sharing, index_msb;
  501. #ifdef CONFIG_X86_HT
  502. unsigned int cpu = c->cpu_index;
  503. #endif
  504. if (c->cpuid_level > 3) {
  505. static int is_initialized;
  506. if (is_initialized == 0) {
  507. /* Init num_cache_leaves from boot CPU */
  508. num_cache_leaves = find_num_cache_leaves();
  509. is_initialized++;
  510. }
  511. /*
  512. * Whenever possible use cpuid(4), deterministic cache
  513. * parameters cpuid leaf to find the cache details
  514. */
  515. for (i = 0; i < num_cache_leaves; i++) {
  516. struct _cpuid4_info_regs this_leaf;
  517. int retval;
  518. retval = cpuid4_cache_lookup_regs(i, &this_leaf);
  519. if (retval >= 0) {
  520. switch (this_leaf.eax.split.level) {
  521. case 1:
  522. if (this_leaf.eax.split.type ==
  523. CACHE_TYPE_DATA)
  524. new_l1d = this_leaf.size/1024;
  525. else if (this_leaf.eax.split.type ==
  526. CACHE_TYPE_INST)
  527. new_l1i = this_leaf.size/1024;
  528. break;
  529. case 2:
  530. new_l2 = this_leaf.size/1024;
  531. num_threads_sharing = 1 + this_leaf.eax.split.num_threads_sharing;
  532. index_msb = get_count_order(num_threads_sharing);
  533. l2_id = c->apicid >> index_msb;
  534. break;
  535. case 3:
  536. new_l3 = this_leaf.size/1024;
  537. num_threads_sharing = 1 + this_leaf.eax.split.num_threads_sharing;
  538. index_msb = get_count_order(
  539. num_threads_sharing);
  540. l3_id = c->apicid >> index_msb;
  541. break;
  542. default:
  543. break;
  544. }
  545. }
  546. }
  547. }
  548. /*
  549. * Don't use cpuid2 if cpuid4 is supported. For P4, we use cpuid2 for
  550. * trace cache
  551. */
  552. if ((num_cache_leaves == 0 || c->x86 == 15) && c->cpuid_level > 1) {
  553. /* supports eax=2 call */
  554. int j, n;
  555. unsigned int regs[4];
  556. unsigned char *dp = (unsigned char *)regs;
  557. int only_trace = 0;
  558. if (num_cache_leaves != 0 && c->x86 == 15)
  559. only_trace = 1;
  560. /* Number of times to iterate */
  561. n = cpuid_eax(2) & 0xFF;
  562. for (i = 0 ; i < n ; i++) {
  563. cpuid(2, &regs[0], &regs[1], &regs[2], &regs[3]);
  564. /* If bit 31 is set, this is an unknown format */
  565. for (j = 0 ; j < 3 ; j++)
  566. if (regs[j] & (1 << 31))
  567. regs[j] = 0;
  568. /* Byte 0 is level count, not a descriptor */
  569. for (j = 1 ; j < 16 ; j++) {
  570. unsigned char des = dp[j];
  571. unsigned char k = 0;
  572. /* look up this descriptor in the table */
  573. while (cache_table[k].descriptor != 0) {
  574. if (cache_table[k].descriptor == des) {
  575. if (only_trace && cache_table[k].cache_type != LVL_TRACE)
  576. break;
  577. switch (cache_table[k].cache_type) {
  578. case LVL_1_INST:
  579. l1i += cache_table[k].size;
  580. break;
  581. case LVL_1_DATA:
  582. l1d += cache_table[k].size;
  583. break;
  584. case LVL_2:
  585. l2 += cache_table[k].size;
  586. break;
  587. case LVL_3:
  588. l3 += cache_table[k].size;
  589. break;
  590. case LVL_TRACE:
  591. trace += cache_table[k].size;
  592. break;
  593. }
  594. break;
  595. }
  596. k++;
  597. }
  598. }
  599. }
  600. }
  601. if (new_l1d)
  602. l1d = new_l1d;
  603. if (new_l1i)
  604. l1i = new_l1i;
  605. if (new_l2) {
  606. l2 = new_l2;
  607. #ifdef CONFIG_X86_HT
  608. per_cpu(cpu_llc_id, cpu) = l2_id;
  609. #endif
  610. }
  611. if (new_l3) {
  612. l3 = new_l3;
  613. #ifdef CONFIG_X86_HT
  614. per_cpu(cpu_llc_id, cpu) = l3_id;
  615. #endif
  616. }
  617. c->x86_cache_size = l3 ? l3 : (l2 ? l2 : (l1i+l1d));
  618. return l2;
  619. }
  620. #ifdef CONFIG_SYSFS
  621. /* pointer to _cpuid4_info array (for each cache leaf) */
  622. static DEFINE_PER_CPU(struct _cpuid4_info *, ici_cpuid4_info);
  623. #define CPUID4_INFO_IDX(x, y) (&((per_cpu(ici_cpuid4_info, x))[y]))
  624. #ifdef CONFIG_SMP
  625. static void __cpuinit cache_shared_cpu_map_setup(unsigned int cpu, int index)
  626. {
  627. struct _cpuid4_info *this_leaf, *sibling_leaf;
  628. unsigned long num_threads_sharing;
  629. int index_msb, i, sibling;
  630. struct cpuinfo_x86 *c = &cpu_data(cpu);
  631. if ((index == 3) && (c->x86_vendor == X86_VENDOR_AMD)) {
  632. for_each_cpu(i, c->llc_shared_map) {
  633. if (!per_cpu(ici_cpuid4_info, i))
  634. continue;
  635. this_leaf = CPUID4_INFO_IDX(i, index);
  636. for_each_cpu(sibling, c->llc_shared_map) {
  637. if (!cpu_online(sibling))
  638. continue;
  639. set_bit(sibling, this_leaf->shared_cpu_map);
  640. }
  641. }
  642. return;
  643. }
  644. this_leaf = CPUID4_INFO_IDX(cpu, index);
  645. num_threads_sharing = 1 + this_leaf->eax.split.num_threads_sharing;
  646. if (num_threads_sharing == 1)
  647. cpumask_set_cpu(cpu, to_cpumask(this_leaf->shared_cpu_map));
  648. else {
  649. index_msb = get_count_order(num_threads_sharing);
  650. for_each_online_cpu(i) {
  651. if (cpu_data(i).apicid >> index_msb ==
  652. c->apicid >> index_msb) {
  653. cpumask_set_cpu(i,
  654. to_cpumask(this_leaf->shared_cpu_map));
  655. if (i != cpu && per_cpu(ici_cpuid4_info, i)) {
  656. sibling_leaf =
  657. CPUID4_INFO_IDX(i, index);
  658. cpumask_set_cpu(cpu, to_cpumask(
  659. sibling_leaf->shared_cpu_map));
  660. }
  661. }
  662. }
  663. }
  664. }
  665. static void __cpuinit cache_remove_shared_cpu_map(unsigned int cpu, int index)
  666. {
  667. struct _cpuid4_info *this_leaf, *sibling_leaf;
  668. int sibling;
  669. this_leaf = CPUID4_INFO_IDX(cpu, index);
  670. for_each_cpu(sibling, to_cpumask(this_leaf->shared_cpu_map)) {
  671. sibling_leaf = CPUID4_INFO_IDX(sibling, index);
  672. cpumask_clear_cpu(cpu,
  673. to_cpumask(sibling_leaf->shared_cpu_map));
  674. }
  675. }
  676. #else
  677. static void __cpuinit cache_shared_cpu_map_setup(unsigned int cpu, int index)
  678. {
  679. }
  680. static void __cpuinit cache_remove_shared_cpu_map(unsigned int cpu, int index)
  681. {
  682. }
  683. #endif
  684. static void __cpuinit free_cache_attributes(unsigned int cpu)
  685. {
  686. int i;
  687. for (i = 0; i < num_cache_leaves; i++)
  688. cache_remove_shared_cpu_map(cpu, i);
  689. kfree(per_cpu(ici_cpuid4_info, cpu)->l3);
  690. kfree(per_cpu(ici_cpuid4_info, cpu));
  691. per_cpu(ici_cpuid4_info, cpu) = NULL;
  692. }
  693. static int
  694. __cpuinit cpuid4_cache_lookup(int index, struct _cpuid4_info *this_leaf)
  695. {
  696. struct _cpuid4_info_regs *leaf_regs =
  697. (struct _cpuid4_info_regs *)this_leaf;
  698. return cpuid4_cache_lookup_regs(index, leaf_regs);
  699. }
  700. static void __cpuinit get_cpu_leaves(void *_retval)
  701. {
  702. int j, *retval = _retval, cpu = smp_processor_id();
  703. /* Do cpuid and store the results */
  704. for (j = 0; j < num_cache_leaves; j++) {
  705. struct _cpuid4_info *this_leaf;
  706. this_leaf = CPUID4_INFO_IDX(cpu, j);
  707. *retval = cpuid4_cache_lookup(j, this_leaf);
  708. if (unlikely(*retval < 0)) {
  709. int i;
  710. for (i = 0; i < j; i++)
  711. cache_remove_shared_cpu_map(cpu, i);
  712. break;
  713. }
  714. cache_shared_cpu_map_setup(cpu, j);
  715. }
  716. }
  717. static int __cpuinit detect_cache_attributes(unsigned int cpu)
  718. {
  719. int retval;
  720. if (num_cache_leaves == 0)
  721. return -ENOENT;
  722. per_cpu(ici_cpuid4_info, cpu) = kzalloc(
  723. sizeof(struct _cpuid4_info) * num_cache_leaves, GFP_KERNEL);
  724. if (per_cpu(ici_cpuid4_info, cpu) == NULL)
  725. return -ENOMEM;
  726. smp_call_function_single(cpu, get_cpu_leaves, &retval, true);
  727. if (retval) {
  728. kfree(per_cpu(ici_cpuid4_info, cpu));
  729. per_cpu(ici_cpuid4_info, cpu) = NULL;
  730. }
  731. return retval;
  732. }
  733. #include <linux/kobject.h>
  734. #include <linux/sysfs.h>
  735. extern struct sysdev_class cpu_sysdev_class; /* from drivers/base/cpu.c */
  736. /* pointer to kobject for cpuX/cache */
  737. static DEFINE_PER_CPU(struct kobject *, ici_cache_kobject);
  738. struct _index_kobject {
  739. struct kobject kobj;
  740. unsigned int cpu;
  741. unsigned short index;
  742. };
  743. /* pointer to array of kobjects for cpuX/cache/indexY */
  744. static DEFINE_PER_CPU(struct _index_kobject *, ici_index_kobject);
  745. #define INDEX_KOBJECT_PTR(x, y) (&((per_cpu(ici_index_kobject, x))[y]))
  746. #define show_one_plus(file_name, object, val) \
  747. static ssize_t show_##file_name \
  748. (struct _cpuid4_info *this_leaf, char *buf) \
  749. { \
  750. return sprintf(buf, "%lu\n", (unsigned long)this_leaf->object + val); \
  751. }
  752. show_one_plus(level, eax.split.level, 0);
  753. show_one_plus(coherency_line_size, ebx.split.coherency_line_size, 1);
  754. show_one_plus(physical_line_partition, ebx.split.physical_line_partition, 1);
  755. show_one_plus(ways_of_associativity, ebx.split.ways_of_associativity, 1);
  756. show_one_plus(number_of_sets, ecx.split.number_of_sets, 1);
  757. static ssize_t show_size(struct _cpuid4_info *this_leaf, char *buf)
  758. {
  759. return sprintf(buf, "%luK\n", this_leaf->size / 1024);
  760. }
  761. static ssize_t show_shared_cpu_map_func(struct _cpuid4_info *this_leaf,
  762. int type, char *buf)
  763. {
  764. ptrdiff_t len = PTR_ALIGN(buf + PAGE_SIZE - 1, PAGE_SIZE) - buf;
  765. int n = 0;
  766. if (len > 1) {
  767. const struct cpumask *mask;
  768. mask = to_cpumask(this_leaf->shared_cpu_map);
  769. n = type ?
  770. cpulist_scnprintf(buf, len-2, mask) :
  771. cpumask_scnprintf(buf, len-2, mask);
  772. buf[n++] = '\n';
  773. buf[n] = '\0';
  774. }
  775. return n;
  776. }
  777. static inline ssize_t show_shared_cpu_map(struct _cpuid4_info *leaf, char *buf)
  778. {
  779. return show_shared_cpu_map_func(leaf, 0, buf);
  780. }
  781. static inline ssize_t show_shared_cpu_list(struct _cpuid4_info *leaf, char *buf)
  782. {
  783. return show_shared_cpu_map_func(leaf, 1, buf);
  784. }
  785. static ssize_t show_type(struct _cpuid4_info *this_leaf, char *buf)
  786. {
  787. switch (this_leaf->eax.split.type) {
  788. case CACHE_TYPE_DATA:
  789. return sprintf(buf, "Data\n");
  790. case CACHE_TYPE_INST:
  791. return sprintf(buf, "Instruction\n");
  792. case CACHE_TYPE_UNIFIED:
  793. return sprintf(buf, "Unified\n");
  794. default:
  795. return sprintf(buf, "Unknown\n");
  796. }
  797. }
  798. #define to_object(k) container_of(k, struct _index_kobject, kobj)
  799. #define to_attr(a) container_of(a, struct _cache_attr, attr)
  800. #define define_one_ro(_name) \
  801. static struct _cache_attr _name = \
  802. __ATTR(_name, 0444, show_##_name, NULL)
  803. define_one_ro(level);
  804. define_one_ro(type);
  805. define_one_ro(coherency_line_size);
  806. define_one_ro(physical_line_partition);
  807. define_one_ro(ways_of_associativity);
  808. define_one_ro(number_of_sets);
  809. define_one_ro(size);
  810. define_one_ro(shared_cpu_map);
  811. define_one_ro(shared_cpu_list);
  812. static struct attribute *default_attrs[] = {
  813. &type.attr,
  814. &level.attr,
  815. &coherency_line_size.attr,
  816. &physical_line_partition.attr,
  817. &ways_of_associativity.attr,
  818. &number_of_sets.attr,
  819. &size.attr,
  820. &shared_cpu_map.attr,
  821. &shared_cpu_list.attr,
  822. NULL
  823. };
  824. #ifdef CONFIG_AMD_NB
  825. static struct attribute ** __cpuinit amd_l3_attrs(void)
  826. {
  827. static struct attribute **attrs;
  828. int n;
  829. if (attrs)
  830. return attrs;
  831. n = sizeof (default_attrs) / sizeof (struct attribute *);
  832. if (amd_nb_has_feature(AMD_NB_L3_INDEX_DISABLE))
  833. n += 2;
  834. attrs = kzalloc(n * sizeof (struct attribute *), GFP_KERNEL);
  835. if (attrs == NULL)
  836. return attrs = default_attrs;
  837. for (n = 0; default_attrs[n]; n++)
  838. attrs[n] = default_attrs[n];
  839. if (amd_nb_has_feature(AMD_NB_L3_INDEX_DISABLE)) {
  840. attrs[n++] = &cache_disable_0.attr;
  841. attrs[n++] = &cache_disable_1.attr;
  842. }
  843. return attrs;
  844. }
  845. #endif
  846. static ssize_t show(struct kobject *kobj, struct attribute *attr, char *buf)
  847. {
  848. struct _cache_attr *fattr = to_attr(attr);
  849. struct _index_kobject *this_leaf = to_object(kobj);
  850. ssize_t ret;
  851. ret = fattr->show ?
  852. fattr->show(CPUID4_INFO_IDX(this_leaf->cpu, this_leaf->index),
  853. buf) :
  854. 0;
  855. return ret;
  856. }
  857. static ssize_t store(struct kobject *kobj, struct attribute *attr,
  858. const char *buf, size_t count)
  859. {
  860. struct _cache_attr *fattr = to_attr(attr);
  861. struct _index_kobject *this_leaf = to_object(kobj);
  862. ssize_t ret;
  863. ret = fattr->store ?
  864. fattr->store(CPUID4_INFO_IDX(this_leaf->cpu, this_leaf->index),
  865. buf, count) :
  866. 0;
  867. return ret;
  868. }
  869. static const struct sysfs_ops sysfs_ops = {
  870. .show = show,
  871. .store = store,
  872. };
  873. static struct kobj_type ktype_cache = {
  874. .sysfs_ops = &sysfs_ops,
  875. .default_attrs = default_attrs,
  876. };
  877. static struct kobj_type ktype_percpu_entry = {
  878. .sysfs_ops = &sysfs_ops,
  879. };
  880. static void __cpuinit cpuid4_cache_sysfs_exit(unsigned int cpu)
  881. {
  882. kfree(per_cpu(ici_cache_kobject, cpu));
  883. kfree(per_cpu(ici_index_kobject, cpu));
  884. per_cpu(ici_cache_kobject, cpu) = NULL;
  885. per_cpu(ici_index_kobject, cpu) = NULL;
  886. free_cache_attributes(cpu);
  887. }
  888. static int __cpuinit cpuid4_cache_sysfs_init(unsigned int cpu)
  889. {
  890. int err;
  891. if (num_cache_leaves == 0)
  892. return -ENOENT;
  893. err = detect_cache_attributes(cpu);
  894. if (err)
  895. return err;
  896. /* Allocate all required memory */
  897. per_cpu(ici_cache_kobject, cpu) =
  898. kzalloc(sizeof(struct kobject), GFP_KERNEL);
  899. if (unlikely(per_cpu(ici_cache_kobject, cpu) == NULL))
  900. goto err_out;
  901. per_cpu(ici_index_kobject, cpu) = kzalloc(
  902. sizeof(struct _index_kobject) * num_cache_leaves, GFP_KERNEL);
  903. if (unlikely(per_cpu(ici_index_kobject, cpu) == NULL))
  904. goto err_out;
  905. return 0;
  906. err_out:
  907. cpuid4_cache_sysfs_exit(cpu);
  908. return -ENOMEM;
  909. }
  910. static DECLARE_BITMAP(cache_dev_map, NR_CPUS);
  911. /* Add/Remove cache interface for CPU device */
  912. static int __cpuinit cache_add_dev(struct sys_device * sys_dev)
  913. {
  914. unsigned int cpu = sys_dev->id;
  915. unsigned long i, j;
  916. struct _index_kobject *this_object;
  917. struct _cpuid4_info *this_leaf;
  918. int retval;
  919. retval = cpuid4_cache_sysfs_init(cpu);
  920. if (unlikely(retval < 0))
  921. return retval;
  922. retval = kobject_init_and_add(per_cpu(ici_cache_kobject, cpu),
  923. &ktype_percpu_entry,
  924. &sys_dev->kobj, "%s", "cache");
  925. if (retval < 0) {
  926. cpuid4_cache_sysfs_exit(cpu);
  927. return retval;
  928. }
  929. for (i = 0; i < num_cache_leaves; i++) {
  930. this_object = INDEX_KOBJECT_PTR(cpu, i);
  931. this_object->cpu = cpu;
  932. this_object->index = i;
  933. this_leaf = CPUID4_INFO_IDX(cpu, i);
  934. ktype_cache.default_attrs = default_attrs;
  935. #ifdef CONFIG_AMD_NB
  936. if (this_leaf->l3)
  937. ktype_cache.default_attrs = amd_l3_attrs();
  938. #endif
  939. retval = kobject_init_and_add(&(this_object->kobj),
  940. &ktype_cache,
  941. per_cpu(ici_cache_kobject, cpu),
  942. "index%1lu", i);
  943. if (unlikely(retval)) {
  944. for (j = 0; j < i; j++)
  945. kobject_put(&(INDEX_KOBJECT_PTR(cpu, j)->kobj));
  946. kobject_put(per_cpu(ici_cache_kobject, cpu));
  947. cpuid4_cache_sysfs_exit(cpu);
  948. return retval;
  949. }
  950. kobject_uevent(&(this_object->kobj), KOBJ_ADD);
  951. }
  952. cpumask_set_cpu(cpu, to_cpumask(cache_dev_map));
  953. kobject_uevent(per_cpu(ici_cache_kobject, cpu), KOBJ_ADD);
  954. return 0;
  955. }
  956. static void __cpuinit cache_remove_dev(struct sys_device * sys_dev)
  957. {
  958. unsigned int cpu = sys_dev->id;
  959. unsigned long i;
  960. if (per_cpu(ici_cpuid4_info, cpu) == NULL)
  961. return;
  962. if (!cpumask_test_cpu(cpu, to_cpumask(cache_dev_map)))
  963. return;
  964. cpumask_clear_cpu(cpu, to_cpumask(cache_dev_map));
  965. for (i = 0; i < num_cache_leaves; i++)
  966. kobject_put(&(INDEX_KOBJECT_PTR(cpu, i)->kobj));
  967. kobject_put(per_cpu(ici_cache_kobject, cpu));
  968. cpuid4_cache_sysfs_exit(cpu);
  969. }
  970. static int __cpuinit cacheinfo_cpu_callback(struct notifier_block *nfb,
  971. unsigned long action, void *hcpu)
  972. {
  973. unsigned int cpu = (unsigned long)hcpu;
  974. struct sys_device *sys_dev;
  975. sys_dev = get_cpu_sysdev(cpu);
  976. switch (action) {
  977. case CPU_ONLINE:
  978. case CPU_ONLINE_FROZEN:
  979. cache_add_dev(sys_dev);
  980. break;
  981. case CPU_DEAD:
  982. case CPU_DEAD_FROZEN:
  983. cache_remove_dev(sys_dev);
  984. break;
  985. }
  986. return NOTIFY_OK;
  987. }
  988. static struct notifier_block __cpuinitdata cacheinfo_cpu_notifier = {
  989. .notifier_call = cacheinfo_cpu_callback,
  990. };
  991. static int __cpuinit cache_sysfs_init(void)
  992. {
  993. int i;
  994. if (num_cache_leaves == 0)
  995. return 0;
  996. for_each_online_cpu(i) {
  997. int err;
  998. struct sys_device *sys_dev = get_cpu_sysdev(i);
  999. err = cache_add_dev(sys_dev);
  1000. if (err)
  1001. return err;
  1002. }
  1003. register_hotcpu_notifier(&cacheinfo_cpu_notifier);
  1004. return 0;
  1005. }
  1006. device_initcall(cache_sysfs_init);
  1007. #endif