io_apic.c 99 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/pci.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <linux/compiler.h>
  30. #include <linux/acpi.h>
  31. #include <linux/module.h>
  32. #include <linux/sysdev.h>
  33. #include <linux/msi.h>
  34. #include <linux/htirq.h>
  35. #include <linux/freezer.h>
  36. #include <linux/kthread.h>
  37. #include <linux/jiffies.h> /* time_after() */
  38. #include <linux/slab.h>
  39. #ifdef CONFIG_ACPI
  40. #include <acpi/acpi_bus.h>
  41. #endif
  42. #include <linux/bootmem.h>
  43. #include <linux/dmar.h>
  44. #include <linux/hpet.h>
  45. #include <asm/idle.h>
  46. #include <asm/io.h>
  47. #include <asm/smp.h>
  48. #include <asm/cpu.h>
  49. #include <asm/desc.h>
  50. #include <asm/proto.h>
  51. #include <asm/acpi.h>
  52. #include <asm/dma.h>
  53. #include <asm/timer.h>
  54. #include <asm/i8259.h>
  55. #include <asm/msidef.h>
  56. #include <asm/hypertransport.h>
  57. #include <asm/setup.h>
  58. #include <asm/irq_remapping.h>
  59. #include <asm/hpet.h>
  60. #include <asm/hw_irq.h>
  61. #include <asm/apic.h>
  62. #define __apicdebuginit(type) static type __init
  63. #define for_each_irq_pin(entry, head) \
  64. for (entry = head; entry; entry = entry->next)
  65. /*
  66. * Is the SiS APIC rmw bug present ?
  67. * -1 = don't know, 0 = no, 1 = yes
  68. */
  69. int sis_apic_bug = -1;
  70. static DEFINE_RAW_SPINLOCK(ioapic_lock);
  71. static DEFINE_RAW_SPINLOCK(vector_lock);
  72. /*
  73. * # of IRQ routing registers
  74. */
  75. int nr_ioapic_registers[MAX_IO_APICS];
  76. /* I/O APIC entries */
  77. struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
  78. int nr_ioapics;
  79. /* IO APIC gsi routing info */
  80. struct mp_ioapic_gsi mp_gsi_routing[MAX_IO_APICS];
  81. /* The one past the highest gsi number used */
  82. u32 gsi_top;
  83. /* MP IRQ source entries */
  84. struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
  85. /* # of MP IRQ source entries */
  86. int mp_irq_entries;
  87. /* GSI interrupts */
  88. static int nr_irqs_gsi = NR_IRQS_LEGACY;
  89. #if defined (CONFIG_MCA) || defined (CONFIG_EISA)
  90. int mp_bus_id_to_type[MAX_MP_BUSSES];
  91. #endif
  92. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  93. int skip_ioapic_setup;
  94. void arch_disable_smp_support(void)
  95. {
  96. #ifdef CONFIG_PCI
  97. noioapicquirk = 1;
  98. noioapicreroute = -1;
  99. #endif
  100. skip_ioapic_setup = 1;
  101. }
  102. static int __init parse_noapic(char *str)
  103. {
  104. /* disable IO-APIC */
  105. arch_disable_smp_support();
  106. return 0;
  107. }
  108. early_param("noapic", parse_noapic);
  109. /* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
  110. void mp_save_irq(struct mpc_intsrc *m)
  111. {
  112. int i;
  113. apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
  114. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  115. m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
  116. m->srcbusirq, m->dstapic, m->dstirq);
  117. for (i = 0; i < mp_irq_entries; i++) {
  118. if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
  119. return;
  120. }
  121. memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
  122. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  123. panic("Max # of irq sources exceeded!!\n");
  124. }
  125. struct irq_pin_list {
  126. int apic, pin;
  127. struct irq_pin_list *next;
  128. };
  129. static struct irq_pin_list *alloc_irq_pin_list(int node)
  130. {
  131. return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
  132. }
  133. /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
  134. #ifdef CONFIG_SPARSE_IRQ
  135. static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
  136. #else
  137. static struct irq_cfg irq_cfgx[NR_IRQS];
  138. #endif
  139. int __init arch_early_irq_init(void)
  140. {
  141. struct irq_cfg *cfg;
  142. int count, node, i;
  143. if (!legacy_pic->nr_legacy_irqs) {
  144. nr_irqs_gsi = 0;
  145. io_apic_irqs = ~0UL;
  146. }
  147. cfg = irq_cfgx;
  148. count = ARRAY_SIZE(irq_cfgx);
  149. node = cpu_to_node(0);
  150. /* Make sure the legacy interrupts are marked in the bitmap */
  151. irq_reserve_irqs(0, legacy_pic->nr_legacy_irqs);
  152. for (i = 0; i < count; i++) {
  153. set_irq_chip_data(i, &cfg[i]);
  154. zalloc_cpumask_var_node(&cfg[i].domain, GFP_KERNEL, node);
  155. zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_KERNEL, node);
  156. /*
  157. * For legacy IRQ's, start with assigning irq0 to irq15 to
  158. * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
  159. */
  160. if (i < legacy_pic->nr_legacy_irqs) {
  161. cfg[i].vector = IRQ0_VECTOR + i;
  162. cpumask_set_cpu(0, cfg[i].domain);
  163. }
  164. }
  165. return 0;
  166. }
  167. #ifdef CONFIG_SPARSE_IRQ
  168. static struct irq_cfg *irq_cfg(unsigned int irq)
  169. {
  170. return get_irq_chip_data(irq);
  171. }
  172. static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
  173. {
  174. struct irq_cfg *cfg;
  175. cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
  176. if (!cfg)
  177. return NULL;
  178. if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
  179. goto out_cfg;
  180. if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
  181. goto out_domain;
  182. return cfg;
  183. out_domain:
  184. free_cpumask_var(cfg->domain);
  185. out_cfg:
  186. kfree(cfg);
  187. return NULL;
  188. }
  189. static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
  190. {
  191. if (!cfg)
  192. return;
  193. set_irq_chip_data(at, NULL);
  194. free_cpumask_var(cfg->domain);
  195. free_cpumask_var(cfg->old_domain);
  196. kfree(cfg);
  197. }
  198. #else
  199. struct irq_cfg *irq_cfg(unsigned int irq)
  200. {
  201. return irq < nr_irqs ? irq_cfgx + irq : NULL;
  202. }
  203. static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
  204. {
  205. return irq_cfgx + irq;
  206. }
  207. static inline void free_irq_cfg(unsigned int at, struct irq_cfg *cfg) { }
  208. #endif
  209. static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
  210. {
  211. int res = irq_alloc_desc_at(at, node);
  212. struct irq_cfg *cfg;
  213. if (res < 0) {
  214. if (res != -EEXIST)
  215. return NULL;
  216. cfg = get_irq_chip_data(at);
  217. if (cfg)
  218. return cfg;
  219. }
  220. cfg = alloc_irq_cfg(at, node);
  221. if (cfg)
  222. set_irq_chip_data(at, cfg);
  223. else
  224. irq_free_desc(at);
  225. return cfg;
  226. }
  227. static int alloc_irq_from(unsigned int from, int node)
  228. {
  229. return irq_alloc_desc_from(from, node);
  230. }
  231. static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
  232. {
  233. free_irq_cfg(at, cfg);
  234. irq_free_desc(at);
  235. }
  236. struct io_apic {
  237. unsigned int index;
  238. unsigned int unused[3];
  239. unsigned int data;
  240. unsigned int unused2[11];
  241. unsigned int eoi;
  242. };
  243. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  244. {
  245. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  246. + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
  247. }
  248. static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
  249. {
  250. struct io_apic __iomem *io_apic = io_apic_base(apic);
  251. writel(vector, &io_apic->eoi);
  252. }
  253. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  254. {
  255. struct io_apic __iomem *io_apic = io_apic_base(apic);
  256. writel(reg, &io_apic->index);
  257. return readl(&io_apic->data);
  258. }
  259. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  260. {
  261. struct io_apic __iomem *io_apic = io_apic_base(apic);
  262. writel(reg, &io_apic->index);
  263. writel(value, &io_apic->data);
  264. }
  265. /*
  266. * Re-write a value: to be used for read-modify-write
  267. * cycles where the read already set up the index register.
  268. *
  269. * Older SiS APIC requires we rewrite the index register
  270. */
  271. static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  272. {
  273. struct io_apic __iomem *io_apic = io_apic_base(apic);
  274. if (sis_apic_bug)
  275. writel(reg, &io_apic->index);
  276. writel(value, &io_apic->data);
  277. }
  278. static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
  279. {
  280. struct irq_pin_list *entry;
  281. unsigned long flags;
  282. raw_spin_lock_irqsave(&ioapic_lock, flags);
  283. for_each_irq_pin(entry, cfg->irq_2_pin) {
  284. unsigned int reg;
  285. int pin;
  286. pin = entry->pin;
  287. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  288. /* Is the remote IRR bit set? */
  289. if (reg & IO_APIC_REDIR_REMOTE_IRR) {
  290. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  291. return true;
  292. }
  293. }
  294. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  295. return false;
  296. }
  297. union entry_union {
  298. struct { u32 w1, w2; };
  299. struct IO_APIC_route_entry entry;
  300. };
  301. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  302. {
  303. union entry_union eu;
  304. unsigned long flags;
  305. raw_spin_lock_irqsave(&ioapic_lock, flags);
  306. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  307. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  308. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  309. return eu.entry;
  310. }
  311. /*
  312. * When we write a new IO APIC routing entry, we need to write the high
  313. * word first! If the mask bit in the low word is clear, we will enable
  314. * the interrupt, and we need to make sure the entry is fully populated
  315. * before that happens.
  316. */
  317. static void
  318. __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  319. {
  320. union entry_union eu = {{0, 0}};
  321. eu.entry = e;
  322. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  323. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  324. }
  325. static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  326. {
  327. unsigned long flags;
  328. raw_spin_lock_irqsave(&ioapic_lock, flags);
  329. __ioapic_write_entry(apic, pin, e);
  330. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  331. }
  332. /*
  333. * When we mask an IO APIC routing entry, we need to write the low
  334. * word first, in order to set the mask bit before we change the
  335. * high bits!
  336. */
  337. static void ioapic_mask_entry(int apic, int pin)
  338. {
  339. unsigned long flags;
  340. union entry_union eu = { .entry.mask = 1 };
  341. raw_spin_lock_irqsave(&ioapic_lock, flags);
  342. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  343. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  344. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  345. }
  346. /*
  347. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  348. * shared ISA-space IRQs, so we have to support them. We are super
  349. * fast in the common case, and fast for shared ISA-space IRQs.
  350. */
  351. static int
  352. __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  353. {
  354. struct irq_pin_list **last, *entry;
  355. /* don't allow duplicates */
  356. last = &cfg->irq_2_pin;
  357. for_each_irq_pin(entry, cfg->irq_2_pin) {
  358. if (entry->apic == apic && entry->pin == pin)
  359. return 0;
  360. last = &entry->next;
  361. }
  362. entry = alloc_irq_pin_list(node);
  363. if (!entry) {
  364. printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
  365. node, apic, pin);
  366. return -ENOMEM;
  367. }
  368. entry->apic = apic;
  369. entry->pin = pin;
  370. *last = entry;
  371. return 0;
  372. }
  373. static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  374. {
  375. if (__add_pin_to_irq_node(cfg, node, apic, pin))
  376. panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
  377. }
  378. /*
  379. * Reroute an IRQ to a different pin.
  380. */
  381. static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
  382. int oldapic, int oldpin,
  383. int newapic, int newpin)
  384. {
  385. struct irq_pin_list *entry;
  386. for_each_irq_pin(entry, cfg->irq_2_pin) {
  387. if (entry->apic == oldapic && entry->pin == oldpin) {
  388. entry->apic = newapic;
  389. entry->pin = newpin;
  390. /* every one is different, right? */
  391. return;
  392. }
  393. }
  394. /* old apic/pin didn't exist, so just add new ones */
  395. add_pin_to_irq_node(cfg, node, newapic, newpin);
  396. }
  397. static void __io_apic_modify_irq(struct irq_pin_list *entry,
  398. int mask_and, int mask_or,
  399. void (*final)(struct irq_pin_list *entry))
  400. {
  401. unsigned int reg, pin;
  402. pin = entry->pin;
  403. reg = io_apic_read(entry->apic, 0x10 + pin * 2);
  404. reg &= mask_and;
  405. reg |= mask_or;
  406. io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
  407. if (final)
  408. final(entry);
  409. }
  410. static void io_apic_modify_irq(struct irq_cfg *cfg,
  411. int mask_and, int mask_or,
  412. void (*final)(struct irq_pin_list *entry))
  413. {
  414. struct irq_pin_list *entry;
  415. for_each_irq_pin(entry, cfg->irq_2_pin)
  416. __io_apic_modify_irq(entry, mask_and, mask_or, final);
  417. }
  418. static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
  419. {
  420. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
  421. IO_APIC_REDIR_MASKED, NULL);
  422. }
  423. static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
  424. {
  425. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
  426. IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
  427. }
  428. static void io_apic_sync(struct irq_pin_list *entry)
  429. {
  430. /*
  431. * Synchronize the IO-APIC and the CPU by doing
  432. * a dummy read from the IO-APIC
  433. */
  434. struct io_apic __iomem *io_apic;
  435. io_apic = io_apic_base(entry->apic);
  436. readl(&io_apic->data);
  437. }
  438. static void mask_ioapic(struct irq_cfg *cfg)
  439. {
  440. unsigned long flags;
  441. raw_spin_lock_irqsave(&ioapic_lock, flags);
  442. io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
  443. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  444. }
  445. static void mask_ioapic_irq(struct irq_data *data)
  446. {
  447. mask_ioapic(data->chip_data);
  448. }
  449. static void __unmask_ioapic(struct irq_cfg *cfg)
  450. {
  451. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
  452. }
  453. static void unmask_ioapic(struct irq_cfg *cfg)
  454. {
  455. unsigned long flags;
  456. raw_spin_lock_irqsave(&ioapic_lock, flags);
  457. __unmask_ioapic(cfg);
  458. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  459. }
  460. static void unmask_ioapic_irq(struct irq_data *data)
  461. {
  462. unmask_ioapic(data->chip_data);
  463. }
  464. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  465. {
  466. struct IO_APIC_route_entry entry;
  467. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  468. entry = ioapic_read_entry(apic, pin);
  469. if (entry.delivery_mode == dest_SMI)
  470. return;
  471. /*
  472. * Disable it in the IO-APIC irq-routing table:
  473. */
  474. ioapic_mask_entry(apic, pin);
  475. }
  476. static void clear_IO_APIC (void)
  477. {
  478. int apic, pin;
  479. for (apic = 0; apic < nr_ioapics; apic++)
  480. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  481. clear_IO_APIC_pin(apic, pin);
  482. }
  483. #ifdef CONFIG_X86_32
  484. /*
  485. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  486. * specific CPU-side IRQs.
  487. */
  488. #define MAX_PIRQS 8
  489. static int pirq_entries[MAX_PIRQS] = {
  490. [0 ... MAX_PIRQS - 1] = -1
  491. };
  492. static int __init ioapic_pirq_setup(char *str)
  493. {
  494. int i, max;
  495. int ints[MAX_PIRQS+1];
  496. get_options(str, ARRAY_SIZE(ints), ints);
  497. apic_printk(APIC_VERBOSE, KERN_INFO
  498. "PIRQ redirection, working around broken MP-BIOS.\n");
  499. max = MAX_PIRQS;
  500. if (ints[0] < MAX_PIRQS)
  501. max = ints[0];
  502. for (i = 0; i < max; i++) {
  503. apic_printk(APIC_VERBOSE, KERN_DEBUG
  504. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  505. /*
  506. * PIRQs are mapped upside down, usually.
  507. */
  508. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  509. }
  510. return 1;
  511. }
  512. __setup("pirq=", ioapic_pirq_setup);
  513. #endif /* CONFIG_X86_32 */
  514. struct IO_APIC_route_entry **alloc_ioapic_entries(void)
  515. {
  516. int apic;
  517. struct IO_APIC_route_entry **ioapic_entries;
  518. ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
  519. GFP_KERNEL);
  520. if (!ioapic_entries)
  521. return 0;
  522. for (apic = 0; apic < nr_ioapics; apic++) {
  523. ioapic_entries[apic] =
  524. kzalloc(sizeof(struct IO_APIC_route_entry) *
  525. nr_ioapic_registers[apic], GFP_KERNEL);
  526. if (!ioapic_entries[apic])
  527. goto nomem;
  528. }
  529. return ioapic_entries;
  530. nomem:
  531. while (--apic >= 0)
  532. kfree(ioapic_entries[apic]);
  533. kfree(ioapic_entries);
  534. return 0;
  535. }
  536. /*
  537. * Saves all the IO-APIC RTE's
  538. */
  539. int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  540. {
  541. int apic, pin;
  542. if (!ioapic_entries)
  543. return -ENOMEM;
  544. for (apic = 0; apic < nr_ioapics; apic++) {
  545. if (!ioapic_entries[apic])
  546. return -ENOMEM;
  547. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  548. ioapic_entries[apic][pin] =
  549. ioapic_read_entry(apic, pin);
  550. }
  551. return 0;
  552. }
  553. /*
  554. * Mask all IO APIC entries.
  555. */
  556. void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  557. {
  558. int apic, pin;
  559. if (!ioapic_entries)
  560. return;
  561. for (apic = 0; apic < nr_ioapics; apic++) {
  562. if (!ioapic_entries[apic])
  563. break;
  564. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  565. struct IO_APIC_route_entry entry;
  566. entry = ioapic_entries[apic][pin];
  567. if (!entry.mask) {
  568. entry.mask = 1;
  569. ioapic_write_entry(apic, pin, entry);
  570. }
  571. }
  572. }
  573. }
  574. /*
  575. * Restore IO APIC entries which was saved in ioapic_entries.
  576. */
  577. int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  578. {
  579. int apic, pin;
  580. if (!ioapic_entries)
  581. return -ENOMEM;
  582. for (apic = 0; apic < nr_ioapics; apic++) {
  583. if (!ioapic_entries[apic])
  584. return -ENOMEM;
  585. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  586. ioapic_write_entry(apic, pin,
  587. ioapic_entries[apic][pin]);
  588. }
  589. return 0;
  590. }
  591. void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
  592. {
  593. int apic;
  594. for (apic = 0; apic < nr_ioapics; apic++)
  595. kfree(ioapic_entries[apic]);
  596. kfree(ioapic_entries);
  597. }
  598. /*
  599. * Find the IRQ entry number of a certain pin.
  600. */
  601. static int find_irq_entry(int apic, int pin, int type)
  602. {
  603. int i;
  604. for (i = 0; i < mp_irq_entries; i++)
  605. if (mp_irqs[i].irqtype == type &&
  606. (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
  607. mp_irqs[i].dstapic == MP_APIC_ALL) &&
  608. mp_irqs[i].dstirq == pin)
  609. return i;
  610. return -1;
  611. }
  612. /*
  613. * Find the pin to which IRQ[irq] (ISA) is connected
  614. */
  615. static int __init find_isa_irq_pin(int irq, int type)
  616. {
  617. int i;
  618. for (i = 0; i < mp_irq_entries; i++) {
  619. int lbus = mp_irqs[i].srcbus;
  620. if (test_bit(lbus, mp_bus_not_pci) &&
  621. (mp_irqs[i].irqtype == type) &&
  622. (mp_irqs[i].srcbusirq == irq))
  623. return mp_irqs[i].dstirq;
  624. }
  625. return -1;
  626. }
  627. static int __init find_isa_irq_apic(int irq, int type)
  628. {
  629. int i;
  630. for (i = 0; i < mp_irq_entries; i++) {
  631. int lbus = mp_irqs[i].srcbus;
  632. if (test_bit(lbus, mp_bus_not_pci) &&
  633. (mp_irqs[i].irqtype == type) &&
  634. (mp_irqs[i].srcbusirq == irq))
  635. break;
  636. }
  637. if (i < mp_irq_entries) {
  638. int apic;
  639. for(apic = 0; apic < nr_ioapics; apic++) {
  640. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
  641. return apic;
  642. }
  643. }
  644. return -1;
  645. }
  646. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  647. /*
  648. * EISA Edge/Level control register, ELCR
  649. */
  650. static int EISA_ELCR(unsigned int irq)
  651. {
  652. if (irq < legacy_pic->nr_legacy_irqs) {
  653. unsigned int port = 0x4d0 + (irq >> 3);
  654. return (inb(port) >> (irq & 7)) & 1;
  655. }
  656. apic_printk(APIC_VERBOSE, KERN_INFO
  657. "Broken MPtable reports ISA irq %d\n", irq);
  658. return 0;
  659. }
  660. #endif
  661. /* ISA interrupts are always polarity zero edge triggered,
  662. * when listed as conforming in the MP table. */
  663. #define default_ISA_trigger(idx) (0)
  664. #define default_ISA_polarity(idx) (0)
  665. /* EISA interrupts are always polarity zero and can be edge or level
  666. * trigger depending on the ELCR value. If an interrupt is listed as
  667. * EISA conforming in the MP table, that means its trigger type must
  668. * be read in from the ELCR */
  669. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
  670. #define default_EISA_polarity(idx) default_ISA_polarity(idx)
  671. /* PCI interrupts are always polarity one level triggered,
  672. * when listed as conforming in the MP table. */
  673. #define default_PCI_trigger(idx) (1)
  674. #define default_PCI_polarity(idx) (1)
  675. /* MCA interrupts are always polarity zero level triggered,
  676. * when listed as conforming in the MP table. */
  677. #define default_MCA_trigger(idx) (1)
  678. #define default_MCA_polarity(idx) default_ISA_polarity(idx)
  679. static int MPBIOS_polarity(int idx)
  680. {
  681. int bus = mp_irqs[idx].srcbus;
  682. int polarity;
  683. /*
  684. * Determine IRQ line polarity (high active or low active):
  685. */
  686. switch (mp_irqs[idx].irqflag & 3)
  687. {
  688. case 0: /* conforms, ie. bus-type dependent polarity */
  689. if (test_bit(bus, mp_bus_not_pci))
  690. polarity = default_ISA_polarity(idx);
  691. else
  692. polarity = default_PCI_polarity(idx);
  693. break;
  694. case 1: /* high active */
  695. {
  696. polarity = 0;
  697. break;
  698. }
  699. case 2: /* reserved */
  700. {
  701. printk(KERN_WARNING "broken BIOS!!\n");
  702. polarity = 1;
  703. break;
  704. }
  705. case 3: /* low active */
  706. {
  707. polarity = 1;
  708. break;
  709. }
  710. default: /* invalid */
  711. {
  712. printk(KERN_WARNING "broken BIOS!!\n");
  713. polarity = 1;
  714. break;
  715. }
  716. }
  717. return polarity;
  718. }
  719. static int MPBIOS_trigger(int idx)
  720. {
  721. int bus = mp_irqs[idx].srcbus;
  722. int trigger;
  723. /*
  724. * Determine IRQ trigger mode (edge or level sensitive):
  725. */
  726. switch ((mp_irqs[idx].irqflag>>2) & 3)
  727. {
  728. case 0: /* conforms, ie. bus-type dependent */
  729. if (test_bit(bus, mp_bus_not_pci))
  730. trigger = default_ISA_trigger(idx);
  731. else
  732. trigger = default_PCI_trigger(idx);
  733. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  734. switch (mp_bus_id_to_type[bus]) {
  735. case MP_BUS_ISA: /* ISA pin */
  736. {
  737. /* set before the switch */
  738. break;
  739. }
  740. case MP_BUS_EISA: /* EISA pin */
  741. {
  742. trigger = default_EISA_trigger(idx);
  743. break;
  744. }
  745. case MP_BUS_PCI: /* PCI pin */
  746. {
  747. /* set before the switch */
  748. break;
  749. }
  750. case MP_BUS_MCA: /* MCA pin */
  751. {
  752. trigger = default_MCA_trigger(idx);
  753. break;
  754. }
  755. default:
  756. {
  757. printk(KERN_WARNING "broken BIOS!!\n");
  758. trigger = 1;
  759. break;
  760. }
  761. }
  762. #endif
  763. break;
  764. case 1: /* edge */
  765. {
  766. trigger = 0;
  767. break;
  768. }
  769. case 2: /* reserved */
  770. {
  771. printk(KERN_WARNING "broken BIOS!!\n");
  772. trigger = 1;
  773. break;
  774. }
  775. case 3: /* level */
  776. {
  777. trigger = 1;
  778. break;
  779. }
  780. default: /* invalid */
  781. {
  782. printk(KERN_WARNING "broken BIOS!!\n");
  783. trigger = 0;
  784. break;
  785. }
  786. }
  787. return trigger;
  788. }
  789. static inline int irq_polarity(int idx)
  790. {
  791. return MPBIOS_polarity(idx);
  792. }
  793. static inline int irq_trigger(int idx)
  794. {
  795. return MPBIOS_trigger(idx);
  796. }
  797. static int pin_2_irq(int idx, int apic, int pin)
  798. {
  799. int irq;
  800. int bus = mp_irqs[idx].srcbus;
  801. /*
  802. * Debugging check, we are in big trouble if this message pops up!
  803. */
  804. if (mp_irqs[idx].dstirq != pin)
  805. printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
  806. if (test_bit(bus, mp_bus_not_pci)) {
  807. irq = mp_irqs[idx].srcbusirq;
  808. } else {
  809. u32 gsi = mp_gsi_routing[apic].gsi_base + pin;
  810. if (gsi >= NR_IRQS_LEGACY)
  811. irq = gsi;
  812. else
  813. irq = gsi_top + gsi;
  814. }
  815. #ifdef CONFIG_X86_32
  816. /*
  817. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  818. */
  819. if ((pin >= 16) && (pin <= 23)) {
  820. if (pirq_entries[pin-16] != -1) {
  821. if (!pirq_entries[pin-16]) {
  822. apic_printk(APIC_VERBOSE, KERN_DEBUG
  823. "disabling PIRQ%d\n", pin-16);
  824. } else {
  825. irq = pirq_entries[pin-16];
  826. apic_printk(APIC_VERBOSE, KERN_DEBUG
  827. "using PIRQ%d -> IRQ %d\n",
  828. pin-16, irq);
  829. }
  830. }
  831. }
  832. #endif
  833. return irq;
  834. }
  835. /*
  836. * Find a specific PCI IRQ entry.
  837. * Not an __init, possibly needed by modules
  838. */
  839. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
  840. struct io_apic_irq_attr *irq_attr)
  841. {
  842. int apic, i, best_guess = -1;
  843. apic_printk(APIC_DEBUG,
  844. "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
  845. bus, slot, pin);
  846. if (test_bit(bus, mp_bus_not_pci)) {
  847. apic_printk(APIC_VERBOSE,
  848. "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  849. return -1;
  850. }
  851. for (i = 0; i < mp_irq_entries; i++) {
  852. int lbus = mp_irqs[i].srcbus;
  853. for (apic = 0; apic < nr_ioapics; apic++)
  854. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
  855. mp_irqs[i].dstapic == MP_APIC_ALL)
  856. break;
  857. if (!test_bit(lbus, mp_bus_not_pci) &&
  858. !mp_irqs[i].irqtype &&
  859. (bus == lbus) &&
  860. (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
  861. int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
  862. if (!(apic || IO_APIC_IRQ(irq)))
  863. continue;
  864. if (pin == (mp_irqs[i].srcbusirq & 3)) {
  865. set_io_apic_irq_attr(irq_attr, apic,
  866. mp_irqs[i].dstirq,
  867. irq_trigger(i),
  868. irq_polarity(i));
  869. return irq;
  870. }
  871. /*
  872. * Use the first all-but-pin matching entry as a
  873. * best-guess fuzzy result for broken mptables.
  874. */
  875. if (best_guess < 0) {
  876. set_io_apic_irq_attr(irq_attr, apic,
  877. mp_irqs[i].dstirq,
  878. irq_trigger(i),
  879. irq_polarity(i));
  880. best_guess = irq;
  881. }
  882. }
  883. }
  884. return best_guess;
  885. }
  886. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  887. void lock_vector_lock(void)
  888. {
  889. /* Used to the online set of cpus does not change
  890. * during assign_irq_vector.
  891. */
  892. raw_spin_lock(&vector_lock);
  893. }
  894. void unlock_vector_lock(void)
  895. {
  896. raw_spin_unlock(&vector_lock);
  897. }
  898. static int
  899. __assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  900. {
  901. /*
  902. * NOTE! The local APIC isn't very good at handling
  903. * multiple interrupts at the same interrupt level.
  904. * As the interrupt level is determined by taking the
  905. * vector number and shifting that right by 4, we
  906. * want to spread these out a bit so that they don't
  907. * all fall in the same interrupt level.
  908. *
  909. * Also, we've got to be careful not to trash gate
  910. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  911. */
  912. static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
  913. static int current_offset = VECTOR_OFFSET_START % 8;
  914. unsigned int old_vector;
  915. int cpu, err;
  916. cpumask_var_t tmp_mask;
  917. if (cfg->move_in_progress)
  918. return -EBUSY;
  919. if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
  920. return -ENOMEM;
  921. old_vector = cfg->vector;
  922. if (old_vector) {
  923. cpumask_and(tmp_mask, mask, cpu_online_mask);
  924. cpumask_and(tmp_mask, cfg->domain, tmp_mask);
  925. if (!cpumask_empty(tmp_mask)) {
  926. free_cpumask_var(tmp_mask);
  927. return 0;
  928. }
  929. }
  930. /* Only try and allocate irqs on cpus that are present */
  931. err = -ENOSPC;
  932. for_each_cpu_and(cpu, mask, cpu_online_mask) {
  933. int new_cpu;
  934. int vector, offset;
  935. apic->vector_allocation_domain(cpu, tmp_mask);
  936. vector = current_vector;
  937. offset = current_offset;
  938. next:
  939. vector += 8;
  940. if (vector >= first_system_vector) {
  941. /* If out of vectors on large boxen, must share them. */
  942. offset = (offset + 1) % 8;
  943. vector = FIRST_EXTERNAL_VECTOR + offset;
  944. }
  945. if (unlikely(current_vector == vector))
  946. continue;
  947. if (test_bit(vector, used_vectors))
  948. goto next;
  949. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  950. if (per_cpu(vector_irq, new_cpu)[vector] != -1)
  951. goto next;
  952. /* Found one! */
  953. current_vector = vector;
  954. current_offset = offset;
  955. if (old_vector) {
  956. cfg->move_in_progress = 1;
  957. cpumask_copy(cfg->old_domain, cfg->domain);
  958. }
  959. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  960. per_cpu(vector_irq, new_cpu)[vector] = irq;
  961. cfg->vector = vector;
  962. cpumask_copy(cfg->domain, tmp_mask);
  963. err = 0;
  964. break;
  965. }
  966. free_cpumask_var(tmp_mask);
  967. return err;
  968. }
  969. int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  970. {
  971. int err;
  972. unsigned long flags;
  973. raw_spin_lock_irqsave(&vector_lock, flags);
  974. err = __assign_irq_vector(irq, cfg, mask);
  975. raw_spin_unlock_irqrestore(&vector_lock, flags);
  976. return err;
  977. }
  978. static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
  979. {
  980. int cpu, vector;
  981. BUG_ON(!cfg->vector);
  982. vector = cfg->vector;
  983. for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
  984. per_cpu(vector_irq, cpu)[vector] = -1;
  985. cfg->vector = 0;
  986. cpumask_clear(cfg->domain);
  987. if (likely(!cfg->move_in_progress))
  988. return;
  989. for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
  990. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
  991. vector++) {
  992. if (per_cpu(vector_irq, cpu)[vector] != irq)
  993. continue;
  994. per_cpu(vector_irq, cpu)[vector] = -1;
  995. break;
  996. }
  997. }
  998. cfg->move_in_progress = 0;
  999. }
  1000. void __setup_vector_irq(int cpu)
  1001. {
  1002. /* Initialize vector_irq on a new cpu */
  1003. int irq, vector;
  1004. struct irq_cfg *cfg;
  1005. /*
  1006. * vector_lock will make sure that we don't run into irq vector
  1007. * assignments that might be happening on another cpu in parallel,
  1008. * while we setup our initial vector to irq mappings.
  1009. */
  1010. raw_spin_lock(&vector_lock);
  1011. /* Mark the inuse vectors */
  1012. for_each_active_irq(irq) {
  1013. cfg = get_irq_chip_data(irq);
  1014. if (!cfg)
  1015. continue;
  1016. /*
  1017. * If it is a legacy IRQ handled by the legacy PIC, this cpu
  1018. * will be part of the irq_cfg's domain.
  1019. */
  1020. if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
  1021. cpumask_set_cpu(cpu, cfg->domain);
  1022. if (!cpumask_test_cpu(cpu, cfg->domain))
  1023. continue;
  1024. vector = cfg->vector;
  1025. per_cpu(vector_irq, cpu)[vector] = irq;
  1026. }
  1027. /* Mark the free vectors */
  1028. for (vector = 0; vector < NR_VECTORS; ++vector) {
  1029. irq = per_cpu(vector_irq, cpu)[vector];
  1030. if (irq < 0)
  1031. continue;
  1032. cfg = irq_cfg(irq);
  1033. if (!cpumask_test_cpu(cpu, cfg->domain))
  1034. per_cpu(vector_irq, cpu)[vector] = -1;
  1035. }
  1036. raw_spin_unlock(&vector_lock);
  1037. }
  1038. static struct irq_chip ioapic_chip;
  1039. static struct irq_chip ir_ioapic_chip;
  1040. #define IOAPIC_AUTO -1
  1041. #define IOAPIC_EDGE 0
  1042. #define IOAPIC_LEVEL 1
  1043. #ifdef CONFIG_X86_32
  1044. static inline int IO_APIC_irq_trigger(int irq)
  1045. {
  1046. int apic, idx, pin;
  1047. for (apic = 0; apic < nr_ioapics; apic++) {
  1048. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1049. idx = find_irq_entry(apic, pin, mp_INT);
  1050. if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
  1051. return irq_trigger(idx);
  1052. }
  1053. }
  1054. /*
  1055. * nonexistent IRQs are edge default
  1056. */
  1057. return 0;
  1058. }
  1059. #else
  1060. static inline int IO_APIC_irq_trigger(int irq)
  1061. {
  1062. return 1;
  1063. }
  1064. #endif
  1065. static void ioapic_register_intr(unsigned int irq, unsigned long trigger)
  1066. {
  1067. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1068. trigger == IOAPIC_LEVEL)
  1069. irq_set_status_flags(irq, IRQ_LEVEL);
  1070. else
  1071. irq_clear_status_flags(irq, IRQ_LEVEL);
  1072. if (irq_remapped(get_irq_chip_data(irq))) {
  1073. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  1074. if (trigger)
  1075. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1076. handle_fasteoi_irq,
  1077. "fasteoi");
  1078. else
  1079. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1080. handle_edge_irq, "edge");
  1081. return;
  1082. }
  1083. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1084. trigger == IOAPIC_LEVEL)
  1085. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1086. handle_fasteoi_irq,
  1087. "fasteoi");
  1088. else
  1089. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1090. handle_edge_irq, "edge");
  1091. }
  1092. static int setup_ioapic_entry(int apic_id, int irq,
  1093. struct IO_APIC_route_entry *entry,
  1094. unsigned int destination, int trigger,
  1095. int polarity, int vector, int pin)
  1096. {
  1097. /*
  1098. * add it to the IO-APIC irq-routing table:
  1099. */
  1100. memset(entry,0,sizeof(*entry));
  1101. if (intr_remapping_enabled) {
  1102. struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
  1103. struct irte irte;
  1104. struct IR_IO_APIC_route_entry *ir_entry =
  1105. (struct IR_IO_APIC_route_entry *) entry;
  1106. int index;
  1107. if (!iommu)
  1108. panic("No mapping iommu for ioapic %d\n", apic_id);
  1109. index = alloc_irte(iommu, irq, 1);
  1110. if (index < 0)
  1111. panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
  1112. prepare_irte(&irte, vector, destination);
  1113. /* Set source-id of interrupt request */
  1114. set_ioapic_sid(&irte, apic_id);
  1115. modify_irte(irq, &irte);
  1116. ir_entry->index2 = (index >> 15) & 0x1;
  1117. ir_entry->zero = 0;
  1118. ir_entry->format = 1;
  1119. ir_entry->index = (index & 0x7fff);
  1120. /*
  1121. * IO-APIC RTE will be configured with virtual vector.
  1122. * irq handler will do the explicit EOI to the io-apic.
  1123. */
  1124. ir_entry->vector = pin;
  1125. } else {
  1126. entry->delivery_mode = apic->irq_delivery_mode;
  1127. entry->dest_mode = apic->irq_dest_mode;
  1128. entry->dest = destination;
  1129. entry->vector = vector;
  1130. }
  1131. entry->mask = 0; /* enable IRQ */
  1132. entry->trigger = trigger;
  1133. entry->polarity = polarity;
  1134. /* Mask level triggered irqs.
  1135. * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
  1136. */
  1137. if (trigger)
  1138. entry->mask = 1;
  1139. return 0;
  1140. }
  1141. static void setup_ioapic_irq(int apic_id, int pin, unsigned int irq,
  1142. struct irq_cfg *cfg, int trigger, int polarity)
  1143. {
  1144. struct IO_APIC_route_entry entry;
  1145. unsigned int dest;
  1146. if (!IO_APIC_IRQ(irq))
  1147. return;
  1148. /*
  1149. * For legacy irqs, cfg->domain starts with cpu 0 for legacy
  1150. * controllers like 8259. Now that IO-APIC can handle this irq, update
  1151. * the cfg->domain.
  1152. */
  1153. if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
  1154. apic->vector_allocation_domain(0, cfg->domain);
  1155. if (assign_irq_vector(irq, cfg, apic->target_cpus()))
  1156. return;
  1157. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  1158. apic_printk(APIC_VERBOSE,KERN_DEBUG
  1159. "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
  1160. "IRQ %d Mode:%i Active:%i)\n",
  1161. apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
  1162. irq, trigger, polarity);
  1163. if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
  1164. dest, trigger, polarity, cfg->vector, pin)) {
  1165. printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
  1166. mp_ioapics[apic_id].apicid, pin);
  1167. __clear_irq_vector(irq, cfg);
  1168. return;
  1169. }
  1170. ioapic_register_intr(irq, trigger);
  1171. if (irq < legacy_pic->nr_legacy_irqs)
  1172. legacy_pic->mask(irq);
  1173. ioapic_write_entry(apic_id, pin, entry);
  1174. }
  1175. static struct {
  1176. DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
  1177. } mp_ioapic_routing[MAX_IO_APICS];
  1178. static void __init setup_IO_APIC_irqs(void)
  1179. {
  1180. int apic_id, pin, idx, irq, notcon = 0;
  1181. int node = cpu_to_node(0);
  1182. struct irq_cfg *cfg;
  1183. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1184. for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
  1185. for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
  1186. idx = find_irq_entry(apic_id, pin, mp_INT);
  1187. if (idx == -1) {
  1188. if (!notcon) {
  1189. notcon = 1;
  1190. apic_printk(APIC_VERBOSE,
  1191. KERN_DEBUG " %d-%d",
  1192. mp_ioapics[apic_id].apicid, pin);
  1193. } else
  1194. apic_printk(APIC_VERBOSE, " %d-%d",
  1195. mp_ioapics[apic_id].apicid, pin);
  1196. continue;
  1197. }
  1198. if (notcon) {
  1199. apic_printk(APIC_VERBOSE,
  1200. " (apicid-pin) not connected\n");
  1201. notcon = 0;
  1202. }
  1203. irq = pin_2_irq(idx, apic_id, pin);
  1204. if ((apic_id > 0) && (irq > 16))
  1205. continue;
  1206. /*
  1207. * Skip the timer IRQ if there's a quirk handler
  1208. * installed and if it returns 1:
  1209. */
  1210. if (apic->multi_timer_check &&
  1211. apic->multi_timer_check(apic_id, irq))
  1212. continue;
  1213. cfg = alloc_irq_and_cfg_at(irq, node);
  1214. if (!cfg)
  1215. continue;
  1216. add_pin_to_irq_node(cfg, node, apic_id, pin);
  1217. /*
  1218. * don't mark it in pin_programmed, so later acpi could
  1219. * set it correctly when irq < 16
  1220. */
  1221. setup_ioapic_irq(apic_id, pin, irq, cfg, irq_trigger(idx),
  1222. irq_polarity(idx));
  1223. }
  1224. if (notcon)
  1225. apic_printk(APIC_VERBOSE,
  1226. " (apicid-pin) not connected\n");
  1227. }
  1228. /*
  1229. * for the gsit that is not in first ioapic
  1230. * but could not use acpi_register_gsi()
  1231. * like some special sci in IBM x3330
  1232. */
  1233. void setup_IO_APIC_irq_extra(u32 gsi)
  1234. {
  1235. int apic_id = 0, pin, idx, irq, node = cpu_to_node(0);
  1236. struct irq_cfg *cfg;
  1237. /*
  1238. * Convert 'gsi' to 'ioapic.pin'.
  1239. */
  1240. apic_id = mp_find_ioapic(gsi);
  1241. if (apic_id < 0)
  1242. return;
  1243. pin = mp_find_ioapic_pin(apic_id, gsi);
  1244. idx = find_irq_entry(apic_id, pin, mp_INT);
  1245. if (idx == -1)
  1246. return;
  1247. irq = pin_2_irq(idx, apic_id, pin);
  1248. /* Only handle the non legacy irqs on secondary ioapics */
  1249. if (apic_id == 0 || irq < NR_IRQS_LEGACY)
  1250. return;
  1251. cfg = alloc_irq_and_cfg_at(irq, node);
  1252. if (!cfg)
  1253. return;
  1254. add_pin_to_irq_node(cfg, node, apic_id, pin);
  1255. if (test_bit(pin, mp_ioapic_routing[apic_id].pin_programmed)) {
  1256. pr_debug("Pin %d-%d already programmed\n",
  1257. mp_ioapics[apic_id].apicid, pin);
  1258. return;
  1259. }
  1260. set_bit(pin, mp_ioapic_routing[apic_id].pin_programmed);
  1261. setup_ioapic_irq(apic_id, pin, irq, cfg,
  1262. irq_trigger(idx), irq_polarity(idx));
  1263. }
  1264. /*
  1265. * Set up the timer pin, possibly with the 8259A-master behind.
  1266. */
  1267. static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
  1268. int vector)
  1269. {
  1270. struct IO_APIC_route_entry entry;
  1271. if (intr_remapping_enabled)
  1272. return;
  1273. memset(&entry, 0, sizeof(entry));
  1274. /*
  1275. * We use logical delivery to get the timer IRQ
  1276. * to the first CPU.
  1277. */
  1278. entry.dest_mode = apic->irq_dest_mode;
  1279. entry.mask = 0; /* don't mask IRQ for edge */
  1280. entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
  1281. entry.delivery_mode = apic->irq_delivery_mode;
  1282. entry.polarity = 0;
  1283. entry.trigger = 0;
  1284. entry.vector = vector;
  1285. /*
  1286. * The timer IRQ doesn't have to know that behind the
  1287. * scene we may have a 8259A-master in AEOI mode ...
  1288. */
  1289. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  1290. /*
  1291. * Add it to the IO-APIC irq-routing table:
  1292. */
  1293. ioapic_write_entry(apic_id, pin, entry);
  1294. }
  1295. __apicdebuginit(void) print_IO_APIC(void)
  1296. {
  1297. int apic, i;
  1298. union IO_APIC_reg_00 reg_00;
  1299. union IO_APIC_reg_01 reg_01;
  1300. union IO_APIC_reg_02 reg_02;
  1301. union IO_APIC_reg_03 reg_03;
  1302. unsigned long flags;
  1303. struct irq_cfg *cfg;
  1304. unsigned int irq;
  1305. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1306. for (i = 0; i < nr_ioapics; i++)
  1307. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1308. mp_ioapics[i].apicid, nr_ioapic_registers[i]);
  1309. /*
  1310. * We are a bit conservative about what we expect. We have to
  1311. * know about every hardware change ASAP.
  1312. */
  1313. printk(KERN_INFO "testing the IO APIC.......................\n");
  1314. for (apic = 0; apic < nr_ioapics; apic++) {
  1315. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1316. reg_00.raw = io_apic_read(apic, 0);
  1317. reg_01.raw = io_apic_read(apic, 1);
  1318. if (reg_01.bits.version >= 0x10)
  1319. reg_02.raw = io_apic_read(apic, 2);
  1320. if (reg_01.bits.version >= 0x20)
  1321. reg_03.raw = io_apic_read(apic, 3);
  1322. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1323. printk("\n");
  1324. printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
  1325. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1326. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1327. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1328. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1329. printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
  1330. printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
  1331. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1332. printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
  1333. /*
  1334. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1335. * but the value of reg_02 is read as the previous read register
  1336. * value, so ignore it if reg_02 == reg_01.
  1337. */
  1338. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1339. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1340. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1341. }
  1342. /*
  1343. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1344. * or reg_03, but the value of reg_0[23] is read as the previous read
  1345. * register value, so ignore it if reg_03 == reg_0[12].
  1346. */
  1347. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1348. reg_03.raw != reg_01.raw) {
  1349. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1350. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1351. }
  1352. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1353. printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
  1354. " Stat Dmod Deli Vect:\n");
  1355. for (i = 0; i <= reg_01.bits.entries; i++) {
  1356. struct IO_APIC_route_entry entry;
  1357. entry = ioapic_read_entry(apic, i);
  1358. printk(KERN_DEBUG " %02x %03X ",
  1359. i,
  1360. entry.dest
  1361. );
  1362. printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
  1363. entry.mask,
  1364. entry.trigger,
  1365. entry.irr,
  1366. entry.polarity,
  1367. entry.delivery_status,
  1368. entry.dest_mode,
  1369. entry.delivery_mode,
  1370. entry.vector
  1371. );
  1372. }
  1373. }
  1374. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1375. for_each_active_irq(irq) {
  1376. struct irq_pin_list *entry;
  1377. cfg = get_irq_chip_data(irq);
  1378. if (!cfg)
  1379. continue;
  1380. entry = cfg->irq_2_pin;
  1381. if (!entry)
  1382. continue;
  1383. printk(KERN_DEBUG "IRQ%d ", irq);
  1384. for_each_irq_pin(entry, cfg->irq_2_pin)
  1385. printk("-> %d:%d", entry->apic, entry->pin);
  1386. printk("\n");
  1387. }
  1388. printk(KERN_INFO ".................................... done.\n");
  1389. return;
  1390. }
  1391. __apicdebuginit(void) print_APIC_field(int base)
  1392. {
  1393. int i;
  1394. printk(KERN_DEBUG);
  1395. for (i = 0; i < 8; i++)
  1396. printk(KERN_CONT "%08x", apic_read(base + i*0x10));
  1397. printk(KERN_CONT "\n");
  1398. }
  1399. __apicdebuginit(void) print_local_APIC(void *dummy)
  1400. {
  1401. unsigned int i, v, ver, maxlvt;
  1402. u64 icr;
  1403. printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1404. smp_processor_id(), hard_smp_processor_id());
  1405. v = apic_read(APIC_ID);
  1406. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
  1407. v = apic_read(APIC_LVR);
  1408. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1409. ver = GET_APIC_VERSION(v);
  1410. maxlvt = lapic_get_maxlvt();
  1411. v = apic_read(APIC_TASKPRI);
  1412. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1413. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1414. if (!APIC_XAPIC(ver)) {
  1415. v = apic_read(APIC_ARBPRI);
  1416. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1417. v & APIC_ARBPRI_MASK);
  1418. }
  1419. v = apic_read(APIC_PROCPRI);
  1420. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1421. }
  1422. /*
  1423. * Remote read supported only in the 82489DX and local APIC for
  1424. * Pentium processors.
  1425. */
  1426. if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
  1427. v = apic_read(APIC_RRR);
  1428. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1429. }
  1430. v = apic_read(APIC_LDR);
  1431. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1432. if (!x2apic_enabled()) {
  1433. v = apic_read(APIC_DFR);
  1434. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1435. }
  1436. v = apic_read(APIC_SPIV);
  1437. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1438. printk(KERN_DEBUG "... APIC ISR field:\n");
  1439. print_APIC_field(APIC_ISR);
  1440. printk(KERN_DEBUG "... APIC TMR field:\n");
  1441. print_APIC_field(APIC_TMR);
  1442. printk(KERN_DEBUG "... APIC IRR field:\n");
  1443. print_APIC_field(APIC_IRR);
  1444. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1445. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1446. apic_write(APIC_ESR, 0);
  1447. v = apic_read(APIC_ESR);
  1448. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1449. }
  1450. icr = apic_icr_read();
  1451. printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
  1452. printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
  1453. v = apic_read(APIC_LVTT);
  1454. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1455. if (maxlvt > 3) { /* PC is LVT#4. */
  1456. v = apic_read(APIC_LVTPC);
  1457. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1458. }
  1459. v = apic_read(APIC_LVT0);
  1460. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1461. v = apic_read(APIC_LVT1);
  1462. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1463. if (maxlvt > 2) { /* ERR is LVT#3. */
  1464. v = apic_read(APIC_LVTERR);
  1465. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1466. }
  1467. v = apic_read(APIC_TMICT);
  1468. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1469. v = apic_read(APIC_TMCCT);
  1470. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1471. v = apic_read(APIC_TDCR);
  1472. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1473. if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
  1474. v = apic_read(APIC_EFEAT);
  1475. maxlvt = (v >> 16) & 0xff;
  1476. printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
  1477. v = apic_read(APIC_ECTRL);
  1478. printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
  1479. for (i = 0; i < maxlvt; i++) {
  1480. v = apic_read(APIC_EILVTn(i));
  1481. printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
  1482. }
  1483. }
  1484. printk("\n");
  1485. }
  1486. __apicdebuginit(void) print_local_APICs(int maxcpu)
  1487. {
  1488. int cpu;
  1489. if (!maxcpu)
  1490. return;
  1491. preempt_disable();
  1492. for_each_online_cpu(cpu) {
  1493. if (cpu >= maxcpu)
  1494. break;
  1495. smp_call_function_single(cpu, print_local_APIC, NULL, 1);
  1496. }
  1497. preempt_enable();
  1498. }
  1499. __apicdebuginit(void) print_PIC(void)
  1500. {
  1501. unsigned int v;
  1502. unsigned long flags;
  1503. if (!legacy_pic->nr_legacy_irqs)
  1504. return;
  1505. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1506. raw_spin_lock_irqsave(&i8259A_lock, flags);
  1507. v = inb(0xa1) << 8 | inb(0x21);
  1508. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1509. v = inb(0xa0) << 8 | inb(0x20);
  1510. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1511. outb(0x0b,0xa0);
  1512. outb(0x0b,0x20);
  1513. v = inb(0xa0) << 8 | inb(0x20);
  1514. outb(0x0a,0xa0);
  1515. outb(0x0a,0x20);
  1516. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  1517. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1518. v = inb(0x4d1) << 8 | inb(0x4d0);
  1519. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1520. }
  1521. static int __initdata show_lapic = 1;
  1522. static __init int setup_show_lapic(char *arg)
  1523. {
  1524. int num = -1;
  1525. if (strcmp(arg, "all") == 0) {
  1526. show_lapic = CONFIG_NR_CPUS;
  1527. } else {
  1528. get_option(&arg, &num);
  1529. if (num >= 0)
  1530. show_lapic = num;
  1531. }
  1532. return 1;
  1533. }
  1534. __setup("show_lapic=", setup_show_lapic);
  1535. __apicdebuginit(int) print_ICs(void)
  1536. {
  1537. if (apic_verbosity == APIC_QUIET)
  1538. return 0;
  1539. print_PIC();
  1540. /* don't print out if apic is not there */
  1541. if (!cpu_has_apic && !apic_from_smp_config())
  1542. return 0;
  1543. print_local_APICs(show_lapic);
  1544. print_IO_APIC();
  1545. return 0;
  1546. }
  1547. fs_initcall(print_ICs);
  1548. /* Where if anywhere is the i8259 connect in external int mode */
  1549. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  1550. void __init enable_IO_APIC(void)
  1551. {
  1552. int i8259_apic, i8259_pin;
  1553. int apic;
  1554. if (!legacy_pic->nr_legacy_irqs)
  1555. return;
  1556. for(apic = 0; apic < nr_ioapics; apic++) {
  1557. int pin;
  1558. /* See if any of the pins is in ExtINT mode */
  1559. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1560. struct IO_APIC_route_entry entry;
  1561. entry = ioapic_read_entry(apic, pin);
  1562. /* If the interrupt line is enabled and in ExtInt mode
  1563. * I have found the pin where the i8259 is connected.
  1564. */
  1565. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1566. ioapic_i8259.apic = apic;
  1567. ioapic_i8259.pin = pin;
  1568. goto found_i8259;
  1569. }
  1570. }
  1571. }
  1572. found_i8259:
  1573. /* Look to see what if the MP table has reported the ExtINT */
  1574. /* If we could not find the appropriate pin by looking at the ioapic
  1575. * the i8259 probably is not connected the ioapic but give the
  1576. * mptable a chance anyway.
  1577. */
  1578. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1579. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1580. /* Trust the MP table if nothing is setup in the hardware */
  1581. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1582. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1583. ioapic_i8259.pin = i8259_pin;
  1584. ioapic_i8259.apic = i8259_apic;
  1585. }
  1586. /* Complain if the MP table and the hardware disagree */
  1587. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1588. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1589. {
  1590. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1591. }
  1592. /*
  1593. * Do not trust the IO-APIC being empty at bootup
  1594. */
  1595. clear_IO_APIC();
  1596. }
  1597. /*
  1598. * Not an __init, needed by the reboot code
  1599. */
  1600. void disable_IO_APIC(void)
  1601. {
  1602. /*
  1603. * Clear the IO-APIC before rebooting:
  1604. */
  1605. clear_IO_APIC();
  1606. if (!legacy_pic->nr_legacy_irqs)
  1607. return;
  1608. /*
  1609. * If the i8259 is routed through an IOAPIC
  1610. * Put that IOAPIC in virtual wire mode
  1611. * so legacy interrupts can be delivered.
  1612. *
  1613. * With interrupt-remapping, for now we will use virtual wire A mode,
  1614. * as virtual wire B is little complex (need to configure both
  1615. * IOAPIC RTE aswell as interrupt-remapping table entry).
  1616. * As this gets called during crash dump, keep this simple for now.
  1617. */
  1618. if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
  1619. struct IO_APIC_route_entry entry;
  1620. memset(&entry, 0, sizeof(entry));
  1621. entry.mask = 0; /* Enabled */
  1622. entry.trigger = 0; /* Edge */
  1623. entry.irr = 0;
  1624. entry.polarity = 0; /* High */
  1625. entry.delivery_status = 0;
  1626. entry.dest_mode = 0; /* Physical */
  1627. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1628. entry.vector = 0;
  1629. entry.dest = read_apic_id();
  1630. /*
  1631. * Add it to the IO-APIC irq-routing table:
  1632. */
  1633. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1634. }
  1635. /*
  1636. * Use virtual wire A mode when interrupt remapping is enabled.
  1637. */
  1638. if (cpu_has_apic || apic_from_smp_config())
  1639. disconnect_bsp_APIC(!intr_remapping_enabled &&
  1640. ioapic_i8259.pin != -1);
  1641. }
  1642. #ifdef CONFIG_X86_32
  1643. /*
  1644. * function to set the IO-APIC physical IDs based on the
  1645. * values stored in the MPC table.
  1646. *
  1647. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1648. */
  1649. void __init setup_ioapic_ids_from_mpc_nocheck(void)
  1650. {
  1651. union IO_APIC_reg_00 reg_00;
  1652. physid_mask_t phys_id_present_map;
  1653. int apic_id;
  1654. int i;
  1655. unsigned char old_id;
  1656. unsigned long flags;
  1657. /*
  1658. * This is broken; anything with a real cpu count has to
  1659. * circumvent this idiocy regardless.
  1660. */
  1661. apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
  1662. /*
  1663. * Set the IOAPIC ID to the value stored in the MPC table.
  1664. */
  1665. for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
  1666. /* Read the register 0 value */
  1667. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1668. reg_00.raw = io_apic_read(apic_id, 0);
  1669. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1670. old_id = mp_ioapics[apic_id].apicid;
  1671. if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
  1672. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1673. apic_id, mp_ioapics[apic_id].apicid);
  1674. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1675. reg_00.bits.ID);
  1676. mp_ioapics[apic_id].apicid = reg_00.bits.ID;
  1677. }
  1678. /*
  1679. * Sanity check, is the ID really free? Every APIC in a
  1680. * system must have a unique ID or we get lots of nice
  1681. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1682. */
  1683. if (apic->check_apicid_used(&phys_id_present_map,
  1684. mp_ioapics[apic_id].apicid)) {
  1685. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1686. apic_id, mp_ioapics[apic_id].apicid);
  1687. for (i = 0; i < get_physical_broadcast(); i++)
  1688. if (!physid_isset(i, phys_id_present_map))
  1689. break;
  1690. if (i >= get_physical_broadcast())
  1691. panic("Max APIC ID exceeded!\n");
  1692. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1693. i);
  1694. physid_set(i, phys_id_present_map);
  1695. mp_ioapics[apic_id].apicid = i;
  1696. } else {
  1697. physid_mask_t tmp;
  1698. apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
  1699. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1700. "phys_id_present_map\n",
  1701. mp_ioapics[apic_id].apicid);
  1702. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1703. }
  1704. /*
  1705. * We need to adjust the IRQ routing table
  1706. * if the ID changed.
  1707. */
  1708. if (old_id != mp_ioapics[apic_id].apicid)
  1709. for (i = 0; i < mp_irq_entries; i++)
  1710. if (mp_irqs[i].dstapic == old_id)
  1711. mp_irqs[i].dstapic
  1712. = mp_ioapics[apic_id].apicid;
  1713. /*
  1714. * Update the ID register according to the right value
  1715. * from the MPC table if they are different.
  1716. */
  1717. if (mp_ioapics[apic_id].apicid == reg_00.bits.ID)
  1718. continue;
  1719. apic_printk(APIC_VERBOSE, KERN_INFO
  1720. "...changing IO-APIC physical APIC ID to %d ...",
  1721. mp_ioapics[apic_id].apicid);
  1722. reg_00.bits.ID = mp_ioapics[apic_id].apicid;
  1723. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1724. io_apic_write(apic_id, 0, reg_00.raw);
  1725. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1726. /*
  1727. * Sanity check
  1728. */
  1729. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1730. reg_00.raw = io_apic_read(apic_id, 0);
  1731. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1732. if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
  1733. printk("could not set ID!\n");
  1734. else
  1735. apic_printk(APIC_VERBOSE, " ok.\n");
  1736. }
  1737. }
  1738. void __init setup_ioapic_ids_from_mpc(void)
  1739. {
  1740. if (acpi_ioapic)
  1741. return;
  1742. /*
  1743. * Don't check I/O APIC IDs for xAPIC systems. They have
  1744. * no meaning without the serial APIC bus.
  1745. */
  1746. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1747. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1748. return;
  1749. setup_ioapic_ids_from_mpc_nocheck();
  1750. }
  1751. #endif
  1752. int no_timer_check __initdata;
  1753. static int __init notimercheck(char *s)
  1754. {
  1755. no_timer_check = 1;
  1756. return 1;
  1757. }
  1758. __setup("no_timer_check", notimercheck);
  1759. /*
  1760. * There is a nasty bug in some older SMP boards, their mptable lies
  1761. * about the timer IRQ. We do the following to work around the situation:
  1762. *
  1763. * - timer IRQ defaults to IO-APIC IRQ
  1764. * - if this function detects that timer IRQs are defunct, then we fall
  1765. * back to ISA timer IRQs
  1766. */
  1767. static int __init timer_irq_works(void)
  1768. {
  1769. unsigned long t1 = jiffies;
  1770. unsigned long flags;
  1771. if (no_timer_check)
  1772. return 1;
  1773. local_save_flags(flags);
  1774. local_irq_enable();
  1775. /* Let ten ticks pass... */
  1776. mdelay((10 * 1000) / HZ);
  1777. local_irq_restore(flags);
  1778. /*
  1779. * Expect a few ticks at least, to be sure some possible
  1780. * glue logic does not lock up after one or two first
  1781. * ticks in a non-ExtINT mode. Also the local APIC
  1782. * might have cached one ExtINT interrupt. Finally, at
  1783. * least one tick may be lost due to delays.
  1784. */
  1785. /* jiffies wrap? */
  1786. if (time_after(jiffies, t1 + 4))
  1787. return 1;
  1788. return 0;
  1789. }
  1790. /*
  1791. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1792. * number of pending IRQ events unhandled. These cases are very rare,
  1793. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1794. * better to do it this way as thus we do not have to be aware of
  1795. * 'pending' interrupts in the IRQ path, except at this point.
  1796. */
  1797. /*
  1798. * Edge triggered needs to resend any interrupt
  1799. * that was delayed but this is now handled in the device
  1800. * independent code.
  1801. */
  1802. /*
  1803. * Starting up a edge-triggered IO-APIC interrupt is
  1804. * nasty - we need to make sure that we get the edge.
  1805. * If it is already asserted for some reason, we need
  1806. * return 1 to indicate that is was pending.
  1807. *
  1808. * This is not complete - we should be able to fake
  1809. * an edge even if it isn't on the 8259A...
  1810. */
  1811. static unsigned int startup_ioapic_irq(struct irq_data *data)
  1812. {
  1813. int was_pending = 0, irq = data->irq;
  1814. unsigned long flags;
  1815. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1816. if (irq < legacy_pic->nr_legacy_irqs) {
  1817. legacy_pic->mask(irq);
  1818. if (legacy_pic->irq_pending(irq))
  1819. was_pending = 1;
  1820. }
  1821. __unmask_ioapic(data->chip_data);
  1822. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1823. return was_pending;
  1824. }
  1825. static int ioapic_retrigger_irq(struct irq_data *data)
  1826. {
  1827. struct irq_cfg *cfg = data->chip_data;
  1828. unsigned long flags;
  1829. raw_spin_lock_irqsave(&vector_lock, flags);
  1830. apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
  1831. raw_spin_unlock_irqrestore(&vector_lock, flags);
  1832. return 1;
  1833. }
  1834. /*
  1835. * Level and edge triggered IO-APIC interrupts need different handling,
  1836. * so we use two separate IRQ descriptors. Edge triggered IRQs can be
  1837. * handled with the level-triggered descriptor, but that one has slightly
  1838. * more overhead. Level-triggered interrupts cannot be handled with the
  1839. * edge-triggered handler, without risking IRQ storms and other ugly
  1840. * races.
  1841. */
  1842. #ifdef CONFIG_SMP
  1843. void send_cleanup_vector(struct irq_cfg *cfg)
  1844. {
  1845. cpumask_var_t cleanup_mask;
  1846. if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
  1847. unsigned int i;
  1848. for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
  1849. apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
  1850. } else {
  1851. cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
  1852. apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  1853. free_cpumask_var(cleanup_mask);
  1854. }
  1855. cfg->move_in_progress = 0;
  1856. }
  1857. static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
  1858. {
  1859. int apic, pin;
  1860. struct irq_pin_list *entry;
  1861. u8 vector = cfg->vector;
  1862. for_each_irq_pin(entry, cfg->irq_2_pin) {
  1863. unsigned int reg;
  1864. apic = entry->apic;
  1865. pin = entry->pin;
  1866. /*
  1867. * With interrupt-remapping, destination information comes
  1868. * from interrupt-remapping table entry.
  1869. */
  1870. if (!irq_remapped(cfg))
  1871. io_apic_write(apic, 0x11 + pin*2, dest);
  1872. reg = io_apic_read(apic, 0x10 + pin*2);
  1873. reg &= ~IO_APIC_REDIR_VECTOR_MASK;
  1874. reg |= vector;
  1875. io_apic_modify(apic, 0x10 + pin*2, reg);
  1876. }
  1877. }
  1878. /*
  1879. * Either sets data->affinity to a valid value, and returns
  1880. * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
  1881. * leaves data->affinity untouched.
  1882. */
  1883. int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1884. unsigned int *dest_id)
  1885. {
  1886. struct irq_cfg *cfg = data->chip_data;
  1887. if (!cpumask_intersects(mask, cpu_online_mask))
  1888. return -1;
  1889. if (assign_irq_vector(data->irq, data->chip_data, mask))
  1890. return -1;
  1891. cpumask_copy(data->affinity, mask);
  1892. *dest_id = apic->cpu_mask_to_apicid_and(mask, cfg->domain);
  1893. return 0;
  1894. }
  1895. static int
  1896. ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1897. bool force)
  1898. {
  1899. unsigned int dest, irq = data->irq;
  1900. unsigned long flags;
  1901. int ret;
  1902. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1903. ret = __ioapic_set_affinity(data, mask, &dest);
  1904. if (!ret) {
  1905. /* Only the high 8 bits are valid. */
  1906. dest = SET_APIC_LOGICAL_ID(dest);
  1907. __target_IO_APIC_irq(irq, dest, data->chip_data);
  1908. }
  1909. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1910. return ret;
  1911. }
  1912. #ifdef CONFIG_INTR_REMAP
  1913. /*
  1914. * Migrate the IO-APIC irq in the presence of intr-remapping.
  1915. *
  1916. * For both level and edge triggered, irq migration is a simple atomic
  1917. * update(of vector and cpu destination) of IRTE and flush the hardware cache.
  1918. *
  1919. * For level triggered, we eliminate the io-apic RTE modification (with the
  1920. * updated vector information), by using a virtual vector (io-apic pin number).
  1921. * Real vector that is used for interrupting cpu will be coming from
  1922. * the interrupt-remapping table entry.
  1923. */
  1924. static int
  1925. ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1926. bool force)
  1927. {
  1928. struct irq_cfg *cfg = data->chip_data;
  1929. unsigned int dest, irq = data->irq;
  1930. struct irte irte;
  1931. if (!cpumask_intersects(mask, cpu_online_mask))
  1932. return -EINVAL;
  1933. if (get_irte(irq, &irte))
  1934. return -EBUSY;
  1935. if (assign_irq_vector(irq, cfg, mask))
  1936. return -EBUSY;
  1937. dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
  1938. irte.vector = cfg->vector;
  1939. irte.dest_id = IRTE_DEST(dest);
  1940. /*
  1941. * Modified the IRTE and flushes the Interrupt entry cache.
  1942. */
  1943. modify_irte(irq, &irte);
  1944. if (cfg->move_in_progress)
  1945. send_cleanup_vector(cfg);
  1946. cpumask_copy(data->affinity, mask);
  1947. return 0;
  1948. }
  1949. #else
  1950. static inline int
  1951. ir_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1952. bool force)
  1953. {
  1954. return 0;
  1955. }
  1956. #endif
  1957. asmlinkage void smp_irq_move_cleanup_interrupt(void)
  1958. {
  1959. unsigned vector, me;
  1960. ack_APIC_irq();
  1961. exit_idle();
  1962. irq_enter();
  1963. me = smp_processor_id();
  1964. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  1965. unsigned int irq;
  1966. unsigned int irr;
  1967. struct irq_desc *desc;
  1968. struct irq_cfg *cfg;
  1969. irq = __this_cpu_read(vector_irq[vector]);
  1970. if (irq == -1)
  1971. continue;
  1972. desc = irq_to_desc(irq);
  1973. if (!desc)
  1974. continue;
  1975. cfg = irq_cfg(irq);
  1976. raw_spin_lock(&desc->lock);
  1977. /*
  1978. * Check if the irq migration is in progress. If so, we
  1979. * haven't received the cleanup request yet for this irq.
  1980. */
  1981. if (cfg->move_in_progress)
  1982. goto unlock;
  1983. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  1984. goto unlock;
  1985. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  1986. /*
  1987. * Check if the vector that needs to be cleanedup is
  1988. * registered at the cpu's IRR. If so, then this is not
  1989. * the best time to clean it up. Lets clean it up in the
  1990. * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
  1991. * to myself.
  1992. */
  1993. if (irr & (1 << (vector % 32))) {
  1994. apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
  1995. goto unlock;
  1996. }
  1997. __this_cpu_write(vector_irq[vector], -1);
  1998. unlock:
  1999. raw_spin_unlock(&desc->lock);
  2000. }
  2001. irq_exit();
  2002. }
  2003. static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
  2004. {
  2005. unsigned me;
  2006. if (likely(!cfg->move_in_progress))
  2007. return;
  2008. me = smp_processor_id();
  2009. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  2010. send_cleanup_vector(cfg);
  2011. }
  2012. static void irq_complete_move(struct irq_cfg *cfg)
  2013. {
  2014. __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
  2015. }
  2016. void irq_force_complete_move(int irq)
  2017. {
  2018. struct irq_cfg *cfg = get_irq_chip_data(irq);
  2019. if (!cfg)
  2020. return;
  2021. __irq_complete_move(cfg, cfg->vector);
  2022. }
  2023. #else
  2024. static inline void irq_complete_move(struct irq_cfg *cfg) { }
  2025. #endif
  2026. static void ack_apic_edge(struct irq_data *data)
  2027. {
  2028. irq_complete_move(data->chip_data);
  2029. move_native_irq(data->irq);
  2030. ack_APIC_irq();
  2031. }
  2032. atomic_t irq_mis_count;
  2033. /*
  2034. * IO-APIC versions below 0x20 don't support EOI register.
  2035. * For the record, here is the information about various versions:
  2036. * 0Xh 82489DX
  2037. * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
  2038. * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
  2039. * 30h-FFh Reserved
  2040. *
  2041. * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
  2042. * version as 0x2. This is an error with documentation and these ICH chips
  2043. * use io-apic's of version 0x20.
  2044. *
  2045. * For IO-APIC's with EOI register, we use that to do an explicit EOI.
  2046. * Otherwise, we simulate the EOI message manually by changing the trigger
  2047. * mode to edge and then back to level, with RTE being masked during this.
  2048. */
  2049. static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
  2050. {
  2051. struct irq_pin_list *entry;
  2052. unsigned long flags;
  2053. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2054. for_each_irq_pin(entry, cfg->irq_2_pin) {
  2055. if (mp_ioapics[entry->apic].apicver >= 0x20) {
  2056. /*
  2057. * Intr-remapping uses pin number as the virtual vector
  2058. * in the RTE. Actual vector is programmed in
  2059. * intr-remapping table entry. Hence for the io-apic
  2060. * EOI we use the pin number.
  2061. */
  2062. if (irq_remapped(cfg))
  2063. io_apic_eoi(entry->apic, entry->pin);
  2064. else
  2065. io_apic_eoi(entry->apic, cfg->vector);
  2066. } else {
  2067. __mask_and_edge_IO_APIC_irq(entry);
  2068. __unmask_and_level_IO_APIC_irq(entry);
  2069. }
  2070. }
  2071. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2072. }
  2073. static void ack_apic_level(struct irq_data *data)
  2074. {
  2075. struct irq_cfg *cfg = data->chip_data;
  2076. int i, do_unmask_irq = 0, irq = data->irq;
  2077. unsigned long v;
  2078. irq_complete_move(cfg);
  2079. #ifdef CONFIG_GENERIC_PENDING_IRQ
  2080. /* If we are moving the irq we need to mask it */
  2081. if (unlikely(irq_to_desc(irq)->status & IRQ_MOVE_PENDING)) {
  2082. do_unmask_irq = 1;
  2083. mask_ioapic(cfg);
  2084. }
  2085. #endif
  2086. /*
  2087. * It appears there is an erratum which affects at least version 0x11
  2088. * of I/O APIC (that's the 82093AA and cores integrated into various
  2089. * chipsets). Under certain conditions a level-triggered interrupt is
  2090. * erroneously delivered as edge-triggered one but the respective IRR
  2091. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  2092. * message but it will never arrive and further interrupts are blocked
  2093. * from the source. The exact reason is so far unknown, but the
  2094. * phenomenon was observed when two consecutive interrupt requests
  2095. * from a given source get delivered to the same CPU and the source is
  2096. * temporarily disabled in between.
  2097. *
  2098. * A workaround is to simulate an EOI message manually. We achieve it
  2099. * by setting the trigger mode to edge and then to level when the edge
  2100. * trigger mode gets detected in the TMR of a local APIC for a
  2101. * level-triggered interrupt. We mask the source for the time of the
  2102. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  2103. * The idea is from Manfred Spraul. --macro
  2104. *
  2105. * Also in the case when cpu goes offline, fixup_irqs() will forward
  2106. * any unhandled interrupt on the offlined cpu to the new cpu
  2107. * destination that is handling the corresponding interrupt. This
  2108. * interrupt forwarding is done via IPI's. Hence, in this case also
  2109. * level-triggered io-apic interrupt will be seen as an edge
  2110. * interrupt in the IRR. And we can't rely on the cpu's EOI
  2111. * to be broadcasted to the IO-APIC's which will clear the remoteIRR
  2112. * corresponding to the level-triggered interrupt. Hence on IO-APIC's
  2113. * supporting EOI register, we do an explicit EOI to clear the
  2114. * remote IRR and on IO-APIC's which don't have an EOI register,
  2115. * we use the above logic (mask+edge followed by unmask+level) from
  2116. * Manfred Spraul to clear the remote IRR.
  2117. */
  2118. i = cfg->vector;
  2119. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  2120. /*
  2121. * We must acknowledge the irq before we move it or the acknowledge will
  2122. * not propagate properly.
  2123. */
  2124. ack_APIC_irq();
  2125. /*
  2126. * Tail end of clearing remote IRR bit (either by delivering the EOI
  2127. * message via io-apic EOI register write or simulating it using
  2128. * mask+edge followed by unnask+level logic) manually when the
  2129. * level triggered interrupt is seen as the edge triggered interrupt
  2130. * at the cpu.
  2131. */
  2132. if (!(v & (1 << (i & 0x1f)))) {
  2133. atomic_inc(&irq_mis_count);
  2134. eoi_ioapic_irq(irq, cfg);
  2135. }
  2136. /* Now we can move and renable the irq */
  2137. if (unlikely(do_unmask_irq)) {
  2138. /* Only migrate the irq if the ack has been received.
  2139. *
  2140. * On rare occasions the broadcast level triggered ack gets
  2141. * delayed going to ioapics, and if we reprogram the
  2142. * vector while Remote IRR is still set the irq will never
  2143. * fire again.
  2144. *
  2145. * To prevent this scenario we read the Remote IRR bit
  2146. * of the ioapic. This has two effects.
  2147. * - On any sane system the read of the ioapic will
  2148. * flush writes (and acks) going to the ioapic from
  2149. * this cpu.
  2150. * - We get to see if the ACK has actually been delivered.
  2151. *
  2152. * Based on failed experiments of reprogramming the
  2153. * ioapic entry from outside of irq context starting
  2154. * with masking the ioapic entry and then polling until
  2155. * Remote IRR was clear before reprogramming the
  2156. * ioapic I don't trust the Remote IRR bit to be
  2157. * completey accurate.
  2158. *
  2159. * However there appears to be no other way to plug
  2160. * this race, so if the Remote IRR bit is not
  2161. * accurate and is causing problems then it is a hardware bug
  2162. * and you can go talk to the chipset vendor about it.
  2163. */
  2164. if (!io_apic_level_ack_pending(cfg))
  2165. move_masked_irq(irq);
  2166. unmask_ioapic(cfg);
  2167. }
  2168. }
  2169. #ifdef CONFIG_INTR_REMAP
  2170. static void ir_ack_apic_edge(struct irq_data *data)
  2171. {
  2172. ack_APIC_irq();
  2173. }
  2174. static void ir_ack_apic_level(struct irq_data *data)
  2175. {
  2176. ack_APIC_irq();
  2177. eoi_ioapic_irq(data->irq, data->chip_data);
  2178. }
  2179. #endif /* CONFIG_INTR_REMAP */
  2180. static struct irq_chip ioapic_chip __read_mostly = {
  2181. .name = "IO-APIC",
  2182. .irq_startup = startup_ioapic_irq,
  2183. .irq_mask = mask_ioapic_irq,
  2184. .irq_unmask = unmask_ioapic_irq,
  2185. .irq_ack = ack_apic_edge,
  2186. .irq_eoi = ack_apic_level,
  2187. #ifdef CONFIG_SMP
  2188. .irq_set_affinity = ioapic_set_affinity,
  2189. #endif
  2190. .irq_retrigger = ioapic_retrigger_irq,
  2191. };
  2192. static struct irq_chip ir_ioapic_chip __read_mostly = {
  2193. .name = "IR-IO-APIC",
  2194. .irq_startup = startup_ioapic_irq,
  2195. .irq_mask = mask_ioapic_irq,
  2196. .irq_unmask = unmask_ioapic_irq,
  2197. #ifdef CONFIG_INTR_REMAP
  2198. .irq_ack = ir_ack_apic_edge,
  2199. .irq_eoi = ir_ack_apic_level,
  2200. #ifdef CONFIG_SMP
  2201. .irq_set_affinity = ir_ioapic_set_affinity,
  2202. #endif
  2203. #endif
  2204. .irq_retrigger = ioapic_retrigger_irq,
  2205. };
  2206. static inline void init_IO_APIC_traps(void)
  2207. {
  2208. struct irq_cfg *cfg;
  2209. unsigned int irq;
  2210. /*
  2211. * NOTE! The local APIC isn't very good at handling
  2212. * multiple interrupts at the same interrupt level.
  2213. * As the interrupt level is determined by taking the
  2214. * vector number and shifting that right by 4, we
  2215. * want to spread these out a bit so that they don't
  2216. * all fall in the same interrupt level.
  2217. *
  2218. * Also, we've got to be careful not to trash gate
  2219. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  2220. */
  2221. for_each_active_irq(irq) {
  2222. cfg = get_irq_chip_data(irq);
  2223. if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
  2224. /*
  2225. * Hmm.. We don't have an entry for this,
  2226. * so default to an old-fashioned 8259
  2227. * interrupt if we can..
  2228. */
  2229. if (irq < legacy_pic->nr_legacy_irqs)
  2230. legacy_pic->make_irq(irq);
  2231. else
  2232. /* Strange. Oh, well.. */
  2233. set_irq_chip(irq, &no_irq_chip);
  2234. }
  2235. }
  2236. }
  2237. /*
  2238. * The local APIC irq-chip implementation:
  2239. */
  2240. static void mask_lapic_irq(struct irq_data *data)
  2241. {
  2242. unsigned long v;
  2243. v = apic_read(APIC_LVT0);
  2244. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  2245. }
  2246. static void unmask_lapic_irq(struct irq_data *data)
  2247. {
  2248. unsigned long v;
  2249. v = apic_read(APIC_LVT0);
  2250. apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
  2251. }
  2252. static void ack_lapic_irq(struct irq_data *data)
  2253. {
  2254. ack_APIC_irq();
  2255. }
  2256. static struct irq_chip lapic_chip __read_mostly = {
  2257. .name = "local-APIC",
  2258. .irq_mask = mask_lapic_irq,
  2259. .irq_unmask = unmask_lapic_irq,
  2260. .irq_ack = ack_lapic_irq,
  2261. };
  2262. static void lapic_register_intr(int irq)
  2263. {
  2264. irq_clear_status_flags(irq, IRQ_LEVEL);
  2265. set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
  2266. "edge");
  2267. }
  2268. /*
  2269. * This looks a bit hackish but it's about the only one way of sending
  2270. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  2271. * not support the ExtINT mode, unfortunately. We need to send these
  2272. * cycles as some i82489DX-based boards have glue logic that keeps the
  2273. * 8259A interrupt line asserted until INTA. --macro
  2274. */
  2275. static inline void __init unlock_ExtINT_logic(void)
  2276. {
  2277. int apic, pin, i;
  2278. struct IO_APIC_route_entry entry0, entry1;
  2279. unsigned char save_control, save_freq_select;
  2280. pin = find_isa_irq_pin(8, mp_INT);
  2281. if (pin == -1) {
  2282. WARN_ON_ONCE(1);
  2283. return;
  2284. }
  2285. apic = find_isa_irq_apic(8, mp_INT);
  2286. if (apic == -1) {
  2287. WARN_ON_ONCE(1);
  2288. return;
  2289. }
  2290. entry0 = ioapic_read_entry(apic, pin);
  2291. clear_IO_APIC_pin(apic, pin);
  2292. memset(&entry1, 0, sizeof(entry1));
  2293. entry1.dest_mode = 0; /* physical delivery */
  2294. entry1.mask = 0; /* unmask IRQ now */
  2295. entry1.dest = hard_smp_processor_id();
  2296. entry1.delivery_mode = dest_ExtINT;
  2297. entry1.polarity = entry0.polarity;
  2298. entry1.trigger = 0;
  2299. entry1.vector = 0;
  2300. ioapic_write_entry(apic, pin, entry1);
  2301. save_control = CMOS_READ(RTC_CONTROL);
  2302. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  2303. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  2304. RTC_FREQ_SELECT);
  2305. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  2306. i = 100;
  2307. while (i-- > 0) {
  2308. mdelay(10);
  2309. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  2310. i -= 10;
  2311. }
  2312. CMOS_WRITE(save_control, RTC_CONTROL);
  2313. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  2314. clear_IO_APIC_pin(apic, pin);
  2315. ioapic_write_entry(apic, pin, entry0);
  2316. }
  2317. static int disable_timer_pin_1 __initdata;
  2318. /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
  2319. static int __init disable_timer_pin_setup(char *arg)
  2320. {
  2321. disable_timer_pin_1 = 1;
  2322. return 0;
  2323. }
  2324. early_param("disable_timer_pin_1", disable_timer_pin_setup);
  2325. int timer_through_8259 __initdata;
  2326. /*
  2327. * This code may look a bit paranoid, but it's supposed to cooperate with
  2328. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  2329. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  2330. * fanatically on his truly buggy board.
  2331. *
  2332. * FIXME: really need to revamp this for all platforms.
  2333. */
  2334. static inline void __init check_timer(void)
  2335. {
  2336. struct irq_cfg *cfg = get_irq_chip_data(0);
  2337. int node = cpu_to_node(0);
  2338. int apic1, pin1, apic2, pin2;
  2339. unsigned long flags;
  2340. int no_pin1 = 0;
  2341. local_irq_save(flags);
  2342. /*
  2343. * get/set the timer IRQ vector:
  2344. */
  2345. legacy_pic->mask(0);
  2346. assign_irq_vector(0, cfg, apic->target_cpus());
  2347. /*
  2348. * As IRQ0 is to be enabled in the 8259A, the virtual
  2349. * wire has to be disabled in the local APIC. Also
  2350. * timer interrupts need to be acknowledged manually in
  2351. * the 8259A for the i82489DX when using the NMI
  2352. * watchdog as that APIC treats NMIs as level-triggered.
  2353. * The AEOI mode will finish them in the 8259A
  2354. * automatically.
  2355. */
  2356. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  2357. legacy_pic->init(1);
  2358. pin1 = find_isa_irq_pin(0, mp_INT);
  2359. apic1 = find_isa_irq_apic(0, mp_INT);
  2360. pin2 = ioapic_i8259.pin;
  2361. apic2 = ioapic_i8259.apic;
  2362. apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
  2363. "apic1=%d pin1=%d apic2=%d pin2=%d\n",
  2364. cfg->vector, apic1, pin1, apic2, pin2);
  2365. /*
  2366. * Some BIOS writers are clueless and report the ExtINTA
  2367. * I/O APIC input from the cascaded 8259A as the timer
  2368. * interrupt input. So just in case, if only one pin
  2369. * was found above, try it both directly and through the
  2370. * 8259A.
  2371. */
  2372. if (pin1 == -1) {
  2373. if (intr_remapping_enabled)
  2374. panic("BIOS bug: timer not connected to IO-APIC");
  2375. pin1 = pin2;
  2376. apic1 = apic2;
  2377. no_pin1 = 1;
  2378. } else if (pin2 == -1) {
  2379. pin2 = pin1;
  2380. apic2 = apic1;
  2381. }
  2382. if (pin1 != -1) {
  2383. /*
  2384. * Ok, does IRQ0 through the IOAPIC work?
  2385. */
  2386. if (no_pin1) {
  2387. add_pin_to_irq_node(cfg, node, apic1, pin1);
  2388. setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
  2389. } else {
  2390. /* for edge trigger, setup_ioapic_irq already
  2391. * leave it unmasked.
  2392. * so only need to unmask if it is level-trigger
  2393. * do we really have level trigger timer?
  2394. */
  2395. int idx;
  2396. idx = find_irq_entry(apic1, pin1, mp_INT);
  2397. if (idx != -1 && irq_trigger(idx))
  2398. unmask_ioapic(cfg);
  2399. }
  2400. if (timer_irq_works()) {
  2401. if (disable_timer_pin_1 > 0)
  2402. clear_IO_APIC_pin(0, pin1);
  2403. goto out;
  2404. }
  2405. if (intr_remapping_enabled)
  2406. panic("timer doesn't work through Interrupt-remapped IO-APIC");
  2407. local_irq_disable();
  2408. clear_IO_APIC_pin(apic1, pin1);
  2409. if (!no_pin1)
  2410. apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
  2411. "8254 timer not connected to IO-APIC\n");
  2412. apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
  2413. "(IRQ0) through the 8259A ...\n");
  2414. apic_printk(APIC_QUIET, KERN_INFO
  2415. "..... (found apic %d pin %d) ...\n", apic2, pin2);
  2416. /*
  2417. * legacy devices should be connected to IO APIC #0
  2418. */
  2419. replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
  2420. setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
  2421. legacy_pic->unmask(0);
  2422. if (timer_irq_works()) {
  2423. apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
  2424. timer_through_8259 = 1;
  2425. goto out;
  2426. }
  2427. /*
  2428. * Cleanup, just in case ...
  2429. */
  2430. local_irq_disable();
  2431. legacy_pic->mask(0);
  2432. clear_IO_APIC_pin(apic2, pin2);
  2433. apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
  2434. }
  2435. apic_printk(APIC_QUIET, KERN_INFO
  2436. "...trying to set up timer as Virtual Wire IRQ...\n");
  2437. lapic_register_intr(0);
  2438. apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
  2439. legacy_pic->unmask(0);
  2440. if (timer_irq_works()) {
  2441. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2442. goto out;
  2443. }
  2444. local_irq_disable();
  2445. legacy_pic->mask(0);
  2446. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
  2447. apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
  2448. apic_printk(APIC_QUIET, KERN_INFO
  2449. "...trying to set up timer as ExtINT IRQ...\n");
  2450. legacy_pic->init(0);
  2451. legacy_pic->make_irq(0);
  2452. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  2453. unlock_ExtINT_logic();
  2454. if (timer_irq_works()) {
  2455. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2456. goto out;
  2457. }
  2458. local_irq_disable();
  2459. apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
  2460. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  2461. "report. Then try booting with the 'noapic' option.\n");
  2462. out:
  2463. local_irq_restore(flags);
  2464. }
  2465. /*
  2466. * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
  2467. * to devices. However there may be an I/O APIC pin available for
  2468. * this interrupt regardless. The pin may be left unconnected, but
  2469. * typically it will be reused as an ExtINT cascade interrupt for
  2470. * the master 8259A. In the MPS case such a pin will normally be
  2471. * reported as an ExtINT interrupt in the MP table. With ACPI
  2472. * there is no provision for ExtINT interrupts, and in the absence
  2473. * of an override it would be treated as an ordinary ISA I/O APIC
  2474. * interrupt, that is edge-triggered and unmasked by default. We
  2475. * used to do this, but it caused problems on some systems because
  2476. * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
  2477. * the same ExtINT cascade interrupt to drive the local APIC of the
  2478. * bootstrap processor. Therefore we refrain from routing IRQ2 to
  2479. * the I/O APIC in all cases now. No actual device should request
  2480. * it anyway. --macro
  2481. */
  2482. #define PIC_IRQS (1UL << PIC_CASCADE_IR)
  2483. void __init setup_IO_APIC(void)
  2484. {
  2485. /*
  2486. * calling enable_IO_APIC() is moved to setup_local_APIC for BP
  2487. */
  2488. io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
  2489. apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
  2490. /*
  2491. * Set up IO-APIC IRQ routing.
  2492. */
  2493. x86_init.mpparse.setup_ioapic_ids();
  2494. sync_Arb_IDs();
  2495. setup_IO_APIC_irqs();
  2496. init_IO_APIC_traps();
  2497. if (legacy_pic->nr_legacy_irqs)
  2498. check_timer();
  2499. }
  2500. /*
  2501. * Called after all the initialization is done. If we didnt find any
  2502. * APIC bugs then we can allow the modify fast path
  2503. */
  2504. static int __init io_apic_bug_finalize(void)
  2505. {
  2506. if (sis_apic_bug == -1)
  2507. sis_apic_bug = 0;
  2508. return 0;
  2509. }
  2510. late_initcall(io_apic_bug_finalize);
  2511. struct sysfs_ioapic_data {
  2512. struct sys_device dev;
  2513. struct IO_APIC_route_entry entry[0];
  2514. };
  2515. static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
  2516. static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
  2517. {
  2518. struct IO_APIC_route_entry *entry;
  2519. struct sysfs_ioapic_data *data;
  2520. int i;
  2521. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2522. entry = data->entry;
  2523. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
  2524. *entry = ioapic_read_entry(dev->id, i);
  2525. return 0;
  2526. }
  2527. static int ioapic_resume(struct sys_device *dev)
  2528. {
  2529. struct IO_APIC_route_entry *entry;
  2530. struct sysfs_ioapic_data *data;
  2531. unsigned long flags;
  2532. union IO_APIC_reg_00 reg_00;
  2533. int i;
  2534. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2535. entry = data->entry;
  2536. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2537. reg_00.raw = io_apic_read(dev->id, 0);
  2538. if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
  2539. reg_00.bits.ID = mp_ioapics[dev->id].apicid;
  2540. io_apic_write(dev->id, 0, reg_00.raw);
  2541. }
  2542. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2543. for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
  2544. ioapic_write_entry(dev->id, i, entry[i]);
  2545. return 0;
  2546. }
  2547. static struct sysdev_class ioapic_sysdev_class = {
  2548. .name = "ioapic",
  2549. .suspend = ioapic_suspend,
  2550. .resume = ioapic_resume,
  2551. };
  2552. static int __init ioapic_init_sysfs(void)
  2553. {
  2554. struct sys_device * dev;
  2555. int i, size, error;
  2556. error = sysdev_class_register(&ioapic_sysdev_class);
  2557. if (error)
  2558. return error;
  2559. for (i = 0; i < nr_ioapics; i++ ) {
  2560. size = sizeof(struct sys_device) + nr_ioapic_registers[i]
  2561. * sizeof(struct IO_APIC_route_entry);
  2562. mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
  2563. if (!mp_ioapic_data[i]) {
  2564. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2565. continue;
  2566. }
  2567. dev = &mp_ioapic_data[i]->dev;
  2568. dev->id = i;
  2569. dev->cls = &ioapic_sysdev_class;
  2570. error = sysdev_register(dev);
  2571. if (error) {
  2572. kfree(mp_ioapic_data[i]);
  2573. mp_ioapic_data[i] = NULL;
  2574. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2575. continue;
  2576. }
  2577. }
  2578. return 0;
  2579. }
  2580. device_initcall(ioapic_init_sysfs);
  2581. /*
  2582. * Dynamic irq allocate and deallocation
  2583. */
  2584. unsigned int create_irq_nr(unsigned int from, int node)
  2585. {
  2586. struct irq_cfg *cfg;
  2587. unsigned long flags;
  2588. unsigned int ret = 0;
  2589. int irq;
  2590. if (from < nr_irqs_gsi)
  2591. from = nr_irqs_gsi;
  2592. irq = alloc_irq_from(from, node);
  2593. if (irq < 0)
  2594. return 0;
  2595. cfg = alloc_irq_cfg(irq, node);
  2596. if (!cfg) {
  2597. free_irq_at(irq, NULL);
  2598. return 0;
  2599. }
  2600. raw_spin_lock_irqsave(&vector_lock, flags);
  2601. if (!__assign_irq_vector(irq, cfg, apic->target_cpus()))
  2602. ret = irq;
  2603. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2604. if (ret) {
  2605. set_irq_chip_data(irq, cfg);
  2606. irq_clear_status_flags(irq, IRQ_NOREQUEST);
  2607. } else {
  2608. free_irq_at(irq, cfg);
  2609. }
  2610. return ret;
  2611. }
  2612. int create_irq(void)
  2613. {
  2614. int node = cpu_to_node(0);
  2615. unsigned int irq_want;
  2616. int irq;
  2617. irq_want = nr_irqs_gsi;
  2618. irq = create_irq_nr(irq_want, node);
  2619. if (irq == 0)
  2620. irq = -1;
  2621. return irq;
  2622. }
  2623. void destroy_irq(unsigned int irq)
  2624. {
  2625. struct irq_cfg *cfg = get_irq_chip_data(irq);
  2626. unsigned long flags;
  2627. irq_set_status_flags(irq, IRQ_NOREQUEST|IRQ_NOPROBE);
  2628. if (irq_remapped(cfg))
  2629. free_irte(irq);
  2630. raw_spin_lock_irqsave(&vector_lock, flags);
  2631. __clear_irq_vector(irq, cfg);
  2632. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2633. free_irq_at(irq, cfg);
  2634. }
  2635. /*
  2636. * MSI message composition
  2637. */
  2638. #ifdef CONFIG_PCI_MSI
  2639. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
  2640. struct msi_msg *msg, u8 hpet_id)
  2641. {
  2642. struct irq_cfg *cfg;
  2643. int err;
  2644. unsigned dest;
  2645. if (disable_apic)
  2646. return -ENXIO;
  2647. cfg = irq_cfg(irq);
  2648. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2649. if (err)
  2650. return err;
  2651. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  2652. if (irq_remapped(get_irq_chip_data(irq))) {
  2653. struct irte irte;
  2654. int ir_index;
  2655. u16 sub_handle;
  2656. ir_index = map_irq_to_irte_handle(irq, &sub_handle);
  2657. BUG_ON(ir_index == -1);
  2658. prepare_irte(&irte, cfg->vector, dest);
  2659. /* Set source-id of interrupt request */
  2660. if (pdev)
  2661. set_msi_sid(&irte, pdev);
  2662. else
  2663. set_hpet_sid(&irte, hpet_id);
  2664. modify_irte(irq, &irte);
  2665. msg->address_hi = MSI_ADDR_BASE_HI;
  2666. msg->data = sub_handle;
  2667. msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
  2668. MSI_ADDR_IR_SHV |
  2669. MSI_ADDR_IR_INDEX1(ir_index) |
  2670. MSI_ADDR_IR_INDEX2(ir_index);
  2671. } else {
  2672. if (x2apic_enabled())
  2673. msg->address_hi = MSI_ADDR_BASE_HI |
  2674. MSI_ADDR_EXT_DEST_ID(dest);
  2675. else
  2676. msg->address_hi = MSI_ADDR_BASE_HI;
  2677. msg->address_lo =
  2678. MSI_ADDR_BASE_LO |
  2679. ((apic->irq_dest_mode == 0) ?
  2680. MSI_ADDR_DEST_MODE_PHYSICAL:
  2681. MSI_ADDR_DEST_MODE_LOGICAL) |
  2682. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2683. MSI_ADDR_REDIRECTION_CPU:
  2684. MSI_ADDR_REDIRECTION_LOWPRI) |
  2685. MSI_ADDR_DEST_ID(dest);
  2686. msg->data =
  2687. MSI_DATA_TRIGGER_EDGE |
  2688. MSI_DATA_LEVEL_ASSERT |
  2689. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2690. MSI_DATA_DELIVERY_FIXED:
  2691. MSI_DATA_DELIVERY_LOWPRI) |
  2692. MSI_DATA_VECTOR(cfg->vector);
  2693. }
  2694. return err;
  2695. }
  2696. #ifdef CONFIG_SMP
  2697. static int
  2698. msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
  2699. {
  2700. struct irq_cfg *cfg = data->chip_data;
  2701. struct msi_msg msg;
  2702. unsigned int dest;
  2703. if (__ioapic_set_affinity(data, mask, &dest))
  2704. return -1;
  2705. __get_cached_msi_msg(data->msi_desc, &msg);
  2706. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2707. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2708. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2709. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2710. __write_msi_msg(data->msi_desc, &msg);
  2711. return 0;
  2712. }
  2713. #ifdef CONFIG_INTR_REMAP
  2714. /*
  2715. * Migrate the MSI irq to another cpumask. This migration is
  2716. * done in the process context using interrupt-remapping hardware.
  2717. */
  2718. static int
  2719. ir_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
  2720. bool force)
  2721. {
  2722. struct irq_cfg *cfg = data->chip_data;
  2723. unsigned int dest, irq = data->irq;
  2724. struct irte irte;
  2725. if (get_irte(irq, &irte))
  2726. return -1;
  2727. if (__ioapic_set_affinity(data, mask, &dest))
  2728. return -1;
  2729. irte.vector = cfg->vector;
  2730. irte.dest_id = IRTE_DEST(dest);
  2731. /*
  2732. * atomically update the IRTE with the new destination and vector.
  2733. */
  2734. modify_irte(irq, &irte);
  2735. /*
  2736. * After this point, all the interrupts will start arriving
  2737. * at the new destination. So, time to cleanup the previous
  2738. * vector allocation.
  2739. */
  2740. if (cfg->move_in_progress)
  2741. send_cleanup_vector(cfg);
  2742. return 0;
  2743. }
  2744. #endif
  2745. #endif /* CONFIG_SMP */
  2746. /*
  2747. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2748. * which implement the MSI or MSI-X Capability Structure.
  2749. */
  2750. static struct irq_chip msi_chip = {
  2751. .name = "PCI-MSI",
  2752. .irq_unmask = unmask_msi_irq,
  2753. .irq_mask = mask_msi_irq,
  2754. .irq_ack = ack_apic_edge,
  2755. #ifdef CONFIG_SMP
  2756. .irq_set_affinity = msi_set_affinity,
  2757. #endif
  2758. .irq_retrigger = ioapic_retrigger_irq,
  2759. };
  2760. static struct irq_chip msi_ir_chip = {
  2761. .name = "IR-PCI-MSI",
  2762. .irq_unmask = unmask_msi_irq,
  2763. .irq_mask = mask_msi_irq,
  2764. #ifdef CONFIG_INTR_REMAP
  2765. .irq_ack = ir_ack_apic_edge,
  2766. #ifdef CONFIG_SMP
  2767. .irq_set_affinity = ir_msi_set_affinity,
  2768. #endif
  2769. #endif
  2770. .irq_retrigger = ioapic_retrigger_irq,
  2771. };
  2772. /*
  2773. * Map the PCI dev to the corresponding remapping hardware unit
  2774. * and allocate 'nvec' consecutive interrupt-remapping table entries
  2775. * in it.
  2776. */
  2777. static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
  2778. {
  2779. struct intel_iommu *iommu;
  2780. int index;
  2781. iommu = map_dev_to_ir(dev);
  2782. if (!iommu) {
  2783. printk(KERN_ERR
  2784. "Unable to map PCI %s to iommu\n", pci_name(dev));
  2785. return -ENOENT;
  2786. }
  2787. index = alloc_irte(iommu, irq, nvec);
  2788. if (index < 0) {
  2789. printk(KERN_ERR
  2790. "Unable to allocate %d IRTE for PCI %s\n", nvec,
  2791. pci_name(dev));
  2792. return -ENOSPC;
  2793. }
  2794. return index;
  2795. }
  2796. static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
  2797. {
  2798. struct msi_msg msg;
  2799. int ret;
  2800. ret = msi_compose_msg(dev, irq, &msg, -1);
  2801. if (ret < 0)
  2802. return ret;
  2803. set_irq_msi(irq, msidesc);
  2804. write_msi_msg(irq, &msg);
  2805. if (irq_remapped(get_irq_chip_data(irq))) {
  2806. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  2807. set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
  2808. } else
  2809. set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
  2810. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
  2811. return 0;
  2812. }
  2813. int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  2814. {
  2815. int node, ret, sub_handle, index = 0;
  2816. unsigned int irq, irq_want;
  2817. struct msi_desc *msidesc;
  2818. struct intel_iommu *iommu = NULL;
  2819. /* x86 doesn't support multiple MSI yet */
  2820. if (type == PCI_CAP_ID_MSI && nvec > 1)
  2821. return 1;
  2822. node = dev_to_node(&dev->dev);
  2823. irq_want = nr_irqs_gsi;
  2824. sub_handle = 0;
  2825. list_for_each_entry(msidesc, &dev->msi_list, list) {
  2826. irq = create_irq_nr(irq_want, node);
  2827. if (irq == 0)
  2828. return -1;
  2829. irq_want = irq + 1;
  2830. if (!intr_remapping_enabled)
  2831. goto no_ir;
  2832. if (!sub_handle) {
  2833. /*
  2834. * allocate the consecutive block of IRTE's
  2835. * for 'nvec'
  2836. */
  2837. index = msi_alloc_irte(dev, irq, nvec);
  2838. if (index < 0) {
  2839. ret = index;
  2840. goto error;
  2841. }
  2842. } else {
  2843. iommu = map_dev_to_ir(dev);
  2844. if (!iommu) {
  2845. ret = -ENOENT;
  2846. goto error;
  2847. }
  2848. /*
  2849. * setup the mapping between the irq and the IRTE
  2850. * base index, the sub_handle pointing to the
  2851. * appropriate interrupt remap table entry.
  2852. */
  2853. set_irte_irq(irq, iommu, index, sub_handle);
  2854. }
  2855. no_ir:
  2856. ret = setup_msi_irq(dev, msidesc, irq);
  2857. if (ret < 0)
  2858. goto error;
  2859. sub_handle++;
  2860. }
  2861. return 0;
  2862. error:
  2863. destroy_irq(irq);
  2864. return ret;
  2865. }
  2866. void native_teardown_msi_irq(unsigned int irq)
  2867. {
  2868. destroy_irq(irq);
  2869. }
  2870. #if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
  2871. #ifdef CONFIG_SMP
  2872. static int
  2873. dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
  2874. bool force)
  2875. {
  2876. struct irq_cfg *cfg = data->chip_data;
  2877. unsigned int dest, irq = data->irq;
  2878. struct msi_msg msg;
  2879. if (__ioapic_set_affinity(data, mask, &dest))
  2880. return -1;
  2881. dmar_msi_read(irq, &msg);
  2882. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2883. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2884. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2885. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2886. msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
  2887. dmar_msi_write(irq, &msg);
  2888. return 0;
  2889. }
  2890. #endif /* CONFIG_SMP */
  2891. static struct irq_chip dmar_msi_type = {
  2892. .name = "DMAR_MSI",
  2893. .irq_unmask = dmar_msi_unmask,
  2894. .irq_mask = dmar_msi_mask,
  2895. .irq_ack = ack_apic_edge,
  2896. #ifdef CONFIG_SMP
  2897. .irq_set_affinity = dmar_msi_set_affinity,
  2898. #endif
  2899. .irq_retrigger = ioapic_retrigger_irq,
  2900. };
  2901. int arch_setup_dmar_msi(unsigned int irq)
  2902. {
  2903. int ret;
  2904. struct msi_msg msg;
  2905. ret = msi_compose_msg(NULL, irq, &msg, -1);
  2906. if (ret < 0)
  2907. return ret;
  2908. dmar_msi_write(irq, &msg);
  2909. set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
  2910. "edge");
  2911. return 0;
  2912. }
  2913. #endif
  2914. #ifdef CONFIG_HPET_TIMER
  2915. #ifdef CONFIG_SMP
  2916. static int hpet_msi_set_affinity(struct irq_data *data,
  2917. const struct cpumask *mask, bool force)
  2918. {
  2919. struct irq_cfg *cfg = data->chip_data;
  2920. struct msi_msg msg;
  2921. unsigned int dest;
  2922. if (__ioapic_set_affinity(data, mask, &dest))
  2923. return -1;
  2924. hpet_msi_read(data->handler_data, &msg);
  2925. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2926. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2927. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2928. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2929. hpet_msi_write(data->handler_data, &msg);
  2930. return 0;
  2931. }
  2932. #endif /* CONFIG_SMP */
  2933. static struct irq_chip ir_hpet_msi_type = {
  2934. .name = "IR-HPET_MSI",
  2935. .irq_unmask = hpet_msi_unmask,
  2936. .irq_mask = hpet_msi_mask,
  2937. #ifdef CONFIG_INTR_REMAP
  2938. .irq_ack = ir_ack_apic_edge,
  2939. #ifdef CONFIG_SMP
  2940. .irq_set_affinity = ir_msi_set_affinity,
  2941. #endif
  2942. #endif
  2943. .irq_retrigger = ioapic_retrigger_irq,
  2944. };
  2945. static struct irq_chip hpet_msi_type = {
  2946. .name = "HPET_MSI",
  2947. .irq_unmask = hpet_msi_unmask,
  2948. .irq_mask = hpet_msi_mask,
  2949. .irq_ack = ack_apic_edge,
  2950. #ifdef CONFIG_SMP
  2951. .irq_set_affinity = hpet_msi_set_affinity,
  2952. #endif
  2953. .irq_retrigger = ioapic_retrigger_irq,
  2954. };
  2955. int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
  2956. {
  2957. struct msi_msg msg;
  2958. int ret;
  2959. if (intr_remapping_enabled) {
  2960. struct intel_iommu *iommu = map_hpet_to_ir(id);
  2961. int index;
  2962. if (!iommu)
  2963. return -1;
  2964. index = alloc_irte(iommu, irq, 1);
  2965. if (index < 0)
  2966. return -1;
  2967. }
  2968. ret = msi_compose_msg(NULL, irq, &msg, id);
  2969. if (ret < 0)
  2970. return ret;
  2971. hpet_msi_write(get_irq_data(irq), &msg);
  2972. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  2973. if (irq_remapped(get_irq_chip_data(irq)))
  2974. set_irq_chip_and_handler_name(irq, &ir_hpet_msi_type,
  2975. handle_edge_irq, "edge");
  2976. else
  2977. set_irq_chip_and_handler_name(irq, &hpet_msi_type,
  2978. handle_edge_irq, "edge");
  2979. return 0;
  2980. }
  2981. #endif
  2982. #endif /* CONFIG_PCI_MSI */
  2983. /*
  2984. * Hypertransport interrupt support
  2985. */
  2986. #ifdef CONFIG_HT_IRQ
  2987. #ifdef CONFIG_SMP
  2988. static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
  2989. {
  2990. struct ht_irq_msg msg;
  2991. fetch_ht_irq_msg(irq, &msg);
  2992. msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
  2993. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  2994. msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
  2995. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  2996. write_ht_irq_msg(irq, &msg);
  2997. }
  2998. static int
  2999. ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
  3000. {
  3001. struct irq_cfg *cfg = data->chip_data;
  3002. unsigned int dest;
  3003. if (__ioapic_set_affinity(data, mask, &dest))
  3004. return -1;
  3005. target_ht_irq(data->irq, dest, cfg->vector);
  3006. return 0;
  3007. }
  3008. #endif
  3009. static struct irq_chip ht_irq_chip = {
  3010. .name = "PCI-HT",
  3011. .irq_mask = mask_ht_irq,
  3012. .irq_unmask = unmask_ht_irq,
  3013. .irq_ack = ack_apic_edge,
  3014. #ifdef CONFIG_SMP
  3015. .irq_set_affinity = ht_set_affinity,
  3016. #endif
  3017. .irq_retrigger = ioapic_retrigger_irq,
  3018. };
  3019. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  3020. {
  3021. struct irq_cfg *cfg;
  3022. int err;
  3023. if (disable_apic)
  3024. return -ENXIO;
  3025. cfg = irq_cfg(irq);
  3026. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  3027. if (!err) {
  3028. struct ht_irq_msg msg;
  3029. unsigned dest;
  3030. dest = apic->cpu_mask_to_apicid_and(cfg->domain,
  3031. apic->target_cpus());
  3032. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  3033. msg.address_lo =
  3034. HT_IRQ_LOW_BASE |
  3035. HT_IRQ_LOW_DEST_ID(dest) |
  3036. HT_IRQ_LOW_VECTOR(cfg->vector) |
  3037. ((apic->irq_dest_mode == 0) ?
  3038. HT_IRQ_LOW_DM_PHYSICAL :
  3039. HT_IRQ_LOW_DM_LOGICAL) |
  3040. HT_IRQ_LOW_RQEOI_EDGE |
  3041. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  3042. HT_IRQ_LOW_MT_FIXED :
  3043. HT_IRQ_LOW_MT_ARBITRATED) |
  3044. HT_IRQ_LOW_IRQ_MASKED;
  3045. write_ht_irq_msg(irq, &msg);
  3046. set_irq_chip_and_handler_name(irq, &ht_irq_chip,
  3047. handle_edge_irq, "edge");
  3048. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
  3049. }
  3050. return err;
  3051. }
  3052. #endif /* CONFIG_HT_IRQ */
  3053. int __init io_apic_get_redir_entries (int ioapic)
  3054. {
  3055. union IO_APIC_reg_01 reg_01;
  3056. unsigned long flags;
  3057. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3058. reg_01.raw = io_apic_read(ioapic, 1);
  3059. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3060. /* The register returns the maximum index redir index
  3061. * supported, which is one less than the total number of redir
  3062. * entries.
  3063. */
  3064. return reg_01.bits.entries + 1;
  3065. }
  3066. static void __init probe_nr_irqs_gsi(void)
  3067. {
  3068. int nr;
  3069. nr = gsi_top + NR_IRQS_LEGACY;
  3070. if (nr > nr_irqs_gsi)
  3071. nr_irqs_gsi = nr;
  3072. printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
  3073. }
  3074. int get_nr_irqs_gsi(void)
  3075. {
  3076. return nr_irqs_gsi;
  3077. }
  3078. #ifdef CONFIG_SPARSE_IRQ
  3079. int __init arch_probe_nr_irqs(void)
  3080. {
  3081. int nr;
  3082. if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
  3083. nr_irqs = NR_VECTORS * nr_cpu_ids;
  3084. nr = nr_irqs_gsi + 8 * nr_cpu_ids;
  3085. #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
  3086. /*
  3087. * for MSI and HT dyn irq
  3088. */
  3089. nr += nr_irqs_gsi * 16;
  3090. #endif
  3091. if (nr < nr_irqs)
  3092. nr_irqs = nr;
  3093. return NR_IRQS_LEGACY;
  3094. }
  3095. #endif
  3096. static int __io_apic_set_pci_routing(struct device *dev, int irq,
  3097. struct io_apic_irq_attr *irq_attr)
  3098. {
  3099. struct irq_cfg *cfg;
  3100. int node;
  3101. int ioapic, pin;
  3102. int trigger, polarity;
  3103. ioapic = irq_attr->ioapic;
  3104. if (!IO_APIC_IRQ(irq)) {
  3105. apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  3106. ioapic);
  3107. return -EINVAL;
  3108. }
  3109. if (dev)
  3110. node = dev_to_node(dev);
  3111. else
  3112. node = cpu_to_node(0);
  3113. cfg = alloc_irq_and_cfg_at(irq, node);
  3114. if (!cfg)
  3115. return 0;
  3116. pin = irq_attr->ioapic_pin;
  3117. trigger = irq_attr->trigger;
  3118. polarity = irq_attr->polarity;
  3119. /*
  3120. * IRQs < 16 are already in the irq_2_pin[] map
  3121. */
  3122. if (irq >= legacy_pic->nr_legacy_irqs) {
  3123. if (__add_pin_to_irq_node(cfg, node, ioapic, pin)) {
  3124. printk(KERN_INFO "can not add pin %d for irq %d\n",
  3125. pin, irq);
  3126. return 0;
  3127. }
  3128. }
  3129. setup_ioapic_irq(ioapic, pin, irq, cfg, trigger, polarity);
  3130. return 0;
  3131. }
  3132. int io_apic_set_pci_routing(struct device *dev, int irq,
  3133. struct io_apic_irq_attr *irq_attr)
  3134. {
  3135. int ioapic, pin;
  3136. /*
  3137. * Avoid pin reprogramming. PRTs typically include entries
  3138. * with redundant pin->gsi mappings (but unique PCI devices);
  3139. * we only program the IOAPIC on the first.
  3140. */
  3141. ioapic = irq_attr->ioapic;
  3142. pin = irq_attr->ioapic_pin;
  3143. if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
  3144. pr_debug("Pin %d-%d already programmed\n",
  3145. mp_ioapics[ioapic].apicid, pin);
  3146. return 0;
  3147. }
  3148. set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);
  3149. return __io_apic_set_pci_routing(dev, irq, irq_attr);
  3150. }
  3151. u8 __init io_apic_unique_id(u8 id)
  3152. {
  3153. #ifdef CONFIG_X86_32
  3154. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  3155. !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  3156. return io_apic_get_unique_id(nr_ioapics, id);
  3157. else
  3158. return id;
  3159. #else
  3160. int i;
  3161. DECLARE_BITMAP(used, 256);
  3162. bitmap_zero(used, 256);
  3163. for (i = 0; i < nr_ioapics; i++) {
  3164. struct mpc_ioapic *ia = &mp_ioapics[i];
  3165. __set_bit(ia->apicid, used);
  3166. }
  3167. if (!test_bit(id, used))
  3168. return id;
  3169. return find_first_zero_bit(used, 256);
  3170. #endif
  3171. }
  3172. #ifdef CONFIG_X86_32
  3173. int __init io_apic_get_unique_id(int ioapic, int apic_id)
  3174. {
  3175. union IO_APIC_reg_00 reg_00;
  3176. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  3177. physid_mask_t tmp;
  3178. unsigned long flags;
  3179. int i = 0;
  3180. /*
  3181. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  3182. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  3183. * supports up to 16 on one shared APIC bus.
  3184. *
  3185. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  3186. * advantage of new APIC bus architecture.
  3187. */
  3188. if (physids_empty(apic_id_map))
  3189. apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
  3190. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3191. reg_00.raw = io_apic_read(ioapic, 0);
  3192. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3193. if (apic_id >= get_physical_broadcast()) {
  3194. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  3195. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  3196. apic_id = reg_00.bits.ID;
  3197. }
  3198. /*
  3199. * Every APIC in a system must have a unique ID or we get lots of nice
  3200. * 'stuck on smp_invalidate_needed IPI wait' messages.
  3201. */
  3202. if (apic->check_apicid_used(&apic_id_map, apic_id)) {
  3203. for (i = 0; i < get_physical_broadcast(); i++) {
  3204. if (!apic->check_apicid_used(&apic_id_map, i))
  3205. break;
  3206. }
  3207. if (i == get_physical_broadcast())
  3208. panic("Max apic_id exceeded!\n");
  3209. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  3210. "trying %d\n", ioapic, apic_id, i);
  3211. apic_id = i;
  3212. }
  3213. apic->apicid_to_cpu_present(apic_id, &tmp);
  3214. physids_or(apic_id_map, apic_id_map, tmp);
  3215. if (reg_00.bits.ID != apic_id) {
  3216. reg_00.bits.ID = apic_id;
  3217. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3218. io_apic_write(ioapic, 0, reg_00.raw);
  3219. reg_00.raw = io_apic_read(ioapic, 0);
  3220. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3221. /* Sanity check */
  3222. if (reg_00.bits.ID != apic_id) {
  3223. printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
  3224. return -1;
  3225. }
  3226. }
  3227. apic_printk(APIC_VERBOSE, KERN_INFO
  3228. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  3229. return apic_id;
  3230. }
  3231. #endif
  3232. int __init io_apic_get_version(int ioapic)
  3233. {
  3234. union IO_APIC_reg_01 reg_01;
  3235. unsigned long flags;
  3236. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3237. reg_01.raw = io_apic_read(ioapic, 1);
  3238. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3239. return reg_01.bits.version;
  3240. }
  3241. int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
  3242. {
  3243. int ioapic, pin, idx;
  3244. if (skip_ioapic_setup)
  3245. return -1;
  3246. ioapic = mp_find_ioapic(gsi);
  3247. if (ioapic < 0)
  3248. return -1;
  3249. pin = mp_find_ioapic_pin(ioapic, gsi);
  3250. if (pin < 0)
  3251. return -1;
  3252. idx = find_irq_entry(ioapic, pin, mp_INT);
  3253. if (idx < 0)
  3254. return -1;
  3255. *trigger = irq_trigger(idx);
  3256. *polarity = irq_polarity(idx);
  3257. return 0;
  3258. }
  3259. /*
  3260. * This function currently is only a helper for the i386 smp boot process where
  3261. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  3262. * so mask in all cases should simply be apic->target_cpus()
  3263. */
  3264. #ifdef CONFIG_SMP
  3265. void __init setup_ioapic_dest(void)
  3266. {
  3267. int pin, ioapic, irq, irq_entry;
  3268. struct irq_desc *desc;
  3269. const struct cpumask *mask;
  3270. if (skip_ioapic_setup == 1)
  3271. return;
  3272. for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
  3273. for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
  3274. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  3275. if (irq_entry == -1)
  3276. continue;
  3277. irq = pin_2_irq(irq_entry, ioapic, pin);
  3278. if ((ioapic > 0) && (irq > 16))
  3279. continue;
  3280. desc = irq_to_desc(irq);
  3281. /*
  3282. * Honour affinities which have been set in early boot
  3283. */
  3284. if (desc->status &
  3285. (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
  3286. mask = desc->irq_data.affinity;
  3287. else
  3288. mask = apic->target_cpus();
  3289. if (intr_remapping_enabled)
  3290. ir_ioapic_set_affinity(&desc->irq_data, mask, false);
  3291. else
  3292. ioapic_set_affinity(&desc->irq_data, mask, false);
  3293. }
  3294. }
  3295. #endif
  3296. #define IOAPIC_RESOURCE_NAME_SIZE 11
  3297. static struct resource *ioapic_resources;
  3298. static struct resource * __init ioapic_setup_resources(int nr_ioapics)
  3299. {
  3300. unsigned long n;
  3301. struct resource *res;
  3302. char *mem;
  3303. int i;
  3304. if (nr_ioapics <= 0)
  3305. return NULL;
  3306. n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
  3307. n *= nr_ioapics;
  3308. mem = alloc_bootmem(n);
  3309. res = (void *)mem;
  3310. mem += sizeof(struct resource) * nr_ioapics;
  3311. for (i = 0; i < nr_ioapics; i++) {
  3312. res[i].name = mem;
  3313. res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  3314. snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
  3315. mem += IOAPIC_RESOURCE_NAME_SIZE;
  3316. }
  3317. ioapic_resources = res;
  3318. return res;
  3319. }
  3320. void __init ioapic_and_gsi_init(void)
  3321. {
  3322. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  3323. struct resource *ioapic_res;
  3324. int i;
  3325. ioapic_res = ioapic_setup_resources(nr_ioapics);
  3326. for (i = 0; i < nr_ioapics; i++) {
  3327. if (smp_found_config) {
  3328. ioapic_phys = mp_ioapics[i].apicaddr;
  3329. #ifdef CONFIG_X86_32
  3330. if (!ioapic_phys) {
  3331. printk(KERN_ERR
  3332. "WARNING: bogus zero IO-APIC "
  3333. "address found in MPTABLE, "
  3334. "disabling IO/APIC support!\n");
  3335. smp_found_config = 0;
  3336. skip_ioapic_setup = 1;
  3337. goto fake_ioapic_page;
  3338. }
  3339. #endif
  3340. } else {
  3341. #ifdef CONFIG_X86_32
  3342. fake_ioapic_page:
  3343. #endif
  3344. ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
  3345. ioapic_phys = __pa(ioapic_phys);
  3346. }
  3347. set_fixmap_nocache(idx, ioapic_phys);
  3348. apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
  3349. __fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
  3350. ioapic_phys);
  3351. idx++;
  3352. ioapic_res->start = ioapic_phys;
  3353. ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
  3354. ioapic_res++;
  3355. }
  3356. probe_nr_irqs_gsi();
  3357. }
  3358. void __init ioapic_insert_resources(void)
  3359. {
  3360. int i;
  3361. struct resource *r = ioapic_resources;
  3362. if (!r) {
  3363. if (nr_ioapics > 0)
  3364. printk(KERN_ERR
  3365. "IO APIC resources couldn't be allocated.\n");
  3366. return;
  3367. }
  3368. for (i = 0; i < nr_ioapics; i++) {
  3369. insert_resource(&iomem_resource, r);
  3370. r++;
  3371. }
  3372. }
  3373. int mp_find_ioapic(u32 gsi)
  3374. {
  3375. int i = 0;
  3376. if (nr_ioapics == 0)
  3377. return -1;
  3378. /* Find the IOAPIC that manages this GSI. */
  3379. for (i = 0; i < nr_ioapics; i++) {
  3380. if ((gsi >= mp_gsi_routing[i].gsi_base)
  3381. && (gsi <= mp_gsi_routing[i].gsi_end))
  3382. return i;
  3383. }
  3384. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  3385. return -1;
  3386. }
  3387. int mp_find_ioapic_pin(int ioapic, u32 gsi)
  3388. {
  3389. if (WARN_ON(ioapic == -1))
  3390. return -1;
  3391. if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
  3392. return -1;
  3393. return gsi - mp_gsi_routing[ioapic].gsi_base;
  3394. }
  3395. static int bad_ioapic(unsigned long address)
  3396. {
  3397. if (nr_ioapics >= MAX_IO_APICS) {
  3398. printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
  3399. "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
  3400. return 1;
  3401. }
  3402. if (!address) {
  3403. printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
  3404. " found in table, skipping!\n");
  3405. return 1;
  3406. }
  3407. return 0;
  3408. }
  3409. void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
  3410. {
  3411. int idx = 0;
  3412. int entries;
  3413. if (bad_ioapic(address))
  3414. return;
  3415. idx = nr_ioapics;
  3416. mp_ioapics[idx].type = MP_IOAPIC;
  3417. mp_ioapics[idx].flags = MPC_APIC_USABLE;
  3418. mp_ioapics[idx].apicaddr = address;
  3419. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  3420. mp_ioapics[idx].apicid = io_apic_unique_id(id);
  3421. mp_ioapics[idx].apicver = io_apic_get_version(idx);
  3422. /*
  3423. * Build basic GSI lookup table to facilitate gsi->io_apic lookups
  3424. * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
  3425. */
  3426. entries = io_apic_get_redir_entries(idx);
  3427. mp_gsi_routing[idx].gsi_base = gsi_base;
  3428. mp_gsi_routing[idx].gsi_end = gsi_base + entries - 1;
  3429. /*
  3430. * The number of IO-APIC IRQ registers (== #pins):
  3431. */
  3432. nr_ioapic_registers[idx] = entries;
  3433. if (mp_gsi_routing[idx].gsi_end >= gsi_top)
  3434. gsi_top = mp_gsi_routing[idx].gsi_end + 1;
  3435. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
  3436. "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
  3437. mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
  3438. mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);
  3439. nr_ioapics++;
  3440. }
  3441. /* Enable IOAPIC early just for system timer */
  3442. void __init pre_init_apic_IRQ0(void)
  3443. {
  3444. struct irq_cfg *cfg;
  3445. printk(KERN_INFO "Early APIC setup for system timer0\n");
  3446. #ifndef CONFIG_SMP
  3447. physid_set_mask_of_physid(boot_cpu_physical_apicid,
  3448. &phys_cpu_present_map);
  3449. #endif
  3450. /* Make sure the irq descriptor is set up */
  3451. cfg = alloc_irq_and_cfg_at(0, 0);
  3452. setup_local_APIC();
  3453. add_pin_to_irq_node(cfg, 0, 0, 0);
  3454. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  3455. setup_ioapic_irq(0, 0, 0, cfg, 0, 0);
  3456. }