lppaca.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207
  1. /*
  2. * lppaca.h
  3. * Copyright (C) 2001 Mike Corrigan IBM Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #ifndef _ASM_POWERPC_LPPACA_H
  20. #define _ASM_POWERPC_LPPACA_H
  21. #ifdef __KERNEL__
  22. /* These definitions relate to hypervisors that only exist when using
  23. * a server type processor
  24. */
  25. #ifdef CONFIG_PPC_BOOK3S
  26. //=============================================================================
  27. //
  28. // This control block contains the data that is shared between the
  29. // hypervisor (PLIC) and the OS.
  30. //
  31. //
  32. //----------------------------------------------------------------------------
  33. #include <linux/cache.h>
  34. #include <asm/types.h>
  35. #include <asm/mmu.h>
  36. /* The Hypervisor barfs if the lppaca crosses a page boundary. A 1k
  37. * alignment is sufficient to prevent this */
  38. struct lppaca {
  39. //=============================================================================
  40. // CACHE_LINE_1 0x0000 - 0x007F Contains read-only data
  41. // NOTE: The xDynXyz fields are fields that will be dynamically changed by
  42. // PLIC when preparing to bring a processor online or when dispatching a
  43. // virtual processor!
  44. //=============================================================================
  45. u32 desc; // Eye catcher 0xD397D781 x00-x03
  46. u16 size; // Size of this struct x04-x05
  47. u16 reserved1; // Reserved x06-x07
  48. u16 reserved2:14; // Reserved x08-x09
  49. u8 shared_proc:1; // Shared processor indicator ...
  50. u8 secondary_thread:1; // Secondary thread indicator ...
  51. volatile u8 dyn_proc_status:8; // Dynamic Status of this proc x0A-x0A
  52. u8 secondary_thread_count; // Secondary thread count x0B-x0B
  53. volatile u16 dyn_hv_phys_proc_index;// Dynamic HV Physical Proc Index0C-x0D
  54. volatile u16 dyn_hv_log_proc_index;// Dynamic HV Logical Proc Indexx0E-x0F
  55. u32 decr_val; // Value for Decr programming x10-x13
  56. u32 pmc_val; // Value for PMC regs x14-x17
  57. volatile u32 dyn_hw_node_id; // Dynamic Hardware Node id x18-x1B
  58. volatile u32 dyn_hw_proc_id; // Dynamic Hardware Proc Id x1C-x1F
  59. volatile u32 dyn_pir; // Dynamic ProcIdReg value x20-x23
  60. u32 dsei_data; // DSEI data x24-x27
  61. u64 sprg3; // SPRG3 value x28-x2F
  62. u8 reserved3[40]; // Reserved x30-x57
  63. volatile u8 vphn_assoc_counts[8]; // Virtual processor home node
  64. // associativity change counters x58-x5F
  65. u8 reserved4[32]; // Reserved x60-x7F
  66. //=============================================================================
  67. // CACHE_LINE_2 0x0080 - 0x00FF Contains local read-write data
  68. //=============================================================================
  69. // This Dword contains a byte for each type of interrupt that can occur.
  70. // The IPI is a count while the others are just a binary 1 or 0.
  71. union {
  72. u64 any_int;
  73. struct {
  74. u16 reserved; // Reserved - cleared by #mpasmbl
  75. u8 xirr_int; // Indicates xXirrValue is valid or Immed IO
  76. u8 ipi_cnt; // IPI Count
  77. u8 decr_int; // DECR interrupt occurred
  78. u8 pdc_int; // PDC interrupt occurred
  79. u8 quantum_int; // Interrupt quantum reached
  80. u8 old_plic_deferred_ext_int; // Old PLIC has a deferred XIRR pending
  81. } fields;
  82. } int_dword;
  83. // Whenever any fields in this Dword are set then PLIC will defer the
  84. // processing of external interrupts. Note that PLIC will store the
  85. // XIRR directly into the xXirrValue field so that another XIRR will
  86. // not be presented until this one clears. The layout of the low
  87. // 4-bytes of this Dword is upto SLIC - PLIC just checks whether the
  88. // entire Dword is zero or not. A non-zero value in the low order
  89. // 2-bytes will result in SLIC being granted the highest thread
  90. // priority upon return. A 0 will return to SLIC as medium priority.
  91. u64 plic_defer_ints_area; // Entire Dword
  92. // Used to pass the real SRR0/1 from PLIC to SLIC as well as to
  93. // pass the target SRR0/1 from SLIC to PLIC on a SetAsrAndRfid.
  94. u64 saved_srr0; // Saved SRR0 x10-x17
  95. u64 saved_srr1; // Saved SRR1 x18-x1F
  96. // Used to pass parms from the OS to PLIC for SetAsrAndRfid
  97. u64 saved_gpr3; // Saved GPR3 x20-x27
  98. u64 saved_gpr4; // Saved GPR4 x28-x2F
  99. union {
  100. u64 saved_gpr5; /* Saved GPR5 x30-x37 */
  101. struct {
  102. u8 cede_latency_hint; /* x30 */
  103. u8 reserved[7]; /* x31-x36 */
  104. } fields;
  105. } gpr5_dword;
  106. u8 dtl_enable_mask; // Dispatch Trace Log mask x38-x38
  107. u8 donate_dedicated_cpu; // Donate dedicated CPU cycles x39-x39
  108. u8 fpregs_in_use; // FP regs in use x3A-x3A
  109. u8 pmcregs_in_use; // PMC regs in use x3B-x3B
  110. volatile u32 saved_decr; // Saved Decr Value x3C-x3F
  111. volatile u64 emulated_time_base;// Emulated TB for this thread x40-x47
  112. volatile u64 cur_plic_latency; // Unaccounted PLIC latency x48-x4F
  113. u64 tot_plic_latency; // Accumulated PLIC latency x50-x57
  114. u64 wait_state_cycles; // Wait cycles for this proc x58-x5F
  115. u64 end_of_quantum; // TB at end of quantum x60-x67
  116. u64 pdc_saved_sprg1; // Saved SPRG1 for PMC int x68-x6F
  117. u64 pdc_saved_srr0; // Saved SRR0 for PMC int x70-x77
  118. volatile u32 virtual_decr; // Virtual DECR for shared procsx78-x7B
  119. u16 slb_count; // # of SLBs to maintain x7C-x7D
  120. u8 idle; // Indicate OS is idle x7E
  121. u8 vmxregs_in_use; // VMX registers in use x7F
  122. //=============================================================================
  123. // CACHE_LINE_3 0x0100 - 0x017F: This line is shared with other processors
  124. //=============================================================================
  125. // This is the yield_count. An "odd" value (low bit on) means that
  126. // the processor is yielded (either because of an OS yield or a PLIC
  127. // preempt). An even value implies that the processor is currently
  128. // executing.
  129. // NOTE: This value will ALWAYS be zero for dedicated processors and
  130. // will NEVER be zero for shared processors (ie, initialized to a 1).
  131. volatile u32 yield_count; // PLIC increments each dispatchx00-x03
  132. volatile u32 dispersion_count; // dispatch changed phys cpu x04-x07
  133. volatile u64 cmo_faults; // CMO page fault count x08-x0F
  134. volatile u64 cmo_fault_time; // CMO page fault time x10-x17
  135. u8 reserved7[104]; // Reserved x18-x7F
  136. //=============================================================================
  137. // CACHE_LINE_4-5 0x0180 - 0x027F Contains PMC interrupt data
  138. //=============================================================================
  139. u32 page_ins; // CMO Hint - # page ins by OS x00-x03
  140. u8 reserved8[148]; // Reserved x04-x97
  141. volatile u64 dtl_idx; // Dispatch Trace Log head idx x98-x9F
  142. u8 reserved9[96]; // Reserved xA0-xFF
  143. } __attribute__((__aligned__(0x400)));
  144. extern struct lppaca lppaca[];
  145. #define lppaca_of(cpu) (*paca[cpu].lppaca_ptr)
  146. /*
  147. * SLB shadow buffer structure as defined in the PAPR. The save_area
  148. * contains adjacent ESID and VSID pairs for each shadowed SLB. The
  149. * ESID is stored in the lower 64bits, then the VSID.
  150. */
  151. struct slb_shadow {
  152. u32 persistent; // Number of persistent SLBs x00-x03
  153. u32 buffer_length; // Total shadow buffer length x04-x07
  154. u64 reserved; // Alignment x08-x0f
  155. struct {
  156. u64 esid;
  157. u64 vsid;
  158. } save_area[SLB_NUM_BOLTED]; // x10-x40
  159. } ____cacheline_aligned;
  160. extern struct slb_shadow slb_shadow[];
  161. /*
  162. * Layout of entries in the hypervisor's dispatch trace log buffer.
  163. */
  164. struct dtl_entry {
  165. u8 dispatch_reason;
  166. u8 preempt_reason;
  167. u16 processor_id;
  168. u32 enqueue_to_dispatch_time;
  169. u32 ready_to_enqueue_time;
  170. u32 waiting_to_ready_time;
  171. u64 timebase;
  172. u64 fault_addr;
  173. u64 srr0;
  174. u64 srr1;
  175. };
  176. #define DISPATCH_LOG_BYTES 4096 /* bytes per cpu */
  177. #define N_DISPATCH_LOG (DISPATCH_LOG_BYTES / sizeof(struct dtl_entry))
  178. /*
  179. * When CONFIG_VIRT_CPU_ACCOUNTING = y, the cpu accounting code controls
  180. * reading from the dispatch trace log. If other code wants to consume
  181. * DTL entries, it can set this pointer to a function that will get
  182. * called once for each DTL entry that gets processed.
  183. */
  184. extern void (*dtl_consumer)(struct dtl_entry *entry, u64 index);
  185. #endif /* CONFIG_PPC_BOOK3S */
  186. #endif /* __KERNEL__ */
  187. #endif /* _ASM_POWERPC_LPPACA_H */