tlbex.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Synthesize TLB refill handlers at runtime.
  7. *
  8. * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
  9. * Copyright (C) 2005, 2007, 2008, 2009 Maciej W. Rozycki
  10. * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
  11. * Copyright (C) 2008, 2009 Cavium Networks, Inc.
  12. *
  13. * ... and the days got worse and worse and now you see
  14. * I've gone completly out of my mind.
  15. *
  16. * They're coming to take me a away haha
  17. * they're coming to take me a away hoho hihi haha
  18. * to the funny farm where code is beautiful all the time ...
  19. *
  20. * (Condolences to Napoleon XIV)
  21. */
  22. #include <linux/bug.h>
  23. #include <linux/kernel.h>
  24. #include <linux/types.h>
  25. #include <linux/smp.h>
  26. #include <linux/string.h>
  27. #include <linux/init.h>
  28. #include <linux/cache.h>
  29. #include <asm/cacheflush.h>
  30. #include <asm/pgtable.h>
  31. #include <asm/war.h>
  32. #include <asm/uasm.h>
  33. /*
  34. * TLB load/store/modify handlers.
  35. *
  36. * Only the fastpath gets synthesized at runtime, the slowpath for
  37. * do_page_fault remains normal asm.
  38. */
  39. extern void tlb_do_page_fault_0(void);
  40. extern void tlb_do_page_fault_1(void);
  41. static inline int r45k_bvahwbug(void)
  42. {
  43. /* XXX: We should probe for the presence of this bug, but we don't. */
  44. return 0;
  45. }
  46. static inline int r4k_250MHZhwbug(void)
  47. {
  48. /* XXX: We should probe for the presence of this bug, but we don't. */
  49. return 0;
  50. }
  51. static inline int __maybe_unused bcm1250_m3_war(void)
  52. {
  53. return BCM1250_M3_WAR;
  54. }
  55. static inline int __maybe_unused r10000_llsc_war(void)
  56. {
  57. return R10000_LLSC_WAR;
  58. }
  59. static int use_bbit_insns(void)
  60. {
  61. switch (current_cpu_type()) {
  62. case CPU_CAVIUM_OCTEON:
  63. case CPU_CAVIUM_OCTEON_PLUS:
  64. case CPU_CAVIUM_OCTEON2:
  65. return 1;
  66. default:
  67. return 0;
  68. }
  69. }
  70. static int use_lwx_insns(void)
  71. {
  72. switch (current_cpu_type()) {
  73. case CPU_CAVIUM_OCTEON2:
  74. return 1;
  75. default:
  76. return 0;
  77. }
  78. }
  79. #if defined(CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE) && \
  80. CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
  81. static bool scratchpad_available(void)
  82. {
  83. return true;
  84. }
  85. static int scratchpad_offset(int i)
  86. {
  87. /*
  88. * CVMSEG starts at address -32768 and extends for
  89. * CAVIUM_OCTEON_CVMSEG_SIZE 128 byte cache lines.
  90. */
  91. i += 1; /* Kernel use starts at the top and works down. */
  92. return CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128 - (8 * i) - 32768;
  93. }
  94. #else
  95. static bool scratchpad_available(void)
  96. {
  97. return false;
  98. }
  99. static int scratchpad_offset(int i)
  100. {
  101. BUG();
  102. }
  103. #endif
  104. /*
  105. * Found by experiment: At least some revisions of the 4kc throw under
  106. * some circumstances a machine check exception, triggered by invalid
  107. * values in the index register. Delaying the tlbp instruction until
  108. * after the next branch, plus adding an additional nop in front of
  109. * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
  110. * why; it's not an issue caused by the core RTL.
  111. *
  112. */
  113. static int __cpuinit m4kc_tlbp_war(void)
  114. {
  115. return (current_cpu_data.processor_id & 0xffff00) ==
  116. (PRID_COMP_MIPS | PRID_IMP_4KC);
  117. }
  118. /* Handle labels (which must be positive integers). */
  119. enum label_id {
  120. label_second_part = 1,
  121. label_leave,
  122. label_vmalloc,
  123. label_vmalloc_done,
  124. label_tlbw_hazard,
  125. label_split,
  126. label_tlbl_goaround1,
  127. label_tlbl_goaround2,
  128. label_nopage_tlbl,
  129. label_nopage_tlbs,
  130. label_nopage_tlbm,
  131. label_smp_pgtable_change,
  132. label_r3000_write_probe_fail,
  133. label_large_segbits_fault,
  134. #ifdef CONFIG_HUGETLB_PAGE
  135. label_tlb_huge_update,
  136. #endif
  137. };
  138. UASM_L_LA(_second_part)
  139. UASM_L_LA(_leave)
  140. UASM_L_LA(_vmalloc)
  141. UASM_L_LA(_vmalloc_done)
  142. UASM_L_LA(_tlbw_hazard)
  143. UASM_L_LA(_split)
  144. UASM_L_LA(_tlbl_goaround1)
  145. UASM_L_LA(_tlbl_goaround2)
  146. UASM_L_LA(_nopage_tlbl)
  147. UASM_L_LA(_nopage_tlbs)
  148. UASM_L_LA(_nopage_tlbm)
  149. UASM_L_LA(_smp_pgtable_change)
  150. UASM_L_LA(_r3000_write_probe_fail)
  151. UASM_L_LA(_large_segbits_fault)
  152. #ifdef CONFIG_HUGETLB_PAGE
  153. UASM_L_LA(_tlb_huge_update)
  154. #endif
  155. /*
  156. * For debug purposes.
  157. */
  158. static inline void dump_handler(const u32 *handler, int count)
  159. {
  160. int i;
  161. pr_debug("\t.set push\n");
  162. pr_debug("\t.set noreorder\n");
  163. for (i = 0; i < count; i++)
  164. pr_debug("\t%p\t.word 0x%08x\n", &handler[i], handler[i]);
  165. pr_debug("\t.set pop\n");
  166. }
  167. /* The only general purpose registers allowed in TLB handlers. */
  168. #define K0 26
  169. #define K1 27
  170. /* Some CP0 registers */
  171. #define C0_INDEX 0, 0
  172. #define C0_ENTRYLO0 2, 0
  173. #define C0_TCBIND 2, 2
  174. #define C0_ENTRYLO1 3, 0
  175. #define C0_CONTEXT 4, 0
  176. #define C0_PAGEMASK 5, 0
  177. #define C0_BADVADDR 8, 0
  178. #define C0_ENTRYHI 10, 0
  179. #define C0_EPC 14, 0
  180. #define C0_XCONTEXT 20, 0
  181. #ifdef CONFIG_64BIT
  182. # define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
  183. #else
  184. # define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
  185. #endif
  186. /* The worst case length of the handler is around 18 instructions for
  187. * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
  188. * Maximum space available is 32 instructions for R3000 and 64
  189. * instructions for R4000.
  190. *
  191. * We deliberately chose a buffer size of 128, so we won't scribble
  192. * over anything important on overflow before we panic.
  193. */
  194. static u32 tlb_handler[128] __cpuinitdata;
  195. /* simply assume worst case size for labels and relocs */
  196. static struct uasm_label labels[128] __cpuinitdata;
  197. static struct uasm_reloc relocs[128] __cpuinitdata;
  198. #ifdef CONFIG_64BIT
  199. static int check_for_high_segbits __cpuinitdata;
  200. #endif
  201. static int check_for_high_segbits __cpuinitdata;
  202. static unsigned int kscratch_used_mask __cpuinitdata;
  203. static int __cpuinit allocate_kscratch(void)
  204. {
  205. int r;
  206. unsigned int a = cpu_data[0].kscratch_mask & ~kscratch_used_mask;
  207. r = ffs(a);
  208. if (r == 0)
  209. return -1;
  210. r--; /* make it zero based */
  211. kscratch_used_mask |= (1 << r);
  212. return r;
  213. }
  214. static int scratch_reg __cpuinitdata;
  215. static int pgd_reg __cpuinitdata;
  216. enum vmalloc64_mode {not_refill, refill_scratch, refill_noscratch};
  217. #ifndef CONFIG_MIPS_PGD_C0_CONTEXT
  218. /*
  219. * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
  220. * we cannot do r3000 under these circumstances.
  221. *
  222. * Declare pgd_current here instead of including mmu_context.h to avoid type
  223. * conflicts for tlbmiss_handler_setup_pgd
  224. */
  225. extern unsigned long pgd_current[];
  226. /*
  227. * The R3000 TLB handler is simple.
  228. */
  229. static void __cpuinit build_r3000_tlb_refill_handler(void)
  230. {
  231. long pgdc = (long)pgd_current;
  232. u32 *p;
  233. memset(tlb_handler, 0, sizeof(tlb_handler));
  234. p = tlb_handler;
  235. uasm_i_mfc0(&p, K0, C0_BADVADDR);
  236. uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
  237. uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
  238. uasm_i_srl(&p, K0, K0, 22); /* load delay */
  239. uasm_i_sll(&p, K0, K0, 2);
  240. uasm_i_addu(&p, K1, K1, K0);
  241. uasm_i_mfc0(&p, K0, C0_CONTEXT);
  242. uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
  243. uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
  244. uasm_i_addu(&p, K1, K1, K0);
  245. uasm_i_lw(&p, K0, 0, K1);
  246. uasm_i_nop(&p); /* load delay */
  247. uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
  248. uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
  249. uasm_i_tlbwr(&p); /* cp0 delay */
  250. uasm_i_jr(&p, K1);
  251. uasm_i_rfe(&p); /* branch delay */
  252. if (p > tlb_handler + 32)
  253. panic("TLB refill handler space exceeded");
  254. pr_debug("Wrote TLB refill handler (%u instructions).\n",
  255. (unsigned int)(p - tlb_handler));
  256. memcpy((void *)ebase, tlb_handler, 0x80);
  257. dump_handler((u32 *)ebase, 32);
  258. }
  259. #endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
  260. /*
  261. * The R4000 TLB handler is much more complicated. We have two
  262. * consecutive handler areas with 32 instructions space each.
  263. * Since they aren't used at the same time, we can overflow in the
  264. * other one.To keep things simple, we first assume linear space,
  265. * then we relocate it to the final handler layout as needed.
  266. */
  267. static u32 final_handler[64] __cpuinitdata;
  268. /*
  269. * Hazards
  270. *
  271. * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
  272. * 2. A timing hazard exists for the TLBP instruction.
  273. *
  274. * stalling_instruction
  275. * TLBP
  276. *
  277. * The JTLB is being read for the TLBP throughout the stall generated by the
  278. * previous instruction. This is not really correct as the stalling instruction
  279. * can modify the address used to access the JTLB. The failure symptom is that
  280. * the TLBP instruction will use an address created for the stalling instruction
  281. * and not the address held in C0_ENHI and thus report the wrong results.
  282. *
  283. * The software work-around is to not allow the instruction preceding the TLBP
  284. * to stall - make it an NOP or some other instruction guaranteed not to stall.
  285. *
  286. * Errata 2 will not be fixed. This errata is also on the R5000.
  287. *
  288. * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
  289. */
  290. static void __cpuinit __maybe_unused build_tlb_probe_entry(u32 **p)
  291. {
  292. switch (current_cpu_type()) {
  293. /* Found by experiment: R4600 v2.0/R4700 needs this, too. */
  294. case CPU_R4600:
  295. case CPU_R4700:
  296. case CPU_R5000:
  297. case CPU_R5000A:
  298. case CPU_NEVADA:
  299. uasm_i_nop(p);
  300. uasm_i_tlbp(p);
  301. break;
  302. default:
  303. uasm_i_tlbp(p);
  304. break;
  305. }
  306. }
  307. /*
  308. * Write random or indexed TLB entry, and care about the hazards from
  309. * the preceeding mtc0 and for the following eret.
  310. */
  311. enum tlb_write_entry { tlb_random, tlb_indexed };
  312. static void __cpuinit build_tlb_write_entry(u32 **p, struct uasm_label **l,
  313. struct uasm_reloc **r,
  314. enum tlb_write_entry wmode)
  315. {
  316. void(*tlbw)(u32 **) = NULL;
  317. switch (wmode) {
  318. case tlb_random: tlbw = uasm_i_tlbwr; break;
  319. case tlb_indexed: tlbw = uasm_i_tlbwi; break;
  320. }
  321. if (cpu_has_mips_r2) {
  322. if (cpu_has_mips_r2_exec_hazard)
  323. uasm_i_ehb(p);
  324. tlbw(p);
  325. return;
  326. }
  327. switch (current_cpu_type()) {
  328. case CPU_R4000PC:
  329. case CPU_R4000SC:
  330. case CPU_R4000MC:
  331. case CPU_R4400PC:
  332. case CPU_R4400SC:
  333. case CPU_R4400MC:
  334. /*
  335. * This branch uses up a mtc0 hazard nop slot and saves
  336. * two nops after the tlbw instruction.
  337. */
  338. uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
  339. tlbw(p);
  340. uasm_l_tlbw_hazard(l, *p);
  341. uasm_i_nop(p);
  342. break;
  343. case CPU_R4600:
  344. case CPU_R4700:
  345. case CPU_R5000:
  346. case CPU_R5000A:
  347. uasm_i_nop(p);
  348. tlbw(p);
  349. uasm_i_nop(p);
  350. break;
  351. case CPU_R4300:
  352. case CPU_5KC:
  353. case CPU_TX49XX:
  354. case CPU_PR4450:
  355. uasm_i_nop(p);
  356. tlbw(p);
  357. break;
  358. case CPU_R10000:
  359. case CPU_R12000:
  360. case CPU_R14000:
  361. case CPU_4KC:
  362. case CPU_4KEC:
  363. case CPU_SB1:
  364. case CPU_SB1A:
  365. case CPU_4KSC:
  366. case CPU_20KC:
  367. case CPU_25KF:
  368. case CPU_BMIPS32:
  369. case CPU_BMIPS3300:
  370. case CPU_BMIPS4350:
  371. case CPU_BMIPS4380:
  372. case CPU_BMIPS5000:
  373. case CPU_LOONGSON2:
  374. case CPU_R5500:
  375. if (m4kc_tlbp_war())
  376. uasm_i_nop(p);
  377. case CPU_ALCHEMY:
  378. tlbw(p);
  379. break;
  380. case CPU_NEVADA:
  381. uasm_i_nop(p); /* QED specifies 2 nops hazard */
  382. /*
  383. * This branch uses up a mtc0 hazard nop slot and saves
  384. * a nop after the tlbw instruction.
  385. */
  386. uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
  387. tlbw(p);
  388. uasm_l_tlbw_hazard(l, *p);
  389. break;
  390. case CPU_RM7000:
  391. uasm_i_nop(p);
  392. uasm_i_nop(p);
  393. uasm_i_nop(p);
  394. uasm_i_nop(p);
  395. tlbw(p);
  396. break;
  397. case CPU_RM9000:
  398. /*
  399. * When the JTLB is updated by tlbwi or tlbwr, a subsequent
  400. * use of the JTLB for instructions should not occur for 4
  401. * cpu cycles and use for data translations should not occur
  402. * for 3 cpu cycles.
  403. */
  404. uasm_i_ssnop(p);
  405. uasm_i_ssnop(p);
  406. uasm_i_ssnop(p);
  407. uasm_i_ssnop(p);
  408. tlbw(p);
  409. uasm_i_ssnop(p);
  410. uasm_i_ssnop(p);
  411. uasm_i_ssnop(p);
  412. uasm_i_ssnop(p);
  413. break;
  414. case CPU_VR4111:
  415. case CPU_VR4121:
  416. case CPU_VR4122:
  417. case CPU_VR4181:
  418. case CPU_VR4181A:
  419. uasm_i_nop(p);
  420. uasm_i_nop(p);
  421. tlbw(p);
  422. uasm_i_nop(p);
  423. uasm_i_nop(p);
  424. break;
  425. case CPU_VR4131:
  426. case CPU_VR4133:
  427. case CPU_R5432:
  428. uasm_i_nop(p);
  429. uasm_i_nop(p);
  430. tlbw(p);
  431. break;
  432. case CPU_JZRISC:
  433. tlbw(p);
  434. uasm_i_nop(p);
  435. break;
  436. default:
  437. panic("No TLB refill handler yet (CPU type: %d)",
  438. current_cpu_data.cputype);
  439. break;
  440. }
  441. }
  442. static __cpuinit __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
  443. unsigned int reg)
  444. {
  445. if (kernel_uses_smartmips_rixi) {
  446. UASM_i_SRL(p, reg, reg, ilog2(_PAGE_NO_EXEC));
  447. UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
  448. } else {
  449. #ifdef CONFIG_64BIT_PHYS_ADDR
  450. uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL));
  451. #else
  452. UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
  453. #endif
  454. }
  455. }
  456. #ifdef CONFIG_HUGETLB_PAGE
  457. static __cpuinit void build_restore_pagemask(u32 **p,
  458. struct uasm_reloc **r,
  459. unsigned int tmp,
  460. enum label_id lid,
  461. int restore_scratch)
  462. {
  463. if (restore_scratch) {
  464. /* Reset default page size */
  465. if (PM_DEFAULT_MASK >> 16) {
  466. uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
  467. uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
  468. uasm_i_mtc0(p, tmp, C0_PAGEMASK);
  469. uasm_il_b(p, r, lid);
  470. } else if (PM_DEFAULT_MASK) {
  471. uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
  472. uasm_i_mtc0(p, tmp, C0_PAGEMASK);
  473. uasm_il_b(p, r, lid);
  474. } else {
  475. uasm_i_mtc0(p, 0, C0_PAGEMASK);
  476. uasm_il_b(p, r, lid);
  477. }
  478. if (scratch_reg > 0)
  479. UASM_i_MFC0(p, 1, 31, scratch_reg);
  480. else
  481. UASM_i_LW(p, 1, scratchpad_offset(0), 0);
  482. } else {
  483. /* Reset default page size */
  484. if (PM_DEFAULT_MASK >> 16) {
  485. uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
  486. uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
  487. uasm_il_b(p, r, lid);
  488. uasm_i_mtc0(p, tmp, C0_PAGEMASK);
  489. } else if (PM_DEFAULT_MASK) {
  490. uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
  491. uasm_il_b(p, r, lid);
  492. uasm_i_mtc0(p, tmp, C0_PAGEMASK);
  493. } else {
  494. uasm_il_b(p, r, lid);
  495. uasm_i_mtc0(p, 0, C0_PAGEMASK);
  496. }
  497. }
  498. }
  499. static __cpuinit void build_huge_tlb_write_entry(u32 **p,
  500. struct uasm_label **l,
  501. struct uasm_reloc **r,
  502. unsigned int tmp,
  503. enum tlb_write_entry wmode,
  504. int restore_scratch)
  505. {
  506. /* Set huge page tlb entry size */
  507. uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
  508. uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
  509. uasm_i_mtc0(p, tmp, C0_PAGEMASK);
  510. build_tlb_write_entry(p, l, r, wmode);
  511. build_restore_pagemask(p, r, tmp, label_leave, restore_scratch);
  512. }
  513. /*
  514. * Check if Huge PTE is present, if so then jump to LABEL.
  515. */
  516. static void __cpuinit
  517. build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
  518. unsigned int pmd, int lid)
  519. {
  520. UASM_i_LW(p, tmp, 0, pmd);
  521. if (use_bbit_insns()) {
  522. uasm_il_bbit1(p, r, tmp, ilog2(_PAGE_HUGE), lid);
  523. } else {
  524. uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
  525. uasm_il_bnez(p, r, tmp, lid);
  526. }
  527. }
  528. static __cpuinit void build_huge_update_entries(u32 **p,
  529. unsigned int pte,
  530. unsigned int tmp)
  531. {
  532. int small_sequence;
  533. /*
  534. * A huge PTE describes an area the size of the
  535. * configured huge page size. This is twice the
  536. * of the large TLB entry size we intend to use.
  537. * A TLB entry half the size of the configured
  538. * huge page size is configured into entrylo0
  539. * and entrylo1 to cover the contiguous huge PTE
  540. * address space.
  541. */
  542. small_sequence = (HPAGE_SIZE >> 7) < 0x10000;
  543. /* We can clobber tmp. It isn't used after this.*/
  544. if (!small_sequence)
  545. uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));
  546. build_convert_pte_to_entrylo(p, pte);
  547. UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
  548. /* convert to entrylo1 */
  549. if (small_sequence)
  550. UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
  551. else
  552. UASM_i_ADDU(p, pte, pte, tmp);
  553. UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
  554. }
  555. static __cpuinit void build_huge_handler_tail(u32 **p,
  556. struct uasm_reloc **r,
  557. struct uasm_label **l,
  558. unsigned int pte,
  559. unsigned int ptr)
  560. {
  561. #ifdef CONFIG_SMP
  562. UASM_i_SC(p, pte, 0, ptr);
  563. uasm_il_beqz(p, r, pte, label_tlb_huge_update);
  564. UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
  565. #else
  566. UASM_i_SW(p, pte, 0, ptr);
  567. #endif
  568. build_huge_update_entries(p, pte, ptr);
  569. build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed, 0);
  570. }
  571. #endif /* CONFIG_HUGETLB_PAGE */
  572. #ifdef CONFIG_64BIT
  573. /*
  574. * TMP and PTR are scratch.
  575. * TMP will be clobbered, PTR will hold the pmd entry.
  576. */
  577. static void __cpuinit
  578. build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
  579. unsigned int tmp, unsigned int ptr)
  580. {
  581. #ifndef CONFIG_MIPS_PGD_C0_CONTEXT
  582. long pgdc = (long)pgd_current;
  583. #endif
  584. /*
  585. * The vmalloc handling is not in the hotpath.
  586. */
  587. uasm_i_dmfc0(p, tmp, C0_BADVADDR);
  588. if (check_for_high_segbits) {
  589. /*
  590. * The kernel currently implicitely assumes that the
  591. * MIPS SEGBITS parameter for the processor is
  592. * (PGDIR_SHIFT+PGDIR_BITS) or less, and will never
  593. * allocate virtual addresses outside the maximum
  594. * range for SEGBITS = (PGDIR_SHIFT+PGDIR_BITS). But
  595. * that doesn't prevent user code from accessing the
  596. * higher xuseg addresses. Here, we make sure that
  597. * everything but the lower xuseg addresses goes down
  598. * the module_alloc/vmalloc path.
  599. */
  600. uasm_i_dsrl_safe(p, ptr, tmp, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
  601. uasm_il_bnez(p, r, ptr, label_vmalloc);
  602. } else {
  603. uasm_il_bltz(p, r, tmp, label_vmalloc);
  604. }
  605. /* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
  606. #ifdef CONFIG_MIPS_PGD_C0_CONTEXT
  607. if (pgd_reg != -1) {
  608. /* pgd is in pgd_reg */
  609. UASM_i_MFC0(p, ptr, 31, pgd_reg);
  610. } else {
  611. /*
  612. * &pgd << 11 stored in CONTEXT [23..63].
  613. */
  614. UASM_i_MFC0(p, ptr, C0_CONTEXT);
  615. /* Clear lower 23 bits of context. */
  616. uasm_i_dins(p, ptr, 0, 0, 23);
  617. /* 1 0 1 0 1 << 6 xkphys cached */
  618. uasm_i_ori(p, ptr, ptr, 0x540);
  619. uasm_i_drotr(p, ptr, ptr, 11);
  620. }
  621. #elif defined(CONFIG_SMP)
  622. # ifdef CONFIG_MIPS_MT_SMTC
  623. /*
  624. * SMTC uses TCBind value as "CPU" index
  625. */
  626. uasm_i_mfc0(p, ptr, C0_TCBIND);
  627. uasm_i_dsrl_safe(p, ptr, ptr, 19);
  628. # else
  629. /*
  630. * 64 bit SMP running in XKPHYS has smp_processor_id() << 3
  631. * stored in CONTEXT.
  632. */
  633. uasm_i_dmfc0(p, ptr, C0_CONTEXT);
  634. uasm_i_dsrl_safe(p, ptr, ptr, 23);
  635. # endif
  636. UASM_i_LA_mostly(p, tmp, pgdc);
  637. uasm_i_daddu(p, ptr, ptr, tmp);
  638. uasm_i_dmfc0(p, tmp, C0_BADVADDR);
  639. uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
  640. #else
  641. UASM_i_LA_mostly(p, ptr, pgdc);
  642. uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
  643. #endif
  644. uasm_l_vmalloc_done(l, *p);
  645. /* get pgd offset in bytes */
  646. uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3);
  647. uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
  648. uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
  649. #ifndef __PAGETABLE_PMD_FOLDED
  650. uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
  651. uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
  652. uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
  653. uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
  654. uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
  655. #endif
  656. }
  657. /*
  658. * BVADDR is the faulting address, PTR is scratch.
  659. * PTR will hold the pgd for vmalloc.
  660. */
  661. static void __cpuinit
  662. build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
  663. unsigned int bvaddr, unsigned int ptr,
  664. enum vmalloc64_mode mode)
  665. {
  666. long swpd = (long)swapper_pg_dir;
  667. int single_insn_swpd;
  668. int did_vmalloc_branch = 0;
  669. single_insn_swpd = uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd);
  670. uasm_l_vmalloc(l, *p);
  671. if (mode != not_refill && check_for_high_segbits) {
  672. if (single_insn_swpd) {
  673. uasm_il_bltz(p, r, bvaddr, label_vmalloc_done);
  674. uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
  675. did_vmalloc_branch = 1;
  676. /* fall through */
  677. } else {
  678. uasm_il_bgez(p, r, bvaddr, label_large_segbits_fault);
  679. }
  680. }
  681. if (!did_vmalloc_branch) {
  682. if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
  683. uasm_il_b(p, r, label_vmalloc_done);
  684. uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
  685. } else {
  686. UASM_i_LA_mostly(p, ptr, swpd);
  687. uasm_il_b(p, r, label_vmalloc_done);
  688. if (uasm_in_compat_space_p(swpd))
  689. uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
  690. else
  691. uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
  692. }
  693. }
  694. if (mode != not_refill && check_for_high_segbits) {
  695. uasm_l_large_segbits_fault(l, *p);
  696. /*
  697. * We get here if we are an xsseg address, or if we are
  698. * an xuseg address above (PGDIR_SHIFT+PGDIR_BITS) boundary.
  699. *
  700. * Ignoring xsseg (assume disabled so would generate
  701. * (address errors?), the only remaining possibility
  702. * is the upper xuseg addresses. On processors with
  703. * TLB_SEGBITS <= PGDIR_SHIFT+PGDIR_BITS, these
  704. * addresses would have taken an address error. We try
  705. * to mimic that here by taking a load/istream page
  706. * fault.
  707. */
  708. UASM_i_LA(p, ptr, (unsigned long)tlb_do_page_fault_0);
  709. uasm_i_jr(p, ptr);
  710. if (mode == refill_scratch) {
  711. if (scratch_reg > 0)
  712. UASM_i_MFC0(p, 1, 31, scratch_reg);
  713. else
  714. UASM_i_LW(p, 1, scratchpad_offset(0), 0);
  715. } else {
  716. uasm_i_nop(p);
  717. }
  718. }
  719. }
  720. #else /* !CONFIG_64BIT */
  721. /*
  722. * TMP and PTR are scratch.
  723. * TMP will be clobbered, PTR will hold the pgd entry.
  724. */
  725. static void __cpuinit __maybe_unused
  726. build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
  727. {
  728. long pgdc = (long)pgd_current;
  729. /* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
  730. #ifdef CONFIG_SMP
  731. #ifdef CONFIG_MIPS_MT_SMTC
  732. /*
  733. * SMTC uses TCBind value as "CPU" index
  734. */
  735. uasm_i_mfc0(p, ptr, C0_TCBIND);
  736. UASM_i_LA_mostly(p, tmp, pgdc);
  737. uasm_i_srl(p, ptr, ptr, 19);
  738. #else
  739. /*
  740. * smp_processor_id() << 3 is stored in CONTEXT.
  741. */
  742. uasm_i_mfc0(p, ptr, C0_CONTEXT);
  743. UASM_i_LA_mostly(p, tmp, pgdc);
  744. uasm_i_srl(p, ptr, ptr, 23);
  745. #endif
  746. uasm_i_addu(p, ptr, tmp, ptr);
  747. #else
  748. UASM_i_LA_mostly(p, ptr, pgdc);
  749. #endif
  750. uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
  751. uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
  752. uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
  753. uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
  754. uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
  755. }
  756. #endif /* !CONFIG_64BIT */
  757. static void __cpuinit build_adjust_context(u32 **p, unsigned int ctx)
  758. {
  759. unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
  760. unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);
  761. switch (current_cpu_type()) {
  762. case CPU_VR41XX:
  763. case CPU_VR4111:
  764. case CPU_VR4121:
  765. case CPU_VR4122:
  766. case CPU_VR4131:
  767. case CPU_VR4181:
  768. case CPU_VR4181A:
  769. case CPU_VR4133:
  770. shift += 2;
  771. break;
  772. default:
  773. break;
  774. }
  775. if (shift)
  776. UASM_i_SRL(p, ctx, ctx, shift);
  777. uasm_i_andi(p, ctx, ctx, mask);
  778. }
  779. static void __cpuinit build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
  780. {
  781. /*
  782. * Bug workaround for the Nevada. It seems as if under certain
  783. * circumstances the move from cp0_context might produce a
  784. * bogus result when the mfc0 instruction and its consumer are
  785. * in a different cacheline or a load instruction, probably any
  786. * memory reference, is between them.
  787. */
  788. switch (current_cpu_type()) {
  789. case CPU_NEVADA:
  790. UASM_i_LW(p, ptr, 0, ptr);
  791. GET_CONTEXT(p, tmp); /* get context reg */
  792. break;
  793. default:
  794. GET_CONTEXT(p, tmp); /* get context reg */
  795. UASM_i_LW(p, ptr, 0, ptr);
  796. break;
  797. }
  798. build_adjust_context(p, tmp);
  799. UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
  800. }
  801. static void __cpuinit build_update_entries(u32 **p, unsigned int tmp,
  802. unsigned int ptep)
  803. {
  804. /*
  805. * 64bit address support (36bit on a 32bit CPU) in a 32bit
  806. * Kernel is a special case. Only a few CPUs use it.
  807. */
  808. #ifdef CONFIG_64BIT_PHYS_ADDR
  809. if (cpu_has_64bits) {
  810. uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
  811. uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
  812. if (kernel_uses_smartmips_rixi) {
  813. UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_NO_EXEC));
  814. UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_NO_EXEC));
  815. UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
  816. UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
  817. UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
  818. } else {
  819. uasm_i_dsrl_safe(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
  820. UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
  821. uasm_i_dsrl_safe(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
  822. }
  823. UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
  824. } else {
  825. int pte_off_even = sizeof(pte_t) / 2;
  826. int pte_off_odd = pte_off_even + sizeof(pte_t);
  827. /* The pte entries are pre-shifted */
  828. uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
  829. UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
  830. uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
  831. UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
  832. }
  833. #else
  834. UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
  835. UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
  836. if (r45k_bvahwbug())
  837. build_tlb_probe_entry(p);
  838. if (kernel_uses_smartmips_rixi) {
  839. UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_NO_EXEC));
  840. UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_NO_EXEC));
  841. UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
  842. if (r4k_250MHZhwbug())
  843. UASM_i_MTC0(p, 0, C0_ENTRYLO0);
  844. UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
  845. UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
  846. } else {
  847. UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
  848. if (r4k_250MHZhwbug())
  849. UASM_i_MTC0(p, 0, C0_ENTRYLO0);
  850. UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
  851. UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
  852. if (r45k_bvahwbug())
  853. uasm_i_mfc0(p, tmp, C0_INDEX);
  854. }
  855. if (r4k_250MHZhwbug())
  856. UASM_i_MTC0(p, 0, C0_ENTRYLO1);
  857. UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
  858. #endif
  859. }
  860. struct mips_huge_tlb_info {
  861. int huge_pte;
  862. int restore_scratch;
  863. };
  864. static struct mips_huge_tlb_info __cpuinit
  865. build_fast_tlb_refill_handler (u32 **p, struct uasm_label **l,
  866. struct uasm_reloc **r, unsigned int tmp,
  867. unsigned int ptr, int c0_scratch)
  868. {
  869. struct mips_huge_tlb_info rv;
  870. unsigned int even, odd;
  871. int vmalloc_branch_delay_filled = 0;
  872. const int scratch = 1; /* Our extra working register */
  873. rv.huge_pte = scratch;
  874. rv.restore_scratch = 0;
  875. if (check_for_high_segbits) {
  876. UASM_i_MFC0(p, tmp, C0_BADVADDR);
  877. if (pgd_reg != -1)
  878. UASM_i_MFC0(p, ptr, 31, pgd_reg);
  879. else
  880. UASM_i_MFC0(p, ptr, C0_CONTEXT);
  881. if (c0_scratch >= 0)
  882. UASM_i_MTC0(p, scratch, 31, c0_scratch);
  883. else
  884. UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
  885. uasm_i_dsrl_safe(p, scratch, tmp,
  886. PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
  887. uasm_il_bnez(p, r, scratch, label_vmalloc);
  888. if (pgd_reg == -1) {
  889. vmalloc_branch_delay_filled = 1;
  890. /* Clear lower 23 bits of context. */
  891. uasm_i_dins(p, ptr, 0, 0, 23);
  892. }
  893. } else {
  894. if (pgd_reg != -1)
  895. UASM_i_MFC0(p, ptr, 31, pgd_reg);
  896. else
  897. UASM_i_MFC0(p, ptr, C0_CONTEXT);
  898. UASM_i_MFC0(p, tmp, C0_BADVADDR);
  899. if (c0_scratch >= 0)
  900. UASM_i_MTC0(p, scratch, 31, c0_scratch);
  901. else
  902. UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
  903. if (pgd_reg == -1)
  904. /* Clear lower 23 bits of context. */
  905. uasm_i_dins(p, ptr, 0, 0, 23);
  906. uasm_il_bltz(p, r, tmp, label_vmalloc);
  907. }
  908. if (pgd_reg == -1) {
  909. vmalloc_branch_delay_filled = 1;
  910. /* 1 0 1 0 1 << 6 xkphys cached */
  911. uasm_i_ori(p, ptr, ptr, 0x540);
  912. uasm_i_drotr(p, ptr, ptr, 11);
  913. }
  914. #ifdef __PAGETABLE_PMD_FOLDED
  915. #define LOC_PTEP scratch
  916. #else
  917. #define LOC_PTEP ptr
  918. #endif
  919. if (!vmalloc_branch_delay_filled)
  920. /* get pgd offset in bytes */
  921. uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
  922. uasm_l_vmalloc_done(l, *p);
  923. /*
  924. * tmp ptr
  925. * fall-through case = badvaddr *pgd_current
  926. * vmalloc case = badvaddr swapper_pg_dir
  927. */
  928. if (vmalloc_branch_delay_filled)
  929. /* get pgd offset in bytes */
  930. uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
  931. #ifdef __PAGETABLE_PMD_FOLDED
  932. GET_CONTEXT(p, tmp); /* get context reg */
  933. #endif
  934. uasm_i_andi(p, scratch, scratch, (PTRS_PER_PGD - 1) << 3);
  935. if (use_lwx_insns()) {
  936. UASM_i_LWX(p, LOC_PTEP, scratch, ptr);
  937. } else {
  938. uasm_i_daddu(p, ptr, ptr, scratch); /* add in pgd offset */
  939. uasm_i_ld(p, LOC_PTEP, 0, ptr); /* get pmd pointer */
  940. }
  941. #ifndef __PAGETABLE_PMD_FOLDED
  942. /* get pmd offset in bytes */
  943. uasm_i_dsrl_safe(p, scratch, tmp, PMD_SHIFT - 3);
  944. uasm_i_andi(p, scratch, scratch, (PTRS_PER_PMD - 1) << 3);
  945. GET_CONTEXT(p, tmp); /* get context reg */
  946. if (use_lwx_insns()) {
  947. UASM_i_LWX(p, scratch, scratch, ptr);
  948. } else {
  949. uasm_i_daddu(p, ptr, ptr, scratch); /* add in pmd offset */
  950. UASM_i_LW(p, scratch, 0, ptr);
  951. }
  952. #endif
  953. /* Adjust the context during the load latency. */
  954. build_adjust_context(p, tmp);
  955. #ifdef CONFIG_HUGETLB_PAGE
  956. uasm_il_bbit1(p, r, scratch, ilog2(_PAGE_HUGE), label_tlb_huge_update);
  957. /*
  958. * The in the LWX case we don't want to do the load in the
  959. * delay slot. It cannot issue in the same cycle and may be
  960. * speculative and unneeded.
  961. */
  962. if (use_lwx_insns())
  963. uasm_i_nop(p);
  964. #endif /* CONFIG_HUGETLB_PAGE */
  965. /* build_update_entries */
  966. if (use_lwx_insns()) {
  967. even = ptr;
  968. odd = tmp;
  969. UASM_i_LWX(p, even, scratch, tmp);
  970. UASM_i_ADDIU(p, tmp, tmp, sizeof(pte_t));
  971. UASM_i_LWX(p, odd, scratch, tmp);
  972. } else {
  973. UASM_i_ADDU(p, ptr, scratch, tmp); /* add in offset */
  974. even = tmp;
  975. odd = ptr;
  976. UASM_i_LW(p, even, 0, ptr); /* get even pte */
  977. UASM_i_LW(p, odd, sizeof(pte_t), ptr); /* get odd pte */
  978. }
  979. if (kernel_uses_smartmips_rixi) {
  980. uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_NO_EXEC));
  981. uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_NO_EXEC));
  982. uasm_i_drotr(p, even, even,
  983. ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
  984. UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
  985. uasm_i_drotr(p, odd, odd,
  986. ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
  987. } else {
  988. uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_GLOBAL));
  989. UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
  990. uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_GLOBAL));
  991. }
  992. UASM_i_MTC0(p, odd, C0_ENTRYLO1); /* load it */
  993. if (c0_scratch >= 0) {
  994. UASM_i_MFC0(p, scratch, 31, c0_scratch);
  995. build_tlb_write_entry(p, l, r, tlb_random);
  996. uasm_l_leave(l, *p);
  997. rv.restore_scratch = 1;
  998. } else if (PAGE_SHIFT == 14 || PAGE_SHIFT == 13) {
  999. build_tlb_write_entry(p, l, r, tlb_random);
  1000. uasm_l_leave(l, *p);
  1001. UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
  1002. } else {
  1003. UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
  1004. build_tlb_write_entry(p, l, r, tlb_random);
  1005. uasm_l_leave(l, *p);
  1006. rv.restore_scratch = 1;
  1007. }
  1008. uasm_i_eret(p); /* return from trap */
  1009. return rv;
  1010. }
  1011. /*
  1012. * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
  1013. * because EXL == 0. If we wrap, we can also use the 32 instruction
  1014. * slots before the XTLB refill exception handler which belong to the
  1015. * unused TLB refill exception.
  1016. */
  1017. #define MIPS64_REFILL_INSNS 32
  1018. static void __cpuinit build_r4000_tlb_refill_handler(void)
  1019. {
  1020. u32 *p = tlb_handler;
  1021. struct uasm_label *l = labels;
  1022. struct uasm_reloc *r = relocs;
  1023. u32 *f;
  1024. unsigned int final_len;
  1025. struct mips_huge_tlb_info htlb_info;
  1026. enum vmalloc64_mode vmalloc_mode;
  1027. memset(tlb_handler, 0, sizeof(tlb_handler));
  1028. memset(labels, 0, sizeof(labels));
  1029. memset(relocs, 0, sizeof(relocs));
  1030. memset(final_handler, 0, sizeof(final_handler));
  1031. if (scratch_reg == 0)
  1032. scratch_reg = allocate_kscratch();
  1033. if ((scratch_reg > 0 || scratchpad_available()) && use_bbit_insns()) {
  1034. htlb_info = build_fast_tlb_refill_handler(&p, &l, &r, K0, K1,
  1035. scratch_reg);
  1036. vmalloc_mode = refill_scratch;
  1037. } else {
  1038. htlb_info.huge_pte = K0;
  1039. htlb_info.restore_scratch = 0;
  1040. vmalloc_mode = refill_noscratch;
  1041. /*
  1042. * create the plain linear handler
  1043. */
  1044. if (bcm1250_m3_war()) {
  1045. unsigned int segbits = 44;
  1046. uasm_i_dmfc0(&p, K0, C0_BADVADDR);
  1047. uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
  1048. uasm_i_xor(&p, K0, K0, K1);
  1049. uasm_i_dsrl_safe(&p, K1, K0, 62);
  1050. uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
  1051. uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
  1052. uasm_i_or(&p, K0, K0, K1);
  1053. uasm_il_bnez(&p, &r, K0, label_leave);
  1054. /* No need for uasm_i_nop */
  1055. }
  1056. #ifdef CONFIG_64BIT
  1057. build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
  1058. #else
  1059. build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
  1060. #endif
  1061. #ifdef CONFIG_HUGETLB_PAGE
  1062. build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
  1063. #endif
  1064. build_get_ptep(&p, K0, K1);
  1065. build_update_entries(&p, K0, K1);
  1066. build_tlb_write_entry(&p, &l, &r, tlb_random);
  1067. uasm_l_leave(&l, p);
  1068. uasm_i_eret(&p); /* return from trap */
  1069. }
  1070. #ifdef CONFIG_HUGETLB_PAGE
  1071. uasm_l_tlb_huge_update(&l, p);
  1072. build_huge_update_entries(&p, htlb_info.huge_pte, K1);
  1073. build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random,
  1074. htlb_info.restore_scratch);
  1075. #endif
  1076. #ifdef CONFIG_64BIT
  1077. build_get_pgd_vmalloc64(&p, &l, &r, K0, K1, vmalloc_mode);
  1078. #endif
  1079. /*
  1080. * Overflow check: For the 64bit handler, we need at least one
  1081. * free instruction slot for the wrap-around branch. In worst
  1082. * case, if the intended insertion point is a delay slot, we
  1083. * need three, with the second nop'ed and the third being
  1084. * unused.
  1085. */
  1086. /* Loongson2 ebase is different than r4k, we have more space */
  1087. #if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
  1088. if ((p - tlb_handler) > 64)
  1089. panic("TLB refill handler space exceeded");
  1090. #else
  1091. if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
  1092. || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
  1093. && uasm_insn_has_bdelay(relocs,
  1094. tlb_handler + MIPS64_REFILL_INSNS - 3)))
  1095. panic("TLB refill handler space exceeded");
  1096. #endif
  1097. /*
  1098. * Now fold the handler in the TLB refill handler space.
  1099. */
  1100. #if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
  1101. f = final_handler;
  1102. /* Simplest case, just copy the handler. */
  1103. uasm_copy_handler(relocs, labels, tlb_handler, p, f);
  1104. final_len = p - tlb_handler;
  1105. #else /* CONFIG_64BIT */
  1106. f = final_handler + MIPS64_REFILL_INSNS;
  1107. if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
  1108. /* Just copy the handler. */
  1109. uasm_copy_handler(relocs, labels, tlb_handler, p, f);
  1110. final_len = p - tlb_handler;
  1111. } else {
  1112. #if defined(CONFIG_HUGETLB_PAGE)
  1113. const enum label_id ls = label_tlb_huge_update;
  1114. #else
  1115. const enum label_id ls = label_vmalloc;
  1116. #endif
  1117. u32 *split;
  1118. int ov = 0;
  1119. int i;
  1120. for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
  1121. ;
  1122. BUG_ON(i == ARRAY_SIZE(labels));
  1123. split = labels[i].addr;
  1124. /*
  1125. * See if we have overflown one way or the other.
  1126. */
  1127. if (split > tlb_handler + MIPS64_REFILL_INSNS ||
  1128. split < p - MIPS64_REFILL_INSNS)
  1129. ov = 1;
  1130. if (ov) {
  1131. /*
  1132. * Split two instructions before the end. One
  1133. * for the branch and one for the instruction
  1134. * in the delay slot.
  1135. */
  1136. split = tlb_handler + MIPS64_REFILL_INSNS - 2;
  1137. /*
  1138. * If the branch would fall in a delay slot,
  1139. * we must back up an additional instruction
  1140. * so that it is no longer in a delay slot.
  1141. */
  1142. if (uasm_insn_has_bdelay(relocs, split - 1))
  1143. split--;
  1144. }
  1145. /* Copy first part of the handler. */
  1146. uasm_copy_handler(relocs, labels, tlb_handler, split, f);
  1147. f += split - tlb_handler;
  1148. if (ov) {
  1149. /* Insert branch. */
  1150. uasm_l_split(&l, final_handler);
  1151. uasm_il_b(&f, &r, label_split);
  1152. if (uasm_insn_has_bdelay(relocs, split))
  1153. uasm_i_nop(&f);
  1154. else {
  1155. uasm_copy_handler(relocs, labels,
  1156. split, split + 1, f);
  1157. uasm_move_labels(labels, f, f + 1, -1);
  1158. f++;
  1159. split++;
  1160. }
  1161. }
  1162. /* Copy the rest of the handler. */
  1163. uasm_copy_handler(relocs, labels, split, p, final_handler);
  1164. final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
  1165. (p - split);
  1166. }
  1167. #endif /* CONFIG_64BIT */
  1168. uasm_resolve_relocs(relocs, labels);
  1169. pr_debug("Wrote TLB refill handler (%u instructions).\n",
  1170. final_len);
  1171. memcpy((void *)ebase, final_handler, 0x100);
  1172. dump_handler((u32 *)ebase, 64);
  1173. }
  1174. /*
  1175. * 128 instructions for the fastpath handler is generous and should
  1176. * never be exceeded.
  1177. */
  1178. #define FASTPATH_SIZE 128
  1179. u32 handle_tlbl[FASTPATH_SIZE] __cacheline_aligned;
  1180. u32 handle_tlbs[FASTPATH_SIZE] __cacheline_aligned;
  1181. u32 handle_tlbm[FASTPATH_SIZE] __cacheline_aligned;
  1182. #ifdef CONFIG_MIPS_PGD_C0_CONTEXT
  1183. u32 tlbmiss_handler_setup_pgd[16] __cacheline_aligned;
  1184. static void __cpuinit build_r4000_setup_pgd(void)
  1185. {
  1186. const int a0 = 4;
  1187. const int a1 = 5;
  1188. u32 *p = tlbmiss_handler_setup_pgd;
  1189. struct uasm_label *l = labels;
  1190. struct uasm_reloc *r = relocs;
  1191. memset(tlbmiss_handler_setup_pgd, 0, sizeof(tlbmiss_handler_setup_pgd));
  1192. memset(labels, 0, sizeof(labels));
  1193. memset(relocs, 0, sizeof(relocs));
  1194. pgd_reg = allocate_kscratch();
  1195. if (pgd_reg == -1) {
  1196. /* PGD << 11 in c0_Context */
  1197. /*
  1198. * If it is a ckseg0 address, convert to a physical
  1199. * address. Shifting right by 29 and adding 4 will
  1200. * result in zero for these addresses.
  1201. *
  1202. */
  1203. UASM_i_SRA(&p, a1, a0, 29);
  1204. UASM_i_ADDIU(&p, a1, a1, 4);
  1205. uasm_il_bnez(&p, &r, a1, label_tlbl_goaround1);
  1206. uasm_i_nop(&p);
  1207. uasm_i_dinsm(&p, a0, 0, 29, 64 - 29);
  1208. uasm_l_tlbl_goaround1(&l, p);
  1209. UASM_i_SLL(&p, a0, a0, 11);
  1210. uasm_i_jr(&p, 31);
  1211. UASM_i_MTC0(&p, a0, C0_CONTEXT);
  1212. } else {
  1213. /* PGD in c0_KScratch */
  1214. uasm_i_jr(&p, 31);
  1215. UASM_i_MTC0(&p, a0, 31, pgd_reg);
  1216. }
  1217. if (p - tlbmiss_handler_setup_pgd > ARRAY_SIZE(tlbmiss_handler_setup_pgd))
  1218. panic("tlbmiss_handler_setup_pgd space exceeded");
  1219. uasm_resolve_relocs(relocs, labels);
  1220. pr_debug("Wrote tlbmiss_handler_setup_pgd (%u instructions).\n",
  1221. (unsigned int)(p - tlbmiss_handler_setup_pgd));
  1222. dump_handler(tlbmiss_handler_setup_pgd,
  1223. ARRAY_SIZE(tlbmiss_handler_setup_pgd));
  1224. }
  1225. #endif
  1226. static void __cpuinit
  1227. iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
  1228. {
  1229. #ifdef CONFIG_SMP
  1230. # ifdef CONFIG_64BIT_PHYS_ADDR
  1231. if (cpu_has_64bits)
  1232. uasm_i_lld(p, pte, 0, ptr);
  1233. else
  1234. # endif
  1235. UASM_i_LL(p, pte, 0, ptr);
  1236. #else
  1237. # ifdef CONFIG_64BIT_PHYS_ADDR
  1238. if (cpu_has_64bits)
  1239. uasm_i_ld(p, pte, 0, ptr);
  1240. else
  1241. # endif
  1242. UASM_i_LW(p, pte, 0, ptr);
  1243. #endif
  1244. }
  1245. static void __cpuinit
  1246. iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
  1247. unsigned int mode)
  1248. {
  1249. #ifdef CONFIG_64BIT_PHYS_ADDR
  1250. unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
  1251. #endif
  1252. uasm_i_ori(p, pte, pte, mode);
  1253. #ifdef CONFIG_SMP
  1254. # ifdef CONFIG_64BIT_PHYS_ADDR
  1255. if (cpu_has_64bits)
  1256. uasm_i_scd(p, pte, 0, ptr);
  1257. else
  1258. # endif
  1259. UASM_i_SC(p, pte, 0, ptr);
  1260. if (r10000_llsc_war())
  1261. uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
  1262. else
  1263. uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
  1264. # ifdef CONFIG_64BIT_PHYS_ADDR
  1265. if (!cpu_has_64bits) {
  1266. /* no uasm_i_nop needed */
  1267. uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
  1268. uasm_i_ori(p, pte, pte, hwmode);
  1269. uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
  1270. uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
  1271. /* no uasm_i_nop needed */
  1272. uasm_i_lw(p, pte, 0, ptr);
  1273. } else
  1274. uasm_i_nop(p);
  1275. # else
  1276. uasm_i_nop(p);
  1277. # endif
  1278. #else
  1279. # ifdef CONFIG_64BIT_PHYS_ADDR
  1280. if (cpu_has_64bits)
  1281. uasm_i_sd(p, pte, 0, ptr);
  1282. else
  1283. # endif
  1284. UASM_i_SW(p, pte, 0, ptr);
  1285. # ifdef CONFIG_64BIT_PHYS_ADDR
  1286. if (!cpu_has_64bits) {
  1287. uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
  1288. uasm_i_ori(p, pte, pte, hwmode);
  1289. uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
  1290. uasm_i_lw(p, pte, 0, ptr);
  1291. }
  1292. # endif
  1293. #endif
  1294. }
  1295. /*
  1296. * Check if PTE is present, if not then jump to LABEL. PTR points to
  1297. * the page table where this PTE is located, PTE will be re-loaded
  1298. * with it's original value.
  1299. */
  1300. static void __cpuinit
  1301. build_pte_present(u32 **p, struct uasm_reloc **r,
  1302. unsigned int pte, unsigned int ptr, enum label_id lid)
  1303. {
  1304. if (kernel_uses_smartmips_rixi) {
  1305. if (use_bbit_insns()) {
  1306. uasm_il_bbit0(p, r, pte, ilog2(_PAGE_PRESENT), lid);
  1307. uasm_i_nop(p);
  1308. } else {
  1309. uasm_i_andi(p, pte, pte, _PAGE_PRESENT);
  1310. uasm_il_beqz(p, r, pte, lid);
  1311. iPTE_LW(p, pte, ptr);
  1312. }
  1313. } else {
  1314. uasm_i_andi(p, pte, pte, _PAGE_PRESENT | _PAGE_READ);
  1315. uasm_i_xori(p, pte, pte, _PAGE_PRESENT | _PAGE_READ);
  1316. uasm_il_bnez(p, r, pte, lid);
  1317. iPTE_LW(p, pte, ptr);
  1318. }
  1319. }
  1320. /* Make PTE valid, store result in PTR. */
  1321. static void __cpuinit
  1322. build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
  1323. unsigned int ptr)
  1324. {
  1325. unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;
  1326. iPTE_SW(p, r, pte, ptr, mode);
  1327. }
  1328. /*
  1329. * Check if PTE can be written to, if not branch to LABEL. Regardless
  1330. * restore PTE with value from PTR when done.
  1331. */
  1332. static void __cpuinit
  1333. build_pte_writable(u32 **p, struct uasm_reloc **r,
  1334. unsigned int pte, unsigned int ptr, enum label_id lid)
  1335. {
  1336. if (use_bbit_insns()) {
  1337. uasm_il_bbit0(p, r, pte, ilog2(_PAGE_PRESENT), lid);
  1338. uasm_i_nop(p);
  1339. uasm_il_bbit0(p, r, pte, ilog2(_PAGE_WRITE), lid);
  1340. uasm_i_nop(p);
  1341. } else {
  1342. uasm_i_andi(p, pte, pte, _PAGE_PRESENT | _PAGE_WRITE);
  1343. uasm_i_xori(p, pte, pte, _PAGE_PRESENT | _PAGE_WRITE);
  1344. uasm_il_bnez(p, r, pte, lid);
  1345. iPTE_LW(p, pte, ptr);
  1346. }
  1347. }
  1348. /* Make PTE writable, update software status bits as well, then store
  1349. * at PTR.
  1350. */
  1351. static void __cpuinit
  1352. build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
  1353. unsigned int ptr)
  1354. {
  1355. unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
  1356. | _PAGE_DIRTY);
  1357. iPTE_SW(p, r, pte, ptr, mode);
  1358. }
  1359. /*
  1360. * Check if PTE can be modified, if not branch to LABEL. Regardless
  1361. * restore PTE with value from PTR when done.
  1362. */
  1363. static void __cpuinit
  1364. build_pte_modifiable(u32 **p, struct uasm_reloc **r,
  1365. unsigned int pte, unsigned int ptr, enum label_id lid)
  1366. {
  1367. if (use_bbit_insns()) {
  1368. uasm_il_bbit0(p, r, pte, ilog2(_PAGE_WRITE), lid);
  1369. uasm_i_nop(p);
  1370. } else {
  1371. uasm_i_andi(p, pte, pte, _PAGE_WRITE);
  1372. uasm_il_beqz(p, r, pte, lid);
  1373. iPTE_LW(p, pte, ptr);
  1374. }
  1375. }
  1376. #ifndef CONFIG_MIPS_PGD_C0_CONTEXT
  1377. /*
  1378. * R3000 style TLB load/store/modify handlers.
  1379. */
  1380. /*
  1381. * This places the pte into ENTRYLO0 and writes it with tlbwi.
  1382. * Then it returns.
  1383. */
  1384. static void __cpuinit
  1385. build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
  1386. {
  1387. uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
  1388. uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
  1389. uasm_i_tlbwi(p);
  1390. uasm_i_jr(p, tmp);
  1391. uasm_i_rfe(p); /* branch delay */
  1392. }
  1393. /*
  1394. * This places the pte into ENTRYLO0 and writes it with tlbwi
  1395. * or tlbwr as appropriate. This is because the index register
  1396. * may have the probe fail bit set as a result of a trap on a
  1397. * kseg2 access, i.e. without refill. Then it returns.
  1398. */
  1399. static void __cpuinit
  1400. build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
  1401. struct uasm_reloc **r, unsigned int pte,
  1402. unsigned int tmp)
  1403. {
  1404. uasm_i_mfc0(p, tmp, C0_INDEX);
  1405. uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
  1406. uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
  1407. uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
  1408. uasm_i_tlbwi(p); /* cp0 delay */
  1409. uasm_i_jr(p, tmp);
  1410. uasm_i_rfe(p); /* branch delay */
  1411. uasm_l_r3000_write_probe_fail(l, *p);
  1412. uasm_i_tlbwr(p); /* cp0 delay */
  1413. uasm_i_jr(p, tmp);
  1414. uasm_i_rfe(p); /* branch delay */
  1415. }
  1416. static void __cpuinit
  1417. build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
  1418. unsigned int ptr)
  1419. {
  1420. long pgdc = (long)pgd_current;
  1421. uasm_i_mfc0(p, pte, C0_BADVADDR);
  1422. uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
  1423. uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
  1424. uasm_i_srl(p, pte, pte, 22); /* load delay */
  1425. uasm_i_sll(p, pte, pte, 2);
  1426. uasm_i_addu(p, ptr, ptr, pte);
  1427. uasm_i_mfc0(p, pte, C0_CONTEXT);
  1428. uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
  1429. uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
  1430. uasm_i_addu(p, ptr, ptr, pte);
  1431. uasm_i_lw(p, pte, 0, ptr);
  1432. uasm_i_tlbp(p); /* load delay */
  1433. }
  1434. static void __cpuinit build_r3000_tlb_load_handler(void)
  1435. {
  1436. u32 *p = handle_tlbl;
  1437. struct uasm_label *l = labels;
  1438. struct uasm_reloc *r = relocs;
  1439. memset(handle_tlbl, 0, sizeof(handle_tlbl));
  1440. memset(labels, 0, sizeof(labels));
  1441. memset(relocs, 0, sizeof(relocs));
  1442. build_r3000_tlbchange_handler_head(&p, K0, K1);
  1443. build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
  1444. uasm_i_nop(&p); /* load delay */
  1445. build_make_valid(&p, &r, K0, K1);
  1446. build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
  1447. uasm_l_nopage_tlbl(&l, p);
  1448. uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
  1449. uasm_i_nop(&p);
  1450. if ((p - handle_tlbl) > FASTPATH_SIZE)
  1451. panic("TLB load handler fastpath space exceeded");
  1452. uasm_resolve_relocs(relocs, labels);
  1453. pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
  1454. (unsigned int)(p - handle_tlbl));
  1455. dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
  1456. }
  1457. static void __cpuinit build_r3000_tlb_store_handler(void)
  1458. {
  1459. u32 *p = handle_tlbs;
  1460. struct uasm_label *l = labels;
  1461. struct uasm_reloc *r = relocs;
  1462. memset(handle_tlbs, 0, sizeof(handle_tlbs));
  1463. memset(labels, 0, sizeof(labels));
  1464. memset(relocs, 0, sizeof(relocs));
  1465. build_r3000_tlbchange_handler_head(&p, K0, K1);
  1466. build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
  1467. uasm_i_nop(&p); /* load delay */
  1468. build_make_write(&p, &r, K0, K1);
  1469. build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
  1470. uasm_l_nopage_tlbs(&l, p);
  1471. uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
  1472. uasm_i_nop(&p);
  1473. if ((p - handle_tlbs) > FASTPATH_SIZE)
  1474. panic("TLB store handler fastpath space exceeded");
  1475. uasm_resolve_relocs(relocs, labels);
  1476. pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
  1477. (unsigned int)(p - handle_tlbs));
  1478. dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
  1479. }
  1480. static void __cpuinit build_r3000_tlb_modify_handler(void)
  1481. {
  1482. u32 *p = handle_tlbm;
  1483. struct uasm_label *l = labels;
  1484. struct uasm_reloc *r = relocs;
  1485. memset(handle_tlbm, 0, sizeof(handle_tlbm));
  1486. memset(labels, 0, sizeof(labels));
  1487. memset(relocs, 0, sizeof(relocs));
  1488. build_r3000_tlbchange_handler_head(&p, K0, K1);
  1489. build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
  1490. uasm_i_nop(&p); /* load delay */
  1491. build_make_write(&p, &r, K0, K1);
  1492. build_r3000_pte_reload_tlbwi(&p, K0, K1);
  1493. uasm_l_nopage_tlbm(&l, p);
  1494. uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
  1495. uasm_i_nop(&p);
  1496. if ((p - handle_tlbm) > FASTPATH_SIZE)
  1497. panic("TLB modify handler fastpath space exceeded");
  1498. uasm_resolve_relocs(relocs, labels);
  1499. pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
  1500. (unsigned int)(p - handle_tlbm));
  1501. dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
  1502. }
  1503. #endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
  1504. /*
  1505. * R4000 style TLB load/store/modify handlers.
  1506. */
  1507. static void __cpuinit
  1508. build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
  1509. struct uasm_reloc **r, unsigned int pte,
  1510. unsigned int ptr)
  1511. {
  1512. #ifdef CONFIG_64BIT
  1513. build_get_pmde64(p, l, r, pte, ptr); /* get pmd in ptr */
  1514. #else
  1515. build_get_pgde32(p, pte, ptr); /* get pgd in ptr */
  1516. #endif
  1517. #ifdef CONFIG_HUGETLB_PAGE
  1518. /*
  1519. * For huge tlb entries, pmd doesn't contain an address but
  1520. * instead contains the tlb pte. Check the PAGE_HUGE bit and
  1521. * see if we need to jump to huge tlb processing.
  1522. */
  1523. build_is_huge_pte(p, r, pte, ptr, label_tlb_huge_update);
  1524. #endif
  1525. UASM_i_MFC0(p, pte, C0_BADVADDR);
  1526. UASM_i_LW(p, ptr, 0, ptr);
  1527. UASM_i_SRL(p, pte, pte, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
  1528. uasm_i_andi(p, pte, pte, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
  1529. UASM_i_ADDU(p, ptr, ptr, pte);
  1530. #ifdef CONFIG_SMP
  1531. uasm_l_smp_pgtable_change(l, *p);
  1532. #endif
  1533. iPTE_LW(p, pte, ptr); /* get even pte */
  1534. if (!m4kc_tlbp_war())
  1535. build_tlb_probe_entry(p);
  1536. }
  1537. static void __cpuinit
  1538. build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
  1539. struct uasm_reloc **r, unsigned int tmp,
  1540. unsigned int ptr)
  1541. {
  1542. uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
  1543. uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
  1544. build_update_entries(p, tmp, ptr);
  1545. build_tlb_write_entry(p, l, r, tlb_indexed);
  1546. uasm_l_leave(l, *p);
  1547. uasm_i_eret(p); /* return from trap */
  1548. #ifdef CONFIG_64BIT
  1549. build_get_pgd_vmalloc64(p, l, r, tmp, ptr, not_refill);
  1550. #endif
  1551. }
  1552. static void __cpuinit build_r4000_tlb_load_handler(void)
  1553. {
  1554. u32 *p = handle_tlbl;
  1555. struct uasm_label *l = labels;
  1556. struct uasm_reloc *r = relocs;
  1557. memset(handle_tlbl, 0, sizeof(handle_tlbl));
  1558. memset(labels, 0, sizeof(labels));
  1559. memset(relocs, 0, sizeof(relocs));
  1560. if (bcm1250_m3_war()) {
  1561. unsigned int segbits = 44;
  1562. uasm_i_dmfc0(&p, K0, C0_BADVADDR);
  1563. uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
  1564. uasm_i_xor(&p, K0, K0, K1);
  1565. uasm_i_dsrl_safe(&p, K1, K0, 62);
  1566. uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
  1567. uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
  1568. uasm_i_or(&p, K0, K0, K1);
  1569. uasm_il_bnez(&p, &r, K0, label_leave);
  1570. /* No need for uasm_i_nop */
  1571. }
  1572. build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
  1573. build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
  1574. if (m4kc_tlbp_war())
  1575. build_tlb_probe_entry(&p);
  1576. if (kernel_uses_smartmips_rixi) {
  1577. /*
  1578. * If the page is not _PAGE_VALID, RI or XI could not
  1579. * have triggered it. Skip the expensive test..
  1580. */
  1581. if (use_bbit_insns()) {
  1582. uasm_il_bbit0(&p, &r, K0, ilog2(_PAGE_VALID),
  1583. label_tlbl_goaround1);
  1584. } else {
  1585. uasm_i_andi(&p, K0, K0, _PAGE_VALID);
  1586. uasm_il_beqz(&p, &r, K0, label_tlbl_goaround1);
  1587. }
  1588. uasm_i_nop(&p);
  1589. uasm_i_tlbr(&p);
  1590. /* Examine entrylo 0 or 1 based on ptr. */
  1591. if (use_bbit_insns()) {
  1592. uasm_i_bbit0(&p, K1, ilog2(sizeof(pte_t)), 8);
  1593. } else {
  1594. uasm_i_andi(&p, K0, K1, sizeof(pte_t));
  1595. uasm_i_beqz(&p, K0, 8);
  1596. }
  1597. UASM_i_MFC0(&p, K0, C0_ENTRYLO0); /* load it in the delay slot*/
  1598. UASM_i_MFC0(&p, K0, C0_ENTRYLO1); /* load it if ptr is odd */
  1599. /*
  1600. * If the entryLo (now in K0) is valid (bit 1), RI or
  1601. * XI must have triggered it.
  1602. */
  1603. if (use_bbit_insns()) {
  1604. uasm_il_bbit1(&p, &r, K0, 1, label_nopage_tlbl);
  1605. /* Reload the PTE value */
  1606. iPTE_LW(&p, K0, K1);
  1607. uasm_l_tlbl_goaround1(&l, p);
  1608. } else {
  1609. uasm_i_andi(&p, K0, K0, 2);
  1610. uasm_il_bnez(&p, &r, K0, label_nopage_tlbl);
  1611. uasm_l_tlbl_goaround1(&l, p);
  1612. /* Reload the PTE value */
  1613. iPTE_LW(&p, K0, K1);
  1614. }
  1615. }
  1616. build_make_valid(&p, &r, K0, K1);
  1617. build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
  1618. #ifdef CONFIG_HUGETLB_PAGE
  1619. /*
  1620. * This is the entry point when build_r4000_tlbchange_handler_head
  1621. * spots a huge page.
  1622. */
  1623. uasm_l_tlb_huge_update(&l, p);
  1624. iPTE_LW(&p, K0, K1);
  1625. build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
  1626. build_tlb_probe_entry(&p);
  1627. if (kernel_uses_smartmips_rixi) {
  1628. /*
  1629. * If the page is not _PAGE_VALID, RI or XI could not
  1630. * have triggered it. Skip the expensive test..
  1631. */
  1632. if (use_bbit_insns()) {
  1633. uasm_il_bbit0(&p, &r, K0, ilog2(_PAGE_VALID),
  1634. label_tlbl_goaround2);
  1635. } else {
  1636. uasm_i_andi(&p, K0, K0, _PAGE_VALID);
  1637. uasm_il_beqz(&p, &r, K0, label_tlbl_goaround2);
  1638. }
  1639. uasm_i_nop(&p);
  1640. uasm_i_tlbr(&p);
  1641. /* Examine entrylo 0 or 1 based on ptr. */
  1642. if (use_bbit_insns()) {
  1643. uasm_i_bbit0(&p, K1, ilog2(sizeof(pte_t)), 8);
  1644. } else {
  1645. uasm_i_andi(&p, K0, K1, sizeof(pte_t));
  1646. uasm_i_beqz(&p, K0, 8);
  1647. }
  1648. UASM_i_MFC0(&p, K0, C0_ENTRYLO0); /* load it in the delay slot*/
  1649. UASM_i_MFC0(&p, K0, C0_ENTRYLO1); /* load it if ptr is odd */
  1650. /*
  1651. * If the entryLo (now in K0) is valid (bit 1), RI or
  1652. * XI must have triggered it.
  1653. */
  1654. if (use_bbit_insns()) {
  1655. uasm_il_bbit0(&p, &r, K0, 1, label_tlbl_goaround2);
  1656. } else {
  1657. uasm_i_andi(&p, K0, K0, 2);
  1658. uasm_il_beqz(&p, &r, K0, label_tlbl_goaround2);
  1659. }
  1660. /* Reload the PTE value */
  1661. iPTE_LW(&p, K0, K1);
  1662. /*
  1663. * We clobbered C0_PAGEMASK, restore it. On the other branch
  1664. * it is restored in build_huge_tlb_write_entry.
  1665. */
  1666. build_restore_pagemask(&p, &r, K0, label_nopage_tlbl, 0);
  1667. uasm_l_tlbl_goaround2(&l, p);
  1668. }
  1669. uasm_i_ori(&p, K0, K0, (_PAGE_ACCESSED | _PAGE_VALID));
  1670. build_huge_handler_tail(&p, &r, &l, K0, K1);
  1671. #endif
  1672. uasm_l_nopage_tlbl(&l, p);
  1673. uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
  1674. uasm_i_nop(&p);
  1675. if ((p - handle_tlbl) > FASTPATH_SIZE)
  1676. panic("TLB load handler fastpath space exceeded");
  1677. uasm_resolve_relocs(relocs, labels);
  1678. pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
  1679. (unsigned int)(p - handle_tlbl));
  1680. dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
  1681. }
  1682. static void __cpuinit build_r4000_tlb_store_handler(void)
  1683. {
  1684. u32 *p = handle_tlbs;
  1685. struct uasm_label *l = labels;
  1686. struct uasm_reloc *r = relocs;
  1687. memset(handle_tlbs, 0, sizeof(handle_tlbs));
  1688. memset(labels, 0, sizeof(labels));
  1689. memset(relocs, 0, sizeof(relocs));
  1690. build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
  1691. build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
  1692. if (m4kc_tlbp_war())
  1693. build_tlb_probe_entry(&p);
  1694. build_make_write(&p, &r, K0, K1);
  1695. build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
  1696. #ifdef CONFIG_HUGETLB_PAGE
  1697. /*
  1698. * This is the entry point when
  1699. * build_r4000_tlbchange_handler_head spots a huge page.
  1700. */
  1701. uasm_l_tlb_huge_update(&l, p);
  1702. iPTE_LW(&p, K0, K1);
  1703. build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
  1704. build_tlb_probe_entry(&p);
  1705. uasm_i_ori(&p, K0, K0,
  1706. _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
  1707. build_huge_handler_tail(&p, &r, &l, K0, K1);
  1708. #endif
  1709. uasm_l_nopage_tlbs(&l, p);
  1710. uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
  1711. uasm_i_nop(&p);
  1712. if ((p - handle_tlbs) > FASTPATH_SIZE)
  1713. panic("TLB store handler fastpath space exceeded");
  1714. uasm_resolve_relocs(relocs, labels);
  1715. pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
  1716. (unsigned int)(p - handle_tlbs));
  1717. dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
  1718. }
  1719. static void __cpuinit build_r4000_tlb_modify_handler(void)
  1720. {
  1721. u32 *p = handle_tlbm;
  1722. struct uasm_label *l = labels;
  1723. struct uasm_reloc *r = relocs;
  1724. memset(handle_tlbm, 0, sizeof(handle_tlbm));
  1725. memset(labels, 0, sizeof(labels));
  1726. memset(relocs, 0, sizeof(relocs));
  1727. build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
  1728. build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
  1729. if (m4kc_tlbp_war())
  1730. build_tlb_probe_entry(&p);
  1731. /* Present and writable bits set, set accessed and dirty bits. */
  1732. build_make_write(&p, &r, K0, K1);
  1733. build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
  1734. #ifdef CONFIG_HUGETLB_PAGE
  1735. /*
  1736. * This is the entry point when
  1737. * build_r4000_tlbchange_handler_head spots a huge page.
  1738. */
  1739. uasm_l_tlb_huge_update(&l, p);
  1740. iPTE_LW(&p, K0, K1);
  1741. build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
  1742. build_tlb_probe_entry(&p);
  1743. uasm_i_ori(&p, K0, K0,
  1744. _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
  1745. build_huge_handler_tail(&p, &r, &l, K0, K1);
  1746. #endif
  1747. uasm_l_nopage_tlbm(&l, p);
  1748. uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
  1749. uasm_i_nop(&p);
  1750. if ((p - handle_tlbm) > FASTPATH_SIZE)
  1751. panic("TLB modify handler fastpath space exceeded");
  1752. uasm_resolve_relocs(relocs, labels);
  1753. pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
  1754. (unsigned int)(p - handle_tlbm));
  1755. dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
  1756. }
  1757. void __cpuinit build_tlb_refill_handler(void)
  1758. {
  1759. /*
  1760. * The refill handler is generated per-CPU, multi-node systems
  1761. * may have local storage for it. The other handlers are only
  1762. * needed once.
  1763. */
  1764. static int run_once = 0;
  1765. #ifdef CONFIG_64BIT
  1766. check_for_high_segbits = current_cpu_data.vmbits > (PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
  1767. #endif
  1768. switch (current_cpu_type()) {
  1769. case CPU_R2000:
  1770. case CPU_R3000:
  1771. case CPU_R3000A:
  1772. case CPU_R3081E:
  1773. case CPU_TX3912:
  1774. case CPU_TX3922:
  1775. case CPU_TX3927:
  1776. #ifndef CONFIG_MIPS_PGD_C0_CONTEXT
  1777. build_r3000_tlb_refill_handler();
  1778. if (!run_once) {
  1779. build_r3000_tlb_load_handler();
  1780. build_r3000_tlb_store_handler();
  1781. build_r3000_tlb_modify_handler();
  1782. run_once++;
  1783. }
  1784. #else
  1785. panic("No R3000 TLB refill handler");
  1786. #endif
  1787. break;
  1788. case CPU_R6000:
  1789. case CPU_R6000A:
  1790. panic("No R6000 TLB refill handler yet");
  1791. break;
  1792. case CPU_R8000:
  1793. panic("No R8000 TLB refill handler yet");
  1794. break;
  1795. default:
  1796. if (!run_once) {
  1797. #ifdef CONFIG_MIPS_PGD_C0_CONTEXT
  1798. build_r4000_setup_pgd();
  1799. #endif
  1800. build_r4000_tlb_load_handler();
  1801. build_r4000_tlb_store_handler();
  1802. build_r4000_tlb_modify_handler();
  1803. run_once++;
  1804. }
  1805. build_r4000_tlb_refill_handler();
  1806. }
  1807. }
  1808. void __cpuinit flush_tlb_handlers(void)
  1809. {
  1810. local_flush_icache_range((unsigned long)handle_tlbl,
  1811. (unsigned long)handle_tlbl + sizeof(handle_tlbl));
  1812. local_flush_icache_range((unsigned long)handle_tlbs,
  1813. (unsigned long)handle_tlbs + sizeof(handle_tlbs));
  1814. local_flush_icache_range((unsigned long)handle_tlbm,
  1815. (unsigned long)handle_tlbm + sizeof(handle_tlbm));
  1816. #ifdef CONFIG_MIPS_PGD_C0_CONTEXT
  1817. local_flush_icache_range((unsigned long)tlbmiss_handler_setup_pgd,
  1818. (unsigned long)tlbmiss_handler_setup_pgd + sizeof(handle_tlbm));
  1819. #endif
  1820. }