mach-mx31ads.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577
  1. /*
  2. * Copyright (C) 2000 Deep Blue Solutions Ltd
  3. * Copyright (C) 2002 Shane Nay (shane@minirl.com)
  4. * Copyright 2005-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/init.h>
  18. #include <linux/clk.h>
  19. #include <linux/serial_8250.h>
  20. #include <linux/gpio.h>
  21. #include <linux/i2c.h>
  22. #include <linux/irq.h>
  23. #include <asm/mach-types.h>
  24. #include <asm/mach/arch.h>
  25. #include <asm/mach/time.h>
  26. #include <asm/memory.h>
  27. #include <asm/mach/map.h>
  28. #include <mach/common.h>
  29. #include <mach/board-mx31ads.h>
  30. #include <mach/iomux-mx3.h>
  31. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  32. #include <linux/mfd/wm8350/audio.h>
  33. #include <linux/mfd/wm8350/core.h>
  34. #include <linux/mfd/wm8350/pmic.h>
  35. #endif
  36. #include "devices-imx31.h"
  37. #include "devices.h"
  38. /* PBC Board interrupt status register */
  39. #define PBC_INTSTATUS 0x000016
  40. /* PBC Board interrupt current status register */
  41. #define PBC_INTCURR_STATUS 0x000018
  42. /* PBC Interrupt mask register set address */
  43. #define PBC_INTMASK_SET 0x00001A
  44. /* PBC Interrupt mask register clear address */
  45. #define PBC_INTMASK_CLEAR 0x00001C
  46. /* External UART A */
  47. #define PBC_SC16C652_UARTA 0x010000
  48. /* External UART B */
  49. #define PBC_SC16C652_UARTB 0x010010
  50. #define PBC_INTSTATUS_REG (PBC_INTSTATUS + PBC_BASE_ADDRESS)
  51. #define PBC_INTMASK_SET_REG (PBC_INTMASK_SET + PBC_BASE_ADDRESS)
  52. #define PBC_INTMASK_CLEAR_REG (PBC_INTMASK_CLEAR + PBC_BASE_ADDRESS)
  53. #define EXPIO_PARENT_INT IOMUX_TO_IRQ(MX31_PIN_GPIO1_4)
  54. #define MXC_IRQ_TO_EXPIO(irq) ((irq) - MXC_EXP_IO_BASE)
  55. #define EXPIO_INT_XUART_INTA (MXC_EXP_IO_BASE + 10)
  56. #define EXPIO_INT_XUART_INTB (MXC_EXP_IO_BASE + 11)
  57. #define MXC_MAX_EXP_IO_LINES 16
  58. /*
  59. * This file contains the board-specific initialization routines.
  60. */
  61. #if defined(CONFIG_SERIAL_8250) || defined(CONFIG_SERIAL_8250_MODULE)
  62. /*!
  63. * The serial port definition structure.
  64. */
  65. static struct plat_serial8250_port serial_platform_data[] = {
  66. {
  67. .membase = (void *)(PBC_BASE_ADDRESS + PBC_SC16C652_UARTA),
  68. .mapbase = (unsigned long)(MX31_CS4_BASE_ADDR + PBC_SC16C652_UARTA),
  69. .irq = EXPIO_INT_XUART_INTA,
  70. .uartclk = 14745600,
  71. .regshift = 0,
  72. .iotype = UPIO_MEM,
  73. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_AUTO_IRQ,
  74. }, {
  75. .membase = (void *)(PBC_BASE_ADDRESS + PBC_SC16C652_UARTB),
  76. .mapbase = (unsigned long)(MX31_CS4_BASE_ADDR + PBC_SC16C652_UARTB),
  77. .irq = EXPIO_INT_XUART_INTB,
  78. .uartclk = 14745600,
  79. .regshift = 0,
  80. .iotype = UPIO_MEM,
  81. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_AUTO_IRQ,
  82. },
  83. {},
  84. };
  85. static struct platform_device serial_device = {
  86. .name = "serial8250",
  87. .id = 0,
  88. .dev = {
  89. .platform_data = serial_platform_data,
  90. },
  91. };
  92. static int __init mxc_init_extuart(void)
  93. {
  94. return platform_device_register(&serial_device);
  95. }
  96. #else
  97. static inline int mxc_init_extuart(void)
  98. {
  99. return 0;
  100. }
  101. #endif
  102. #if defined(CONFIG_SERIAL_IMX) || defined(CONFIG_SERIAL_IMX_MODULE)
  103. static const struct imxuart_platform_data uart_pdata __initconst = {
  104. .flags = IMXUART_HAVE_RTSCTS,
  105. };
  106. static unsigned int uart_pins[] = {
  107. MX31_PIN_CTS1__CTS1,
  108. MX31_PIN_RTS1__RTS1,
  109. MX31_PIN_TXD1__TXD1,
  110. MX31_PIN_RXD1__RXD1
  111. };
  112. static inline void mxc_init_imx_uart(void)
  113. {
  114. mxc_iomux_setup_multiple_pins(uart_pins, ARRAY_SIZE(uart_pins), "uart-0");
  115. imx31_add_imx_uart0(&uart_pdata);
  116. }
  117. #else /* !SERIAL_IMX */
  118. static inline void mxc_init_imx_uart(void)
  119. {
  120. }
  121. #endif /* !SERIAL_IMX */
  122. static void mx31ads_expio_irq_handler(u32 irq, struct irq_desc *desc)
  123. {
  124. u32 imr_val;
  125. u32 int_valid;
  126. u32 expio_irq;
  127. imr_val = __raw_readw(PBC_INTMASK_SET_REG);
  128. int_valid = __raw_readw(PBC_INTSTATUS_REG) & imr_val;
  129. expio_irq = MXC_EXP_IO_BASE;
  130. for (; int_valid != 0; int_valid >>= 1, expio_irq++) {
  131. if ((int_valid & 1) == 0)
  132. continue;
  133. generic_handle_irq(expio_irq);
  134. }
  135. }
  136. /*
  137. * Disable an expio pin's interrupt by setting the bit in the imr.
  138. * @param irq an expio virtual irq number
  139. */
  140. static void expio_mask_irq(struct irq_data *d)
  141. {
  142. u32 expio = MXC_IRQ_TO_EXPIO(d->irq);
  143. /* mask the interrupt */
  144. __raw_writew(1 << expio, PBC_INTMASK_CLEAR_REG);
  145. __raw_readw(PBC_INTMASK_CLEAR_REG);
  146. }
  147. /*
  148. * Acknowledge an expanded io pin's interrupt by clearing the bit in the isr.
  149. * @param irq an expanded io virtual irq number
  150. */
  151. static void expio_ack_irq(struct irq_data *d)
  152. {
  153. u32 expio = MXC_IRQ_TO_EXPIO(d->irq);
  154. /* clear the interrupt status */
  155. __raw_writew(1 << expio, PBC_INTSTATUS_REG);
  156. }
  157. /*
  158. * Enable a expio pin's interrupt by clearing the bit in the imr.
  159. * @param irq a expio virtual irq number
  160. */
  161. static void expio_unmask_irq(struct irq_data *d)
  162. {
  163. u32 expio = MXC_IRQ_TO_EXPIO(d->irq);
  164. /* unmask the interrupt */
  165. __raw_writew(1 << expio, PBC_INTMASK_SET_REG);
  166. }
  167. static struct irq_chip expio_irq_chip = {
  168. .name = "EXPIO(CPLD)",
  169. .irq_ack = expio_ack_irq,
  170. .irq_mask = expio_mask_irq,
  171. .irq_unmask = expio_unmask_irq,
  172. };
  173. static void __init mx31ads_init_expio(void)
  174. {
  175. int i;
  176. printk(KERN_INFO "MX31ADS EXPIO(CPLD) hardware\n");
  177. /*
  178. * Configure INT line as GPIO input
  179. */
  180. mxc_iomux_alloc_pin(IOMUX_MODE(MX31_PIN_GPIO1_4, IOMUX_CONFIG_GPIO), "expio");
  181. /* disable the interrupt and clear the status */
  182. __raw_writew(0xFFFF, PBC_INTMASK_CLEAR_REG);
  183. __raw_writew(0xFFFF, PBC_INTSTATUS_REG);
  184. for (i = MXC_EXP_IO_BASE; i < (MXC_EXP_IO_BASE + MXC_MAX_EXP_IO_LINES);
  185. i++) {
  186. set_irq_chip(i, &expio_irq_chip);
  187. set_irq_handler(i, handle_level_irq);
  188. set_irq_flags(i, IRQF_VALID);
  189. }
  190. set_irq_type(EXPIO_PARENT_INT, IRQ_TYPE_LEVEL_HIGH);
  191. set_irq_chained_handler(EXPIO_PARENT_INT, mx31ads_expio_irq_handler);
  192. }
  193. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  194. /* This section defines setup for the Wolfson Microelectronics
  195. * 1133-EV1 PMU/audio board. When other PMU boards are supported the
  196. * regulator definitions may be shared with them, but for now they can
  197. * only be used with this board so would generate warnings about
  198. * unused statics and some of the configuration is specific to this
  199. * module.
  200. */
  201. /* CPU */
  202. static struct regulator_consumer_supply sw1a_consumers[] = {
  203. {
  204. .supply = "cpu_vcc",
  205. }
  206. };
  207. static struct regulator_init_data sw1a_data = {
  208. .constraints = {
  209. .name = "SW1A",
  210. .min_uV = 1275000,
  211. .max_uV = 1600000,
  212. .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE |
  213. REGULATOR_CHANGE_MODE,
  214. .valid_modes_mask = REGULATOR_MODE_NORMAL |
  215. REGULATOR_MODE_FAST,
  216. .state_mem = {
  217. .uV = 1400000,
  218. .mode = REGULATOR_MODE_NORMAL,
  219. .enabled = 1,
  220. },
  221. .initial_state = PM_SUSPEND_MEM,
  222. .always_on = 1,
  223. .boot_on = 1,
  224. },
  225. .num_consumer_supplies = ARRAY_SIZE(sw1a_consumers),
  226. .consumer_supplies = sw1a_consumers,
  227. };
  228. /* System IO - High */
  229. static struct regulator_init_data viohi_data = {
  230. .constraints = {
  231. .name = "VIOHO",
  232. .min_uV = 2800000,
  233. .max_uV = 2800000,
  234. .state_mem = {
  235. .uV = 2800000,
  236. .mode = REGULATOR_MODE_NORMAL,
  237. .enabled = 1,
  238. },
  239. .initial_state = PM_SUSPEND_MEM,
  240. .always_on = 1,
  241. .boot_on = 1,
  242. },
  243. };
  244. /* System IO - Low */
  245. static struct regulator_init_data violo_data = {
  246. .constraints = {
  247. .name = "VIOLO",
  248. .min_uV = 1800000,
  249. .max_uV = 1800000,
  250. .state_mem = {
  251. .uV = 1800000,
  252. .mode = REGULATOR_MODE_NORMAL,
  253. .enabled = 1,
  254. },
  255. .initial_state = PM_SUSPEND_MEM,
  256. .always_on = 1,
  257. .boot_on = 1,
  258. },
  259. };
  260. /* DDR RAM */
  261. static struct regulator_init_data sw2a_data = {
  262. .constraints = {
  263. .name = "SW2A",
  264. .min_uV = 1800000,
  265. .max_uV = 1800000,
  266. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  267. .state_mem = {
  268. .uV = 1800000,
  269. .mode = REGULATOR_MODE_NORMAL,
  270. .enabled = 1,
  271. },
  272. .state_disk = {
  273. .mode = REGULATOR_MODE_NORMAL,
  274. .enabled = 0,
  275. },
  276. .always_on = 1,
  277. .boot_on = 1,
  278. .initial_state = PM_SUSPEND_MEM,
  279. },
  280. };
  281. static struct regulator_init_data ldo1_data = {
  282. .constraints = {
  283. .name = "VCAM/VMMC1/VMMC2",
  284. .min_uV = 2800000,
  285. .max_uV = 2800000,
  286. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  287. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  288. .apply_uV = 1,
  289. },
  290. };
  291. static struct regulator_consumer_supply ldo2_consumers[] = {
  292. { .supply = "AVDD", .dev_name = "1-001a" },
  293. { .supply = "HPVDD", .dev_name = "1-001a" },
  294. };
  295. /* CODEC and SIM */
  296. static struct regulator_init_data ldo2_data = {
  297. .constraints = {
  298. .name = "VESIM/VSIM/AVDD",
  299. .min_uV = 3300000,
  300. .max_uV = 3300000,
  301. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  302. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  303. .apply_uV = 1,
  304. },
  305. .num_consumer_supplies = ARRAY_SIZE(ldo2_consumers),
  306. .consumer_supplies = ldo2_consumers,
  307. };
  308. /* General */
  309. static struct regulator_init_data vdig_data = {
  310. .constraints = {
  311. .name = "VDIG",
  312. .min_uV = 1500000,
  313. .max_uV = 1500000,
  314. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  315. .apply_uV = 1,
  316. .always_on = 1,
  317. .boot_on = 1,
  318. },
  319. };
  320. /* Tranceivers */
  321. static struct regulator_init_data ldo4_data = {
  322. .constraints = {
  323. .name = "VRF1/CVDD_2.775",
  324. .min_uV = 2500000,
  325. .max_uV = 2500000,
  326. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  327. .apply_uV = 1,
  328. .always_on = 1,
  329. .boot_on = 1,
  330. },
  331. };
  332. static struct wm8350_led_platform_data wm8350_led_data = {
  333. .name = "wm8350:white",
  334. .default_trigger = "heartbeat",
  335. .max_uA = 27899,
  336. };
  337. static struct wm8350_audio_platform_data imx32ads_wm8350_setup = {
  338. .vmid_discharge_msecs = 1000,
  339. .drain_msecs = 30,
  340. .cap_discharge_msecs = 700,
  341. .vmid_charge_msecs = 700,
  342. .vmid_s_curve = WM8350_S_CURVE_SLOW,
  343. .dis_out4 = WM8350_DISCHARGE_SLOW,
  344. .dis_out3 = WM8350_DISCHARGE_SLOW,
  345. .dis_out2 = WM8350_DISCHARGE_SLOW,
  346. .dis_out1 = WM8350_DISCHARGE_SLOW,
  347. .vroi_out4 = WM8350_TIE_OFF_500R,
  348. .vroi_out3 = WM8350_TIE_OFF_500R,
  349. .vroi_out2 = WM8350_TIE_OFF_500R,
  350. .vroi_out1 = WM8350_TIE_OFF_500R,
  351. .vroi_enable = 0,
  352. .codec_current_on = WM8350_CODEC_ISEL_1_0,
  353. .codec_current_standby = WM8350_CODEC_ISEL_0_5,
  354. .codec_current_charge = WM8350_CODEC_ISEL_1_5,
  355. };
  356. static int mx31_wm8350_init(struct wm8350 *wm8350)
  357. {
  358. wm8350_gpio_config(wm8350, 0, WM8350_GPIO_DIR_IN,
  359. WM8350_GPIO0_PWR_ON_IN, WM8350_GPIO_ACTIVE_LOW,
  360. WM8350_GPIO_PULL_UP, WM8350_GPIO_INVERT_OFF,
  361. WM8350_GPIO_DEBOUNCE_ON);
  362. wm8350_gpio_config(wm8350, 3, WM8350_GPIO_DIR_IN,
  363. WM8350_GPIO3_PWR_OFF_IN, WM8350_GPIO_ACTIVE_HIGH,
  364. WM8350_GPIO_PULL_DOWN, WM8350_GPIO_INVERT_OFF,
  365. WM8350_GPIO_DEBOUNCE_ON);
  366. wm8350_gpio_config(wm8350, 4, WM8350_GPIO_DIR_IN,
  367. WM8350_GPIO4_MR_IN, WM8350_GPIO_ACTIVE_HIGH,
  368. WM8350_GPIO_PULL_DOWN, WM8350_GPIO_INVERT_OFF,
  369. WM8350_GPIO_DEBOUNCE_OFF);
  370. wm8350_gpio_config(wm8350, 7, WM8350_GPIO_DIR_IN,
  371. WM8350_GPIO7_HIBERNATE_IN, WM8350_GPIO_ACTIVE_HIGH,
  372. WM8350_GPIO_PULL_DOWN, WM8350_GPIO_INVERT_OFF,
  373. WM8350_GPIO_DEBOUNCE_OFF);
  374. wm8350_gpio_config(wm8350, 6, WM8350_GPIO_DIR_OUT,
  375. WM8350_GPIO6_SDOUT_OUT, WM8350_GPIO_ACTIVE_HIGH,
  376. WM8350_GPIO_PULL_NONE, WM8350_GPIO_INVERT_OFF,
  377. WM8350_GPIO_DEBOUNCE_OFF);
  378. wm8350_gpio_config(wm8350, 8, WM8350_GPIO_DIR_OUT,
  379. WM8350_GPIO8_VCC_FAULT_OUT, WM8350_GPIO_ACTIVE_LOW,
  380. WM8350_GPIO_PULL_NONE, WM8350_GPIO_INVERT_OFF,
  381. WM8350_GPIO_DEBOUNCE_OFF);
  382. wm8350_gpio_config(wm8350, 9, WM8350_GPIO_DIR_OUT,
  383. WM8350_GPIO9_BATT_FAULT_OUT, WM8350_GPIO_ACTIVE_LOW,
  384. WM8350_GPIO_PULL_NONE, WM8350_GPIO_INVERT_OFF,
  385. WM8350_GPIO_DEBOUNCE_OFF);
  386. wm8350_register_regulator(wm8350, WM8350_DCDC_1, &sw1a_data);
  387. wm8350_register_regulator(wm8350, WM8350_DCDC_3, &viohi_data);
  388. wm8350_register_regulator(wm8350, WM8350_DCDC_4, &violo_data);
  389. wm8350_register_regulator(wm8350, WM8350_DCDC_6, &sw2a_data);
  390. wm8350_register_regulator(wm8350, WM8350_LDO_1, &ldo1_data);
  391. wm8350_register_regulator(wm8350, WM8350_LDO_2, &ldo2_data);
  392. wm8350_register_regulator(wm8350, WM8350_LDO_3, &vdig_data);
  393. wm8350_register_regulator(wm8350, WM8350_LDO_4, &ldo4_data);
  394. /* LEDs */
  395. wm8350_dcdc_set_slot(wm8350, WM8350_DCDC_5, 1, 1,
  396. WM8350_DC5_ERRACT_SHUTDOWN_CONV);
  397. wm8350_isink_set_flash(wm8350, WM8350_ISINK_A,
  398. WM8350_ISINK_FLASH_DISABLE,
  399. WM8350_ISINK_FLASH_TRIG_BIT,
  400. WM8350_ISINK_FLASH_DUR_32MS,
  401. WM8350_ISINK_FLASH_ON_INSTANT,
  402. WM8350_ISINK_FLASH_OFF_INSTANT,
  403. WM8350_ISINK_FLASH_MODE_EN);
  404. wm8350_dcdc25_set_mode(wm8350, WM8350_DCDC_5,
  405. WM8350_ISINK_MODE_BOOST,
  406. WM8350_ISINK_ILIM_NORMAL,
  407. WM8350_DC5_RMP_20V,
  408. WM8350_DC5_FBSRC_ISINKA);
  409. wm8350_register_led(wm8350, 0, WM8350_DCDC_5, WM8350_ISINK_A,
  410. &wm8350_led_data);
  411. wm8350->codec.platform_data = &imx32ads_wm8350_setup;
  412. regulator_has_full_constraints();
  413. return 0;
  414. }
  415. static struct wm8350_platform_data __initdata mx31_wm8350_pdata = {
  416. .init = mx31_wm8350_init,
  417. .irq_base = MXC_BOARD_IRQ_START + MXC_MAX_EXP_IO_LINES,
  418. };
  419. #endif
  420. #if defined(CONFIG_I2C_IMX) || defined(CONFIG_I2C_IMX_MODULE)
  421. static struct i2c_board_info __initdata mx31ads_i2c1_devices[] = {
  422. #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
  423. {
  424. I2C_BOARD_INFO("wm8350", 0x1a),
  425. .platform_data = &mx31_wm8350_pdata,
  426. .irq = IOMUX_TO_IRQ(MX31_PIN_GPIO1_3),
  427. },
  428. #endif
  429. };
  430. static void mxc_init_i2c(void)
  431. {
  432. i2c_register_board_info(1, mx31ads_i2c1_devices,
  433. ARRAY_SIZE(mx31ads_i2c1_devices));
  434. mxc_iomux_mode(IOMUX_MODE(MX31_PIN_CSPI2_MOSI, IOMUX_CONFIG_ALT1));
  435. mxc_iomux_mode(IOMUX_MODE(MX31_PIN_CSPI2_MISO, IOMUX_CONFIG_ALT1));
  436. imx31_add_imx_i2c1(NULL);
  437. }
  438. #else
  439. static void mxc_init_i2c(void)
  440. {
  441. }
  442. #endif
  443. static unsigned int ssi_pins[] = {
  444. MX31_PIN_SFS5__SFS5,
  445. MX31_PIN_SCK5__SCK5,
  446. MX31_PIN_SRXD5__SRXD5,
  447. MX31_PIN_STXD5__STXD5,
  448. };
  449. static void mxc_init_audio(void)
  450. {
  451. imx31_add_imx_ssi(0, NULL);
  452. mxc_iomux_setup_multiple_pins(ssi_pins, ARRAY_SIZE(ssi_pins), "ssi");
  453. }
  454. /*!
  455. * This structure defines static mappings for the i.MX31ADS board.
  456. */
  457. static struct map_desc mx31ads_io_desc[] __initdata = {
  458. {
  459. .virtual = MX31_CS4_BASE_ADDR_VIRT,
  460. .pfn = __phys_to_pfn(MX31_CS4_BASE_ADDR),
  461. .length = MX31_CS4_SIZE / 2,
  462. .type = MT_DEVICE
  463. },
  464. };
  465. /*!
  466. * Set up static virtual mappings.
  467. */
  468. static void __init mx31ads_map_io(void)
  469. {
  470. mx31_map_io();
  471. iotable_init(mx31ads_io_desc, ARRAY_SIZE(mx31ads_io_desc));
  472. }
  473. static void __init mx31ads_init_irq(void)
  474. {
  475. mx31_init_irq();
  476. mx31ads_init_expio();
  477. }
  478. /*!
  479. * Board specific initialization.
  480. */
  481. static void __init mxc_board_init(void)
  482. {
  483. mxc_init_extuart();
  484. mxc_init_imx_uart();
  485. mxc_init_i2c();
  486. mxc_init_audio();
  487. }
  488. static void __init mx31ads_timer_init(void)
  489. {
  490. mx31_clocks_init(26000000);
  491. }
  492. static struct sys_timer mx31ads_timer = {
  493. .init = mx31ads_timer_init,
  494. };
  495. /*
  496. * The following uses standard kernel macros defined in arch.h in order to
  497. * initialize __mach_desc_MX31ADS data structure.
  498. */
  499. MACHINE_START(MX31ADS, "Freescale MX31ADS")
  500. /* Maintainer: Freescale Semiconductor, Inc. */
  501. .boot_params = MX3x_PHYS_OFFSET + 0x100,
  502. .map_io = mx31ads_map_io,
  503. .init_irq = mx31ads_init_irq,
  504. .init_machine = mxc_board_init,
  505. .timer = &mx31ads_timer,
  506. MACHINE_END