exynos-cpufreq.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311
  1. /*
  2. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * EXYNOS - CPU frequency scaling support for EXYNOS series
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/err.h>
  13. #include <linux/clk.h>
  14. #include <linux/io.h>
  15. #include <linux/slab.h>
  16. #include <linux/regulator/consumer.h>
  17. #include <linux/cpufreq.h>
  18. #include <linux/suspend.h>
  19. #include <plat/cpu.h>
  20. #include "exynos-cpufreq.h"
  21. static struct exynos_dvfs_info *exynos_info;
  22. static struct regulator *arm_regulator;
  23. static struct cpufreq_freqs freqs;
  24. static unsigned int locking_frequency;
  25. static bool frequency_locked;
  26. static DEFINE_MUTEX(cpufreq_lock);
  27. static unsigned int exynos_getspeed(unsigned int cpu)
  28. {
  29. return clk_get_rate(exynos_info->cpu_clk) / 1000;
  30. }
  31. static int exynos_cpufreq_get_index(unsigned int freq)
  32. {
  33. struct cpufreq_frequency_table *freq_table = exynos_info->freq_table;
  34. int index;
  35. for (index = 0;
  36. freq_table[index].frequency != CPUFREQ_TABLE_END; index++)
  37. if (freq_table[index].frequency == freq)
  38. break;
  39. if (freq_table[index].frequency == CPUFREQ_TABLE_END)
  40. return -EINVAL;
  41. return index;
  42. }
  43. static int exynos_cpufreq_scale(unsigned int target_freq)
  44. {
  45. struct cpufreq_frequency_table *freq_table = exynos_info->freq_table;
  46. unsigned int *volt_table = exynos_info->volt_table;
  47. struct cpufreq_policy *policy = cpufreq_cpu_get(0);
  48. unsigned int arm_volt, safe_arm_volt = 0;
  49. unsigned int mpll_freq_khz = exynos_info->mpll_freq_khz;
  50. int index, old_index;
  51. int ret = 0;
  52. freqs.old = policy->cur;
  53. freqs.new = target_freq;
  54. if (freqs.new == freqs.old)
  55. goto out;
  56. /*
  57. * The policy max have been changed so that we cannot get proper
  58. * old_index with cpufreq_frequency_table_target(). Thus, ignore
  59. * policy and get the index from the raw freqeuncy table.
  60. */
  61. old_index = exynos_cpufreq_get_index(freqs.old);
  62. if (old_index < 0) {
  63. ret = old_index;
  64. goto out;
  65. }
  66. index = exynos_cpufreq_get_index(target_freq);
  67. if (index < 0) {
  68. ret = index;
  69. goto out;
  70. }
  71. /*
  72. * ARM clock source will be changed APLL to MPLL temporary
  73. * To support this level, need to control regulator for
  74. * required voltage level
  75. */
  76. if (exynos_info->need_apll_change != NULL) {
  77. if (exynos_info->need_apll_change(old_index, index) &&
  78. (freq_table[index].frequency < mpll_freq_khz) &&
  79. (freq_table[old_index].frequency < mpll_freq_khz))
  80. safe_arm_volt = volt_table[exynos_info->pll_safe_idx];
  81. }
  82. arm_volt = volt_table[index];
  83. cpufreq_notify_transition(policy, &freqs, CPUFREQ_PRECHANGE);
  84. /* When the new frequency is higher than current frequency */
  85. if ((freqs.new > freqs.old) && !safe_arm_volt) {
  86. /* Firstly, voltage up to increase frequency */
  87. ret = regulator_set_voltage(arm_regulator, arm_volt, arm_volt);
  88. if (ret) {
  89. pr_err("%s: failed to set cpu voltage to %d\n",
  90. __func__, arm_volt);
  91. freqs.new = freqs.old;
  92. goto post_notify;
  93. }
  94. }
  95. if (safe_arm_volt) {
  96. ret = regulator_set_voltage(arm_regulator, safe_arm_volt,
  97. safe_arm_volt);
  98. if (ret) {
  99. pr_err("%s: failed to set cpu voltage to %d\n",
  100. __func__, safe_arm_volt);
  101. freqs.new = freqs.old;
  102. goto post_notify;
  103. }
  104. }
  105. exynos_info->set_freq(old_index, index);
  106. post_notify:
  107. cpufreq_notify_transition(policy, &freqs, CPUFREQ_POSTCHANGE);
  108. if (ret)
  109. goto out;
  110. /* When the new frequency is lower than current frequency */
  111. if ((freqs.new < freqs.old) ||
  112. ((freqs.new > freqs.old) && safe_arm_volt)) {
  113. /* down the voltage after frequency change */
  114. ret = regulator_set_voltage(arm_regulator, arm_volt,
  115. arm_volt);
  116. if (ret) {
  117. pr_err("%s: failed to set cpu voltage to %d\n",
  118. __func__, arm_volt);
  119. goto out;
  120. }
  121. }
  122. out:
  123. cpufreq_cpu_put(policy);
  124. return ret;
  125. }
  126. static int exynos_target(struct cpufreq_policy *policy,
  127. unsigned int target_freq,
  128. unsigned int relation)
  129. {
  130. struct cpufreq_frequency_table *freq_table = exynos_info->freq_table;
  131. unsigned int index;
  132. unsigned int new_freq;
  133. int ret = 0;
  134. mutex_lock(&cpufreq_lock);
  135. if (frequency_locked)
  136. goto out;
  137. if (cpufreq_frequency_table_target(policy, freq_table,
  138. target_freq, relation, &index)) {
  139. ret = -EINVAL;
  140. goto out;
  141. }
  142. new_freq = freq_table[index].frequency;
  143. ret = exynos_cpufreq_scale(new_freq);
  144. out:
  145. mutex_unlock(&cpufreq_lock);
  146. return ret;
  147. }
  148. #ifdef CONFIG_PM
  149. static int exynos_cpufreq_suspend(struct cpufreq_policy *policy)
  150. {
  151. return 0;
  152. }
  153. static int exynos_cpufreq_resume(struct cpufreq_policy *policy)
  154. {
  155. return 0;
  156. }
  157. #endif
  158. /**
  159. * exynos_cpufreq_pm_notifier - block CPUFREQ's activities in suspend-resume
  160. * context
  161. * @notifier
  162. * @pm_event
  163. * @v
  164. *
  165. * While frequency_locked == true, target() ignores every frequency but
  166. * locking_frequency. The locking_frequency value is the initial frequency,
  167. * which is set by the bootloader. In order to eliminate possible
  168. * inconsistency in clock values, we save and restore frequencies during
  169. * suspend and resume and block CPUFREQ activities. Note that the standard
  170. * suspend/resume cannot be used as they are too deep (syscore_ops) for
  171. * regulator actions.
  172. */
  173. static int exynos_cpufreq_pm_notifier(struct notifier_block *notifier,
  174. unsigned long pm_event, void *v)
  175. {
  176. int ret;
  177. switch (pm_event) {
  178. case PM_SUSPEND_PREPARE:
  179. mutex_lock(&cpufreq_lock);
  180. frequency_locked = true;
  181. mutex_unlock(&cpufreq_lock);
  182. ret = exynos_cpufreq_scale(locking_frequency);
  183. if (ret < 0)
  184. return NOTIFY_BAD;
  185. break;
  186. case PM_POST_SUSPEND:
  187. mutex_lock(&cpufreq_lock);
  188. frequency_locked = false;
  189. mutex_unlock(&cpufreq_lock);
  190. break;
  191. }
  192. return NOTIFY_OK;
  193. }
  194. static struct notifier_block exynos_cpufreq_nb = {
  195. .notifier_call = exynos_cpufreq_pm_notifier,
  196. };
  197. static int exynos_cpufreq_cpu_init(struct cpufreq_policy *policy)
  198. {
  199. return cpufreq_generic_init(policy, exynos_info->freq_table, 100000);
  200. }
  201. static struct cpufreq_driver exynos_driver = {
  202. .flags = CPUFREQ_STICKY,
  203. .verify = cpufreq_generic_frequency_table_verify,
  204. .target = exynos_target,
  205. .get = exynos_getspeed,
  206. .init = exynos_cpufreq_cpu_init,
  207. .exit = cpufreq_generic_exit,
  208. .name = "exynos_cpufreq",
  209. .attr = cpufreq_generic_attr,
  210. #ifdef CONFIG_PM
  211. .suspend = exynos_cpufreq_suspend,
  212. .resume = exynos_cpufreq_resume,
  213. #endif
  214. };
  215. static int __init exynos_cpufreq_init(void)
  216. {
  217. int ret = -EINVAL;
  218. exynos_info = kzalloc(sizeof(*exynos_info), GFP_KERNEL);
  219. if (!exynos_info)
  220. return -ENOMEM;
  221. if (soc_is_exynos4210())
  222. ret = exynos4210_cpufreq_init(exynos_info);
  223. else if (soc_is_exynos4212() || soc_is_exynos4412())
  224. ret = exynos4x12_cpufreq_init(exynos_info);
  225. else if (soc_is_exynos5250())
  226. ret = exynos5250_cpufreq_init(exynos_info);
  227. else
  228. return 0;
  229. if (ret)
  230. goto err_vdd_arm;
  231. if (exynos_info->set_freq == NULL) {
  232. pr_err("%s: No set_freq function (ERR)\n", __func__);
  233. goto err_vdd_arm;
  234. }
  235. arm_regulator = regulator_get(NULL, "vdd_arm");
  236. if (IS_ERR(arm_regulator)) {
  237. pr_err("%s: failed to get resource vdd_arm\n", __func__);
  238. goto err_vdd_arm;
  239. }
  240. locking_frequency = exynos_getspeed(0);
  241. register_pm_notifier(&exynos_cpufreq_nb);
  242. if (cpufreq_register_driver(&exynos_driver)) {
  243. pr_err("%s: failed to register cpufreq driver\n", __func__);
  244. goto err_cpufreq;
  245. }
  246. return 0;
  247. err_cpufreq:
  248. unregister_pm_notifier(&exynos_cpufreq_nb);
  249. regulator_put(arm_regulator);
  250. err_vdd_arm:
  251. kfree(exynos_info);
  252. return -EINVAL;
  253. }
  254. late_initcall(exynos_cpufreq_init);