be_cmds.c 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. /* Must be a power of 2 or else MODULO will BUG_ON */
  20. static int be_get_temp_freq = 32;
  21. static void be_mcc_notify(struct be_adapter *adapter)
  22. {
  23. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  24. u32 val = 0;
  25. if (adapter->eeh_err) {
  26. dev_info(&adapter->pdev->dev,
  27. "Error in Card Detected! Cannot issue commands\n");
  28. return;
  29. }
  30. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  31. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  32. wmb();
  33. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  34. }
  35. /* To check if valid bit is set, check the entire word as we don't know
  36. * the endianness of the data (old entry is host endian while a new entry is
  37. * little endian) */
  38. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  39. {
  40. if (compl->flags != 0) {
  41. compl->flags = le32_to_cpu(compl->flags);
  42. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  43. return true;
  44. } else {
  45. return false;
  46. }
  47. }
  48. /* Need to reset the entire word that houses the valid bit */
  49. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  50. {
  51. compl->flags = 0;
  52. }
  53. static int be_mcc_compl_process(struct be_adapter *adapter,
  54. struct be_mcc_compl *compl)
  55. {
  56. u16 compl_status, extd_status;
  57. /* Just swap the status to host endian; mcc tag is opaquely copied
  58. * from mcc_wrb */
  59. be_dws_le_to_cpu(compl, 4);
  60. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  61. CQE_STATUS_COMPL_MASK;
  62. if ((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) &&
  63. (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
  64. adapter->flash_status = compl_status;
  65. complete(&adapter->flash_compl);
  66. }
  67. if (compl_status == MCC_STATUS_SUCCESS) {
  68. if (((compl->tag0 == OPCODE_ETH_GET_STATISTICS) ||
  69. (compl->tag0 == OPCODE_ETH_GET_PPORT_STATS)) &&
  70. (compl->tag1 == CMD_SUBSYSTEM_ETH)) {
  71. if (adapter->generation == BE_GEN3) {
  72. if (lancer_chip(adapter)) {
  73. struct lancer_cmd_resp_pport_stats
  74. *resp = adapter->stats_cmd.va;
  75. be_dws_le_to_cpu(&resp->pport_stats,
  76. sizeof(resp->pport_stats));
  77. } else {
  78. struct be_cmd_resp_get_stats_v1 *resp =
  79. adapter->stats_cmd.va;
  80. be_dws_le_to_cpu(&resp->hw_stats,
  81. sizeof(resp->hw_stats));
  82. }
  83. } else {
  84. struct be_cmd_resp_get_stats_v0 *resp =
  85. adapter->stats_cmd.va;
  86. be_dws_le_to_cpu(&resp->hw_stats,
  87. sizeof(resp->hw_stats));
  88. }
  89. be_parse_stats(adapter);
  90. netdev_stats_update(adapter);
  91. adapter->stats_cmd_sent = false;
  92. }
  93. } else if ((compl_status != MCC_STATUS_NOT_SUPPORTED) &&
  94. (compl->tag0 != OPCODE_COMMON_NTWK_MAC_QUERY)) {
  95. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  96. CQE_STATUS_EXTD_MASK;
  97. dev_warn(&adapter->pdev->dev,
  98. "Error in cmd completion - opcode %d, compl %d, extd %d\n",
  99. compl->tag0, compl_status, extd_status);
  100. }
  101. return compl_status;
  102. }
  103. /* Link state evt is a string of bytes; no need for endian swapping */
  104. static void be_async_link_state_process(struct be_adapter *adapter,
  105. struct be_async_event_link_state *evt)
  106. {
  107. be_link_status_update(adapter,
  108. evt->port_link_status == ASYNC_EVENT_LINK_UP);
  109. }
  110. /* Grp5 CoS Priority evt */
  111. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  112. struct be_async_event_grp5_cos_priority *evt)
  113. {
  114. if (evt->valid) {
  115. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  116. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  117. adapter->recommended_prio =
  118. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  119. }
  120. }
  121. /* Grp5 QOS Speed evt */
  122. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  123. struct be_async_event_grp5_qos_link_speed *evt)
  124. {
  125. if (evt->physical_port == adapter->port_num) {
  126. /* qos_link_speed is in units of 10 Mbps */
  127. adapter->link_speed = evt->qos_link_speed * 10;
  128. }
  129. }
  130. /*Grp5 PVID evt*/
  131. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  132. struct be_async_event_grp5_pvid_state *evt)
  133. {
  134. if (evt->enabled)
  135. adapter->pvid = le16_to_cpu(evt->tag);
  136. else
  137. adapter->pvid = 0;
  138. }
  139. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  140. u32 trailer, struct be_mcc_compl *evt)
  141. {
  142. u8 event_type = 0;
  143. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  144. ASYNC_TRAILER_EVENT_TYPE_MASK;
  145. switch (event_type) {
  146. case ASYNC_EVENT_COS_PRIORITY:
  147. be_async_grp5_cos_priority_process(adapter,
  148. (struct be_async_event_grp5_cos_priority *)evt);
  149. break;
  150. case ASYNC_EVENT_QOS_SPEED:
  151. be_async_grp5_qos_speed_process(adapter,
  152. (struct be_async_event_grp5_qos_link_speed *)evt);
  153. break;
  154. case ASYNC_EVENT_PVID_STATE:
  155. be_async_grp5_pvid_state_process(adapter,
  156. (struct be_async_event_grp5_pvid_state *)evt);
  157. break;
  158. default:
  159. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  160. break;
  161. }
  162. }
  163. static inline bool is_link_state_evt(u32 trailer)
  164. {
  165. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  166. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  167. ASYNC_EVENT_CODE_LINK_STATE;
  168. }
  169. static inline bool is_grp5_evt(u32 trailer)
  170. {
  171. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  172. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  173. ASYNC_EVENT_CODE_GRP_5);
  174. }
  175. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  176. {
  177. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  178. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  179. if (be_mcc_compl_is_new(compl)) {
  180. queue_tail_inc(mcc_cq);
  181. return compl;
  182. }
  183. return NULL;
  184. }
  185. void be_async_mcc_enable(struct be_adapter *adapter)
  186. {
  187. spin_lock_bh(&adapter->mcc_cq_lock);
  188. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  189. adapter->mcc_obj.rearm_cq = true;
  190. spin_unlock_bh(&adapter->mcc_cq_lock);
  191. }
  192. void be_async_mcc_disable(struct be_adapter *adapter)
  193. {
  194. adapter->mcc_obj.rearm_cq = false;
  195. }
  196. int be_process_mcc(struct be_adapter *adapter, int *status)
  197. {
  198. struct be_mcc_compl *compl;
  199. int num = 0;
  200. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  201. spin_lock_bh(&adapter->mcc_cq_lock);
  202. while ((compl = be_mcc_compl_get(adapter))) {
  203. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  204. /* Interpret flags as an async trailer */
  205. if (is_link_state_evt(compl->flags))
  206. be_async_link_state_process(adapter,
  207. (struct be_async_event_link_state *) compl);
  208. else if (is_grp5_evt(compl->flags))
  209. be_async_grp5_evt_process(adapter,
  210. compl->flags, compl);
  211. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  212. *status = be_mcc_compl_process(adapter, compl);
  213. atomic_dec(&mcc_obj->q.used);
  214. }
  215. be_mcc_compl_use(compl);
  216. num++;
  217. }
  218. spin_unlock_bh(&adapter->mcc_cq_lock);
  219. return num;
  220. }
  221. /* Wait till no more pending mcc requests are present */
  222. static int be_mcc_wait_compl(struct be_adapter *adapter)
  223. {
  224. #define mcc_timeout 120000 /* 12s timeout */
  225. int i, num, status = 0;
  226. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  227. if (adapter->eeh_err)
  228. return -EIO;
  229. for (i = 0; i < mcc_timeout; i++) {
  230. num = be_process_mcc(adapter, &status);
  231. if (num)
  232. be_cq_notify(adapter, mcc_obj->cq.id,
  233. mcc_obj->rearm_cq, num);
  234. if (atomic_read(&mcc_obj->q.used) == 0)
  235. break;
  236. udelay(100);
  237. }
  238. if (i == mcc_timeout) {
  239. dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
  240. return -1;
  241. }
  242. return status;
  243. }
  244. /* Notify MCC requests and wait for completion */
  245. static int be_mcc_notify_wait(struct be_adapter *adapter)
  246. {
  247. be_mcc_notify(adapter);
  248. return be_mcc_wait_compl(adapter);
  249. }
  250. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  251. {
  252. int msecs = 0;
  253. u32 ready;
  254. if (adapter->eeh_err) {
  255. dev_err(&adapter->pdev->dev,
  256. "Error detected in card.Cannot issue commands\n");
  257. return -EIO;
  258. }
  259. do {
  260. ready = ioread32(db);
  261. if (ready == 0xffffffff) {
  262. dev_err(&adapter->pdev->dev,
  263. "pci slot disconnected\n");
  264. return -1;
  265. }
  266. ready &= MPU_MAILBOX_DB_RDY_MASK;
  267. if (ready)
  268. break;
  269. if (msecs > 4000) {
  270. dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
  271. if (!lancer_chip(adapter))
  272. be_detect_dump_ue(adapter);
  273. return -1;
  274. }
  275. msleep(1);
  276. msecs++;
  277. } while (true);
  278. return 0;
  279. }
  280. /*
  281. * Insert the mailbox address into the doorbell in two steps
  282. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  283. */
  284. static int be_mbox_notify_wait(struct be_adapter *adapter)
  285. {
  286. int status;
  287. u32 val = 0;
  288. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  289. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  290. struct be_mcc_mailbox *mbox = mbox_mem->va;
  291. struct be_mcc_compl *compl = &mbox->compl;
  292. /* wait for ready to be set */
  293. status = be_mbox_db_ready_wait(adapter, db);
  294. if (status != 0)
  295. return status;
  296. val |= MPU_MAILBOX_DB_HI_MASK;
  297. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  298. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  299. iowrite32(val, db);
  300. /* wait for ready to be set */
  301. status = be_mbox_db_ready_wait(adapter, db);
  302. if (status != 0)
  303. return status;
  304. val = 0;
  305. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  306. val |= (u32)(mbox_mem->dma >> 4) << 2;
  307. iowrite32(val, db);
  308. status = be_mbox_db_ready_wait(adapter, db);
  309. if (status != 0)
  310. return status;
  311. /* A cq entry has been made now */
  312. if (be_mcc_compl_is_new(compl)) {
  313. status = be_mcc_compl_process(adapter, &mbox->compl);
  314. be_mcc_compl_use(compl);
  315. if (status)
  316. return status;
  317. } else {
  318. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  319. return -1;
  320. }
  321. return 0;
  322. }
  323. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  324. {
  325. u32 sem;
  326. if (lancer_chip(adapter))
  327. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  328. else
  329. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  330. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  331. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  332. return -1;
  333. else
  334. return 0;
  335. }
  336. int be_cmd_POST(struct be_adapter *adapter)
  337. {
  338. u16 stage;
  339. int status, timeout = 0;
  340. struct device *dev = &adapter->pdev->dev;
  341. do {
  342. status = be_POST_stage_get(adapter, &stage);
  343. if (status) {
  344. dev_err(dev, "POST error; stage=0x%x\n", stage);
  345. return -1;
  346. } else if (stage != POST_STAGE_ARMFW_RDY) {
  347. if (msleep_interruptible(2000)) {
  348. dev_err(dev, "Waiting for POST aborted\n");
  349. return -EINTR;
  350. }
  351. timeout += 2;
  352. } else {
  353. return 0;
  354. }
  355. } while (timeout < 40);
  356. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  357. return -1;
  358. }
  359. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  360. {
  361. return wrb->payload.embedded_payload;
  362. }
  363. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  364. {
  365. return &wrb->payload.sgl[0];
  366. }
  367. /* Don't touch the hdr after it's prepared */
  368. static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
  369. bool embedded, u8 sge_cnt, u32 opcode)
  370. {
  371. if (embedded)
  372. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  373. else
  374. wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
  375. MCC_WRB_SGE_CNT_SHIFT;
  376. wrb->payload_length = payload_len;
  377. wrb->tag0 = opcode;
  378. be_dws_cpu_to_le(wrb, 8);
  379. }
  380. /* Don't touch the hdr after it's prepared */
  381. static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  382. u8 subsystem, u8 opcode, int cmd_len)
  383. {
  384. req_hdr->opcode = opcode;
  385. req_hdr->subsystem = subsystem;
  386. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  387. req_hdr->version = 0;
  388. }
  389. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  390. struct be_dma_mem *mem)
  391. {
  392. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  393. u64 dma = (u64)mem->dma;
  394. for (i = 0; i < buf_pages; i++) {
  395. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  396. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  397. dma += PAGE_SIZE_4K;
  398. }
  399. }
  400. /* Converts interrupt delay in microseconds to multiplier value */
  401. static u32 eq_delay_to_mult(u32 usec_delay)
  402. {
  403. #define MAX_INTR_RATE 651042
  404. const u32 round = 10;
  405. u32 multiplier;
  406. if (usec_delay == 0)
  407. multiplier = 0;
  408. else {
  409. u32 interrupt_rate = 1000000 / usec_delay;
  410. /* Max delay, corresponding to the lowest interrupt rate */
  411. if (interrupt_rate == 0)
  412. multiplier = 1023;
  413. else {
  414. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  415. multiplier /= interrupt_rate;
  416. /* Round the multiplier to the closest value.*/
  417. multiplier = (multiplier + round/2) / round;
  418. multiplier = min(multiplier, (u32)1023);
  419. }
  420. }
  421. return multiplier;
  422. }
  423. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  424. {
  425. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  426. struct be_mcc_wrb *wrb
  427. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  428. memset(wrb, 0, sizeof(*wrb));
  429. return wrb;
  430. }
  431. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  432. {
  433. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  434. struct be_mcc_wrb *wrb;
  435. if (atomic_read(&mccq->used) >= mccq->len) {
  436. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  437. return NULL;
  438. }
  439. wrb = queue_head_node(mccq);
  440. queue_head_inc(mccq);
  441. atomic_inc(&mccq->used);
  442. memset(wrb, 0, sizeof(*wrb));
  443. return wrb;
  444. }
  445. /* Tell fw we're about to start firing cmds by writing a
  446. * special pattern across the wrb hdr; uses mbox
  447. */
  448. int be_cmd_fw_init(struct be_adapter *adapter)
  449. {
  450. u8 *wrb;
  451. int status;
  452. if (mutex_lock_interruptible(&adapter->mbox_lock))
  453. return -1;
  454. wrb = (u8 *)wrb_from_mbox(adapter);
  455. *wrb++ = 0xFF;
  456. *wrb++ = 0x12;
  457. *wrb++ = 0x34;
  458. *wrb++ = 0xFF;
  459. *wrb++ = 0xFF;
  460. *wrb++ = 0x56;
  461. *wrb++ = 0x78;
  462. *wrb = 0xFF;
  463. status = be_mbox_notify_wait(adapter);
  464. mutex_unlock(&adapter->mbox_lock);
  465. return status;
  466. }
  467. /* Tell fw we're done with firing cmds by writing a
  468. * special pattern across the wrb hdr; uses mbox
  469. */
  470. int be_cmd_fw_clean(struct be_adapter *adapter)
  471. {
  472. u8 *wrb;
  473. int status;
  474. if (adapter->eeh_err)
  475. return -EIO;
  476. if (mutex_lock_interruptible(&adapter->mbox_lock))
  477. return -1;
  478. wrb = (u8 *)wrb_from_mbox(adapter);
  479. *wrb++ = 0xFF;
  480. *wrb++ = 0xAA;
  481. *wrb++ = 0xBB;
  482. *wrb++ = 0xFF;
  483. *wrb++ = 0xFF;
  484. *wrb++ = 0xCC;
  485. *wrb++ = 0xDD;
  486. *wrb = 0xFF;
  487. status = be_mbox_notify_wait(adapter);
  488. mutex_unlock(&adapter->mbox_lock);
  489. return status;
  490. }
  491. int be_cmd_eq_create(struct be_adapter *adapter,
  492. struct be_queue_info *eq, int eq_delay)
  493. {
  494. struct be_mcc_wrb *wrb;
  495. struct be_cmd_req_eq_create *req;
  496. struct be_dma_mem *q_mem = &eq->dma_mem;
  497. int status;
  498. if (mutex_lock_interruptible(&adapter->mbox_lock))
  499. return -1;
  500. wrb = wrb_from_mbox(adapter);
  501. req = embedded_payload(wrb);
  502. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
  503. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  504. OPCODE_COMMON_EQ_CREATE, sizeof(*req));
  505. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  506. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  507. /* 4byte eqe*/
  508. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  509. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  510. __ilog2_u32(eq->len/256));
  511. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  512. eq_delay_to_mult(eq_delay));
  513. be_dws_cpu_to_le(req->context, sizeof(req->context));
  514. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  515. status = be_mbox_notify_wait(adapter);
  516. if (!status) {
  517. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  518. eq->id = le16_to_cpu(resp->eq_id);
  519. eq->created = true;
  520. }
  521. mutex_unlock(&adapter->mbox_lock);
  522. return status;
  523. }
  524. /* Uses mbox */
  525. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  526. u8 type, bool permanent, u32 if_handle)
  527. {
  528. struct be_mcc_wrb *wrb;
  529. struct be_cmd_req_mac_query *req;
  530. int status;
  531. if (mutex_lock_interruptible(&adapter->mbox_lock))
  532. return -1;
  533. wrb = wrb_from_mbox(adapter);
  534. req = embedded_payload(wrb);
  535. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  536. OPCODE_COMMON_NTWK_MAC_QUERY);
  537. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  538. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
  539. req->type = type;
  540. if (permanent) {
  541. req->permanent = 1;
  542. } else {
  543. req->if_id = cpu_to_le16((u16) if_handle);
  544. req->permanent = 0;
  545. }
  546. status = be_mbox_notify_wait(adapter);
  547. if (!status) {
  548. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  549. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  550. }
  551. mutex_unlock(&adapter->mbox_lock);
  552. return status;
  553. }
  554. /* Uses synchronous MCCQ */
  555. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  556. u32 if_id, u32 *pmac_id, u32 domain)
  557. {
  558. struct be_mcc_wrb *wrb;
  559. struct be_cmd_req_pmac_add *req;
  560. int status;
  561. spin_lock_bh(&adapter->mcc_lock);
  562. wrb = wrb_from_mccq(adapter);
  563. if (!wrb) {
  564. status = -EBUSY;
  565. goto err;
  566. }
  567. req = embedded_payload(wrb);
  568. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  569. OPCODE_COMMON_NTWK_PMAC_ADD);
  570. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  571. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
  572. req->hdr.domain = domain;
  573. req->if_id = cpu_to_le32(if_id);
  574. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  575. status = be_mcc_notify_wait(adapter);
  576. if (!status) {
  577. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  578. *pmac_id = le32_to_cpu(resp->pmac_id);
  579. }
  580. err:
  581. spin_unlock_bh(&adapter->mcc_lock);
  582. return status;
  583. }
  584. /* Uses synchronous MCCQ */
  585. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id, u32 dom)
  586. {
  587. struct be_mcc_wrb *wrb;
  588. struct be_cmd_req_pmac_del *req;
  589. int status;
  590. spin_lock_bh(&adapter->mcc_lock);
  591. wrb = wrb_from_mccq(adapter);
  592. if (!wrb) {
  593. status = -EBUSY;
  594. goto err;
  595. }
  596. req = embedded_payload(wrb);
  597. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  598. OPCODE_COMMON_NTWK_PMAC_DEL);
  599. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  600. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
  601. req->hdr.domain = dom;
  602. req->if_id = cpu_to_le32(if_id);
  603. req->pmac_id = cpu_to_le32(pmac_id);
  604. status = be_mcc_notify_wait(adapter);
  605. err:
  606. spin_unlock_bh(&adapter->mcc_lock);
  607. return status;
  608. }
  609. /* Uses Mbox */
  610. int be_cmd_cq_create(struct be_adapter *adapter,
  611. struct be_queue_info *cq, struct be_queue_info *eq,
  612. bool sol_evts, bool no_delay, int coalesce_wm)
  613. {
  614. struct be_mcc_wrb *wrb;
  615. struct be_cmd_req_cq_create *req;
  616. struct be_dma_mem *q_mem = &cq->dma_mem;
  617. void *ctxt;
  618. int status;
  619. if (mutex_lock_interruptible(&adapter->mbox_lock))
  620. return -1;
  621. wrb = wrb_from_mbox(adapter);
  622. req = embedded_payload(wrb);
  623. ctxt = &req->context;
  624. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  625. OPCODE_COMMON_CQ_CREATE);
  626. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  627. OPCODE_COMMON_CQ_CREATE, sizeof(*req));
  628. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  629. if (lancer_chip(adapter)) {
  630. req->hdr.version = 2;
  631. req->page_size = 1; /* 1 for 4K */
  632. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  633. no_delay);
  634. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  635. __ilog2_u32(cq->len/256));
  636. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  637. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  638. ctxt, 1);
  639. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  640. ctxt, eq->id);
  641. AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
  642. } else {
  643. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  644. coalesce_wm);
  645. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  646. ctxt, no_delay);
  647. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  648. __ilog2_u32(cq->len/256));
  649. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  650. AMAP_SET_BITS(struct amap_cq_context_be, solevent,
  651. ctxt, sol_evts);
  652. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  653. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  654. AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
  655. }
  656. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  657. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  658. status = be_mbox_notify_wait(adapter);
  659. if (!status) {
  660. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  661. cq->id = le16_to_cpu(resp->cq_id);
  662. cq->created = true;
  663. }
  664. mutex_unlock(&adapter->mbox_lock);
  665. return status;
  666. }
  667. static u32 be_encoded_q_len(int q_len)
  668. {
  669. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  670. if (len_encoded == 16)
  671. len_encoded = 0;
  672. return len_encoded;
  673. }
  674. int be_cmd_mccq_create(struct be_adapter *adapter,
  675. struct be_queue_info *mccq,
  676. struct be_queue_info *cq)
  677. {
  678. struct be_mcc_wrb *wrb;
  679. struct be_cmd_req_mcc_create *req;
  680. struct be_dma_mem *q_mem = &mccq->dma_mem;
  681. void *ctxt;
  682. int status;
  683. if (mutex_lock_interruptible(&adapter->mbox_lock))
  684. return -1;
  685. wrb = wrb_from_mbox(adapter);
  686. req = embedded_payload(wrb);
  687. ctxt = &req->context;
  688. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  689. OPCODE_COMMON_MCC_CREATE_EXT);
  690. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  691. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req));
  692. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  693. if (lancer_chip(adapter)) {
  694. req->hdr.version = 1;
  695. req->cq_id = cpu_to_le16(cq->id);
  696. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  697. be_encoded_q_len(mccq->len));
  698. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  699. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  700. ctxt, cq->id);
  701. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  702. ctxt, 1);
  703. } else {
  704. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  705. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  706. be_encoded_q_len(mccq->len));
  707. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  708. }
  709. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  710. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  711. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  712. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  713. status = be_mbox_notify_wait(adapter);
  714. if (!status) {
  715. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  716. mccq->id = le16_to_cpu(resp->id);
  717. mccq->created = true;
  718. }
  719. mutex_unlock(&adapter->mbox_lock);
  720. return status;
  721. }
  722. int be_cmd_txq_create(struct be_adapter *adapter,
  723. struct be_queue_info *txq,
  724. struct be_queue_info *cq)
  725. {
  726. struct be_mcc_wrb *wrb;
  727. struct be_cmd_req_eth_tx_create *req;
  728. struct be_dma_mem *q_mem = &txq->dma_mem;
  729. void *ctxt;
  730. int status;
  731. if (mutex_lock_interruptible(&adapter->mbox_lock))
  732. return -1;
  733. wrb = wrb_from_mbox(adapter);
  734. req = embedded_payload(wrb);
  735. ctxt = &req->context;
  736. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  737. OPCODE_ETH_TX_CREATE);
  738. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
  739. sizeof(*req));
  740. if (lancer_chip(adapter)) {
  741. req->hdr.version = 1;
  742. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  743. adapter->if_handle);
  744. }
  745. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  746. req->ulp_num = BE_ULP1_NUM;
  747. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  748. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  749. be_encoded_q_len(txq->len));
  750. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  751. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  752. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  753. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  754. status = be_mbox_notify_wait(adapter);
  755. if (!status) {
  756. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  757. txq->id = le16_to_cpu(resp->cid);
  758. txq->created = true;
  759. }
  760. mutex_unlock(&adapter->mbox_lock);
  761. return status;
  762. }
  763. /* Uses mbox */
  764. int be_cmd_rxq_create(struct be_adapter *adapter,
  765. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  766. u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
  767. {
  768. struct be_mcc_wrb *wrb;
  769. struct be_cmd_req_eth_rx_create *req;
  770. struct be_dma_mem *q_mem = &rxq->dma_mem;
  771. int status;
  772. if (mutex_lock_interruptible(&adapter->mbox_lock))
  773. return -1;
  774. wrb = wrb_from_mbox(adapter);
  775. req = embedded_payload(wrb);
  776. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  777. OPCODE_ETH_RX_CREATE);
  778. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
  779. sizeof(*req));
  780. req->cq_id = cpu_to_le16(cq_id);
  781. req->frag_size = fls(frag_size) - 1;
  782. req->num_pages = 2;
  783. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  784. req->interface_id = cpu_to_le32(if_id);
  785. req->max_frame_size = cpu_to_le16(max_frame_size);
  786. req->rss_queue = cpu_to_le32(rss);
  787. status = be_mbox_notify_wait(adapter);
  788. if (!status) {
  789. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  790. rxq->id = le16_to_cpu(resp->id);
  791. rxq->created = true;
  792. *rss_id = resp->rss_id;
  793. }
  794. mutex_unlock(&adapter->mbox_lock);
  795. return status;
  796. }
  797. /* Generic destroyer function for all types of queues
  798. * Uses Mbox
  799. */
  800. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  801. int queue_type)
  802. {
  803. struct be_mcc_wrb *wrb;
  804. struct be_cmd_req_q_destroy *req;
  805. u8 subsys = 0, opcode = 0;
  806. int status;
  807. if (adapter->eeh_err)
  808. return -EIO;
  809. if (mutex_lock_interruptible(&adapter->mbox_lock))
  810. return -1;
  811. wrb = wrb_from_mbox(adapter);
  812. req = embedded_payload(wrb);
  813. switch (queue_type) {
  814. case QTYPE_EQ:
  815. subsys = CMD_SUBSYSTEM_COMMON;
  816. opcode = OPCODE_COMMON_EQ_DESTROY;
  817. break;
  818. case QTYPE_CQ:
  819. subsys = CMD_SUBSYSTEM_COMMON;
  820. opcode = OPCODE_COMMON_CQ_DESTROY;
  821. break;
  822. case QTYPE_TXQ:
  823. subsys = CMD_SUBSYSTEM_ETH;
  824. opcode = OPCODE_ETH_TX_DESTROY;
  825. break;
  826. case QTYPE_RXQ:
  827. subsys = CMD_SUBSYSTEM_ETH;
  828. opcode = OPCODE_ETH_RX_DESTROY;
  829. break;
  830. case QTYPE_MCCQ:
  831. subsys = CMD_SUBSYSTEM_COMMON;
  832. opcode = OPCODE_COMMON_MCC_DESTROY;
  833. break;
  834. default:
  835. BUG();
  836. }
  837. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);
  838. be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
  839. req->id = cpu_to_le16(q->id);
  840. status = be_mbox_notify_wait(adapter);
  841. mutex_unlock(&adapter->mbox_lock);
  842. return status;
  843. }
  844. /* Create an rx filtering policy configuration on an i/f
  845. * Uses mbox
  846. */
  847. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  848. u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
  849. u32 domain)
  850. {
  851. struct be_mcc_wrb *wrb;
  852. struct be_cmd_req_if_create *req;
  853. int status;
  854. if (mutex_lock_interruptible(&adapter->mbox_lock))
  855. return -1;
  856. wrb = wrb_from_mbox(adapter);
  857. req = embedded_payload(wrb);
  858. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  859. OPCODE_COMMON_NTWK_INTERFACE_CREATE);
  860. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  861. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
  862. req->hdr.domain = domain;
  863. req->capability_flags = cpu_to_le32(cap_flags);
  864. req->enable_flags = cpu_to_le32(en_flags);
  865. req->pmac_invalid = pmac_invalid;
  866. if (!pmac_invalid)
  867. memcpy(req->mac_addr, mac, ETH_ALEN);
  868. status = be_mbox_notify_wait(adapter);
  869. if (!status) {
  870. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  871. *if_handle = le32_to_cpu(resp->interface_id);
  872. if (!pmac_invalid)
  873. *pmac_id = le32_to_cpu(resp->pmac_id);
  874. }
  875. mutex_unlock(&adapter->mbox_lock);
  876. return status;
  877. }
  878. /* Uses mbox */
  879. int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id, u32 domain)
  880. {
  881. struct be_mcc_wrb *wrb;
  882. struct be_cmd_req_if_destroy *req;
  883. int status;
  884. if (adapter->eeh_err)
  885. return -EIO;
  886. if (mutex_lock_interruptible(&adapter->mbox_lock))
  887. return -1;
  888. wrb = wrb_from_mbox(adapter);
  889. req = embedded_payload(wrb);
  890. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  891. OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
  892. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  893. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
  894. req->hdr.domain = domain;
  895. req->interface_id = cpu_to_le32(interface_id);
  896. status = be_mbox_notify_wait(adapter);
  897. mutex_unlock(&adapter->mbox_lock);
  898. return status;
  899. }
  900. /* Get stats is a non embedded command: the request is not embedded inside
  901. * WRB but is a separate dma memory block
  902. * Uses asynchronous MCC
  903. */
  904. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  905. {
  906. struct be_mcc_wrb *wrb;
  907. struct be_cmd_req_hdr *hdr;
  908. struct be_sge *sge;
  909. int status = 0;
  910. if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
  911. be_cmd_get_die_temperature(adapter);
  912. spin_lock_bh(&adapter->mcc_lock);
  913. wrb = wrb_from_mccq(adapter);
  914. if (!wrb) {
  915. status = -EBUSY;
  916. goto err;
  917. }
  918. hdr = nonemb_cmd->va;
  919. sge = nonembedded_sgl(wrb);
  920. be_wrb_hdr_prepare(wrb, nonemb_cmd->size, false, 1,
  921. OPCODE_ETH_GET_STATISTICS);
  922. be_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  923. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size);
  924. if (adapter->generation == BE_GEN3)
  925. hdr->version = 1;
  926. wrb->tag1 = CMD_SUBSYSTEM_ETH;
  927. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  928. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  929. sge->len = cpu_to_le32(nonemb_cmd->size);
  930. be_mcc_notify(adapter);
  931. adapter->stats_cmd_sent = true;
  932. err:
  933. spin_unlock_bh(&adapter->mcc_lock);
  934. return status;
  935. }
  936. /* Lancer Stats */
  937. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  938. struct be_dma_mem *nonemb_cmd)
  939. {
  940. struct be_mcc_wrb *wrb;
  941. struct lancer_cmd_req_pport_stats *req;
  942. struct be_sge *sge;
  943. int status = 0;
  944. spin_lock_bh(&adapter->mcc_lock);
  945. wrb = wrb_from_mccq(adapter);
  946. if (!wrb) {
  947. status = -EBUSY;
  948. goto err;
  949. }
  950. req = nonemb_cmd->va;
  951. sge = nonembedded_sgl(wrb);
  952. be_wrb_hdr_prepare(wrb, nonemb_cmd->size, false, 1,
  953. OPCODE_ETH_GET_PPORT_STATS);
  954. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  955. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size);
  956. req->cmd_params.params.pport_num = cpu_to_le16(adapter->port_num);
  957. req->cmd_params.params.reset_stats = 0;
  958. wrb->tag1 = CMD_SUBSYSTEM_ETH;
  959. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  960. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  961. sge->len = cpu_to_le32(nonemb_cmd->size);
  962. be_mcc_notify(adapter);
  963. adapter->stats_cmd_sent = true;
  964. err:
  965. spin_unlock_bh(&adapter->mcc_lock);
  966. return status;
  967. }
  968. /* Uses synchronous mcc */
  969. int be_cmd_link_status_query(struct be_adapter *adapter,
  970. bool *link_up, u8 *mac_speed, u16 *link_speed, u32 dom)
  971. {
  972. struct be_mcc_wrb *wrb;
  973. struct be_cmd_req_link_status *req;
  974. int status;
  975. spin_lock_bh(&adapter->mcc_lock);
  976. wrb = wrb_from_mccq(adapter);
  977. if (!wrb) {
  978. status = -EBUSY;
  979. goto err;
  980. }
  981. req = embedded_payload(wrb);
  982. *link_up = false;
  983. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  984. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
  985. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  986. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
  987. status = be_mcc_notify_wait(adapter);
  988. if (!status) {
  989. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  990. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  991. *link_up = true;
  992. *link_speed = le16_to_cpu(resp->link_speed);
  993. *mac_speed = resp->mac_speed;
  994. }
  995. }
  996. err:
  997. spin_unlock_bh(&adapter->mcc_lock);
  998. return status;
  999. }
  1000. /* Uses synchronous mcc */
  1001. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1002. {
  1003. struct be_mcc_wrb *wrb;
  1004. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1005. int status;
  1006. spin_lock_bh(&adapter->mcc_lock);
  1007. wrb = wrb_from_mccq(adapter);
  1008. if (!wrb) {
  1009. status = -EBUSY;
  1010. goto err;
  1011. }
  1012. req = embedded_payload(wrb);
  1013. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1014. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES);
  1015. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1016. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req));
  1017. status = be_mcc_notify_wait(adapter);
  1018. if (!status) {
  1019. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  1020. embedded_payload(wrb);
  1021. adapter->drv_stats.be_on_die_temperature =
  1022. resp->on_die_temperature;
  1023. }
  1024. /* If IOCTL fails once, do not bother issuing it again */
  1025. else
  1026. be_get_temp_freq = 0;
  1027. err:
  1028. spin_unlock_bh(&adapter->mcc_lock);
  1029. return status;
  1030. }
  1031. /* Uses synchronous mcc */
  1032. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1033. {
  1034. struct be_mcc_wrb *wrb;
  1035. struct be_cmd_req_get_fat *req;
  1036. int status;
  1037. spin_lock_bh(&adapter->mcc_lock);
  1038. wrb = wrb_from_mccq(adapter);
  1039. if (!wrb) {
  1040. status = -EBUSY;
  1041. goto err;
  1042. }
  1043. req = embedded_payload(wrb);
  1044. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1045. OPCODE_COMMON_MANAGE_FAT);
  1046. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1047. OPCODE_COMMON_MANAGE_FAT, sizeof(*req));
  1048. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1049. status = be_mcc_notify_wait(adapter);
  1050. if (!status) {
  1051. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1052. if (log_size && resp->log_size)
  1053. *log_size = le32_to_cpu(resp->log_size) -
  1054. sizeof(u32);
  1055. }
  1056. err:
  1057. spin_unlock_bh(&adapter->mcc_lock);
  1058. return status;
  1059. }
  1060. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1061. {
  1062. struct be_dma_mem get_fat_cmd;
  1063. struct be_mcc_wrb *wrb;
  1064. struct be_cmd_req_get_fat *req;
  1065. struct be_sge *sge;
  1066. u32 offset = 0, total_size, buf_size,
  1067. log_offset = sizeof(u32), payload_len;
  1068. int status;
  1069. if (buf_len == 0)
  1070. return;
  1071. total_size = buf_len;
  1072. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1073. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1074. get_fat_cmd.size,
  1075. &get_fat_cmd.dma);
  1076. if (!get_fat_cmd.va) {
  1077. status = -ENOMEM;
  1078. dev_err(&adapter->pdev->dev,
  1079. "Memory allocation failure while retrieving FAT data\n");
  1080. return;
  1081. }
  1082. spin_lock_bh(&adapter->mcc_lock);
  1083. while (total_size) {
  1084. buf_size = min(total_size, (u32)60*1024);
  1085. total_size -= buf_size;
  1086. wrb = wrb_from_mccq(adapter);
  1087. if (!wrb) {
  1088. status = -EBUSY;
  1089. goto err;
  1090. }
  1091. req = get_fat_cmd.va;
  1092. sge = nonembedded_sgl(wrb);
  1093. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1094. be_wrb_hdr_prepare(wrb, payload_len, false, 1,
  1095. OPCODE_COMMON_MANAGE_FAT);
  1096. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1097. OPCODE_COMMON_MANAGE_FAT, payload_len);
  1098. sge->pa_hi = cpu_to_le32(upper_32_bits(get_fat_cmd.dma));
  1099. sge->pa_lo = cpu_to_le32(get_fat_cmd.dma & 0xFFFFFFFF);
  1100. sge->len = cpu_to_le32(get_fat_cmd.size);
  1101. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1102. req->read_log_offset = cpu_to_le32(log_offset);
  1103. req->read_log_length = cpu_to_le32(buf_size);
  1104. req->data_buffer_size = cpu_to_le32(buf_size);
  1105. status = be_mcc_notify_wait(adapter);
  1106. if (!status) {
  1107. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1108. memcpy(buf + offset,
  1109. resp->data_buffer,
  1110. resp->read_log_length);
  1111. } else {
  1112. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1113. goto err;
  1114. }
  1115. offset += buf_size;
  1116. log_offset += buf_size;
  1117. }
  1118. err:
  1119. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1120. get_fat_cmd.va,
  1121. get_fat_cmd.dma);
  1122. spin_unlock_bh(&adapter->mcc_lock);
  1123. }
  1124. /* Uses Mbox */
  1125. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
  1126. {
  1127. struct be_mcc_wrb *wrb;
  1128. struct be_cmd_req_get_fw_version *req;
  1129. int status;
  1130. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1131. return -1;
  1132. wrb = wrb_from_mbox(adapter);
  1133. req = embedded_payload(wrb);
  1134. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1135. OPCODE_COMMON_GET_FW_VERSION);
  1136. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1137. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
  1138. status = be_mbox_notify_wait(adapter);
  1139. if (!status) {
  1140. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1141. strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
  1142. }
  1143. mutex_unlock(&adapter->mbox_lock);
  1144. return status;
  1145. }
  1146. /* set the EQ delay interval of an EQ to specified value
  1147. * Uses async mcc
  1148. */
  1149. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1150. {
  1151. struct be_mcc_wrb *wrb;
  1152. struct be_cmd_req_modify_eq_delay *req;
  1153. int status = 0;
  1154. spin_lock_bh(&adapter->mcc_lock);
  1155. wrb = wrb_from_mccq(adapter);
  1156. if (!wrb) {
  1157. status = -EBUSY;
  1158. goto err;
  1159. }
  1160. req = embedded_payload(wrb);
  1161. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1162. OPCODE_COMMON_MODIFY_EQ_DELAY);
  1163. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1164. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
  1165. req->num_eq = cpu_to_le32(1);
  1166. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1167. req->delay[0].phase = 0;
  1168. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1169. be_mcc_notify(adapter);
  1170. err:
  1171. spin_unlock_bh(&adapter->mcc_lock);
  1172. return status;
  1173. }
  1174. /* Uses sycnhronous mcc */
  1175. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1176. u32 num, bool untagged, bool promiscuous)
  1177. {
  1178. struct be_mcc_wrb *wrb;
  1179. struct be_cmd_req_vlan_config *req;
  1180. int status;
  1181. spin_lock_bh(&adapter->mcc_lock);
  1182. wrb = wrb_from_mccq(adapter);
  1183. if (!wrb) {
  1184. status = -EBUSY;
  1185. goto err;
  1186. }
  1187. req = embedded_payload(wrb);
  1188. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1189. OPCODE_COMMON_NTWK_VLAN_CONFIG);
  1190. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1191. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
  1192. req->interface_id = if_id;
  1193. req->promiscuous = promiscuous;
  1194. req->untagged = untagged;
  1195. req->num_vlan = num;
  1196. if (!promiscuous) {
  1197. memcpy(req->normal_vlan, vtag_array,
  1198. req->num_vlan * sizeof(vtag_array[0]));
  1199. }
  1200. status = be_mcc_notify_wait(adapter);
  1201. err:
  1202. spin_unlock_bh(&adapter->mcc_lock);
  1203. return status;
  1204. }
  1205. /* Uses MCC for this command as it may be called in BH context
  1206. * Uses synchronous mcc
  1207. */
  1208. int be_cmd_promiscuous_config(struct be_adapter *adapter, bool en)
  1209. {
  1210. struct be_mcc_wrb *wrb;
  1211. struct be_cmd_req_rx_filter *req;
  1212. struct be_dma_mem promiscous_cmd;
  1213. struct be_sge *sge;
  1214. int status;
  1215. memset(&promiscous_cmd, 0, sizeof(struct be_dma_mem));
  1216. promiscous_cmd.size = sizeof(struct be_cmd_req_rx_filter);
  1217. promiscous_cmd.va = pci_alloc_consistent(adapter->pdev,
  1218. promiscous_cmd.size, &promiscous_cmd.dma);
  1219. if (!promiscous_cmd.va) {
  1220. dev_err(&adapter->pdev->dev,
  1221. "Memory allocation failure\n");
  1222. return -ENOMEM;
  1223. }
  1224. spin_lock_bh(&adapter->mcc_lock);
  1225. wrb = wrb_from_mccq(adapter);
  1226. if (!wrb) {
  1227. status = -EBUSY;
  1228. goto err;
  1229. }
  1230. req = promiscous_cmd.va;
  1231. sge = nonembedded_sgl(wrb);
  1232. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1233. OPCODE_COMMON_NTWK_RX_FILTER);
  1234. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1235. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req));
  1236. req->if_id = cpu_to_le32(adapter->if_handle);
  1237. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS);
  1238. if (en)
  1239. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS);
  1240. sge->pa_hi = cpu_to_le32(upper_32_bits(promiscous_cmd.dma));
  1241. sge->pa_lo = cpu_to_le32(promiscous_cmd.dma & 0xFFFFFFFF);
  1242. sge->len = cpu_to_le32(promiscous_cmd.size);
  1243. status = be_mcc_notify_wait(adapter);
  1244. err:
  1245. spin_unlock_bh(&adapter->mcc_lock);
  1246. pci_free_consistent(adapter->pdev, promiscous_cmd.size,
  1247. promiscous_cmd.va, promiscous_cmd.dma);
  1248. return status;
  1249. }
  1250. /*
  1251. * Uses MCC for this command as it may be called in BH context
  1252. * (mc == NULL) => multicast promiscuous
  1253. */
  1254. int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
  1255. struct net_device *netdev, struct be_dma_mem *mem)
  1256. {
  1257. struct be_mcc_wrb *wrb;
  1258. struct be_cmd_req_mcast_mac_config *req = mem->va;
  1259. struct be_sge *sge;
  1260. int status;
  1261. spin_lock_bh(&adapter->mcc_lock);
  1262. wrb = wrb_from_mccq(adapter);
  1263. if (!wrb) {
  1264. status = -EBUSY;
  1265. goto err;
  1266. }
  1267. sge = nonembedded_sgl(wrb);
  1268. memset(req, 0, sizeof(*req));
  1269. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1270. OPCODE_COMMON_NTWK_MULTICAST_SET);
  1271. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  1272. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  1273. sge->len = cpu_to_le32(mem->size);
  1274. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1275. OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
  1276. req->interface_id = if_id;
  1277. if (netdev) {
  1278. int i;
  1279. struct netdev_hw_addr *ha;
  1280. req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
  1281. i = 0;
  1282. netdev_for_each_mc_addr(ha, netdev)
  1283. memcpy(req->mac[i++].byte, ha->addr, ETH_ALEN);
  1284. } else {
  1285. req->promiscuous = 1;
  1286. }
  1287. status = be_mcc_notify_wait(adapter);
  1288. err:
  1289. spin_unlock_bh(&adapter->mcc_lock);
  1290. return status;
  1291. }
  1292. /* Uses synchrounous mcc */
  1293. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1294. {
  1295. struct be_mcc_wrb *wrb;
  1296. struct be_cmd_req_set_flow_control *req;
  1297. int status;
  1298. spin_lock_bh(&adapter->mcc_lock);
  1299. wrb = wrb_from_mccq(adapter);
  1300. if (!wrb) {
  1301. status = -EBUSY;
  1302. goto err;
  1303. }
  1304. req = embedded_payload(wrb);
  1305. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1306. OPCODE_COMMON_SET_FLOW_CONTROL);
  1307. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1308. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
  1309. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1310. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1311. status = be_mcc_notify_wait(adapter);
  1312. err:
  1313. spin_unlock_bh(&adapter->mcc_lock);
  1314. return status;
  1315. }
  1316. /* Uses sycn mcc */
  1317. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1318. {
  1319. struct be_mcc_wrb *wrb;
  1320. struct be_cmd_req_get_flow_control *req;
  1321. int status;
  1322. spin_lock_bh(&adapter->mcc_lock);
  1323. wrb = wrb_from_mccq(adapter);
  1324. if (!wrb) {
  1325. status = -EBUSY;
  1326. goto err;
  1327. }
  1328. req = embedded_payload(wrb);
  1329. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1330. OPCODE_COMMON_GET_FLOW_CONTROL);
  1331. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1332. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
  1333. status = be_mcc_notify_wait(adapter);
  1334. if (!status) {
  1335. struct be_cmd_resp_get_flow_control *resp =
  1336. embedded_payload(wrb);
  1337. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1338. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1339. }
  1340. err:
  1341. spin_unlock_bh(&adapter->mcc_lock);
  1342. return status;
  1343. }
  1344. /* Uses mbox */
  1345. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1346. u32 *mode, u32 *caps)
  1347. {
  1348. struct be_mcc_wrb *wrb;
  1349. struct be_cmd_req_query_fw_cfg *req;
  1350. int status;
  1351. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1352. return -1;
  1353. wrb = wrb_from_mbox(adapter);
  1354. req = embedded_payload(wrb);
  1355. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1356. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
  1357. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1358. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
  1359. status = be_mbox_notify_wait(adapter);
  1360. if (!status) {
  1361. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1362. *port_num = le32_to_cpu(resp->phys_port);
  1363. *mode = le32_to_cpu(resp->function_mode);
  1364. *caps = le32_to_cpu(resp->function_caps);
  1365. }
  1366. mutex_unlock(&adapter->mbox_lock);
  1367. return status;
  1368. }
  1369. /* Uses mbox */
  1370. int be_cmd_reset_function(struct be_adapter *adapter)
  1371. {
  1372. struct be_mcc_wrb *wrb;
  1373. struct be_cmd_req_hdr *req;
  1374. int status;
  1375. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1376. return -1;
  1377. wrb = wrb_from_mbox(adapter);
  1378. req = embedded_payload(wrb);
  1379. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1380. OPCODE_COMMON_FUNCTION_RESET);
  1381. be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1382. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
  1383. status = be_mbox_notify_wait(adapter);
  1384. mutex_unlock(&adapter->mbox_lock);
  1385. return status;
  1386. }
  1387. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1388. {
  1389. struct be_mcc_wrb *wrb;
  1390. struct be_cmd_req_rss_config *req;
  1391. u32 myhash[10];
  1392. int status;
  1393. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1394. return -1;
  1395. wrb = wrb_from_mbox(adapter);
  1396. req = embedded_payload(wrb);
  1397. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1398. OPCODE_ETH_RSS_CONFIG);
  1399. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1400. OPCODE_ETH_RSS_CONFIG, sizeof(*req));
  1401. req->if_id = cpu_to_le32(adapter->if_handle);
  1402. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
  1403. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1404. memcpy(req->cpu_table, rsstable, table_size);
  1405. memcpy(req->hash, myhash, sizeof(myhash));
  1406. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1407. status = be_mbox_notify_wait(adapter);
  1408. mutex_unlock(&adapter->mbox_lock);
  1409. return status;
  1410. }
  1411. /* Uses sync mcc */
  1412. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1413. u8 bcn, u8 sts, u8 state)
  1414. {
  1415. struct be_mcc_wrb *wrb;
  1416. struct be_cmd_req_enable_disable_beacon *req;
  1417. int status;
  1418. spin_lock_bh(&adapter->mcc_lock);
  1419. wrb = wrb_from_mccq(adapter);
  1420. if (!wrb) {
  1421. status = -EBUSY;
  1422. goto err;
  1423. }
  1424. req = embedded_payload(wrb);
  1425. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1426. OPCODE_COMMON_ENABLE_DISABLE_BEACON);
  1427. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1428. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
  1429. req->port_num = port_num;
  1430. req->beacon_state = state;
  1431. req->beacon_duration = bcn;
  1432. req->status_duration = sts;
  1433. status = be_mcc_notify_wait(adapter);
  1434. err:
  1435. spin_unlock_bh(&adapter->mcc_lock);
  1436. return status;
  1437. }
  1438. /* Uses sync mcc */
  1439. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1440. {
  1441. struct be_mcc_wrb *wrb;
  1442. struct be_cmd_req_get_beacon_state *req;
  1443. int status;
  1444. spin_lock_bh(&adapter->mcc_lock);
  1445. wrb = wrb_from_mccq(adapter);
  1446. if (!wrb) {
  1447. status = -EBUSY;
  1448. goto err;
  1449. }
  1450. req = embedded_payload(wrb);
  1451. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1452. OPCODE_COMMON_GET_BEACON_STATE);
  1453. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1454. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
  1455. req->port_num = port_num;
  1456. status = be_mcc_notify_wait(adapter);
  1457. if (!status) {
  1458. struct be_cmd_resp_get_beacon_state *resp =
  1459. embedded_payload(wrb);
  1460. *state = resp->beacon_state;
  1461. }
  1462. err:
  1463. spin_unlock_bh(&adapter->mcc_lock);
  1464. return status;
  1465. }
  1466. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1467. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1468. {
  1469. struct be_mcc_wrb *wrb;
  1470. struct be_cmd_write_flashrom *req;
  1471. struct be_sge *sge;
  1472. int status;
  1473. spin_lock_bh(&adapter->mcc_lock);
  1474. adapter->flash_status = 0;
  1475. wrb = wrb_from_mccq(adapter);
  1476. if (!wrb) {
  1477. status = -EBUSY;
  1478. goto err_unlock;
  1479. }
  1480. req = cmd->va;
  1481. sge = nonembedded_sgl(wrb);
  1482. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1483. OPCODE_COMMON_WRITE_FLASHROM);
  1484. wrb->tag1 = CMD_SUBSYSTEM_COMMON;
  1485. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1486. OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
  1487. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1488. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1489. sge->len = cpu_to_le32(cmd->size);
  1490. req->params.op_type = cpu_to_le32(flash_type);
  1491. req->params.op_code = cpu_to_le32(flash_opcode);
  1492. req->params.data_buf_size = cpu_to_le32(buf_size);
  1493. be_mcc_notify(adapter);
  1494. spin_unlock_bh(&adapter->mcc_lock);
  1495. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1496. msecs_to_jiffies(12000)))
  1497. status = -1;
  1498. else
  1499. status = adapter->flash_status;
  1500. return status;
  1501. err_unlock:
  1502. spin_unlock_bh(&adapter->mcc_lock);
  1503. return status;
  1504. }
  1505. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1506. int offset)
  1507. {
  1508. struct be_mcc_wrb *wrb;
  1509. struct be_cmd_write_flashrom *req;
  1510. int status;
  1511. spin_lock_bh(&adapter->mcc_lock);
  1512. wrb = wrb_from_mccq(adapter);
  1513. if (!wrb) {
  1514. status = -EBUSY;
  1515. goto err;
  1516. }
  1517. req = embedded_payload(wrb);
  1518. be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
  1519. OPCODE_COMMON_READ_FLASHROM);
  1520. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1521. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
  1522. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1523. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1524. req->params.offset = cpu_to_le32(offset);
  1525. req->params.data_buf_size = cpu_to_le32(0x4);
  1526. status = be_mcc_notify_wait(adapter);
  1527. if (!status)
  1528. memcpy(flashed_crc, req->params.data_buf, 4);
  1529. err:
  1530. spin_unlock_bh(&adapter->mcc_lock);
  1531. return status;
  1532. }
  1533. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1534. struct be_dma_mem *nonemb_cmd)
  1535. {
  1536. struct be_mcc_wrb *wrb;
  1537. struct be_cmd_req_acpi_wol_magic_config *req;
  1538. struct be_sge *sge;
  1539. int status;
  1540. spin_lock_bh(&adapter->mcc_lock);
  1541. wrb = wrb_from_mccq(adapter);
  1542. if (!wrb) {
  1543. status = -EBUSY;
  1544. goto err;
  1545. }
  1546. req = nonemb_cmd->va;
  1547. sge = nonembedded_sgl(wrb);
  1548. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1549. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);
  1550. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1551. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
  1552. memcpy(req->magic_mac, mac, ETH_ALEN);
  1553. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1554. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1555. sge->len = cpu_to_le32(nonemb_cmd->size);
  1556. status = be_mcc_notify_wait(adapter);
  1557. err:
  1558. spin_unlock_bh(&adapter->mcc_lock);
  1559. return status;
  1560. }
  1561. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1562. u8 loopback_type, u8 enable)
  1563. {
  1564. struct be_mcc_wrb *wrb;
  1565. struct be_cmd_req_set_lmode *req;
  1566. int status;
  1567. spin_lock_bh(&adapter->mcc_lock);
  1568. wrb = wrb_from_mccq(adapter);
  1569. if (!wrb) {
  1570. status = -EBUSY;
  1571. goto err;
  1572. }
  1573. req = embedded_payload(wrb);
  1574. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1575. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);
  1576. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1577. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
  1578. sizeof(*req));
  1579. req->src_port = port_num;
  1580. req->dest_port = port_num;
  1581. req->loopback_type = loopback_type;
  1582. req->loopback_state = enable;
  1583. status = be_mcc_notify_wait(adapter);
  1584. err:
  1585. spin_unlock_bh(&adapter->mcc_lock);
  1586. return status;
  1587. }
  1588. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1589. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1590. {
  1591. struct be_mcc_wrb *wrb;
  1592. struct be_cmd_req_loopback_test *req;
  1593. int status;
  1594. spin_lock_bh(&adapter->mcc_lock);
  1595. wrb = wrb_from_mccq(adapter);
  1596. if (!wrb) {
  1597. status = -EBUSY;
  1598. goto err;
  1599. }
  1600. req = embedded_payload(wrb);
  1601. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1602. OPCODE_LOWLEVEL_LOOPBACK_TEST);
  1603. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1604. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
  1605. req->hdr.timeout = cpu_to_le32(4);
  1606. req->pattern = cpu_to_le64(pattern);
  1607. req->src_port = cpu_to_le32(port_num);
  1608. req->dest_port = cpu_to_le32(port_num);
  1609. req->pkt_size = cpu_to_le32(pkt_size);
  1610. req->num_pkts = cpu_to_le32(num_pkts);
  1611. req->loopback_type = cpu_to_le32(loopback_type);
  1612. status = be_mcc_notify_wait(adapter);
  1613. if (!status) {
  1614. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1615. status = le32_to_cpu(resp->status);
  1616. }
  1617. err:
  1618. spin_unlock_bh(&adapter->mcc_lock);
  1619. return status;
  1620. }
  1621. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1622. u32 byte_cnt, struct be_dma_mem *cmd)
  1623. {
  1624. struct be_mcc_wrb *wrb;
  1625. struct be_cmd_req_ddrdma_test *req;
  1626. struct be_sge *sge;
  1627. int status;
  1628. int i, j = 0;
  1629. spin_lock_bh(&adapter->mcc_lock);
  1630. wrb = wrb_from_mccq(adapter);
  1631. if (!wrb) {
  1632. status = -EBUSY;
  1633. goto err;
  1634. }
  1635. req = cmd->va;
  1636. sge = nonembedded_sgl(wrb);
  1637. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1638. OPCODE_LOWLEVEL_HOST_DDR_DMA);
  1639. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1640. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);
  1641. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1642. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1643. sge->len = cpu_to_le32(cmd->size);
  1644. req->pattern = cpu_to_le64(pattern);
  1645. req->byte_count = cpu_to_le32(byte_cnt);
  1646. for (i = 0; i < byte_cnt; i++) {
  1647. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1648. j++;
  1649. if (j > 7)
  1650. j = 0;
  1651. }
  1652. status = be_mcc_notify_wait(adapter);
  1653. if (!status) {
  1654. struct be_cmd_resp_ddrdma_test *resp;
  1655. resp = cmd->va;
  1656. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1657. resp->snd_err) {
  1658. status = -1;
  1659. }
  1660. }
  1661. err:
  1662. spin_unlock_bh(&adapter->mcc_lock);
  1663. return status;
  1664. }
  1665. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1666. struct be_dma_mem *nonemb_cmd)
  1667. {
  1668. struct be_mcc_wrb *wrb;
  1669. struct be_cmd_req_seeprom_read *req;
  1670. struct be_sge *sge;
  1671. int status;
  1672. spin_lock_bh(&adapter->mcc_lock);
  1673. wrb = wrb_from_mccq(adapter);
  1674. if (!wrb) {
  1675. status = -EBUSY;
  1676. goto err;
  1677. }
  1678. req = nonemb_cmd->va;
  1679. sge = nonembedded_sgl(wrb);
  1680. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1681. OPCODE_COMMON_SEEPROM_READ);
  1682. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1683. OPCODE_COMMON_SEEPROM_READ, sizeof(*req));
  1684. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1685. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1686. sge->len = cpu_to_le32(nonemb_cmd->size);
  1687. status = be_mcc_notify_wait(adapter);
  1688. err:
  1689. spin_unlock_bh(&adapter->mcc_lock);
  1690. return status;
  1691. }
  1692. int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
  1693. {
  1694. struct be_mcc_wrb *wrb;
  1695. struct be_cmd_req_get_phy_info *req;
  1696. struct be_sge *sge;
  1697. int status;
  1698. spin_lock_bh(&adapter->mcc_lock);
  1699. wrb = wrb_from_mccq(adapter);
  1700. if (!wrb) {
  1701. status = -EBUSY;
  1702. goto err;
  1703. }
  1704. req = cmd->va;
  1705. sge = nonembedded_sgl(wrb);
  1706. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1707. OPCODE_COMMON_GET_PHY_DETAILS);
  1708. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1709. OPCODE_COMMON_GET_PHY_DETAILS,
  1710. sizeof(*req));
  1711. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1712. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1713. sge->len = cpu_to_le32(cmd->size);
  1714. status = be_mcc_notify_wait(adapter);
  1715. err:
  1716. spin_unlock_bh(&adapter->mcc_lock);
  1717. return status;
  1718. }
  1719. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1720. {
  1721. struct be_mcc_wrb *wrb;
  1722. struct be_cmd_req_set_qos *req;
  1723. int status;
  1724. spin_lock_bh(&adapter->mcc_lock);
  1725. wrb = wrb_from_mccq(adapter);
  1726. if (!wrb) {
  1727. status = -EBUSY;
  1728. goto err;
  1729. }
  1730. req = embedded_payload(wrb);
  1731. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1732. OPCODE_COMMON_SET_QOS);
  1733. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1734. OPCODE_COMMON_SET_QOS, sizeof(*req));
  1735. req->hdr.domain = domain;
  1736. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1737. req->max_bps_nic = cpu_to_le32(bps);
  1738. status = be_mcc_notify_wait(adapter);
  1739. err:
  1740. spin_unlock_bh(&adapter->mcc_lock);
  1741. return status;
  1742. }
  1743. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  1744. {
  1745. struct be_mcc_wrb *wrb;
  1746. struct be_cmd_req_cntl_attribs *req;
  1747. struct be_cmd_resp_cntl_attribs *resp;
  1748. struct be_sge *sge;
  1749. int status;
  1750. int payload_len = max(sizeof(*req), sizeof(*resp));
  1751. struct mgmt_controller_attrib *attribs;
  1752. struct be_dma_mem attribs_cmd;
  1753. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  1754. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  1755. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  1756. &attribs_cmd.dma);
  1757. if (!attribs_cmd.va) {
  1758. dev_err(&adapter->pdev->dev,
  1759. "Memory allocation failure\n");
  1760. return -ENOMEM;
  1761. }
  1762. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1763. return -1;
  1764. wrb = wrb_from_mbox(adapter);
  1765. if (!wrb) {
  1766. status = -EBUSY;
  1767. goto err;
  1768. }
  1769. req = attribs_cmd.va;
  1770. sge = nonembedded_sgl(wrb);
  1771. be_wrb_hdr_prepare(wrb, payload_len, false, 1,
  1772. OPCODE_COMMON_GET_CNTL_ATTRIBUTES);
  1773. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1774. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len);
  1775. sge->pa_hi = cpu_to_le32(upper_32_bits(attribs_cmd.dma));
  1776. sge->pa_lo = cpu_to_le32(attribs_cmd.dma & 0xFFFFFFFF);
  1777. sge->len = cpu_to_le32(attribs_cmd.size);
  1778. status = be_mbox_notify_wait(adapter);
  1779. if (!status) {
  1780. attribs = (struct mgmt_controller_attrib *)( attribs_cmd.va +
  1781. sizeof(struct be_cmd_resp_hdr));
  1782. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  1783. }
  1784. err:
  1785. mutex_unlock(&adapter->mbox_lock);
  1786. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  1787. attribs_cmd.dma);
  1788. return status;
  1789. }
  1790. /* Uses mbox */
  1791. int be_cmd_check_native_mode(struct be_adapter *adapter)
  1792. {
  1793. struct be_mcc_wrb *wrb;
  1794. struct be_cmd_req_set_func_cap *req;
  1795. int status;
  1796. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1797. return -1;
  1798. wrb = wrb_from_mbox(adapter);
  1799. if (!wrb) {
  1800. status = -EBUSY;
  1801. goto err;
  1802. }
  1803. req = embedded_payload(wrb);
  1804. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1805. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP);
  1806. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1807. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req));
  1808. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  1809. CAPABILITY_BE3_NATIVE_ERX_API);
  1810. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  1811. status = be_mbox_notify_wait(adapter);
  1812. if (!status) {
  1813. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  1814. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  1815. CAPABILITY_BE3_NATIVE_ERX_API;
  1816. }
  1817. err:
  1818. mutex_unlock(&adapter->mbox_lock);
  1819. return status;
  1820. }