spi_bfin5xx.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450
  1. /*
  2. * File: drivers/spi/bfin5xx_spi.c
  3. * Maintainer:
  4. * Bryan Wu <bryan.wu@analog.com>
  5. * Original Author:
  6. * Luke Yang (Analog Devices Inc.)
  7. *
  8. * Created: March. 10th 2006
  9. * Description: SPI controller driver for Blackfin BF5xx
  10. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  11. *
  12. * Modified:
  13. * March 10, 2006 bfin5xx_spi.c Created. (Luke Yang)
  14. * August 7, 2006 added full duplex mode (Axel Weiss & Luke Yang)
  15. * July 17, 2007 add support for BF54x SPI0 controller (Bryan Wu)
  16. * July 30, 2007 add platfrom_resource interface to support multi-port
  17. * SPI controller (Bryan Wu)
  18. *
  19. * Copyright 2004-2007 Analog Devices Inc.
  20. *
  21. * This program is free software ; you can redistribute it and/or modify
  22. * it under the terms of the GNU General Public License as published by
  23. * the Free Software Foundation ; either version 2, or (at your option)
  24. * any later version.
  25. *
  26. * This program is distributed in the hope that it will be useful,
  27. * but WITHOUT ANY WARRANTY ; without even the implied warranty of
  28. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  29. * GNU General Public License for more details.
  30. *
  31. * You should have received a copy of the GNU General Public License
  32. * along with this program ; see the file COPYING.
  33. * If not, write to the Free Software Foundation,
  34. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  35. */
  36. #include <linux/init.h>
  37. #include <linux/module.h>
  38. #include <linux/delay.h>
  39. #include <linux/device.h>
  40. #include <linux/io.h>
  41. #include <linux/ioport.h>
  42. #include <linux/irq.h>
  43. #include <linux/errno.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/platform_device.h>
  46. #include <linux/dma-mapping.h>
  47. #include <linux/spi/spi.h>
  48. #include <linux/workqueue.h>
  49. #include <asm/dma.h>
  50. #include <asm/portmux.h>
  51. #include <asm/bfin5xx_spi.h>
  52. #define DRV_NAME "bfin-spi"
  53. #define DRV_AUTHOR "Bryan Wu, Luke Yang"
  54. #define DRV_DESC "Blackfin BF5xx on-chip SPI Contoller Driver"
  55. #define DRV_VERSION "1.0"
  56. MODULE_AUTHOR(DRV_AUTHOR);
  57. MODULE_DESCRIPTION(DRV_DESC);
  58. MODULE_LICENSE("GPL");
  59. #define IS_DMA_ALIGNED(x) (((u32)(x)&0x07) == 0)
  60. #define START_STATE ((void *)0)
  61. #define RUNNING_STATE ((void *)1)
  62. #define DONE_STATE ((void *)2)
  63. #define ERROR_STATE ((void *)-1)
  64. #define QUEUE_RUNNING 0
  65. #define QUEUE_STOPPED 1
  66. struct driver_data {
  67. /* Driver model hookup */
  68. struct platform_device *pdev;
  69. /* SPI framework hookup */
  70. struct spi_master *master;
  71. /* Regs base of SPI controller */
  72. void __iomem *regs_base;
  73. /* Pin request list */
  74. u16 *pin_req;
  75. /* BFIN hookup */
  76. struct bfin5xx_spi_master *master_info;
  77. /* Driver message queue */
  78. struct workqueue_struct *workqueue;
  79. struct work_struct pump_messages;
  80. spinlock_t lock;
  81. struct list_head queue;
  82. int busy;
  83. int run;
  84. /* Message Transfer pump */
  85. struct tasklet_struct pump_transfers;
  86. /* Current message transfer state info */
  87. struct spi_message *cur_msg;
  88. struct spi_transfer *cur_transfer;
  89. struct chip_data *cur_chip;
  90. size_t len_in_bytes;
  91. size_t len;
  92. void *tx;
  93. void *tx_end;
  94. void *rx;
  95. void *rx_end;
  96. /* DMA stuffs */
  97. int dma_channel;
  98. int dma_mapped;
  99. int dma_requested;
  100. dma_addr_t rx_dma;
  101. dma_addr_t tx_dma;
  102. size_t rx_map_len;
  103. size_t tx_map_len;
  104. u8 n_bytes;
  105. int cs_change;
  106. void (*write) (struct driver_data *);
  107. void (*read) (struct driver_data *);
  108. void (*duplex) (struct driver_data *);
  109. };
  110. struct chip_data {
  111. u16 ctl_reg;
  112. u16 baud;
  113. u16 flag;
  114. u8 chip_select_num;
  115. u8 n_bytes;
  116. u8 width; /* 0 or 1 */
  117. u8 enable_dma;
  118. u8 bits_per_word; /* 8 or 16 */
  119. u8 cs_change_per_word;
  120. u16 cs_chg_udelay; /* Some devices require > 255usec delay */
  121. void (*write) (struct driver_data *);
  122. void (*read) (struct driver_data *);
  123. void (*duplex) (struct driver_data *);
  124. };
  125. #define DEFINE_SPI_REG(reg, off) \
  126. static inline u16 read_##reg(struct driver_data *drv_data) \
  127. { return bfin_read16(drv_data->regs_base + off); } \
  128. static inline void write_##reg(struct driver_data *drv_data, u16 v) \
  129. { bfin_write16(drv_data->regs_base + off, v); }
  130. DEFINE_SPI_REG(CTRL, 0x00)
  131. DEFINE_SPI_REG(FLAG, 0x04)
  132. DEFINE_SPI_REG(STAT, 0x08)
  133. DEFINE_SPI_REG(TDBR, 0x0C)
  134. DEFINE_SPI_REG(RDBR, 0x10)
  135. DEFINE_SPI_REG(BAUD, 0x14)
  136. DEFINE_SPI_REG(SHAW, 0x18)
  137. static void bfin_spi_enable(struct driver_data *drv_data)
  138. {
  139. u16 cr;
  140. cr = read_CTRL(drv_data);
  141. write_CTRL(drv_data, (cr | BIT_CTL_ENABLE));
  142. }
  143. static void bfin_spi_disable(struct driver_data *drv_data)
  144. {
  145. u16 cr;
  146. cr = read_CTRL(drv_data);
  147. write_CTRL(drv_data, (cr & (~BIT_CTL_ENABLE)));
  148. }
  149. /* Caculate the SPI_BAUD register value based on input HZ */
  150. static u16 hz_to_spi_baud(u32 speed_hz)
  151. {
  152. u_long sclk = get_sclk();
  153. u16 spi_baud = (sclk / (2 * speed_hz));
  154. if ((sclk % (2 * speed_hz)) > 0)
  155. spi_baud++;
  156. return spi_baud;
  157. }
  158. static int flush(struct driver_data *drv_data)
  159. {
  160. unsigned long limit = loops_per_jiffy << 1;
  161. /* wait for stop and clear stat */
  162. while (!(read_STAT(drv_data) & BIT_STAT_SPIF) && limit--)
  163. cpu_relax();
  164. write_STAT(drv_data, BIT_STAT_CLR);
  165. return limit;
  166. }
  167. /* Chip select operation functions for cs_change flag */
  168. static void cs_active(struct driver_data *drv_data, struct chip_data *chip)
  169. {
  170. u16 flag = read_FLAG(drv_data);
  171. flag |= chip->flag;
  172. flag &= ~(chip->flag << 8);
  173. write_FLAG(drv_data, flag);
  174. }
  175. static void cs_deactive(struct driver_data *drv_data, struct chip_data *chip)
  176. {
  177. u16 flag = read_FLAG(drv_data);
  178. flag |= (chip->flag << 8);
  179. write_FLAG(drv_data, flag);
  180. /* Move delay here for consistency */
  181. if (chip->cs_chg_udelay)
  182. udelay(chip->cs_chg_udelay);
  183. }
  184. #define MAX_SPI_SSEL 7
  185. /* stop controller and re-config current chip*/
  186. static int restore_state(struct driver_data *drv_data)
  187. {
  188. struct chip_data *chip = drv_data->cur_chip;
  189. int ret = 0;
  190. /* Clear status and disable clock */
  191. write_STAT(drv_data, BIT_STAT_CLR);
  192. bfin_spi_disable(drv_data);
  193. dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
  194. /* Load the registers */
  195. write_BAUD(drv_data, chip->baud);
  196. chip->ctl_reg &= (~BIT_CTL_TIMOD);
  197. chip->ctl_reg |= (chip->width << 8);
  198. write_CTRL(drv_data, chip->ctl_reg);
  199. bfin_spi_enable(drv_data);
  200. cs_active(drv_data, chip);
  201. if (ret)
  202. dev_dbg(&drv_data->pdev->dev,
  203. ": request chip select number %d failed\n",
  204. chip->chip_select_num);
  205. return ret;
  206. }
  207. /* used to kick off transfer in rx mode */
  208. static unsigned short dummy_read(struct driver_data *drv_data)
  209. {
  210. unsigned short tmp;
  211. tmp = read_RDBR(drv_data);
  212. return tmp;
  213. }
  214. static void null_writer(struct driver_data *drv_data)
  215. {
  216. u8 n_bytes = drv_data->n_bytes;
  217. while (drv_data->tx < drv_data->tx_end) {
  218. write_TDBR(drv_data, 0);
  219. while ((read_STAT(drv_data) & BIT_STAT_TXS))
  220. cpu_relax();
  221. drv_data->tx += n_bytes;
  222. }
  223. }
  224. static void null_reader(struct driver_data *drv_data)
  225. {
  226. u8 n_bytes = drv_data->n_bytes;
  227. dummy_read(drv_data);
  228. while (drv_data->rx < drv_data->rx_end) {
  229. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  230. cpu_relax();
  231. dummy_read(drv_data);
  232. drv_data->rx += n_bytes;
  233. }
  234. }
  235. static void u8_writer(struct driver_data *drv_data)
  236. {
  237. dev_dbg(&drv_data->pdev->dev,
  238. "cr8-s is 0x%x\n", read_STAT(drv_data));
  239. /* poll for SPI completion before start */
  240. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  241. cpu_relax();
  242. while (drv_data->tx < drv_data->tx_end) {
  243. write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
  244. while (read_STAT(drv_data) & BIT_STAT_TXS)
  245. cpu_relax();
  246. ++drv_data->tx;
  247. }
  248. }
  249. static void u8_cs_chg_writer(struct driver_data *drv_data)
  250. {
  251. struct chip_data *chip = drv_data->cur_chip;
  252. /* poll for SPI completion before start */
  253. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  254. cpu_relax();
  255. while (drv_data->tx < drv_data->tx_end) {
  256. cs_active(drv_data, chip);
  257. write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
  258. while (read_STAT(drv_data) & BIT_STAT_TXS)
  259. cpu_relax();
  260. cs_deactive(drv_data, chip);
  261. ++drv_data->tx;
  262. }
  263. }
  264. static void u8_reader(struct driver_data *drv_data)
  265. {
  266. dev_dbg(&drv_data->pdev->dev,
  267. "cr-8 is 0x%x\n", read_STAT(drv_data));
  268. /* poll for SPI completion before start */
  269. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  270. cpu_relax();
  271. /* clear TDBR buffer before read(else it will be shifted out) */
  272. write_TDBR(drv_data, 0xFFFF);
  273. dummy_read(drv_data);
  274. while (drv_data->rx < drv_data->rx_end - 1) {
  275. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  276. cpu_relax();
  277. *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
  278. ++drv_data->rx;
  279. }
  280. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  281. cpu_relax();
  282. *(u8 *) (drv_data->rx) = read_SHAW(drv_data);
  283. ++drv_data->rx;
  284. }
  285. static void u8_cs_chg_reader(struct driver_data *drv_data)
  286. {
  287. struct chip_data *chip = drv_data->cur_chip;
  288. /* poll for SPI completion before start */
  289. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  290. cpu_relax();
  291. /* clear TDBR buffer before read(else it will be shifted out) */
  292. write_TDBR(drv_data, 0xFFFF);
  293. cs_active(drv_data, chip);
  294. dummy_read(drv_data);
  295. while (drv_data->rx < drv_data->rx_end - 1) {
  296. cs_deactive(drv_data, chip);
  297. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  298. cpu_relax();
  299. cs_active(drv_data, chip);
  300. *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
  301. ++drv_data->rx;
  302. }
  303. cs_deactive(drv_data, chip);
  304. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  305. cpu_relax();
  306. *(u8 *) (drv_data->rx) = read_SHAW(drv_data);
  307. ++drv_data->rx;
  308. }
  309. static void u8_duplex(struct driver_data *drv_data)
  310. {
  311. /* poll for SPI completion before start */
  312. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  313. cpu_relax();
  314. /* in duplex mode, clk is triggered by writing of TDBR */
  315. while (drv_data->rx < drv_data->rx_end) {
  316. write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
  317. while (read_STAT(drv_data) & BIT_STAT_TXS)
  318. cpu_relax();
  319. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  320. cpu_relax();
  321. *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
  322. ++drv_data->rx;
  323. ++drv_data->tx;
  324. }
  325. }
  326. static void u8_cs_chg_duplex(struct driver_data *drv_data)
  327. {
  328. struct chip_data *chip = drv_data->cur_chip;
  329. /* poll for SPI completion before start */
  330. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  331. cpu_relax();
  332. while (drv_data->rx < drv_data->rx_end) {
  333. cs_active(drv_data, chip);
  334. write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
  335. while (read_STAT(drv_data) & BIT_STAT_TXS)
  336. cpu_relax();
  337. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  338. cpu_relax();
  339. *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
  340. cs_deactive(drv_data, chip);
  341. ++drv_data->rx;
  342. ++drv_data->tx;
  343. }
  344. }
  345. static void u16_writer(struct driver_data *drv_data)
  346. {
  347. dev_dbg(&drv_data->pdev->dev,
  348. "cr16 is 0x%x\n", read_STAT(drv_data));
  349. /* poll for SPI completion before start */
  350. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  351. cpu_relax();
  352. while (drv_data->tx < drv_data->tx_end) {
  353. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  354. while ((read_STAT(drv_data) & BIT_STAT_TXS))
  355. cpu_relax();
  356. drv_data->tx += 2;
  357. }
  358. }
  359. static void u16_cs_chg_writer(struct driver_data *drv_data)
  360. {
  361. struct chip_data *chip = drv_data->cur_chip;
  362. /* poll for SPI completion before start */
  363. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  364. cpu_relax();
  365. while (drv_data->tx < drv_data->tx_end) {
  366. cs_active(drv_data, chip);
  367. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  368. while ((read_STAT(drv_data) & BIT_STAT_TXS))
  369. cpu_relax();
  370. cs_deactive(drv_data, chip);
  371. drv_data->tx += 2;
  372. }
  373. }
  374. static void u16_reader(struct driver_data *drv_data)
  375. {
  376. dev_dbg(&drv_data->pdev->dev,
  377. "cr-16 is 0x%x\n", read_STAT(drv_data));
  378. /* poll for SPI completion before start */
  379. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  380. cpu_relax();
  381. /* clear TDBR buffer before read(else it will be shifted out) */
  382. write_TDBR(drv_data, 0xFFFF);
  383. dummy_read(drv_data);
  384. while (drv_data->rx < (drv_data->rx_end - 2)) {
  385. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  386. cpu_relax();
  387. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  388. drv_data->rx += 2;
  389. }
  390. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  391. cpu_relax();
  392. *(u16 *) (drv_data->rx) = read_SHAW(drv_data);
  393. drv_data->rx += 2;
  394. }
  395. static void u16_cs_chg_reader(struct driver_data *drv_data)
  396. {
  397. struct chip_data *chip = drv_data->cur_chip;
  398. /* poll for SPI completion before start */
  399. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  400. cpu_relax();
  401. /* clear TDBR buffer before read(else it will be shifted out) */
  402. write_TDBR(drv_data, 0xFFFF);
  403. cs_active(drv_data, chip);
  404. dummy_read(drv_data);
  405. while (drv_data->rx < drv_data->rx_end - 2) {
  406. cs_deactive(drv_data, chip);
  407. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  408. cpu_relax();
  409. cs_active(drv_data, chip);
  410. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  411. drv_data->rx += 2;
  412. }
  413. cs_deactive(drv_data, chip);
  414. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  415. cpu_relax();
  416. *(u16 *) (drv_data->rx) = read_SHAW(drv_data);
  417. drv_data->rx += 2;
  418. }
  419. static void u16_duplex(struct driver_data *drv_data)
  420. {
  421. /* poll for SPI completion before start */
  422. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  423. cpu_relax();
  424. /* in duplex mode, clk is triggered by writing of TDBR */
  425. while (drv_data->tx < drv_data->tx_end) {
  426. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  427. while (read_STAT(drv_data) & BIT_STAT_TXS)
  428. cpu_relax();
  429. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  430. cpu_relax();
  431. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  432. drv_data->rx += 2;
  433. drv_data->tx += 2;
  434. }
  435. }
  436. static void u16_cs_chg_duplex(struct driver_data *drv_data)
  437. {
  438. struct chip_data *chip = drv_data->cur_chip;
  439. /* poll for SPI completion before start */
  440. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  441. cpu_relax();
  442. while (drv_data->tx < drv_data->tx_end) {
  443. cs_active(drv_data, chip);
  444. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  445. while (read_STAT(drv_data) & BIT_STAT_TXS)
  446. cpu_relax();
  447. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  448. cpu_relax();
  449. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  450. cs_deactive(drv_data, chip);
  451. drv_data->rx += 2;
  452. drv_data->tx += 2;
  453. }
  454. }
  455. /* test if ther is more transfer to be done */
  456. static void *next_transfer(struct driver_data *drv_data)
  457. {
  458. struct spi_message *msg = drv_data->cur_msg;
  459. struct spi_transfer *trans = drv_data->cur_transfer;
  460. /* Move to next transfer */
  461. if (trans->transfer_list.next != &msg->transfers) {
  462. drv_data->cur_transfer =
  463. list_entry(trans->transfer_list.next,
  464. struct spi_transfer, transfer_list);
  465. return RUNNING_STATE;
  466. } else
  467. return DONE_STATE;
  468. }
  469. /*
  470. * caller already set message->status;
  471. * dma and pio irqs are blocked give finished message back
  472. */
  473. static void giveback(struct driver_data *drv_data)
  474. {
  475. struct chip_data *chip = drv_data->cur_chip;
  476. struct spi_transfer *last_transfer;
  477. unsigned long flags;
  478. struct spi_message *msg;
  479. spin_lock_irqsave(&drv_data->lock, flags);
  480. msg = drv_data->cur_msg;
  481. drv_data->cur_msg = NULL;
  482. drv_data->cur_transfer = NULL;
  483. drv_data->cur_chip = NULL;
  484. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  485. spin_unlock_irqrestore(&drv_data->lock, flags);
  486. last_transfer = list_entry(msg->transfers.prev,
  487. struct spi_transfer, transfer_list);
  488. msg->state = NULL;
  489. /* disable chip select signal. And not stop spi in autobuffer mode */
  490. if (drv_data->tx_dma != 0xFFFF) {
  491. cs_deactive(drv_data, chip);
  492. bfin_spi_disable(drv_data);
  493. }
  494. if (!drv_data->cs_change)
  495. cs_deactive(drv_data, chip);
  496. if (msg->complete)
  497. msg->complete(msg->context);
  498. }
  499. static irqreturn_t dma_irq_handler(int irq, void *dev_id)
  500. {
  501. struct driver_data *drv_data = (struct driver_data *)dev_id;
  502. struct chip_data *chip = drv_data->cur_chip;
  503. struct spi_message *msg = drv_data->cur_msg;
  504. dev_dbg(&drv_data->pdev->dev, "in dma_irq_handler\n");
  505. clear_dma_irqstat(drv_data->dma_channel);
  506. /* Wait for DMA to complete */
  507. while (get_dma_curr_irqstat(drv_data->dma_channel) & DMA_RUN)
  508. cpu_relax();
  509. /*
  510. * wait for the last transaction shifted out. HRM states:
  511. * at this point there may still be data in the SPI DMA FIFO waiting
  512. * to be transmitted ... software needs to poll TXS in the SPI_STAT
  513. * register until it goes low for 2 successive reads
  514. */
  515. if (drv_data->tx != NULL) {
  516. while ((read_STAT(drv_data) & TXS) ||
  517. (read_STAT(drv_data) & TXS))
  518. cpu_relax();
  519. }
  520. while (!(read_STAT(drv_data) & SPIF))
  521. cpu_relax();
  522. msg->actual_length += drv_data->len_in_bytes;
  523. if (drv_data->cs_change)
  524. cs_deactive(drv_data, chip);
  525. /* Move to next transfer */
  526. msg->state = next_transfer(drv_data);
  527. /* Schedule transfer tasklet */
  528. tasklet_schedule(&drv_data->pump_transfers);
  529. /* free the irq handler before next transfer */
  530. dev_dbg(&drv_data->pdev->dev,
  531. "disable dma channel irq%d\n",
  532. drv_data->dma_channel);
  533. dma_disable_irq(drv_data->dma_channel);
  534. return IRQ_HANDLED;
  535. }
  536. static void pump_transfers(unsigned long data)
  537. {
  538. struct driver_data *drv_data = (struct driver_data *)data;
  539. struct spi_message *message = NULL;
  540. struct spi_transfer *transfer = NULL;
  541. struct spi_transfer *previous = NULL;
  542. struct chip_data *chip = NULL;
  543. u8 width;
  544. u16 cr, dma_width, dma_config;
  545. u32 tranf_success = 1;
  546. /* Get current state information */
  547. message = drv_data->cur_msg;
  548. transfer = drv_data->cur_transfer;
  549. chip = drv_data->cur_chip;
  550. /*
  551. * if msg is error or done, report it back using complete() callback
  552. */
  553. /* Handle for abort */
  554. if (message->state == ERROR_STATE) {
  555. message->status = -EIO;
  556. giveback(drv_data);
  557. return;
  558. }
  559. /* Handle end of message */
  560. if (message->state == DONE_STATE) {
  561. message->status = 0;
  562. giveback(drv_data);
  563. return;
  564. }
  565. /* Delay if requested at end of transfer */
  566. if (message->state == RUNNING_STATE) {
  567. previous = list_entry(transfer->transfer_list.prev,
  568. struct spi_transfer, transfer_list);
  569. if (previous->delay_usecs)
  570. udelay(previous->delay_usecs);
  571. }
  572. /* Setup the transfer state based on the type of transfer */
  573. if (flush(drv_data) == 0) {
  574. dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
  575. message->status = -EIO;
  576. giveback(drv_data);
  577. return;
  578. }
  579. if (transfer->tx_buf != NULL) {
  580. drv_data->tx = (void *)transfer->tx_buf;
  581. drv_data->tx_end = drv_data->tx + transfer->len;
  582. dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
  583. transfer->tx_buf, drv_data->tx_end);
  584. } else {
  585. drv_data->tx = NULL;
  586. }
  587. if (transfer->rx_buf != NULL) {
  588. drv_data->rx = transfer->rx_buf;
  589. drv_data->rx_end = drv_data->rx + transfer->len;
  590. dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
  591. transfer->rx_buf, drv_data->rx_end);
  592. } else {
  593. drv_data->rx = NULL;
  594. }
  595. drv_data->rx_dma = transfer->rx_dma;
  596. drv_data->tx_dma = transfer->tx_dma;
  597. drv_data->len_in_bytes = transfer->len;
  598. drv_data->cs_change = transfer->cs_change;
  599. width = chip->width;
  600. if (width == CFG_SPI_WORDSIZE16) {
  601. drv_data->len = (transfer->len) >> 1;
  602. } else {
  603. drv_data->len = transfer->len;
  604. }
  605. drv_data->write = drv_data->tx ? chip->write : null_writer;
  606. drv_data->read = drv_data->rx ? chip->read : null_reader;
  607. drv_data->duplex = chip->duplex ? chip->duplex : null_writer;
  608. dev_dbg(&drv_data->pdev->dev, "transfer: ",
  609. "drv_data->write is %p, chip->write is %p, null_wr is %p\n",
  610. drv_data->write, chip->write, null_writer);
  611. /* speed and width has been set on per message */
  612. message->state = RUNNING_STATE;
  613. dma_config = 0;
  614. write_STAT(drv_data, BIT_STAT_CLR);
  615. cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
  616. cs_active(drv_data, chip);
  617. dev_dbg(&drv_data->pdev->dev,
  618. "now pumping a transfer: width is %d, len is %d\n",
  619. width, transfer->len);
  620. /*
  621. * Try to map dma buffer and do a dma transfer if
  622. * successful use different way to r/w according to
  623. * drv_data->cur_chip->enable_dma
  624. */
  625. if (drv_data->cur_chip->enable_dma && drv_data->len > 6) {
  626. disable_dma(drv_data->dma_channel);
  627. clear_dma_irqstat(drv_data->dma_channel);
  628. bfin_spi_disable(drv_data);
  629. /* config dma channel */
  630. dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
  631. if (width == CFG_SPI_WORDSIZE16) {
  632. set_dma_x_count(drv_data->dma_channel, drv_data->len);
  633. set_dma_x_modify(drv_data->dma_channel, 2);
  634. dma_width = WDSIZE_16;
  635. } else {
  636. set_dma_x_count(drv_data->dma_channel, drv_data->len);
  637. set_dma_x_modify(drv_data->dma_channel, 1);
  638. dma_width = WDSIZE_8;
  639. }
  640. /* poll for SPI completion before start */
  641. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  642. cpu_relax();
  643. /* dirty hack for autobuffer DMA mode */
  644. if (drv_data->tx_dma == 0xFFFF) {
  645. dev_dbg(&drv_data->pdev->dev,
  646. "doing autobuffer DMA out.\n");
  647. /* no irq in autobuffer mode */
  648. dma_config =
  649. (DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
  650. set_dma_config(drv_data->dma_channel, dma_config);
  651. set_dma_start_addr(drv_data->dma_channel,
  652. (unsigned long)drv_data->tx);
  653. enable_dma(drv_data->dma_channel);
  654. /* start SPI transfer */
  655. write_CTRL(drv_data,
  656. (cr | CFG_SPI_DMAWRITE | BIT_CTL_ENABLE));
  657. /* just return here, there can only be one transfer
  658. * in this mode
  659. */
  660. message->status = 0;
  661. giveback(drv_data);
  662. return;
  663. }
  664. /* In dma mode, rx or tx must be NULL in one transfer */
  665. if (drv_data->rx != NULL) {
  666. /* set transfer mode, and enable SPI */
  667. dev_dbg(&drv_data->pdev->dev, "doing DMA in.\n");
  668. /* clear tx reg soformer data is not shifted out */
  669. write_TDBR(drv_data, 0xFFFF);
  670. set_dma_x_count(drv_data->dma_channel, drv_data->len);
  671. /* start dma */
  672. dma_enable_irq(drv_data->dma_channel);
  673. dma_config = (WNR | RESTART | dma_width | DI_EN);
  674. set_dma_config(drv_data->dma_channel, dma_config);
  675. set_dma_start_addr(drv_data->dma_channel,
  676. (unsigned long)drv_data->rx);
  677. enable_dma(drv_data->dma_channel);
  678. /* start SPI transfer */
  679. write_CTRL(drv_data,
  680. (cr | CFG_SPI_DMAREAD | BIT_CTL_ENABLE));
  681. } else if (drv_data->tx != NULL) {
  682. dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
  683. /* start dma */
  684. dma_enable_irq(drv_data->dma_channel);
  685. dma_config = (RESTART | dma_width | DI_EN);
  686. set_dma_config(drv_data->dma_channel, dma_config);
  687. set_dma_start_addr(drv_data->dma_channel,
  688. (unsigned long)drv_data->tx);
  689. enable_dma(drv_data->dma_channel);
  690. /* start SPI transfer */
  691. write_CTRL(drv_data,
  692. (cr | CFG_SPI_DMAWRITE | BIT_CTL_ENABLE));
  693. }
  694. } else {
  695. /* IO mode write then read */
  696. dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
  697. if (drv_data->tx != NULL && drv_data->rx != NULL) {
  698. /* full duplex mode */
  699. BUG_ON((drv_data->tx_end - drv_data->tx) !=
  700. (drv_data->rx_end - drv_data->rx));
  701. dev_dbg(&drv_data->pdev->dev,
  702. "IO duplex: cr is 0x%x\n", cr);
  703. /* set SPI transfer mode */
  704. write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
  705. drv_data->duplex(drv_data);
  706. if (drv_data->tx != drv_data->tx_end)
  707. tranf_success = 0;
  708. } else if (drv_data->tx != NULL) {
  709. /* write only half duplex */
  710. dev_dbg(&drv_data->pdev->dev,
  711. "IO write: cr is 0x%x\n", cr);
  712. /* set SPI transfer mode */
  713. write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
  714. drv_data->write(drv_data);
  715. if (drv_data->tx != drv_data->tx_end)
  716. tranf_success = 0;
  717. } else if (drv_data->rx != NULL) {
  718. /* read only half duplex */
  719. dev_dbg(&drv_data->pdev->dev,
  720. "IO read: cr is 0x%x\n", cr);
  721. /* set SPI transfer mode */
  722. write_CTRL(drv_data, (cr | CFG_SPI_READ));
  723. drv_data->read(drv_data);
  724. if (drv_data->rx != drv_data->rx_end)
  725. tranf_success = 0;
  726. }
  727. if (!tranf_success) {
  728. dev_dbg(&drv_data->pdev->dev,
  729. "IO write error!\n");
  730. message->state = ERROR_STATE;
  731. } else {
  732. /* Update total byte transfered */
  733. message->actual_length += drv_data->len;
  734. /* Move to next transfer of this msg */
  735. message->state = next_transfer(drv_data);
  736. }
  737. /* Schedule next transfer tasklet */
  738. tasklet_schedule(&drv_data->pump_transfers);
  739. }
  740. }
  741. /* pop a msg from queue and kick off real transfer */
  742. static void pump_messages(struct work_struct *work)
  743. {
  744. struct driver_data *drv_data;
  745. unsigned long flags;
  746. drv_data = container_of(work, struct driver_data, pump_messages);
  747. /* Lock queue and check for queue work */
  748. spin_lock_irqsave(&drv_data->lock, flags);
  749. if (list_empty(&drv_data->queue) || drv_data->run == QUEUE_STOPPED) {
  750. /* pumper kicked off but no work to do */
  751. drv_data->busy = 0;
  752. spin_unlock_irqrestore(&drv_data->lock, flags);
  753. return;
  754. }
  755. /* Make sure we are not already running a message */
  756. if (drv_data->cur_msg) {
  757. spin_unlock_irqrestore(&drv_data->lock, flags);
  758. return;
  759. }
  760. /* Extract head of queue */
  761. drv_data->cur_msg = list_entry(drv_data->queue.next,
  762. struct spi_message, queue);
  763. /* Setup the SSP using the per chip configuration */
  764. drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
  765. if (restore_state(drv_data)) {
  766. spin_unlock_irqrestore(&drv_data->lock, flags);
  767. return;
  768. };
  769. list_del_init(&drv_data->cur_msg->queue);
  770. /* Initial message state */
  771. drv_data->cur_msg->state = START_STATE;
  772. drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
  773. struct spi_transfer, transfer_list);
  774. dev_dbg(&drv_data->pdev->dev, "got a message to pump, "
  775. "state is set to: baud %d, flag 0x%x, ctl 0x%x\n",
  776. drv_data->cur_chip->baud, drv_data->cur_chip->flag,
  777. drv_data->cur_chip->ctl_reg);
  778. dev_dbg(&drv_data->pdev->dev,
  779. "the first transfer len is %d\n",
  780. drv_data->cur_transfer->len);
  781. /* Mark as busy and launch transfers */
  782. tasklet_schedule(&drv_data->pump_transfers);
  783. drv_data->busy = 1;
  784. spin_unlock_irqrestore(&drv_data->lock, flags);
  785. }
  786. /*
  787. * got a msg to transfer, queue it in drv_data->queue.
  788. * And kick off message pumper
  789. */
  790. static int transfer(struct spi_device *spi, struct spi_message *msg)
  791. {
  792. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  793. unsigned long flags;
  794. spin_lock_irqsave(&drv_data->lock, flags);
  795. if (drv_data->run == QUEUE_STOPPED) {
  796. spin_unlock_irqrestore(&drv_data->lock, flags);
  797. return -ESHUTDOWN;
  798. }
  799. msg->actual_length = 0;
  800. msg->status = -EINPROGRESS;
  801. msg->state = START_STATE;
  802. dev_dbg(&spi->dev, "adding an msg in transfer() \n");
  803. list_add_tail(&msg->queue, &drv_data->queue);
  804. if (drv_data->run == QUEUE_RUNNING && !drv_data->busy)
  805. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  806. spin_unlock_irqrestore(&drv_data->lock, flags);
  807. return 0;
  808. }
  809. #define MAX_SPI_SSEL 7
  810. static u16 ssel[3][MAX_SPI_SSEL] = {
  811. {P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
  812. P_SPI0_SSEL4, P_SPI0_SSEL5,
  813. P_SPI0_SSEL6, P_SPI0_SSEL7},
  814. {P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
  815. P_SPI1_SSEL4, P_SPI1_SSEL5,
  816. P_SPI1_SSEL6, P_SPI1_SSEL7},
  817. {P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
  818. P_SPI2_SSEL4, P_SPI2_SSEL5,
  819. P_SPI2_SSEL6, P_SPI2_SSEL7},
  820. };
  821. /* first setup for new devices */
  822. static int setup(struct spi_device *spi)
  823. {
  824. struct bfin5xx_spi_chip *chip_info = NULL;
  825. struct chip_data *chip;
  826. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  827. u8 spi_flg;
  828. /* Abort device setup if requested features are not supported */
  829. if (spi->mode & ~(SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST)) {
  830. dev_err(&spi->dev, "requested mode not fully supported\n");
  831. return -EINVAL;
  832. }
  833. /* Zero (the default) here means 8 bits */
  834. if (!spi->bits_per_word)
  835. spi->bits_per_word = 8;
  836. if (spi->bits_per_word != 8 && spi->bits_per_word != 16)
  837. return -EINVAL;
  838. /* Only alloc (or use chip_info) on first setup */
  839. chip = spi_get_ctldata(spi);
  840. if (chip == NULL) {
  841. chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
  842. if (!chip)
  843. return -ENOMEM;
  844. chip->enable_dma = 0;
  845. chip_info = spi->controller_data;
  846. }
  847. /* chip_info isn't always needed */
  848. if (chip_info) {
  849. /* Make sure people stop trying to set fields via ctl_reg
  850. * when they should actually be using common SPI framework.
  851. * Currently we let through: WOM EMISO PSSE GM SZ TIMOD.
  852. * Not sure if a user actually needs/uses any of these,
  853. * but let's assume (for now) they do.
  854. */
  855. if (chip_info->ctl_reg & (SPE|MSTR|CPOL|CPHA|LSBF|SIZE)) {
  856. dev_err(&spi->dev, "do not set bits in ctl_reg "
  857. "that the SPI framework manages\n");
  858. return -EINVAL;
  859. }
  860. chip->enable_dma = chip_info->enable_dma != 0
  861. && drv_data->master_info->enable_dma;
  862. chip->ctl_reg = chip_info->ctl_reg;
  863. chip->bits_per_word = chip_info->bits_per_word;
  864. chip->cs_change_per_word = chip_info->cs_change_per_word;
  865. chip->cs_chg_udelay = chip_info->cs_chg_udelay;
  866. }
  867. /* translate common spi framework into our register */
  868. if (spi->mode & SPI_CPOL)
  869. chip->ctl_reg |= CPOL;
  870. if (spi->mode & SPI_CPHA)
  871. chip->ctl_reg |= CPHA;
  872. if (spi->mode & SPI_LSB_FIRST)
  873. chip->ctl_reg |= LSBF;
  874. /* we dont support running in slave mode (yet?) */
  875. chip->ctl_reg |= MSTR;
  876. /*
  877. * if any one SPI chip is registered and wants DMA, request the
  878. * DMA channel for it
  879. */
  880. if (chip->enable_dma && !drv_data->dma_requested) {
  881. /* register dma irq handler */
  882. if (request_dma(drv_data->dma_channel, "BF53x_SPI_DMA") < 0) {
  883. dev_dbg(&spi->dev,
  884. "Unable to request BlackFin SPI DMA channel\n");
  885. return -ENODEV;
  886. }
  887. if (set_dma_callback(drv_data->dma_channel,
  888. (void *)dma_irq_handler, drv_data) < 0) {
  889. dev_dbg(&spi->dev, "Unable to set dma callback\n");
  890. return -EPERM;
  891. }
  892. dma_disable_irq(drv_data->dma_channel);
  893. drv_data->dma_requested = 1;
  894. }
  895. /*
  896. * Notice: for blackfin, the speed_hz is the value of register
  897. * SPI_BAUD, not the real baudrate
  898. */
  899. chip->baud = hz_to_spi_baud(spi->max_speed_hz);
  900. spi_flg = ~(1 << (spi->chip_select));
  901. chip->flag = ((u16) spi_flg << 8) | (1 << (spi->chip_select));
  902. chip->chip_select_num = spi->chip_select;
  903. switch (chip->bits_per_word) {
  904. case 8:
  905. chip->n_bytes = 1;
  906. chip->width = CFG_SPI_WORDSIZE8;
  907. chip->read = chip->cs_change_per_word ?
  908. u8_cs_chg_reader : u8_reader;
  909. chip->write = chip->cs_change_per_word ?
  910. u8_cs_chg_writer : u8_writer;
  911. chip->duplex = chip->cs_change_per_word ?
  912. u8_cs_chg_duplex : u8_duplex;
  913. break;
  914. case 16:
  915. chip->n_bytes = 2;
  916. chip->width = CFG_SPI_WORDSIZE16;
  917. chip->read = chip->cs_change_per_word ?
  918. u16_cs_chg_reader : u16_reader;
  919. chip->write = chip->cs_change_per_word ?
  920. u16_cs_chg_writer : u16_writer;
  921. chip->duplex = chip->cs_change_per_word ?
  922. u16_cs_chg_duplex : u16_duplex;
  923. break;
  924. default:
  925. dev_err(&spi->dev, "%d bits_per_word is not supported\n",
  926. chip->bits_per_word);
  927. kfree(chip);
  928. return -ENODEV;
  929. }
  930. dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
  931. spi->modalias, chip->width, chip->enable_dma);
  932. dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
  933. chip->ctl_reg, chip->flag);
  934. spi_set_ctldata(spi, chip);
  935. dev_dbg(&spi->dev, "chip select number is %d\n", chip->chip_select_num);
  936. if ((chip->chip_select_num > 0)
  937. && (chip->chip_select_num <= spi->master->num_chipselect))
  938. peripheral_request(ssel[spi->master->bus_num]
  939. [chip->chip_select_num-1], DRV_NAME);
  940. cs_deactive(drv_data, chip);
  941. return 0;
  942. }
  943. /*
  944. * callback for spi framework.
  945. * clean driver specific data
  946. */
  947. static void cleanup(struct spi_device *spi)
  948. {
  949. struct chip_data *chip = spi_get_ctldata(spi);
  950. if ((chip->chip_select_num > 0)
  951. && (chip->chip_select_num <= spi->master->num_chipselect))
  952. peripheral_free(ssel[spi->master->bus_num]
  953. [chip->chip_select_num-1]);
  954. kfree(chip);
  955. }
  956. static inline int init_queue(struct driver_data *drv_data)
  957. {
  958. INIT_LIST_HEAD(&drv_data->queue);
  959. spin_lock_init(&drv_data->lock);
  960. drv_data->run = QUEUE_STOPPED;
  961. drv_data->busy = 0;
  962. /* init transfer tasklet */
  963. tasklet_init(&drv_data->pump_transfers,
  964. pump_transfers, (unsigned long)drv_data);
  965. /* init messages workqueue */
  966. INIT_WORK(&drv_data->pump_messages, pump_messages);
  967. drv_data->workqueue =
  968. create_singlethread_workqueue(drv_data->master->dev.parent->bus_id);
  969. if (drv_data->workqueue == NULL)
  970. return -EBUSY;
  971. return 0;
  972. }
  973. static inline int start_queue(struct driver_data *drv_data)
  974. {
  975. unsigned long flags;
  976. spin_lock_irqsave(&drv_data->lock, flags);
  977. if (drv_data->run == QUEUE_RUNNING || drv_data->busy) {
  978. spin_unlock_irqrestore(&drv_data->lock, flags);
  979. return -EBUSY;
  980. }
  981. drv_data->run = QUEUE_RUNNING;
  982. drv_data->cur_msg = NULL;
  983. drv_data->cur_transfer = NULL;
  984. drv_data->cur_chip = NULL;
  985. spin_unlock_irqrestore(&drv_data->lock, flags);
  986. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  987. return 0;
  988. }
  989. static inline int stop_queue(struct driver_data *drv_data)
  990. {
  991. unsigned long flags;
  992. unsigned limit = 500;
  993. int status = 0;
  994. spin_lock_irqsave(&drv_data->lock, flags);
  995. /*
  996. * This is a bit lame, but is optimized for the common execution path.
  997. * A wait_queue on the drv_data->busy could be used, but then the common
  998. * execution path (pump_messages) would be required to call wake_up or
  999. * friends on every SPI message. Do this instead
  1000. */
  1001. drv_data->run = QUEUE_STOPPED;
  1002. while (!list_empty(&drv_data->queue) && drv_data->busy && limit--) {
  1003. spin_unlock_irqrestore(&drv_data->lock, flags);
  1004. msleep(10);
  1005. spin_lock_irqsave(&drv_data->lock, flags);
  1006. }
  1007. if (!list_empty(&drv_data->queue) || drv_data->busy)
  1008. status = -EBUSY;
  1009. spin_unlock_irqrestore(&drv_data->lock, flags);
  1010. return status;
  1011. }
  1012. static inline int destroy_queue(struct driver_data *drv_data)
  1013. {
  1014. int status;
  1015. status = stop_queue(drv_data);
  1016. if (status != 0)
  1017. return status;
  1018. destroy_workqueue(drv_data->workqueue);
  1019. return 0;
  1020. }
  1021. static int __init bfin5xx_spi_probe(struct platform_device *pdev)
  1022. {
  1023. struct device *dev = &pdev->dev;
  1024. struct bfin5xx_spi_master *platform_info;
  1025. struct spi_master *master;
  1026. struct driver_data *drv_data = 0;
  1027. struct resource *res;
  1028. int status = 0;
  1029. platform_info = dev->platform_data;
  1030. /* Allocate master with space for drv_data */
  1031. master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
  1032. if (!master) {
  1033. dev_err(&pdev->dev, "can not alloc spi_master\n");
  1034. return -ENOMEM;
  1035. }
  1036. drv_data = spi_master_get_devdata(master);
  1037. drv_data->master = master;
  1038. drv_data->master_info = platform_info;
  1039. drv_data->pdev = pdev;
  1040. drv_data->pin_req = platform_info->pin_req;
  1041. master->bus_num = pdev->id;
  1042. master->num_chipselect = platform_info->num_chipselect;
  1043. master->cleanup = cleanup;
  1044. master->setup = setup;
  1045. master->transfer = transfer;
  1046. /* Find and map our resources */
  1047. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1048. if (res == NULL) {
  1049. dev_err(dev, "Cannot get IORESOURCE_MEM\n");
  1050. status = -ENOENT;
  1051. goto out_error_get_res;
  1052. }
  1053. drv_data->regs_base = ioremap(res->start, (res->end - res->start + 1));
  1054. if (drv_data->regs_base == NULL) {
  1055. dev_err(dev, "Cannot map IO\n");
  1056. status = -ENXIO;
  1057. goto out_error_ioremap;
  1058. }
  1059. drv_data->dma_channel = platform_get_irq(pdev, 0);
  1060. if (drv_data->dma_channel < 0) {
  1061. dev_err(dev, "No DMA channel specified\n");
  1062. status = -ENOENT;
  1063. goto out_error_no_dma_ch;
  1064. }
  1065. /* Initial and start queue */
  1066. status = init_queue(drv_data);
  1067. if (status != 0) {
  1068. dev_err(dev, "problem initializing queue\n");
  1069. goto out_error_queue_alloc;
  1070. }
  1071. status = start_queue(drv_data);
  1072. if (status != 0) {
  1073. dev_err(dev, "problem starting queue\n");
  1074. goto out_error_queue_alloc;
  1075. }
  1076. /* Register with the SPI framework */
  1077. platform_set_drvdata(pdev, drv_data);
  1078. status = spi_register_master(master);
  1079. if (status != 0) {
  1080. dev_err(dev, "problem registering spi master\n");
  1081. goto out_error_queue_alloc;
  1082. }
  1083. status = peripheral_request_list(drv_data->pin_req, DRV_NAME);
  1084. if (status != 0) {
  1085. dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
  1086. goto out_error;
  1087. }
  1088. dev_info(dev, "%s, Version %s, regs_base@%p, dma channel@%d\n",
  1089. DRV_DESC, DRV_VERSION, drv_data->regs_base,
  1090. drv_data->dma_channel);
  1091. return status;
  1092. out_error_queue_alloc:
  1093. destroy_queue(drv_data);
  1094. out_error_no_dma_ch:
  1095. iounmap((void *) drv_data->regs_base);
  1096. out_error_ioremap:
  1097. out_error_get_res:
  1098. out_error:
  1099. spi_master_put(master);
  1100. return status;
  1101. }
  1102. /* stop hardware and remove the driver */
  1103. static int __devexit bfin5xx_spi_remove(struct platform_device *pdev)
  1104. {
  1105. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1106. int status = 0;
  1107. if (!drv_data)
  1108. return 0;
  1109. /* Remove the queue */
  1110. status = destroy_queue(drv_data);
  1111. if (status != 0)
  1112. return status;
  1113. /* Disable the SSP at the peripheral and SOC level */
  1114. bfin_spi_disable(drv_data);
  1115. /* Release DMA */
  1116. if (drv_data->master_info->enable_dma) {
  1117. if (dma_channel_active(drv_data->dma_channel))
  1118. free_dma(drv_data->dma_channel);
  1119. }
  1120. /* Disconnect from the SPI framework */
  1121. spi_unregister_master(drv_data->master);
  1122. peripheral_free_list(drv_data->pin_req);
  1123. /* Prevent double remove */
  1124. platform_set_drvdata(pdev, NULL);
  1125. return 0;
  1126. }
  1127. #ifdef CONFIG_PM
  1128. static int bfin5xx_spi_suspend(struct platform_device *pdev, pm_message_t state)
  1129. {
  1130. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1131. int status = 0;
  1132. status = stop_queue(drv_data);
  1133. if (status != 0)
  1134. return status;
  1135. /* stop hardware */
  1136. bfin_spi_disable(drv_data);
  1137. return 0;
  1138. }
  1139. static int bfin5xx_spi_resume(struct platform_device *pdev)
  1140. {
  1141. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1142. int status = 0;
  1143. /* Enable the SPI interface */
  1144. bfin_spi_enable(drv_data);
  1145. /* Start the queue running */
  1146. status = start_queue(drv_data);
  1147. if (status != 0) {
  1148. dev_err(&pdev->dev, "problem starting queue (%d)\n", status);
  1149. return status;
  1150. }
  1151. return 0;
  1152. }
  1153. #else
  1154. #define bfin5xx_spi_suspend NULL
  1155. #define bfin5xx_spi_resume NULL
  1156. #endif /* CONFIG_PM */
  1157. MODULE_ALIAS("bfin-spi-master"); /* for platform bus hotplug */
  1158. static struct platform_driver bfin5xx_spi_driver = {
  1159. .driver = {
  1160. .name = DRV_NAME,
  1161. .owner = THIS_MODULE,
  1162. },
  1163. .suspend = bfin5xx_spi_suspend,
  1164. .resume = bfin5xx_spi_resume,
  1165. .remove = __devexit_p(bfin5xx_spi_remove),
  1166. };
  1167. static int __init bfin5xx_spi_init(void)
  1168. {
  1169. return platform_driver_probe(&bfin5xx_spi_driver, bfin5xx_spi_probe);
  1170. }
  1171. module_init(bfin5xx_spi_init);
  1172. static void __exit bfin5xx_spi_exit(void)
  1173. {
  1174. platform_driver_unregister(&bfin5xx_spi_driver);
  1175. }
  1176. module_exit(bfin5xx_spi_exit);