intel_ringbuffer.c 53 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. /*
  35. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  36. * over cache flushing.
  37. */
  38. struct pipe_control {
  39. struct drm_i915_gem_object *obj;
  40. volatile u32 *cpu_page;
  41. u32 gtt_offset;
  42. };
  43. static inline int ring_space(struct intel_ring_buffer *ring)
  44. {
  45. int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
  46. if (space < 0)
  47. space += ring->size;
  48. return space;
  49. }
  50. static int
  51. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  52. u32 invalidate_domains,
  53. u32 flush_domains)
  54. {
  55. u32 cmd;
  56. int ret;
  57. cmd = MI_FLUSH;
  58. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  59. cmd |= MI_NO_WRITE_FLUSH;
  60. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  61. cmd |= MI_READ_FLUSH;
  62. ret = intel_ring_begin(ring, 2);
  63. if (ret)
  64. return ret;
  65. intel_ring_emit(ring, cmd);
  66. intel_ring_emit(ring, MI_NOOP);
  67. intel_ring_advance(ring);
  68. return 0;
  69. }
  70. static int
  71. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  72. u32 invalidate_domains,
  73. u32 flush_domains)
  74. {
  75. struct drm_device *dev = ring->dev;
  76. u32 cmd;
  77. int ret;
  78. /*
  79. * read/write caches:
  80. *
  81. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  82. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  83. * also flushed at 2d versus 3d pipeline switches.
  84. *
  85. * read-only caches:
  86. *
  87. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  88. * MI_READ_FLUSH is set, and is always flushed on 965.
  89. *
  90. * I915_GEM_DOMAIN_COMMAND may not exist?
  91. *
  92. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  93. * invalidated when MI_EXE_FLUSH is set.
  94. *
  95. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  96. * invalidated with every MI_FLUSH.
  97. *
  98. * TLBs:
  99. *
  100. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  101. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  102. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  103. * are flushed at any MI_FLUSH.
  104. */
  105. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  106. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  107. cmd &= ~MI_NO_WRITE_FLUSH;
  108. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  109. cmd |= MI_EXE_FLUSH;
  110. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  111. (IS_G4X(dev) || IS_GEN5(dev)))
  112. cmd |= MI_INVALIDATE_ISP;
  113. ret = intel_ring_begin(ring, 2);
  114. if (ret)
  115. return ret;
  116. intel_ring_emit(ring, cmd);
  117. intel_ring_emit(ring, MI_NOOP);
  118. intel_ring_advance(ring);
  119. return 0;
  120. }
  121. /**
  122. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  123. * implementing two workarounds on gen6. From section 1.4.7.1
  124. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  125. *
  126. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  127. * produced by non-pipelined state commands), software needs to first
  128. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  129. * 0.
  130. *
  131. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  132. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  133. *
  134. * And the workaround for these two requires this workaround first:
  135. *
  136. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  137. * BEFORE the pipe-control with a post-sync op and no write-cache
  138. * flushes.
  139. *
  140. * And this last workaround is tricky because of the requirements on
  141. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  142. * volume 2 part 1:
  143. *
  144. * "1 of the following must also be set:
  145. * - Render Target Cache Flush Enable ([12] of DW1)
  146. * - Depth Cache Flush Enable ([0] of DW1)
  147. * - Stall at Pixel Scoreboard ([1] of DW1)
  148. * - Depth Stall ([13] of DW1)
  149. * - Post-Sync Operation ([13] of DW1)
  150. * - Notify Enable ([8] of DW1)"
  151. *
  152. * The cache flushes require the workaround flush that triggered this
  153. * one, so we can't use it. Depth stall would trigger the same.
  154. * Post-sync nonzero is what triggered this second workaround, so we
  155. * can't use that one either. Notify enable is IRQs, which aren't
  156. * really our business. That leaves only stall at scoreboard.
  157. */
  158. static int
  159. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  160. {
  161. struct pipe_control *pc = ring->private;
  162. u32 scratch_addr = pc->gtt_offset + 128;
  163. int ret;
  164. ret = intel_ring_begin(ring, 6);
  165. if (ret)
  166. return ret;
  167. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  168. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  169. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  170. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  171. intel_ring_emit(ring, 0); /* low dword */
  172. intel_ring_emit(ring, 0); /* high dword */
  173. intel_ring_emit(ring, MI_NOOP);
  174. intel_ring_advance(ring);
  175. ret = intel_ring_begin(ring, 6);
  176. if (ret)
  177. return ret;
  178. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  179. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  180. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  181. intel_ring_emit(ring, 0);
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, MI_NOOP);
  184. intel_ring_advance(ring);
  185. return 0;
  186. }
  187. static int
  188. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  189. u32 invalidate_domains, u32 flush_domains)
  190. {
  191. u32 flags = 0;
  192. struct pipe_control *pc = ring->private;
  193. u32 scratch_addr = pc->gtt_offset + 128;
  194. int ret;
  195. /* Force SNB workarounds for PIPE_CONTROL flushes */
  196. ret = intel_emit_post_sync_nonzero_flush(ring);
  197. if (ret)
  198. return ret;
  199. /* Just flush everything. Experiments have shown that reducing the
  200. * number of bits based on the write domains has little performance
  201. * impact.
  202. */
  203. if (flush_domains) {
  204. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  205. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  206. /*
  207. * Ensure that any following seqno writes only happen
  208. * when the render cache is indeed flushed.
  209. */
  210. flags |= PIPE_CONTROL_CS_STALL;
  211. }
  212. if (invalidate_domains) {
  213. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  214. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  215. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  216. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  217. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  218. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  219. /*
  220. * TLB invalidate requires a post-sync write.
  221. */
  222. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  223. }
  224. ret = intel_ring_begin(ring, 4);
  225. if (ret)
  226. return ret;
  227. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  228. intel_ring_emit(ring, flags);
  229. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  230. intel_ring_emit(ring, 0);
  231. intel_ring_advance(ring);
  232. return 0;
  233. }
  234. static int
  235. gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
  236. {
  237. int ret;
  238. ret = intel_ring_begin(ring, 4);
  239. if (ret)
  240. return ret;
  241. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  242. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  243. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  244. intel_ring_emit(ring, 0);
  245. intel_ring_emit(ring, 0);
  246. intel_ring_advance(ring);
  247. return 0;
  248. }
  249. static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
  250. {
  251. int ret;
  252. if (!ring->fbc_dirty)
  253. return 0;
  254. ret = intel_ring_begin(ring, 4);
  255. if (ret)
  256. return ret;
  257. intel_ring_emit(ring, MI_NOOP);
  258. /* WaFbcNukeOn3DBlt:ivb/hsw */
  259. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  260. intel_ring_emit(ring, MSG_FBC_REND_STATE);
  261. intel_ring_emit(ring, value);
  262. intel_ring_advance(ring);
  263. ring->fbc_dirty = false;
  264. return 0;
  265. }
  266. static int
  267. gen7_render_ring_flush(struct intel_ring_buffer *ring,
  268. u32 invalidate_domains, u32 flush_domains)
  269. {
  270. u32 flags = 0;
  271. struct pipe_control *pc = ring->private;
  272. u32 scratch_addr = pc->gtt_offset + 128;
  273. int ret;
  274. /*
  275. * Ensure that any following seqno writes only happen when the render
  276. * cache is indeed flushed.
  277. *
  278. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  279. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  280. * don't try to be clever and just set it unconditionally.
  281. */
  282. flags |= PIPE_CONTROL_CS_STALL;
  283. /* Just flush everything. Experiments have shown that reducing the
  284. * number of bits based on the write domains has little performance
  285. * impact.
  286. */
  287. if (flush_domains) {
  288. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  289. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  290. }
  291. if (invalidate_domains) {
  292. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  293. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  294. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  295. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  296. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  297. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  298. /*
  299. * TLB invalidate requires a post-sync write.
  300. */
  301. flags |= PIPE_CONTROL_QW_WRITE;
  302. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  303. /* Workaround: we must issue a pipe_control with CS-stall bit
  304. * set before a pipe_control command that has the state cache
  305. * invalidate bit set. */
  306. gen7_render_ring_cs_stall_wa(ring);
  307. }
  308. ret = intel_ring_begin(ring, 4);
  309. if (ret)
  310. return ret;
  311. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  312. intel_ring_emit(ring, flags);
  313. intel_ring_emit(ring, scratch_addr);
  314. intel_ring_emit(ring, 0);
  315. intel_ring_advance(ring);
  316. if (flush_domains)
  317. return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
  318. return 0;
  319. }
  320. static void ring_write_tail(struct intel_ring_buffer *ring,
  321. u32 value)
  322. {
  323. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  324. I915_WRITE_TAIL(ring, value);
  325. }
  326. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  327. {
  328. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  329. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  330. RING_ACTHD(ring->mmio_base) : ACTHD;
  331. return I915_READ(acthd_reg);
  332. }
  333. static int init_ring_common(struct intel_ring_buffer *ring)
  334. {
  335. struct drm_device *dev = ring->dev;
  336. drm_i915_private_t *dev_priv = dev->dev_private;
  337. struct drm_i915_gem_object *obj = ring->obj;
  338. int ret = 0;
  339. u32 head;
  340. if (HAS_FORCE_WAKE(dev))
  341. gen6_gt_force_wake_get(dev_priv);
  342. /* Stop the ring if it's running. */
  343. I915_WRITE_CTL(ring, 0);
  344. I915_WRITE_HEAD(ring, 0);
  345. ring->write_tail(ring, 0);
  346. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  347. /* G45 ring initialization fails to reset head to zero */
  348. if (head != 0) {
  349. DRM_DEBUG_KMS("%s head not reset to zero "
  350. "ctl %08x head %08x tail %08x start %08x\n",
  351. ring->name,
  352. I915_READ_CTL(ring),
  353. I915_READ_HEAD(ring),
  354. I915_READ_TAIL(ring),
  355. I915_READ_START(ring));
  356. I915_WRITE_HEAD(ring, 0);
  357. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  358. DRM_ERROR("failed to set %s head to zero "
  359. "ctl %08x head %08x tail %08x start %08x\n",
  360. ring->name,
  361. I915_READ_CTL(ring),
  362. I915_READ_HEAD(ring),
  363. I915_READ_TAIL(ring),
  364. I915_READ_START(ring));
  365. }
  366. }
  367. /* Initialize the ring. This must happen _after_ we've cleared the ring
  368. * registers with the above sequence (the readback of the HEAD registers
  369. * also enforces ordering), otherwise the hw might lose the new ring
  370. * register values. */
  371. I915_WRITE_START(ring, obj->gtt_offset);
  372. I915_WRITE_CTL(ring,
  373. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  374. | RING_VALID);
  375. /* If the head is still not zero, the ring is dead */
  376. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  377. I915_READ_START(ring) == obj->gtt_offset &&
  378. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  379. DRM_ERROR("%s initialization failed "
  380. "ctl %08x head %08x tail %08x start %08x\n",
  381. ring->name,
  382. I915_READ_CTL(ring),
  383. I915_READ_HEAD(ring),
  384. I915_READ_TAIL(ring),
  385. I915_READ_START(ring));
  386. ret = -EIO;
  387. goto out;
  388. }
  389. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  390. i915_kernel_lost_context(ring->dev);
  391. else {
  392. ring->head = I915_READ_HEAD(ring);
  393. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  394. ring->space = ring_space(ring);
  395. ring->last_retired_head = -1;
  396. }
  397. memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
  398. out:
  399. if (HAS_FORCE_WAKE(dev))
  400. gen6_gt_force_wake_put(dev_priv);
  401. return ret;
  402. }
  403. static int
  404. init_pipe_control(struct intel_ring_buffer *ring)
  405. {
  406. struct pipe_control *pc;
  407. struct drm_i915_gem_object *obj;
  408. int ret;
  409. if (ring->private)
  410. return 0;
  411. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  412. if (!pc)
  413. return -ENOMEM;
  414. obj = i915_gem_alloc_object(ring->dev, 4096);
  415. if (obj == NULL) {
  416. DRM_ERROR("Failed to allocate seqno page\n");
  417. ret = -ENOMEM;
  418. goto err;
  419. }
  420. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  421. ret = i915_gem_object_pin(obj, 4096, true, false);
  422. if (ret)
  423. goto err_unref;
  424. pc->gtt_offset = obj->gtt_offset;
  425. pc->cpu_page = kmap(sg_page(obj->pages->sgl));
  426. if (pc->cpu_page == NULL) {
  427. ret = -ENOMEM;
  428. goto err_unpin;
  429. }
  430. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  431. ring->name, pc->gtt_offset);
  432. pc->obj = obj;
  433. ring->private = pc;
  434. return 0;
  435. err_unpin:
  436. i915_gem_object_unpin(obj);
  437. err_unref:
  438. drm_gem_object_unreference(&obj->base);
  439. err:
  440. kfree(pc);
  441. return ret;
  442. }
  443. static void
  444. cleanup_pipe_control(struct intel_ring_buffer *ring)
  445. {
  446. struct pipe_control *pc = ring->private;
  447. struct drm_i915_gem_object *obj;
  448. if (!ring->private)
  449. return;
  450. obj = pc->obj;
  451. kunmap(sg_page(obj->pages->sgl));
  452. i915_gem_object_unpin(obj);
  453. drm_gem_object_unreference(&obj->base);
  454. kfree(pc);
  455. ring->private = NULL;
  456. }
  457. static int init_render_ring(struct intel_ring_buffer *ring)
  458. {
  459. struct drm_device *dev = ring->dev;
  460. struct drm_i915_private *dev_priv = dev->dev_private;
  461. int ret = init_ring_common(ring);
  462. if (INTEL_INFO(dev)->gen > 3)
  463. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  464. /* We need to disable the AsyncFlip performance optimisations in order
  465. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  466. * programmed to '1' on all products.
  467. *
  468. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
  469. */
  470. if (INTEL_INFO(dev)->gen >= 6)
  471. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  472. /* Required for the hardware to program scanline values for waiting */
  473. if (INTEL_INFO(dev)->gen == 6)
  474. I915_WRITE(GFX_MODE,
  475. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
  476. if (IS_GEN7(dev))
  477. I915_WRITE(GFX_MODE_GEN7,
  478. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  479. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  480. if (INTEL_INFO(dev)->gen >= 5) {
  481. ret = init_pipe_control(ring);
  482. if (ret)
  483. return ret;
  484. }
  485. if (IS_GEN6(dev)) {
  486. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  487. * "If this bit is set, STCunit will have LRA as replacement
  488. * policy. [...] This bit must be reset. LRA replacement
  489. * policy is not supported."
  490. */
  491. I915_WRITE(CACHE_MODE_0,
  492. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  493. /* This is not explicitly set for GEN6, so read the register.
  494. * see intel_ring_mi_set_context() for why we care.
  495. * TODO: consider explicitly setting the bit for GEN5
  496. */
  497. ring->itlb_before_ctx_switch =
  498. !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
  499. }
  500. if (INTEL_INFO(dev)->gen >= 6)
  501. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  502. if (HAS_L3_GPU_CACHE(dev))
  503. I915_WRITE_IMR(ring, ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  504. return ret;
  505. }
  506. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  507. {
  508. struct drm_device *dev = ring->dev;
  509. if (!ring->private)
  510. return;
  511. if (HAS_BROKEN_CS_TLB(dev))
  512. drm_gem_object_unreference(to_gem_object(ring->private));
  513. cleanup_pipe_control(ring);
  514. }
  515. static void
  516. update_mboxes(struct intel_ring_buffer *ring,
  517. u32 mmio_offset)
  518. {
  519. /* NB: In order to be able to do semaphore MBOX updates for varying number
  520. * of rings, it's easiest if we round up each individual update to a
  521. * multiple of 2 (since ring updates must always be a multiple of 2)
  522. * even though the actual update only requires 3 dwords.
  523. */
  524. #define MBOX_UPDATE_DWORDS 4
  525. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  526. intel_ring_emit(ring, mmio_offset);
  527. intel_ring_emit(ring, ring->outstanding_lazy_request);
  528. intel_ring_emit(ring, MI_NOOP);
  529. }
  530. /**
  531. * gen6_add_request - Update the semaphore mailbox registers
  532. *
  533. * @ring - ring that is adding a request
  534. * @seqno - return seqno stuck into the ring
  535. *
  536. * Update the mailbox registers in the *other* rings with the current seqno.
  537. * This acts like a signal in the canonical semaphore.
  538. */
  539. static int
  540. gen6_add_request(struct intel_ring_buffer *ring)
  541. {
  542. struct drm_device *dev = ring->dev;
  543. struct drm_i915_private *dev_priv = dev->dev_private;
  544. struct intel_ring_buffer *useless;
  545. int i, ret;
  546. ret = intel_ring_begin(ring, ((I915_NUM_RINGS-1) *
  547. MBOX_UPDATE_DWORDS) +
  548. 4);
  549. if (ret)
  550. return ret;
  551. #undef MBOX_UPDATE_DWORDS
  552. for_each_ring(useless, dev_priv, i) {
  553. u32 mbox_reg = ring->signal_mbox[i];
  554. if (mbox_reg != GEN6_NOSYNC)
  555. update_mboxes(ring, mbox_reg);
  556. }
  557. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  558. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  559. intel_ring_emit(ring, ring->outstanding_lazy_request);
  560. intel_ring_emit(ring, MI_USER_INTERRUPT);
  561. intel_ring_advance(ring);
  562. return 0;
  563. }
  564. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  565. u32 seqno)
  566. {
  567. struct drm_i915_private *dev_priv = dev->dev_private;
  568. return dev_priv->last_seqno < seqno;
  569. }
  570. /**
  571. * intel_ring_sync - sync the waiter to the signaller on seqno
  572. *
  573. * @waiter - ring that is waiting
  574. * @signaller - ring which has, or will signal
  575. * @seqno - seqno which the waiter will block on
  576. */
  577. static int
  578. gen6_ring_sync(struct intel_ring_buffer *waiter,
  579. struct intel_ring_buffer *signaller,
  580. u32 seqno)
  581. {
  582. int ret;
  583. u32 dw1 = MI_SEMAPHORE_MBOX |
  584. MI_SEMAPHORE_COMPARE |
  585. MI_SEMAPHORE_REGISTER;
  586. /* Throughout all of the GEM code, seqno passed implies our current
  587. * seqno is >= the last seqno executed. However for hardware the
  588. * comparison is strictly greater than.
  589. */
  590. seqno -= 1;
  591. WARN_ON(signaller->semaphore_register[waiter->id] ==
  592. MI_SEMAPHORE_SYNC_INVALID);
  593. ret = intel_ring_begin(waiter, 4);
  594. if (ret)
  595. return ret;
  596. /* If seqno wrap happened, omit the wait with no-ops */
  597. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  598. intel_ring_emit(waiter,
  599. dw1 |
  600. signaller->semaphore_register[waiter->id]);
  601. intel_ring_emit(waiter, seqno);
  602. intel_ring_emit(waiter, 0);
  603. intel_ring_emit(waiter, MI_NOOP);
  604. } else {
  605. intel_ring_emit(waiter, MI_NOOP);
  606. intel_ring_emit(waiter, MI_NOOP);
  607. intel_ring_emit(waiter, MI_NOOP);
  608. intel_ring_emit(waiter, MI_NOOP);
  609. }
  610. intel_ring_advance(waiter);
  611. return 0;
  612. }
  613. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  614. do { \
  615. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  616. PIPE_CONTROL_DEPTH_STALL); \
  617. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  618. intel_ring_emit(ring__, 0); \
  619. intel_ring_emit(ring__, 0); \
  620. } while (0)
  621. static int
  622. pc_render_add_request(struct intel_ring_buffer *ring)
  623. {
  624. struct pipe_control *pc = ring->private;
  625. u32 scratch_addr = pc->gtt_offset + 128;
  626. int ret;
  627. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  628. * incoherent with writes to memory, i.e. completely fubar,
  629. * so we need to use PIPE_NOTIFY instead.
  630. *
  631. * However, we also need to workaround the qword write
  632. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  633. * memory before requesting an interrupt.
  634. */
  635. ret = intel_ring_begin(ring, 32);
  636. if (ret)
  637. return ret;
  638. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  639. PIPE_CONTROL_WRITE_FLUSH |
  640. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  641. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  642. intel_ring_emit(ring, ring->outstanding_lazy_request);
  643. intel_ring_emit(ring, 0);
  644. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  645. scratch_addr += 128; /* write to separate cachelines */
  646. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  647. scratch_addr += 128;
  648. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  649. scratch_addr += 128;
  650. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  651. scratch_addr += 128;
  652. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  653. scratch_addr += 128;
  654. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  655. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  656. PIPE_CONTROL_WRITE_FLUSH |
  657. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  658. PIPE_CONTROL_NOTIFY);
  659. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  660. intel_ring_emit(ring, ring->outstanding_lazy_request);
  661. intel_ring_emit(ring, 0);
  662. intel_ring_advance(ring);
  663. return 0;
  664. }
  665. static u32
  666. gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  667. {
  668. /* Workaround to force correct ordering between irq and seqno writes on
  669. * ivb (and maybe also on snb) by reading from a CS register (like
  670. * ACTHD) before reading the status page. */
  671. if (!lazy_coherency)
  672. intel_ring_get_active_head(ring);
  673. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  674. }
  675. static u32
  676. ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  677. {
  678. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  679. }
  680. static void
  681. ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
  682. {
  683. intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
  684. }
  685. static u32
  686. pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  687. {
  688. struct pipe_control *pc = ring->private;
  689. return pc->cpu_page[0];
  690. }
  691. static void
  692. pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
  693. {
  694. struct pipe_control *pc = ring->private;
  695. pc->cpu_page[0] = seqno;
  696. }
  697. static bool
  698. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  699. {
  700. struct drm_device *dev = ring->dev;
  701. drm_i915_private_t *dev_priv = dev->dev_private;
  702. unsigned long flags;
  703. if (!dev->irq_enabled)
  704. return false;
  705. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  706. if (ring->irq_refcount.gt++ == 0) {
  707. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  708. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  709. POSTING_READ(GTIMR);
  710. }
  711. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  712. return true;
  713. }
  714. static void
  715. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  716. {
  717. struct drm_device *dev = ring->dev;
  718. drm_i915_private_t *dev_priv = dev->dev_private;
  719. unsigned long flags;
  720. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  721. if (--ring->irq_refcount.gt == 0) {
  722. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  723. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  724. POSTING_READ(GTIMR);
  725. }
  726. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  727. }
  728. static bool
  729. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  730. {
  731. struct drm_device *dev = ring->dev;
  732. drm_i915_private_t *dev_priv = dev->dev_private;
  733. unsigned long flags;
  734. if (!dev->irq_enabled)
  735. return false;
  736. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  737. if (ring->irq_refcount.gt++ == 0) {
  738. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  739. I915_WRITE(IMR, dev_priv->irq_mask);
  740. POSTING_READ(IMR);
  741. }
  742. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  743. return true;
  744. }
  745. static void
  746. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  747. {
  748. struct drm_device *dev = ring->dev;
  749. drm_i915_private_t *dev_priv = dev->dev_private;
  750. unsigned long flags;
  751. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  752. if (--ring->irq_refcount.gt == 0) {
  753. dev_priv->irq_mask |= ring->irq_enable_mask;
  754. I915_WRITE(IMR, dev_priv->irq_mask);
  755. POSTING_READ(IMR);
  756. }
  757. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  758. }
  759. static bool
  760. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  761. {
  762. struct drm_device *dev = ring->dev;
  763. drm_i915_private_t *dev_priv = dev->dev_private;
  764. unsigned long flags;
  765. if (!dev->irq_enabled)
  766. return false;
  767. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  768. if (ring->irq_refcount.gt++ == 0) {
  769. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  770. I915_WRITE16(IMR, dev_priv->irq_mask);
  771. POSTING_READ16(IMR);
  772. }
  773. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  774. return true;
  775. }
  776. static void
  777. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  778. {
  779. struct drm_device *dev = ring->dev;
  780. drm_i915_private_t *dev_priv = dev->dev_private;
  781. unsigned long flags;
  782. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  783. if (--ring->irq_refcount.gt == 0) {
  784. dev_priv->irq_mask |= ring->irq_enable_mask;
  785. I915_WRITE16(IMR, dev_priv->irq_mask);
  786. POSTING_READ16(IMR);
  787. }
  788. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  789. }
  790. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  791. {
  792. struct drm_device *dev = ring->dev;
  793. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  794. u32 mmio = 0;
  795. /* The ring status page addresses are no longer next to the rest of
  796. * the ring registers as of gen7.
  797. */
  798. if (IS_GEN7(dev)) {
  799. switch (ring->id) {
  800. case RCS:
  801. mmio = RENDER_HWS_PGA_GEN7;
  802. break;
  803. case BCS:
  804. mmio = BLT_HWS_PGA_GEN7;
  805. break;
  806. case VCS:
  807. mmio = BSD_HWS_PGA_GEN7;
  808. break;
  809. case VECS:
  810. mmio = VEBOX_HWS_PGA_GEN7;
  811. break;
  812. }
  813. } else if (IS_GEN6(ring->dev)) {
  814. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  815. } else {
  816. mmio = RING_HWS_PGA(ring->mmio_base);
  817. }
  818. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  819. POSTING_READ(mmio);
  820. }
  821. static int
  822. bsd_ring_flush(struct intel_ring_buffer *ring,
  823. u32 invalidate_domains,
  824. u32 flush_domains)
  825. {
  826. int ret;
  827. ret = intel_ring_begin(ring, 2);
  828. if (ret)
  829. return ret;
  830. intel_ring_emit(ring, MI_FLUSH);
  831. intel_ring_emit(ring, MI_NOOP);
  832. intel_ring_advance(ring);
  833. return 0;
  834. }
  835. static int
  836. i9xx_add_request(struct intel_ring_buffer *ring)
  837. {
  838. int ret;
  839. ret = intel_ring_begin(ring, 4);
  840. if (ret)
  841. return ret;
  842. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  843. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  844. intel_ring_emit(ring, ring->outstanding_lazy_request);
  845. intel_ring_emit(ring, MI_USER_INTERRUPT);
  846. intel_ring_advance(ring);
  847. return 0;
  848. }
  849. static bool
  850. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  851. {
  852. struct drm_device *dev = ring->dev;
  853. drm_i915_private_t *dev_priv = dev->dev_private;
  854. unsigned long flags;
  855. if (!dev->irq_enabled)
  856. return false;
  857. /* It looks like we need to prevent the gt from suspending while waiting
  858. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  859. * blt/bsd rings on ivb. */
  860. gen6_gt_force_wake_get(dev_priv);
  861. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  862. if (ring->irq_refcount.gt++ == 0) {
  863. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  864. I915_WRITE_IMR(ring,
  865. ~(ring->irq_enable_mask |
  866. GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
  867. else
  868. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  869. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  870. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  871. POSTING_READ(GTIMR);
  872. }
  873. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  874. return true;
  875. }
  876. static void
  877. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  878. {
  879. struct drm_device *dev = ring->dev;
  880. drm_i915_private_t *dev_priv = dev->dev_private;
  881. unsigned long flags;
  882. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  883. if (--ring->irq_refcount.gt == 0) {
  884. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  885. I915_WRITE_IMR(ring,
  886. ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  887. else
  888. I915_WRITE_IMR(ring, ~0);
  889. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  890. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  891. POSTING_READ(GTIMR);
  892. }
  893. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  894. gen6_gt_force_wake_put(dev_priv);
  895. }
  896. static bool
  897. hsw_vebox_get_irq(struct intel_ring_buffer *ring)
  898. {
  899. struct drm_device *dev = ring->dev;
  900. struct drm_i915_private *dev_priv = dev->dev_private;
  901. unsigned long flags;
  902. if (!dev->irq_enabled)
  903. return false;
  904. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  905. if (ring->irq_refcount.pm++ == 0) {
  906. u32 pm_imr = I915_READ(GEN6_PMIMR);
  907. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  908. I915_WRITE(GEN6_PMIMR, pm_imr & ~ring->irq_enable_mask);
  909. POSTING_READ(GEN6_PMIMR);
  910. }
  911. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  912. return true;
  913. }
  914. static void
  915. hsw_vebox_put_irq(struct intel_ring_buffer *ring)
  916. {
  917. struct drm_device *dev = ring->dev;
  918. struct drm_i915_private *dev_priv = dev->dev_private;
  919. unsigned long flags;
  920. if (!dev->irq_enabled)
  921. return;
  922. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  923. if (--ring->irq_refcount.pm == 0) {
  924. u32 pm_imr = I915_READ(GEN6_PMIMR);
  925. I915_WRITE_IMR(ring, ~0);
  926. I915_WRITE(GEN6_PMIMR, pm_imr | ring->irq_enable_mask);
  927. POSTING_READ(GEN6_PMIMR);
  928. }
  929. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  930. }
  931. static int
  932. i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
  933. u32 offset, u32 length,
  934. unsigned flags)
  935. {
  936. int ret;
  937. ret = intel_ring_begin(ring, 2);
  938. if (ret)
  939. return ret;
  940. intel_ring_emit(ring,
  941. MI_BATCH_BUFFER_START |
  942. MI_BATCH_GTT |
  943. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  944. intel_ring_emit(ring, offset);
  945. intel_ring_advance(ring);
  946. return 0;
  947. }
  948. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  949. #define I830_BATCH_LIMIT (256*1024)
  950. static int
  951. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  952. u32 offset, u32 len,
  953. unsigned flags)
  954. {
  955. int ret;
  956. if (flags & I915_DISPATCH_PINNED) {
  957. ret = intel_ring_begin(ring, 4);
  958. if (ret)
  959. return ret;
  960. intel_ring_emit(ring, MI_BATCH_BUFFER);
  961. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  962. intel_ring_emit(ring, offset + len - 8);
  963. intel_ring_emit(ring, MI_NOOP);
  964. intel_ring_advance(ring);
  965. } else {
  966. struct drm_i915_gem_object *obj = ring->private;
  967. u32 cs_offset = obj->gtt_offset;
  968. if (len > I830_BATCH_LIMIT)
  969. return -ENOSPC;
  970. ret = intel_ring_begin(ring, 9+3);
  971. if (ret)
  972. return ret;
  973. /* Blit the batch (which has now all relocs applied) to the stable batch
  974. * scratch bo area (so that the CS never stumbles over its tlb
  975. * invalidation bug) ... */
  976. intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
  977. XY_SRC_COPY_BLT_WRITE_ALPHA |
  978. XY_SRC_COPY_BLT_WRITE_RGB);
  979. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
  980. intel_ring_emit(ring, 0);
  981. intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
  982. intel_ring_emit(ring, cs_offset);
  983. intel_ring_emit(ring, 0);
  984. intel_ring_emit(ring, 4096);
  985. intel_ring_emit(ring, offset);
  986. intel_ring_emit(ring, MI_FLUSH);
  987. /* ... and execute it. */
  988. intel_ring_emit(ring, MI_BATCH_BUFFER);
  989. intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  990. intel_ring_emit(ring, cs_offset + len - 8);
  991. intel_ring_advance(ring);
  992. }
  993. return 0;
  994. }
  995. static int
  996. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  997. u32 offset, u32 len,
  998. unsigned flags)
  999. {
  1000. int ret;
  1001. ret = intel_ring_begin(ring, 2);
  1002. if (ret)
  1003. return ret;
  1004. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1005. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1006. intel_ring_advance(ring);
  1007. return 0;
  1008. }
  1009. static void cleanup_status_page(struct intel_ring_buffer *ring)
  1010. {
  1011. struct drm_i915_gem_object *obj;
  1012. obj = ring->status_page.obj;
  1013. if (obj == NULL)
  1014. return;
  1015. kunmap(sg_page(obj->pages->sgl));
  1016. i915_gem_object_unpin(obj);
  1017. drm_gem_object_unreference(&obj->base);
  1018. ring->status_page.obj = NULL;
  1019. }
  1020. static int init_status_page(struct intel_ring_buffer *ring)
  1021. {
  1022. struct drm_device *dev = ring->dev;
  1023. struct drm_i915_gem_object *obj;
  1024. int ret;
  1025. obj = i915_gem_alloc_object(dev, 4096);
  1026. if (obj == NULL) {
  1027. DRM_ERROR("Failed to allocate status page\n");
  1028. ret = -ENOMEM;
  1029. goto err;
  1030. }
  1031. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1032. ret = i915_gem_object_pin(obj, 4096, true, false);
  1033. if (ret != 0) {
  1034. goto err_unref;
  1035. }
  1036. ring->status_page.gfx_addr = obj->gtt_offset;
  1037. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  1038. if (ring->status_page.page_addr == NULL) {
  1039. ret = -ENOMEM;
  1040. goto err_unpin;
  1041. }
  1042. ring->status_page.obj = obj;
  1043. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1044. intel_ring_setup_status_page(ring);
  1045. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1046. ring->name, ring->status_page.gfx_addr);
  1047. return 0;
  1048. err_unpin:
  1049. i915_gem_object_unpin(obj);
  1050. err_unref:
  1051. drm_gem_object_unreference(&obj->base);
  1052. err:
  1053. return ret;
  1054. }
  1055. static int init_phys_hws_pga(struct intel_ring_buffer *ring)
  1056. {
  1057. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1058. u32 addr;
  1059. if (!dev_priv->status_page_dmah) {
  1060. dev_priv->status_page_dmah =
  1061. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  1062. if (!dev_priv->status_page_dmah)
  1063. return -ENOMEM;
  1064. }
  1065. addr = dev_priv->status_page_dmah->busaddr;
  1066. if (INTEL_INFO(ring->dev)->gen >= 4)
  1067. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  1068. I915_WRITE(HWS_PGA, addr);
  1069. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1070. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1071. return 0;
  1072. }
  1073. static int intel_init_ring_buffer(struct drm_device *dev,
  1074. struct intel_ring_buffer *ring)
  1075. {
  1076. struct drm_i915_gem_object *obj;
  1077. struct drm_i915_private *dev_priv = dev->dev_private;
  1078. int ret;
  1079. ring->dev = dev;
  1080. INIT_LIST_HEAD(&ring->active_list);
  1081. INIT_LIST_HEAD(&ring->request_list);
  1082. ring->size = 32 * PAGE_SIZE;
  1083. memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
  1084. init_waitqueue_head(&ring->irq_queue);
  1085. if (I915_NEED_GFX_HWS(dev)) {
  1086. ret = init_status_page(ring);
  1087. if (ret)
  1088. return ret;
  1089. } else {
  1090. BUG_ON(ring->id != RCS);
  1091. ret = init_phys_hws_pga(ring);
  1092. if (ret)
  1093. return ret;
  1094. }
  1095. obj = NULL;
  1096. if (!HAS_LLC(dev))
  1097. obj = i915_gem_object_create_stolen(dev, ring->size);
  1098. if (obj == NULL)
  1099. obj = i915_gem_alloc_object(dev, ring->size);
  1100. if (obj == NULL) {
  1101. DRM_ERROR("Failed to allocate ringbuffer\n");
  1102. ret = -ENOMEM;
  1103. goto err_hws;
  1104. }
  1105. ring->obj = obj;
  1106. ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
  1107. if (ret)
  1108. goto err_unref;
  1109. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1110. if (ret)
  1111. goto err_unpin;
  1112. ring->virtual_start =
  1113. ioremap_wc(dev_priv->gtt.mappable_base + obj->gtt_offset,
  1114. ring->size);
  1115. if (ring->virtual_start == NULL) {
  1116. DRM_ERROR("Failed to map ringbuffer.\n");
  1117. ret = -EINVAL;
  1118. goto err_unpin;
  1119. }
  1120. ret = ring->init(ring);
  1121. if (ret)
  1122. goto err_unmap;
  1123. /* Workaround an erratum on the i830 which causes a hang if
  1124. * the TAIL pointer points to within the last 2 cachelines
  1125. * of the buffer.
  1126. */
  1127. ring->effective_size = ring->size;
  1128. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  1129. ring->effective_size -= 128;
  1130. return 0;
  1131. err_unmap:
  1132. iounmap(ring->virtual_start);
  1133. err_unpin:
  1134. i915_gem_object_unpin(obj);
  1135. err_unref:
  1136. drm_gem_object_unreference(&obj->base);
  1137. ring->obj = NULL;
  1138. err_hws:
  1139. cleanup_status_page(ring);
  1140. return ret;
  1141. }
  1142. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  1143. {
  1144. struct drm_i915_private *dev_priv;
  1145. int ret;
  1146. if (ring->obj == NULL)
  1147. return;
  1148. /* Disable the ring buffer. The ring must be idle at this point */
  1149. dev_priv = ring->dev->dev_private;
  1150. ret = intel_ring_idle(ring);
  1151. if (ret)
  1152. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  1153. ring->name, ret);
  1154. I915_WRITE_CTL(ring, 0);
  1155. iounmap(ring->virtual_start);
  1156. i915_gem_object_unpin(ring->obj);
  1157. drm_gem_object_unreference(&ring->obj->base);
  1158. ring->obj = NULL;
  1159. if (ring->cleanup)
  1160. ring->cleanup(ring);
  1161. cleanup_status_page(ring);
  1162. }
  1163. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1164. {
  1165. int ret;
  1166. ret = i915_wait_seqno(ring, seqno);
  1167. if (!ret)
  1168. i915_gem_retire_requests_ring(ring);
  1169. return ret;
  1170. }
  1171. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  1172. {
  1173. struct drm_i915_gem_request *request;
  1174. u32 seqno = 0;
  1175. int ret;
  1176. i915_gem_retire_requests_ring(ring);
  1177. if (ring->last_retired_head != -1) {
  1178. ring->head = ring->last_retired_head;
  1179. ring->last_retired_head = -1;
  1180. ring->space = ring_space(ring);
  1181. if (ring->space >= n)
  1182. return 0;
  1183. }
  1184. list_for_each_entry(request, &ring->request_list, list) {
  1185. int space;
  1186. if (request->tail == -1)
  1187. continue;
  1188. space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
  1189. if (space < 0)
  1190. space += ring->size;
  1191. if (space >= n) {
  1192. seqno = request->seqno;
  1193. break;
  1194. }
  1195. /* Consume this request in case we need more space than
  1196. * is available and so need to prevent a race between
  1197. * updating last_retired_head and direct reads of
  1198. * I915_RING_HEAD. It also provides a nice sanity check.
  1199. */
  1200. request->tail = -1;
  1201. }
  1202. if (seqno == 0)
  1203. return -ENOSPC;
  1204. ret = intel_ring_wait_seqno(ring, seqno);
  1205. if (ret)
  1206. return ret;
  1207. if (WARN_ON(ring->last_retired_head == -1))
  1208. return -ENOSPC;
  1209. ring->head = ring->last_retired_head;
  1210. ring->last_retired_head = -1;
  1211. ring->space = ring_space(ring);
  1212. if (WARN_ON(ring->space < n))
  1213. return -ENOSPC;
  1214. return 0;
  1215. }
  1216. static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
  1217. {
  1218. struct drm_device *dev = ring->dev;
  1219. struct drm_i915_private *dev_priv = dev->dev_private;
  1220. unsigned long end;
  1221. int ret;
  1222. ret = intel_ring_wait_request(ring, n);
  1223. if (ret != -ENOSPC)
  1224. return ret;
  1225. trace_i915_ring_wait_begin(ring);
  1226. /* With GEM the hangcheck timer should kick us out of the loop,
  1227. * leaving it early runs the risk of corrupting GEM state (due
  1228. * to running on almost untested codepaths). But on resume
  1229. * timers don't work yet, so prevent a complete hang in that
  1230. * case by choosing an insanely large timeout. */
  1231. end = jiffies + 60 * HZ;
  1232. do {
  1233. ring->head = I915_READ_HEAD(ring);
  1234. ring->space = ring_space(ring);
  1235. if (ring->space >= n) {
  1236. trace_i915_ring_wait_end(ring);
  1237. return 0;
  1238. }
  1239. if (dev->primary->master) {
  1240. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1241. if (master_priv->sarea_priv)
  1242. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1243. }
  1244. msleep(1);
  1245. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1246. dev_priv->mm.interruptible);
  1247. if (ret)
  1248. return ret;
  1249. } while (!time_after(jiffies, end));
  1250. trace_i915_ring_wait_end(ring);
  1251. return -EBUSY;
  1252. }
  1253. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  1254. {
  1255. uint32_t __iomem *virt;
  1256. int rem = ring->size - ring->tail;
  1257. if (ring->space < rem) {
  1258. int ret = ring_wait_for_space(ring, rem);
  1259. if (ret)
  1260. return ret;
  1261. }
  1262. virt = ring->virtual_start + ring->tail;
  1263. rem /= 4;
  1264. while (rem--)
  1265. iowrite32(MI_NOOP, virt++);
  1266. ring->tail = 0;
  1267. ring->space = ring_space(ring);
  1268. return 0;
  1269. }
  1270. int intel_ring_idle(struct intel_ring_buffer *ring)
  1271. {
  1272. u32 seqno;
  1273. int ret;
  1274. /* We need to add any requests required to flush the objects and ring */
  1275. if (ring->outstanding_lazy_request) {
  1276. ret = i915_add_request(ring, NULL);
  1277. if (ret)
  1278. return ret;
  1279. }
  1280. /* Wait upon the last request to be completed */
  1281. if (list_empty(&ring->request_list))
  1282. return 0;
  1283. seqno = list_entry(ring->request_list.prev,
  1284. struct drm_i915_gem_request,
  1285. list)->seqno;
  1286. return i915_wait_seqno(ring, seqno);
  1287. }
  1288. static int
  1289. intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
  1290. {
  1291. if (ring->outstanding_lazy_request)
  1292. return 0;
  1293. return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
  1294. }
  1295. static int __intel_ring_begin(struct intel_ring_buffer *ring,
  1296. int bytes)
  1297. {
  1298. int ret;
  1299. if (unlikely(ring->tail + bytes > ring->effective_size)) {
  1300. ret = intel_wrap_ring_buffer(ring);
  1301. if (unlikely(ret))
  1302. return ret;
  1303. }
  1304. if (unlikely(ring->space < bytes)) {
  1305. ret = ring_wait_for_space(ring, bytes);
  1306. if (unlikely(ret))
  1307. return ret;
  1308. }
  1309. ring->space -= bytes;
  1310. return 0;
  1311. }
  1312. int intel_ring_begin(struct intel_ring_buffer *ring,
  1313. int num_dwords)
  1314. {
  1315. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1316. int ret;
  1317. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1318. dev_priv->mm.interruptible);
  1319. if (ret)
  1320. return ret;
  1321. /* Preallocate the olr before touching the ring */
  1322. ret = intel_ring_alloc_seqno(ring);
  1323. if (ret)
  1324. return ret;
  1325. return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
  1326. }
  1327. void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1328. {
  1329. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1330. BUG_ON(ring->outstanding_lazy_request);
  1331. if (INTEL_INFO(ring->dev)->gen >= 6) {
  1332. I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
  1333. I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
  1334. }
  1335. ring->set_seqno(ring, seqno);
  1336. ring->hangcheck.seqno = seqno;
  1337. }
  1338. void intel_ring_advance(struct intel_ring_buffer *ring)
  1339. {
  1340. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1341. ring->tail &= ring->size - 1;
  1342. if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
  1343. return;
  1344. ring->write_tail(ring, ring->tail);
  1345. }
  1346. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1347. u32 value)
  1348. {
  1349. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1350. /* Every tail move must follow the sequence below */
  1351. /* Disable notification that the ring is IDLE. The GT
  1352. * will then assume that it is busy and bring it out of rc6.
  1353. */
  1354. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1355. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1356. /* Clear the context id. Here be magic! */
  1357. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1358. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1359. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1360. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1361. 50))
  1362. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1363. /* Now that the ring is fully powered up, update the tail */
  1364. I915_WRITE_TAIL(ring, value);
  1365. POSTING_READ(RING_TAIL(ring->mmio_base));
  1366. /* Let the ring send IDLE messages to the GT again,
  1367. * and so let it sleep to conserve power when idle.
  1368. */
  1369. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1370. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1371. }
  1372. static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
  1373. u32 invalidate, u32 flush)
  1374. {
  1375. uint32_t cmd;
  1376. int ret;
  1377. ret = intel_ring_begin(ring, 4);
  1378. if (ret)
  1379. return ret;
  1380. cmd = MI_FLUSH_DW;
  1381. /*
  1382. * Bspec vol 1c.5 - video engine command streamer:
  1383. * "If ENABLED, all TLBs will be invalidated once the flush
  1384. * operation is complete. This bit is only valid when the
  1385. * Post-Sync Operation field is a value of 1h or 3h."
  1386. */
  1387. if (invalidate & I915_GEM_GPU_DOMAINS)
  1388. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
  1389. MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1390. intel_ring_emit(ring, cmd);
  1391. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1392. intel_ring_emit(ring, 0);
  1393. intel_ring_emit(ring, MI_NOOP);
  1394. intel_ring_advance(ring);
  1395. return 0;
  1396. }
  1397. static int
  1398. hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1399. u32 offset, u32 len,
  1400. unsigned flags)
  1401. {
  1402. int ret;
  1403. ret = intel_ring_begin(ring, 2);
  1404. if (ret)
  1405. return ret;
  1406. intel_ring_emit(ring,
  1407. MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
  1408. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
  1409. /* bit0-7 is the length on GEN6+ */
  1410. intel_ring_emit(ring, offset);
  1411. intel_ring_advance(ring);
  1412. return 0;
  1413. }
  1414. static int
  1415. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1416. u32 offset, u32 len,
  1417. unsigned flags)
  1418. {
  1419. int ret;
  1420. ret = intel_ring_begin(ring, 2);
  1421. if (ret)
  1422. return ret;
  1423. intel_ring_emit(ring,
  1424. MI_BATCH_BUFFER_START |
  1425. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1426. /* bit0-7 is the length on GEN6+ */
  1427. intel_ring_emit(ring, offset);
  1428. intel_ring_advance(ring);
  1429. return 0;
  1430. }
  1431. /* Blitter support (SandyBridge+) */
  1432. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1433. u32 invalidate, u32 flush)
  1434. {
  1435. struct drm_device *dev = ring->dev;
  1436. uint32_t cmd;
  1437. int ret;
  1438. ret = intel_ring_begin(ring, 4);
  1439. if (ret)
  1440. return ret;
  1441. cmd = MI_FLUSH_DW;
  1442. /*
  1443. * Bspec vol 1c.3 - blitter engine command streamer:
  1444. * "If ENABLED, all TLBs will be invalidated once the flush
  1445. * operation is complete. This bit is only valid when the
  1446. * Post-Sync Operation field is a value of 1h or 3h."
  1447. */
  1448. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1449. cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
  1450. MI_FLUSH_DW_OP_STOREDW;
  1451. intel_ring_emit(ring, cmd);
  1452. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1453. intel_ring_emit(ring, 0);
  1454. intel_ring_emit(ring, MI_NOOP);
  1455. intel_ring_advance(ring);
  1456. if (IS_GEN7(dev) && flush)
  1457. return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
  1458. return 0;
  1459. }
  1460. int intel_init_render_ring_buffer(struct drm_device *dev)
  1461. {
  1462. drm_i915_private_t *dev_priv = dev->dev_private;
  1463. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1464. ring->name = "render ring";
  1465. ring->id = RCS;
  1466. ring->mmio_base = RENDER_RING_BASE;
  1467. if (INTEL_INFO(dev)->gen >= 6) {
  1468. ring->add_request = gen6_add_request;
  1469. ring->flush = gen7_render_ring_flush;
  1470. if (INTEL_INFO(dev)->gen == 6)
  1471. ring->flush = gen6_render_ring_flush;
  1472. ring->irq_get = gen6_ring_get_irq;
  1473. ring->irq_put = gen6_ring_put_irq;
  1474. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  1475. ring->get_seqno = gen6_ring_get_seqno;
  1476. ring->set_seqno = ring_set_seqno;
  1477. ring->sync_to = gen6_ring_sync;
  1478. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
  1479. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
  1480. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
  1481. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
  1482. ring->signal_mbox[RCS] = GEN6_NOSYNC;
  1483. ring->signal_mbox[VCS] = GEN6_VRSYNC;
  1484. ring->signal_mbox[BCS] = GEN6_BRSYNC;
  1485. ring->signal_mbox[VECS] = GEN6_VERSYNC;
  1486. } else if (IS_GEN5(dev)) {
  1487. ring->add_request = pc_render_add_request;
  1488. ring->flush = gen4_render_ring_flush;
  1489. ring->get_seqno = pc_render_get_seqno;
  1490. ring->set_seqno = pc_render_set_seqno;
  1491. ring->irq_get = gen5_ring_get_irq;
  1492. ring->irq_put = gen5_ring_put_irq;
  1493. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
  1494. GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
  1495. } else {
  1496. ring->add_request = i9xx_add_request;
  1497. if (INTEL_INFO(dev)->gen < 4)
  1498. ring->flush = gen2_render_ring_flush;
  1499. else
  1500. ring->flush = gen4_render_ring_flush;
  1501. ring->get_seqno = ring_get_seqno;
  1502. ring->set_seqno = ring_set_seqno;
  1503. if (IS_GEN2(dev)) {
  1504. ring->irq_get = i8xx_ring_get_irq;
  1505. ring->irq_put = i8xx_ring_put_irq;
  1506. } else {
  1507. ring->irq_get = i9xx_ring_get_irq;
  1508. ring->irq_put = i9xx_ring_put_irq;
  1509. }
  1510. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1511. }
  1512. ring->write_tail = ring_write_tail;
  1513. if (IS_HASWELL(dev))
  1514. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  1515. else if (INTEL_INFO(dev)->gen >= 6)
  1516. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1517. else if (INTEL_INFO(dev)->gen >= 4)
  1518. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1519. else if (IS_I830(dev) || IS_845G(dev))
  1520. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1521. else
  1522. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1523. ring->init = init_render_ring;
  1524. ring->cleanup = render_ring_cleanup;
  1525. /* Workaround batchbuffer to combat CS tlb bug. */
  1526. if (HAS_BROKEN_CS_TLB(dev)) {
  1527. struct drm_i915_gem_object *obj;
  1528. int ret;
  1529. obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
  1530. if (obj == NULL) {
  1531. DRM_ERROR("Failed to allocate batch bo\n");
  1532. return -ENOMEM;
  1533. }
  1534. ret = i915_gem_object_pin(obj, 0, true, false);
  1535. if (ret != 0) {
  1536. drm_gem_object_unreference(&obj->base);
  1537. DRM_ERROR("Failed to ping batch bo\n");
  1538. return ret;
  1539. }
  1540. ring->private = obj;
  1541. }
  1542. return intel_init_ring_buffer(dev, ring);
  1543. }
  1544. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1545. {
  1546. drm_i915_private_t *dev_priv = dev->dev_private;
  1547. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1548. int ret;
  1549. ring->name = "render ring";
  1550. ring->id = RCS;
  1551. ring->mmio_base = RENDER_RING_BASE;
  1552. if (INTEL_INFO(dev)->gen >= 6) {
  1553. /* non-kms not supported on gen6+ */
  1554. return -ENODEV;
  1555. }
  1556. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1557. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1558. * the special gen5 functions. */
  1559. ring->add_request = i9xx_add_request;
  1560. if (INTEL_INFO(dev)->gen < 4)
  1561. ring->flush = gen2_render_ring_flush;
  1562. else
  1563. ring->flush = gen4_render_ring_flush;
  1564. ring->get_seqno = ring_get_seqno;
  1565. ring->set_seqno = ring_set_seqno;
  1566. if (IS_GEN2(dev)) {
  1567. ring->irq_get = i8xx_ring_get_irq;
  1568. ring->irq_put = i8xx_ring_put_irq;
  1569. } else {
  1570. ring->irq_get = i9xx_ring_get_irq;
  1571. ring->irq_put = i9xx_ring_put_irq;
  1572. }
  1573. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1574. ring->write_tail = ring_write_tail;
  1575. if (INTEL_INFO(dev)->gen >= 4)
  1576. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1577. else if (IS_I830(dev) || IS_845G(dev))
  1578. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1579. else
  1580. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1581. ring->init = init_render_ring;
  1582. ring->cleanup = render_ring_cleanup;
  1583. ring->dev = dev;
  1584. INIT_LIST_HEAD(&ring->active_list);
  1585. INIT_LIST_HEAD(&ring->request_list);
  1586. ring->size = size;
  1587. ring->effective_size = ring->size;
  1588. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  1589. ring->effective_size -= 128;
  1590. ring->virtual_start = ioremap_wc(start, size);
  1591. if (ring->virtual_start == NULL) {
  1592. DRM_ERROR("can not ioremap virtual address for"
  1593. " ring buffer\n");
  1594. return -ENOMEM;
  1595. }
  1596. if (!I915_NEED_GFX_HWS(dev)) {
  1597. ret = init_phys_hws_pga(ring);
  1598. if (ret)
  1599. return ret;
  1600. }
  1601. return 0;
  1602. }
  1603. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1604. {
  1605. drm_i915_private_t *dev_priv = dev->dev_private;
  1606. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1607. ring->name = "bsd ring";
  1608. ring->id = VCS;
  1609. ring->write_tail = ring_write_tail;
  1610. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1611. ring->mmio_base = GEN6_BSD_RING_BASE;
  1612. /* gen6 bsd needs a special wa for tail updates */
  1613. if (IS_GEN6(dev))
  1614. ring->write_tail = gen6_bsd_ring_write_tail;
  1615. ring->flush = gen6_bsd_ring_flush;
  1616. ring->add_request = gen6_add_request;
  1617. ring->get_seqno = gen6_ring_get_seqno;
  1618. ring->set_seqno = ring_set_seqno;
  1619. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1620. ring->irq_get = gen6_ring_get_irq;
  1621. ring->irq_put = gen6_ring_put_irq;
  1622. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1623. ring->sync_to = gen6_ring_sync;
  1624. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
  1625. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
  1626. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
  1627. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
  1628. ring->signal_mbox[RCS] = GEN6_RVSYNC;
  1629. ring->signal_mbox[VCS] = GEN6_NOSYNC;
  1630. ring->signal_mbox[BCS] = GEN6_BVSYNC;
  1631. ring->signal_mbox[VECS] = GEN6_VEVSYNC;
  1632. } else {
  1633. ring->mmio_base = BSD_RING_BASE;
  1634. ring->flush = bsd_ring_flush;
  1635. ring->add_request = i9xx_add_request;
  1636. ring->get_seqno = ring_get_seqno;
  1637. ring->set_seqno = ring_set_seqno;
  1638. if (IS_GEN5(dev)) {
  1639. ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  1640. ring->irq_get = gen5_ring_get_irq;
  1641. ring->irq_put = gen5_ring_put_irq;
  1642. } else {
  1643. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1644. ring->irq_get = i9xx_ring_get_irq;
  1645. ring->irq_put = i9xx_ring_put_irq;
  1646. }
  1647. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1648. }
  1649. ring->init = init_ring_common;
  1650. return intel_init_ring_buffer(dev, ring);
  1651. }
  1652. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1653. {
  1654. drm_i915_private_t *dev_priv = dev->dev_private;
  1655. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1656. ring->name = "blitter ring";
  1657. ring->id = BCS;
  1658. ring->mmio_base = BLT_RING_BASE;
  1659. ring->write_tail = ring_write_tail;
  1660. ring->flush = gen6_ring_flush;
  1661. ring->add_request = gen6_add_request;
  1662. ring->get_seqno = gen6_ring_get_seqno;
  1663. ring->set_seqno = ring_set_seqno;
  1664. ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  1665. ring->irq_get = gen6_ring_get_irq;
  1666. ring->irq_put = gen6_ring_put_irq;
  1667. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1668. ring->sync_to = gen6_ring_sync;
  1669. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
  1670. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
  1671. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
  1672. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
  1673. ring->signal_mbox[RCS] = GEN6_RBSYNC;
  1674. ring->signal_mbox[VCS] = GEN6_VBSYNC;
  1675. ring->signal_mbox[BCS] = GEN6_NOSYNC;
  1676. ring->signal_mbox[VECS] = GEN6_VEBSYNC;
  1677. ring->init = init_ring_common;
  1678. return intel_init_ring_buffer(dev, ring);
  1679. }
  1680. int intel_init_vebox_ring_buffer(struct drm_device *dev)
  1681. {
  1682. drm_i915_private_t *dev_priv = dev->dev_private;
  1683. struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
  1684. ring->name = "video enhancement ring";
  1685. ring->id = VECS;
  1686. ring->mmio_base = VEBOX_RING_BASE;
  1687. ring->write_tail = ring_write_tail;
  1688. ring->flush = gen6_ring_flush;
  1689. ring->add_request = gen6_add_request;
  1690. ring->get_seqno = gen6_ring_get_seqno;
  1691. ring->set_seqno = ring_set_seqno;
  1692. ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT |
  1693. PM_VEBOX_CS_ERROR_INTERRUPT;
  1694. ring->irq_get = hsw_vebox_get_irq;
  1695. ring->irq_put = hsw_vebox_put_irq;
  1696. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1697. ring->sync_to = gen6_ring_sync;
  1698. ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
  1699. ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
  1700. ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
  1701. ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
  1702. ring->signal_mbox[RCS] = GEN6_RVESYNC;
  1703. ring->signal_mbox[VCS] = GEN6_VVESYNC;
  1704. ring->signal_mbox[BCS] = GEN6_BVESYNC;
  1705. ring->signal_mbox[VECS] = GEN6_NOSYNC;
  1706. ring->init = init_ring_common;
  1707. return intel_init_ring_buffer(dev, ring);
  1708. }
  1709. int
  1710. intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
  1711. {
  1712. int ret;
  1713. if (!ring->gpu_caches_dirty)
  1714. return 0;
  1715. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1716. if (ret)
  1717. return ret;
  1718. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1719. ring->gpu_caches_dirty = false;
  1720. return 0;
  1721. }
  1722. int
  1723. intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
  1724. {
  1725. uint32_t flush_domains;
  1726. int ret;
  1727. flush_domains = 0;
  1728. if (ring->gpu_caches_dirty)
  1729. flush_domains = I915_GEM_GPU_DOMAINS;
  1730. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1731. if (ret)
  1732. return ret;
  1733. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1734. ring->gpu_caches_dirty = false;
  1735. return 0;
  1736. }