qlcnic_ctx.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. static int qlcnic_is_valid_nic_func(struct qlcnic_adapter *adapter, u8 pci_func)
  9. {
  10. int i;
  11. for (i = 0; i < adapter->ahw->act_pci_func; i++) {
  12. if (adapter->npars[i].pci_func == pci_func)
  13. return i;
  14. }
  15. return -1;
  16. }
  17. static u32
  18. qlcnic_poll_rsp(struct qlcnic_adapter *adapter)
  19. {
  20. u32 rsp;
  21. int timeout = 0;
  22. do {
  23. /* give atleast 1ms for firmware to respond */
  24. mdelay(1);
  25. if (++timeout > QLCNIC_OS_CRB_RETRY_COUNT)
  26. return QLCNIC_CDRP_RSP_TIMEOUT;
  27. rsp = QLCRD32(adapter, QLCNIC_CDRP_CRB_OFFSET);
  28. } while (!QLCNIC_CDRP_IS_RSP(rsp));
  29. return rsp;
  30. }
  31. void
  32. qlcnic_issue_cmd(struct qlcnic_adapter *adapter, struct qlcnic_cmd_args *cmd)
  33. {
  34. u32 rsp;
  35. u32 signature;
  36. struct pci_dev *pdev = adapter->pdev;
  37. struct qlcnic_hardware_context *ahw = adapter->ahw;
  38. signature = QLCNIC_CDRP_SIGNATURE_MAKE(ahw->pci_func,
  39. adapter->ahw->fw_hal_version);
  40. /* Acquire semaphore before accessing CRB */
  41. if (qlcnic_api_lock(adapter)) {
  42. cmd->rsp.cmd = QLCNIC_RCODE_TIMEOUT;
  43. return;
  44. }
  45. QLCWR32(adapter, QLCNIC_SIGN_CRB_OFFSET, signature);
  46. QLCWR32(adapter, QLCNIC_ARG1_CRB_OFFSET, cmd->req.arg1);
  47. QLCWR32(adapter, QLCNIC_ARG2_CRB_OFFSET, cmd->req.arg2);
  48. QLCWR32(adapter, QLCNIC_ARG3_CRB_OFFSET, cmd->req.arg3);
  49. QLCWR32(adapter, QLCNIC_CDRP_CRB_OFFSET,
  50. QLCNIC_CDRP_FORM_CMD(cmd->req.cmd));
  51. rsp = qlcnic_poll_rsp(adapter);
  52. if (rsp == QLCNIC_CDRP_RSP_TIMEOUT) {
  53. dev_err(&pdev->dev, "CDRP response timeout.\n");
  54. cmd->rsp.cmd = QLCNIC_RCODE_TIMEOUT;
  55. } else if (rsp == QLCNIC_CDRP_RSP_FAIL) {
  56. cmd->rsp.cmd = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  57. switch (cmd->rsp.cmd) {
  58. case QLCNIC_RCODE_INVALID_ARGS:
  59. dev_err(&pdev->dev, "CDRP invalid args: 0x%x.\n",
  60. cmd->rsp.cmd);
  61. break;
  62. case QLCNIC_RCODE_NOT_SUPPORTED:
  63. case QLCNIC_RCODE_NOT_IMPL:
  64. dev_err(&pdev->dev,
  65. "CDRP command not supported: 0x%x.\n",
  66. cmd->rsp.cmd);
  67. break;
  68. case QLCNIC_RCODE_NOT_PERMITTED:
  69. dev_err(&pdev->dev,
  70. "CDRP requested action not permitted: 0x%x.\n",
  71. cmd->rsp.cmd);
  72. break;
  73. case QLCNIC_RCODE_INVALID:
  74. dev_err(&pdev->dev,
  75. "CDRP invalid or unknown cmd received: 0x%x.\n",
  76. cmd->rsp.cmd);
  77. break;
  78. case QLCNIC_RCODE_TIMEOUT:
  79. dev_err(&pdev->dev, "CDRP command timeout: 0x%x.\n",
  80. cmd->rsp.cmd);
  81. break;
  82. default:
  83. dev_err(&pdev->dev, "CDRP command failed: 0x%x.\n",
  84. cmd->rsp.cmd);
  85. }
  86. } else if (rsp == QLCNIC_CDRP_RSP_OK) {
  87. cmd->rsp.cmd = QLCNIC_RCODE_SUCCESS;
  88. if (cmd->rsp.arg2)
  89. cmd->rsp.arg2 = QLCRD32(adapter,
  90. QLCNIC_ARG2_CRB_OFFSET);
  91. if (cmd->rsp.arg3)
  92. cmd->rsp.arg3 = QLCRD32(adapter,
  93. QLCNIC_ARG3_CRB_OFFSET);
  94. }
  95. if (cmd->rsp.arg1)
  96. cmd->rsp.arg1 = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  97. /* Release semaphore */
  98. qlcnic_api_unlock(adapter);
  99. }
  100. static uint32_t qlcnic_temp_checksum(uint32_t *temp_buffer, u32 temp_size)
  101. {
  102. uint64_t sum = 0;
  103. int count = temp_size / sizeof(uint32_t);
  104. while (count-- > 0)
  105. sum += *temp_buffer++;
  106. while (sum >> 32)
  107. sum = (sum & 0xFFFFFFFF) + (sum >> 32);
  108. return ~sum;
  109. }
  110. int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter)
  111. {
  112. int err, i;
  113. void *tmp_addr;
  114. u32 temp_size, version, csum, *template;
  115. __le32 *tmp_buf;
  116. struct qlcnic_cmd_args cmd;
  117. struct qlcnic_hardware_context *ahw;
  118. struct qlcnic_dump_template_hdr *tmpl_hdr;
  119. dma_addr_t tmp_addr_t = 0;
  120. ahw = adapter->ahw;
  121. memset(&cmd, 0, sizeof(cmd));
  122. cmd.req.cmd = QLCNIC_CDRP_CMD_TEMP_SIZE;
  123. memset(&cmd.rsp, 1, sizeof(struct _cdrp_cmd));
  124. qlcnic_issue_cmd(adapter, &cmd);
  125. if (cmd.rsp.cmd != QLCNIC_RCODE_SUCCESS) {
  126. dev_info(&adapter->pdev->dev,
  127. "Can't get template size %d\n", cmd.rsp.cmd);
  128. err = -EIO;
  129. return err;
  130. }
  131. temp_size = cmd.rsp.arg2;
  132. version = cmd.rsp.arg3;
  133. dev_info(&adapter->pdev->dev,
  134. "minidump template version = 0x%x", version);
  135. if (!temp_size)
  136. return -EIO;
  137. tmp_addr = dma_alloc_coherent(&adapter->pdev->dev, temp_size,
  138. &tmp_addr_t, GFP_KERNEL);
  139. if (!tmp_addr) {
  140. dev_err(&adapter->pdev->dev,
  141. "Can't get memory for FW dump template\n");
  142. return -ENOMEM;
  143. }
  144. memset(&cmd.rsp, 0, sizeof(struct _cdrp_cmd));
  145. cmd.req.cmd = QLCNIC_CDRP_CMD_GET_TEMP_HDR;
  146. cmd.req.arg1 = LSD(tmp_addr_t);
  147. cmd.req.arg2 = MSD(tmp_addr_t);
  148. cmd.req.arg3 = temp_size;
  149. qlcnic_issue_cmd(adapter, &cmd);
  150. err = cmd.rsp.cmd;
  151. if (err != QLCNIC_RCODE_SUCCESS) {
  152. dev_err(&adapter->pdev->dev,
  153. "Failed to get mini dump template header %d\n", err);
  154. err = -EIO;
  155. goto error;
  156. }
  157. ahw->fw_dump.tmpl_hdr = vzalloc(temp_size);
  158. if (!ahw->fw_dump.tmpl_hdr) {
  159. err = -EIO;
  160. goto error;
  161. }
  162. tmp_buf = tmp_addr;
  163. template = (u32 *) ahw->fw_dump.tmpl_hdr;
  164. for (i = 0; i < temp_size/sizeof(u32); i++)
  165. *template++ = __le32_to_cpu(*tmp_buf++);
  166. csum = qlcnic_temp_checksum((u32 *)ahw->fw_dump.tmpl_hdr, temp_size);
  167. if (csum) {
  168. dev_err(&adapter->pdev->dev,
  169. "Template header checksum validation failed\n");
  170. err = -EIO;
  171. goto error;
  172. }
  173. tmpl_hdr = ahw->fw_dump.tmpl_hdr;
  174. tmpl_hdr->drv_cap_mask = QLCNIC_DUMP_MASK_DEF;
  175. ahw->fw_dump.enable = 1;
  176. error:
  177. dma_free_coherent(&adapter->pdev->dev, temp_size, tmp_addr, tmp_addr_t);
  178. return err;
  179. }
  180. int
  181. qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu)
  182. {
  183. struct qlcnic_cmd_args cmd;
  184. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  185. memset(&cmd, 0, sizeof(cmd));
  186. cmd.req.cmd = QLCNIC_CDRP_CMD_SET_MTU;
  187. cmd.req.arg1 = recv_ctx->context_id;
  188. cmd.req.arg2 = mtu;
  189. cmd.req.arg3 = 0;
  190. if (recv_ctx->state == QLCNIC_HOST_CTX_STATE_ACTIVE) {
  191. qlcnic_issue_cmd(adapter, &cmd);
  192. if (cmd.rsp.cmd) {
  193. dev_err(&adapter->pdev->dev, "Failed to set mtu\n");
  194. return -EIO;
  195. }
  196. }
  197. return 0;
  198. }
  199. static int
  200. qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
  201. {
  202. void *addr;
  203. struct qlcnic_hostrq_rx_ctx *prq;
  204. struct qlcnic_cardrsp_rx_ctx *prsp;
  205. struct qlcnic_hostrq_rds_ring *prq_rds;
  206. struct qlcnic_hostrq_sds_ring *prq_sds;
  207. struct qlcnic_cardrsp_rds_ring *prsp_rds;
  208. struct qlcnic_cardrsp_sds_ring *prsp_sds;
  209. struct qlcnic_host_rds_ring *rds_ring;
  210. struct qlcnic_host_sds_ring *sds_ring;
  211. struct qlcnic_cmd_args cmd;
  212. dma_addr_t hostrq_phys_addr, cardrsp_phys_addr;
  213. u64 phys_addr;
  214. u8 i, nrds_rings, nsds_rings;
  215. size_t rq_size, rsp_size;
  216. u32 cap, reg, val, reg2;
  217. int err;
  218. u16 temp;
  219. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  220. nrds_rings = adapter->max_rds_rings;
  221. nsds_rings = adapter->max_sds_rings;
  222. rq_size =
  223. SIZEOF_HOSTRQ_RX(struct qlcnic_hostrq_rx_ctx, nrds_rings,
  224. nsds_rings);
  225. rsp_size =
  226. SIZEOF_CARDRSP_RX(struct qlcnic_cardrsp_rx_ctx, nrds_rings,
  227. nsds_rings);
  228. addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
  229. &hostrq_phys_addr, GFP_KERNEL);
  230. if (addr == NULL)
  231. return -ENOMEM;
  232. prq = addr;
  233. addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
  234. &cardrsp_phys_addr, GFP_KERNEL);
  235. if (addr == NULL) {
  236. err = -ENOMEM;
  237. goto out_free_rq;
  238. }
  239. prsp = addr;
  240. prq->host_rsp_dma_addr = cpu_to_le64(cardrsp_phys_addr);
  241. cap = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN
  242. | QLCNIC_CAP0_VALIDOFF);
  243. cap |= (QLCNIC_CAP0_JUMBO_CONTIGUOUS | QLCNIC_CAP0_LRO_CONTIGUOUS);
  244. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  245. cap |= QLCNIC_CAP0_LRO_MSS;
  246. temp = offsetof(struct qlcnic_hostrq_rx_ctx, msix_handler);
  247. prq->valid_field_offset = cpu_to_le16(temp);
  248. prq->txrx_sds_binding = nsds_rings - 1;
  249. prq->capabilities[0] = cpu_to_le32(cap);
  250. prq->host_int_crb_mode =
  251. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  252. prq->host_rds_crb_mode =
  253. cpu_to_le32(QLCNIC_HOST_RDS_CRB_MODE_UNIQUE);
  254. prq->num_rds_rings = cpu_to_le16(nrds_rings);
  255. prq->num_sds_rings = cpu_to_le16(nsds_rings);
  256. prq->rds_ring_offset = 0;
  257. val = le32_to_cpu(prq->rds_ring_offset) +
  258. (sizeof(struct qlcnic_hostrq_rds_ring) * nrds_rings);
  259. prq->sds_ring_offset = cpu_to_le32(val);
  260. prq_rds = (struct qlcnic_hostrq_rds_ring *)(prq->data +
  261. le32_to_cpu(prq->rds_ring_offset));
  262. for (i = 0; i < nrds_rings; i++) {
  263. rds_ring = &recv_ctx->rds_rings[i];
  264. rds_ring->producer = 0;
  265. prq_rds[i].host_phys_addr = cpu_to_le64(rds_ring->phys_addr);
  266. prq_rds[i].ring_size = cpu_to_le32(rds_ring->num_desc);
  267. prq_rds[i].ring_kind = cpu_to_le32(i);
  268. prq_rds[i].buff_size = cpu_to_le64(rds_ring->dma_size);
  269. }
  270. prq_sds = (struct qlcnic_hostrq_sds_ring *)(prq->data +
  271. le32_to_cpu(prq->sds_ring_offset));
  272. for (i = 0; i < nsds_rings; i++) {
  273. sds_ring = &recv_ctx->sds_rings[i];
  274. sds_ring->consumer = 0;
  275. memset(sds_ring->desc_head, 0, STATUS_DESC_RINGSIZE(sds_ring));
  276. prq_sds[i].host_phys_addr = cpu_to_le64(sds_ring->phys_addr);
  277. prq_sds[i].ring_size = cpu_to_le32(sds_ring->num_desc);
  278. prq_sds[i].msi_index = cpu_to_le16(i);
  279. }
  280. phys_addr = hostrq_phys_addr;
  281. memset(&cmd, 0, sizeof(cmd));
  282. cmd.req.arg1 = (u32) (phys_addr >> 32);
  283. cmd.req.arg2 = (u32) (phys_addr & 0xffffffff);
  284. cmd.req.arg3 = rq_size;
  285. cmd.req.cmd = QLCNIC_CDRP_CMD_CREATE_RX_CTX;
  286. qlcnic_issue_cmd(adapter, &cmd);
  287. err = cmd.rsp.cmd;
  288. if (err) {
  289. dev_err(&adapter->pdev->dev,
  290. "Failed to create rx ctx in firmware%d\n", err);
  291. goto out_free_rsp;
  292. }
  293. prsp_rds = ((struct qlcnic_cardrsp_rds_ring *)
  294. &prsp->data[le32_to_cpu(prsp->rds_ring_offset)]);
  295. for (i = 0; i < le16_to_cpu(prsp->num_rds_rings); i++) {
  296. rds_ring = &recv_ctx->rds_rings[i];
  297. reg = le32_to_cpu(prsp_rds[i].host_producer_crb);
  298. rds_ring->crb_rcv_producer = adapter->ahw->pci_base0 + reg;
  299. }
  300. prsp_sds = ((struct qlcnic_cardrsp_sds_ring *)
  301. &prsp->data[le32_to_cpu(prsp->sds_ring_offset)]);
  302. for (i = 0; i < le16_to_cpu(prsp->num_sds_rings); i++) {
  303. sds_ring = &recv_ctx->sds_rings[i];
  304. reg = le32_to_cpu(prsp_sds[i].host_consumer_crb);
  305. reg2 = le32_to_cpu(prsp_sds[i].interrupt_crb);
  306. sds_ring->crb_sts_consumer = adapter->ahw->pci_base0 + reg;
  307. sds_ring->crb_intr_mask = adapter->ahw->pci_base0 + reg2;
  308. }
  309. recv_ctx->state = le32_to_cpu(prsp->host_ctx_state);
  310. recv_ctx->context_id = le16_to_cpu(prsp->context_id);
  311. recv_ctx->virt_port = prsp->virt_port;
  312. out_free_rsp:
  313. dma_free_coherent(&adapter->pdev->dev, rsp_size, prsp,
  314. cardrsp_phys_addr);
  315. out_free_rq:
  316. dma_free_coherent(&adapter->pdev->dev, rq_size, prq, hostrq_phys_addr);
  317. return err;
  318. }
  319. static void
  320. qlcnic_fw_cmd_destroy_rx_ctx(struct qlcnic_adapter *adapter)
  321. {
  322. struct qlcnic_cmd_args cmd;
  323. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  324. memset(&cmd, 0, sizeof(cmd));
  325. cmd.req.arg1 = recv_ctx->context_id;
  326. cmd.req.arg2 = QLCNIC_DESTROY_CTX_RESET;
  327. cmd.req.arg3 = 0;
  328. cmd.req.cmd = QLCNIC_CDRP_CMD_DESTROY_RX_CTX;
  329. qlcnic_issue_cmd(adapter, &cmd);
  330. if (cmd.rsp.cmd)
  331. dev_err(&adapter->pdev->dev,
  332. "Failed to destroy rx ctx in firmware\n");
  333. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  334. }
  335. static int
  336. qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter)
  337. {
  338. struct qlcnic_hostrq_tx_ctx *prq;
  339. struct qlcnic_hostrq_cds_ring *prq_cds;
  340. struct qlcnic_cardrsp_tx_ctx *prsp;
  341. void *rq_addr, *rsp_addr;
  342. size_t rq_size, rsp_size;
  343. u32 temp;
  344. struct qlcnic_cmd_args cmd;
  345. int err;
  346. u64 phys_addr;
  347. dma_addr_t rq_phys_addr, rsp_phys_addr;
  348. struct qlcnic_host_tx_ring *tx_ring = adapter->tx_ring;
  349. /* reset host resources */
  350. tx_ring->producer = 0;
  351. tx_ring->sw_consumer = 0;
  352. *(tx_ring->hw_consumer) = 0;
  353. rq_size = SIZEOF_HOSTRQ_TX(struct qlcnic_hostrq_tx_ctx);
  354. rq_addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
  355. &rq_phys_addr, GFP_KERNEL);
  356. if (!rq_addr)
  357. return -ENOMEM;
  358. rsp_size = SIZEOF_CARDRSP_TX(struct qlcnic_cardrsp_tx_ctx);
  359. rsp_addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
  360. &rsp_phys_addr, GFP_KERNEL);
  361. if (!rsp_addr) {
  362. err = -ENOMEM;
  363. goto out_free_rq;
  364. }
  365. memset(rq_addr, 0, rq_size);
  366. prq = rq_addr;
  367. memset(rsp_addr, 0, rsp_size);
  368. prsp = rsp_addr;
  369. prq->host_rsp_dma_addr = cpu_to_le64(rsp_phys_addr);
  370. temp = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN |
  371. QLCNIC_CAP0_LSO);
  372. prq->capabilities[0] = cpu_to_le32(temp);
  373. prq->host_int_crb_mode =
  374. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  375. prq->interrupt_ctl = 0;
  376. prq->msi_index = 0;
  377. prq->cmd_cons_dma_addr = cpu_to_le64(tx_ring->hw_cons_phys_addr);
  378. prq_cds = &prq->cds_ring;
  379. prq_cds->host_phys_addr = cpu_to_le64(tx_ring->phys_addr);
  380. prq_cds->ring_size = cpu_to_le32(tx_ring->num_desc);
  381. phys_addr = rq_phys_addr;
  382. memset(&cmd, 0, sizeof(cmd));
  383. cmd.req.arg1 = (u32)(phys_addr >> 32);
  384. cmd.req.arg2 = ((u32)phys_addr & 0xffffffff);
  385. cmd.req.arg3 = rq_size;
  386. cmd.req.cmd = QLCNIC_CDRP_CMD_CREATE_TX_CTX;
  387. qlcnic_issue_cmd(adapter, &cmd);
  388. err = cmd.rsp.cmd;
  389. if (err == QLCNIC_RCODE_SUCCESS) {
  390. temp = le32_to_cpu(prsp->cds_ring.host_producer_crb);
  391. tx_ring->crb_cmd_producer = adapter->ahw->pci_base0 + temp;
  392. adapter->tx_ring->ctx_id = le16_to_cpu(prsp->context_id);
  393. } else {
  394. dev_err(&adapter->pdev->dev,
  395. "Failed to create tx ctx in firmware%d\n", err);
  396. err = -EIO;
  397. }
  398. dma_free_coherent(&adapter->pdev->dev, rsp_size, rsp_addr,
  399. rsp_phys_addr);
  400. out_free_rq:
  401. dma_free_coherent(&adapter->pdev->dev, rq_size, rq_addr, rq_phys_addr);
  402. return err;
  403. }
  404. static void
  405. qlcnic_fw_cmd_destroy_tx_ctx(struct qlcnic_adapter *adapter)
  406. {
  407. struct qlcnic_cmd_args cmd;
  408. memset(&cmd, 0, sizeof(cmd));
  409. cmd.req.arg1 = adapter->tx_ring->ctx_id;
  410. cmd.req.arg2 = QLCNIC_DESTROY_CTX_RESET;
  411. cmd.req.arg3 = 0;
  412. cmd.req.cmd = QLCNIC_CDRP_CMD_DESTROY_TX_CTX;
  413. qlcnic_issue_cmd(adapter, &cmd);
  414. if (cmd.rsp.cmd)
  415. dev_err(&adapter->pdev->dev,
  416. "Failed to destroy tx ctx in firmware\n");
  417. }
  418. int
  419. qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config)
  420. {
  421. struct qlcnic_cmd_args cmd;
  422. memset(&cmd, 0, sizeof(cmd));
  423. cmd.req.arg1 = config;
  424. cmd.req.cmd = QLCNIC_CDRP_CMD_CONFIG_PORT;
  425. qlcnic_issue_cmd(adapter, &cmd);
  426. return cmd.rsp.cmd;
  427. }
  428. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter)
  429. {
  430. void *addr;
  431. int err;
  432. int ring;
  433. struct qlcnic_recv_context *recv_ctx;
  434. struct qlcnic_host_rds_ring *rds_ring;
  435. struct qlcnic_host_sds_ring *sds_ring;
  436. struct qlcnic_host_tx_ring *tx_ring;
  437. struct pci_dev *pdev = adapter->pdev;
  438. recv_ctx = adapter->recv_ctx;
  439. tx_ring = adapter->tx_ring;
  440. tx_ring->hw_consumer = (__le32 *) dma_alloc_coherent(&pdev->dev,
  441. sizeof(u32), &tx_ring->hw_cons_phys_addr, GFP_KERNEL);
  442. if (tx_ring->hw_consumer == NULL) {
  443. dev_err(&pdev->dev, "failed to allocate tx consumer\n");
  444. return -ENOMEM;
  445. }
  446. /* cmd desc ring */
  447. addr = dma_alloc_coherent(&pdev->dev, TX_DESC_RINGSIZE(tx_ring),
  448. &tx_ring->phys_addr, GFP_KERNEL);
  449. if (addr == NULL) {
  450. dev_err(&pdev->dev, "failed to allocate tx desc ring\n");
  451. err = -ENOMEM;
  452. goto err_out_free;
  453. }
  454. tx_ring->desc_head = addr;
  455. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  456. rds_ring = &recv_ctx->rds_rings[ring];
  457. addr = dma_alloc_coherent(&adapter->pdev->dev,
  458. RCV_DESC_RINGSIZE(rds_ring),
  459. &rds_ring->phys_addr, GFP_KERNEL);
  460. if (addr == NULL) {
  461. dev_err(&pdev->dev,
  462. "failed to allocate rds ring [%d]\n", ring);
  463. err = -ENOMEM;
  464. goto err_out_free;
  465. }
  466. rds_ring->desc_head = addr;
  467. }
  468. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  469. sds_ring = &recv_ctx->sds_rings[ring];
  470. addr = dma_alloc_coherent(&adapter->pdev->dev,
  471. STATUS_DESC_RINGSIZE(sds_ring),
  472. &sds_ring->phys_addr, GFP_KERNEL);
  473. if (addr == NULL) {
  474. dev_err(&pdev->dev,
  475. "failed to allocate sds ring [%d]\n", ring);
  476. err = -ENOMEM;
  477. goto err_out_free;
  478. }
  479. sds_ring->desc_head = addr;
  480. }
  481. return 0;
  482. err_out_free:
  483. qlcnic_free_hw_resources(adapter);
  484. return err;
  485. }
  486. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter)
  487. {
  488. int err;
  489. if (adapter->flags & QLCNIC_NEED_FLR) {
  490. pci_reset_function(adapter->pdev);
  491. adapter->flags &= ~QLCNIC_NEED_FLR;
  492. }
  493. err = qlcnic_fw_cmd_create_rx_ctx(adapter);
  494. if (err)
  495. return err;
  496. err = qlcnic_fw_cmd_create_tx_ctx(adapter);
  497. if (err) {
  498. qlcnic_fw_cmd_destroy_rx_ctx(adapter);
  499. return err;
  500. }
  501. set_bit(__QLCNIC_FW_ATTACHED, &adapter->state);
  502. return 0;
  503. }
  504. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter)
  505. {
  506. if (test_and_clear_bit(__QLCNIC_FW_ATTACHED, &adapter->state)) {
  507. qlcnic_fw_cmd_destroy_rx_ctx(adapter);
  508. qlcnic_fw_cmd_destroy_tx_ctx(adapter);
  509. /* Allow dma queues to drain after context reset */
  510. mdelay(20);
  511. }
  512. }
  513. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter)
  514. {
  515. struct qlcnic_recv_context *recv_ctx;
  516. struct qlcnic_host_rds_ring *rds_ring;
  517. struct qlcnic_host_sds_ring *sds_ring;
  518. struct qlcnic_host_tx_ring *tx_ring;
  519. int ring;
  520. recv_ctx = adapter->recv_ctx;
  521. tx_ring = adapter->tx_ring;
  522. if (tx_ring->hw_consumer != NULL) {
  523. dma_free_coherent(&adapter->pdev->dev,
  524. sizeof(u32),
  525. tx_ring->hw_consumer,
  526. tx_ring->hw_cons_phys_addr);
  527. tx_ring->hw_consumer = NULL;
  528. }
  529. if (tx_ring->desc_head != NULL) {
  530. dma_free_coherent(&adapter->pdev->dev,
  531. TX_DESC_RINGSIZE(tx_ring),
  532. tx_ring->desc_head, tx_ring->phys_addr);
  533. tx_ring->desc_head = NULL;
  534. }
  535. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  536. rds_ring = &recv_ctx->rds_rings[ring];
  537. if (rds_ring->desc_head != NULL) {
  538. dma_free_coherent(&adapter->pdev->dev,
  539. RCV_DESC_RINGSIZE(rds_ring),
  540. rds_ring->desc_head,
  541. rds_ring->phys_addr);
  542. rds_ring->desc_head = NULL;
  543. }
  544. }
  545. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  546. sds_ring = &recv_ctx->sds_rings[ring];
  547. if (sds_ring->desc_head != NULL) {
  548. dma_free_coherent(&adapter->pdev->dev,
  549. STATUS_DESC_RINGSIZE(sds_ring),
  550. sds_ring->desc_head,
  551. sds_ring->phys_addr);
  552. sds_ring->desc_head = NULL;
  553. }
  554. }
  555. }
  556. /* Get MAC address of a NIC partition */
  557. int qlcnic_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  558. {
  559. int err;
  560. struct qlcnic_cmd_args cmd;
  561. memset(&cmd, 0, sizeof(cmd));
  562. cmd.req.arg1 = adapter->ahw->pci_func | BIT_8;
  563. cmd.req.cmd = QLCNIC_CDRP_CMD_MAC_ADDRESS;
  564. cmd.rsp.arg1 = cmd.rsp.arg2 = 1;
  565. qlcnic_issue_cmd(adapter, &cmd);
  566. err = cmd.rsp.cmd;
  567. if (err == QLCNIC_RCODE_SUCCESS)
  568. qlcnic_fetch_mac(cmd.rsp.arg1, cmd.rsp.arg2, 0, mac);
  569. else {
  570. dev_err(&adapter->pdev->dev,
  571. "Failed to get mac address%d\n", err);
  572. err = -EIO;
  573. }
  574. return err;
  575. }
  576. /* Get info of a NIC partition */
  577. int qlcnic_get_nic_info(struct qlcnic_adapter *adapter,
  578. struct qlcnic_info *npar_info, u8 func_id)
  579. {
  580. int err;
  581. dma_addr_t nic_dma_t;
  582. struct qlcnic_info_le *nic_info;
  583. void *nic_info_addr;
  584. struct qlcnic_cmd_args cmd;
  585. size_t nic_size = sizeof(struct qlcnic_info_le);
  586. nic_info_addr = dma_alloc_coherent(&adapter->pdev->dev, nic_size,
  587. &nic_dma_t, GFP_KERNEL);
  588. if (!nic_info_addr)
  589. return -ENOMEM;
  590. memset(nic_info_addr, 0, nic_size);
  591. nic_info = nic_info_addr;
  592. memset(&cmd, 0, sizeof(cmd));
  593. cmd.req.cmd = QLCNIC_CDRP_CMD_GET_NIC_INFO;
  594. cmd.req.arg1 = MSD(nic_dma_t);
  595. cmd.req.arg2 = LSD(nic_dma_t);
  596. cmd.req.arg3 = (func_id << 16 | nic_size);
  597. qlcnic_issue_cmd(adapter, &cmd);
  598. err = cmd.rsp.cmd;
  599. if (err == QLCNIC_RCODE_SUCCESS) {
  600. npar_info->pci_func = le16_to_cpu(nic_info->pci_func);
  601. npar_info->op_mode = le16_to_cpu(nic_info->op_mode);
  602. npar_info->phys_port = le16_to_cpu(nic_info->phys_port);
  603. npar_info->switch_mode = le16_to_cpu(nic_info->switch_mode);
  604. npar_info->max_tx_ques = le16_to_cpu(nic_info->max_tx_ques);
  605. npar_info->max_rx_ques = le16_to_cpu(nic_info->max_rx_ques);
  606. npar_info->min_tx_bw = le16_to_cpu(nic_info->min_tx_bw);
  607. npar_info->max_tx_bw = le16_to_cpu(nic_info->max_tx_bw);
  608. npar_info->capabilities = le32_to_cpu(nic_info->capabilities);
  609. npar_info->max_mtu = le16_to_cpu(nic_info->max_mtu);
  610. dev_info(&adapter->pdev->dev,
  611. "phy port: %d switch_mode: %d,\n"
  612. "\tmax_tx_q: %d max_rx_q: %d min_tx_bw: 0x%x,\n"
  613. "\tmax_tx_bw: 0x%x max_mtu:0x%x, capabilities: 0x%x\n",
  614. npar_info->phys_port, npar_info->switch_mode,
  615. npar_info->max_tx_ques, npar_info->max_rx_ques,
  616. npar_info->min_tx_bw, npar_info->max_tx_bw,
  617. npar_info->max_mtu, npar_info->capabilities);
  618. } else {
  619. dev_err(&adapter->pdev->dev,
  620. "Failed to get nic info%d\n", err);
  621. err = -EIO;
  622. }
  623. dma_free_coherent(&adapter->pdev->dev, nic_size, nic_info_addr,
  624. nic_dma_t);
  625. return err;
  626. }
  627. /* Configure a NIC partition */
  628. int qlcnic_set_nic_info(struct qlcnic_adapter *adapter, struct qlcnic_info *nic)
  629. {
  630. int err = -EIO;
  631. dma_addr_t nic_dma_t;
  632. void *nic_info_addr;
  633. struct qlcnic_cmd_args cmd;
  634. struct qlcnic_info_le *nic_info;
  635. size_t nic_size = sizeof(struct qlcnic_info_le);
  636. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  637. return err;
  638. nic_info_addr = dma_alloc_coherent(&adapter->pdev->dev, nic_size,
  639. &nic_dma_t, GFP_KERNEL);
  640. if (!nic_info_addr)
  641. return -ENOMEM;
  642. memset(nic_info_addr, 0, nic_size);
  643. nic_info = nic_info_addr;
  644. nic_info->pci_func = cpu_to_le16(nic->pci_func);
  645. nic_info->op_mode = cpu_to_le16(nic->op_mode);
  646. nic_info->phys_port = cpu_to_le16(nic->phys_port);
  647. nic_info->switch_mode = cpu_to_le16(nic->switch_mode);
  648. nic_info->capabilities = cpu_to_le32(nic->capabilities);
  649. nic_info->max_mac_filters = nic->max_mac_filters;
  650. nic_info->max_tx_ques = cpu_to_le16(nic->max_tx_ques);
  651. nic_info->max_rx_ques = cpu_to_le16(nic->max_rx_ques);
  652. nic_info->min_tx_bw = cpu_to_le16(nic->min_tx_bw);
  653. nic_info->max_tx_bw = cpu_to_le16(nic->max_tx_bw);
  654. memset(&cmd, 0, sizeof(cmd));
  655. cmd.req.cmd = QLCNIC_CDRP_CMD_SET_NIC_INFO;
  656. cmd.req.arg1 = MSD(nic_dma_t);
  657. cmd.req.arg2 = LSD(nic_dma_t);
  658. cmd.req.arg3 = ((nic->pci_func << 16) | nic_size);
  659. qlcnic_issue_cmd(adapter, &cmd);
  660. err = cmd.rsp.cmd;
  661. if (err != QLCNIC_RCODE_SUCCESS) {
  662. dev_err(&adapter->pdev->dev,
  663. "Failed to set nic info%d\n", err);
  664. err = -EIO;
  665. }
  666. dma_free_coherent(&adapter->pdev->dev, nic_size, nic_info_addr,
  667. nic_dma_t);
  668. return err;
  669. }
  670. /* Get PCI Info of a partition */
  671. int qlcnic_get_pci_info(struct qlcnic_adapter *adapter,
  672. struct qlcnic_pci_info *pci_info)
  673. {
  674. int err = 0, i;
  675. struct qlcnic_cmd_args cmd;
  676. dma_addr_t pci_info_dma_t;
  677. struct qlcnic_pci_info_le *npar;
  678. void *pci_info_addr;
  679. size_t npar_size = sizeof(struct qlcnic_pci_info_le);
  680. size_t pci_size = npar_size * QLCNIC_MAX_PCI_FUNC;
  681. pci_info_addr = dma_alloc_coherent(&adapter->pdev->dev, pci_size,
  682. &pci_info_dma_t, GFP_KERNEL);
  683. if (!pci_info_addr)
  684. return -ENOMEM;
  685. memset(pci_info_addr, 0, pci_size);
  686. npar = pci_info_addr;
  687. memset(&cmd, 0, sizeof(cmd));
  688. cmd.req.cmd = QLCNIC_CDRP_CMD_GET_PCI_INFO;
  689. cmd.req.arg1 = MSD(pci_info_dma_t);
  690. cmd.req.arg2 = LSD(pci_info_dma_t);
  691. cmd.req.arg3 = pci_size;
  692. qlcnic_issue_cmd(adapter, &cmd);
  693. err = cmd.rsp.cmd;
  694. adapter->ahw->act_pci_func = 0;
  695. if (err == QLCNIC_RCODE_SUCCESS) {
  696. for (i = 0; i < QLCNIC_MAX_PCI_FUNC; i++, npar++, pci_info++) {
  697. pci_info->id = le16_to_cpu(npar->id);
  698. pci_info->active = le16_to_cpu(npar->active);
  699. pci_info->type = le16_to_cpu(npar->type);
  700. if (pci_info->type == QLCNIC_TYPE_NIC)
  701. adapter->ahw->act_pci_func++;
  702. pci_info->default_port =
  703. le16_to_cpu(npar->default_port);
  704. pci_info->tx_min_bw =
  705. le16_to_cpu(npar->tx_min_bw);
  706. pci_info->tx_max_bw =
  707. le16_to_cpu(npar->tx_max_bw);
  708. memcpy(pci_info->mac, npar->mac, ETH_ALEN);
  709. }
  710. } else {
  711. dev_err(&adapter->pdev->dev,
  712. "Failed to get PCI Info%d\n", err);
  713. err = -EIO;
  714. }
  715. dma_free_coherent(&adapter->pdev->dev, pci_size, pci_info_addr,
  716. pci_info_dma_t);
  717. return err;
  718. }
  719. /* Configure eSwitch for port mirroring */
  720. int qlcnic_config_port_mirroring(struct qlcnic_adapter *adapter, u8 id,
  721. u8 enable_mirroring, u8 pci_func)
  722. {
  723. int err = -EIO;
  724. u32 arg1;
  725. struct qlcnic_cmd_args cmd;
  726. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC ||
  727. !(adapter->eswitch[id].flags & QLCNIC_SWITCH_ENABLE))
  728. return err;
  729. arg1 = id | (enable_mirroring ? BIT_4 : 0);
  730. arg1 |= pci_func << 8;
  731. memset(&cmd, 0, sizeof(cmd));
  732. cmd.req.cmd = QLCNIC_CDRP_CMD_SET_PORTMIRRORING;
  733. cmd.req.arg1 = arg1;
  734. qlcnic_issue_cmd(adapter, &cmd);
  735. err = cmd.rsp.cmd;
  736. if (err != QLCNIC_RCODE_SUCCESS) {
  737. dev_err(&adapter->pdev->dev,
  738. "Failed to configure port mirroring%d on eswitch:%d\n",
  739. pci_func, id);
  740. } else {
  741. dev_info(&adapter->pdev->dev,
  742. "Configured eSwitch %d for port mirroring:%d\n",
  743. id, pci_func);
  744. }
  745. return err;
  746. }
  747. int qlcnic_get_port_stats(struct qlcnic_adapter *adapter, const u8 func,
  748. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  749. size_t stats_size = sizeof(struct qlcnic_esw_stats_le);
  750. struct qlcnic_esw_stats_le *stats;
  751. dma_addr_t stats_dma_t;
  752. void *stats_addr;
  753. u32 arg1;
  754. struct qlcnic_cmd_args cmd;
  755. int err;
  756. if (esw_stats == NULL)
  757. return -ENOMEM;
  758. if ((adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) &&
  759. (func != adapter->ahw->pci_func)) {
  760. dev_err(&adapter->pdev->dev,
  761. "Not privilege to query stats for func=%d", func);
  762. return -EIO;
  763. }
  764. stats_addr = dma_alloc_coherent(&adapter->pdev->dev, stats_size,
  765. &stats_dma_t, GFP_KERNEL);
  766. if (!stats_addr) {
  767. dev_err(&adapter->pdev->dev, "Unable to allocate memory\n");
  768. return -ENOMEM;
  769. }
  770. memset(stats_addr, 0, stats_size);
  771. arg1 = func | QLCNIC_STATS_VERSION << 8 | QLCNIC_STATS_PORT << 12;
  772. arg1 |= rx_tx << 15 | stats_size << 16;
  773. memset(&cmd, 0, sizeof(cmd));
  774. cmd.req.cmd = QLCNIC_CDRP_CMD_GET_ESWITCH_STATS;
  775. cmd.req.arg1 = arg1;
  776. cmd.req.arg2 = MSD(stats_dma_t);
  777. cmd.req.arg3 = LSD(stats_dma_t);
  778. qlcnic_issue_cmd(adapter, &cmd);
  779. err = cmd.rsp.cmd;
  780. if (!err) {
  781. stats = stats_addr;
  782. esw_stats->context_id = le16_to_cpu(stats->context_id);
  783. esw_stats->version = le16_to_cpu(stats->version);
  784. esw_stats->size = le16_to_cpu(stats->size);
  785. esw_stats->multicast_frames =
  786. le64_to_cpu(stats->multicast_frames);
  787. esw_stats->broadcast_frames =
  788. le64_to_cpu(stats->broadcast_frames);
  789. esw_stats->unicast_frames = le64_to_cpu(stats->unicast_frames);
  790. esw_stats->dropped_frames = le64_to_cpu(stats->dropped_frames);
  791. esw_stats->local_frames = le64_to_cpu(stats->local_frames);
  792. esw_stats->errors = le64_to_cpu(stats->errors);
  793. esw_stats->numbytes = le64_to_cpu(stats->numbytes);
  794. }
  795. dma_free_coherent(&adapter->pdev->dev, stats_size, stats_addr,
  796. stats_dma_t);
  797. return err;
  798. }
  799. /* This routine will retrieve the MAC statistics from firmware */
  800. int qlcnic_get_mac_stats(struct qlcnic_adapter *adapter,
  801. struct qlcnic_mac_statistics *mac_stats)
  802. {
  803. struct qlcnic_mac_statistics_le *stats;
  804. struct qlcnic_cmd_args cmd;
  805. size_t stats_size = sizeof(struct qlcnic_mac_statistics_le);
  806. dma_addr_t stats_dma_t;
  807. void *stats_addr;
  808. int err;
  809. stats_addr = dma_alloc_coherent(&adapter->pdev->dev, stats_size,
  810. &stats_dma_t, GFP_KERNEL);
  811. if (!stats_addr) {
  812. dev_err(&adapter->pdev->dev,
  813. "%s: Unable to allocate memory.\n", __func__);
  814. return -ENOMEM;
  815. }
  816. memset(stats_addr, 0, stats_size);
  817. memset(&cmd, 0, sizeof(cmd));
  818. cmd.req.cmd = QLCNIC_CDRP_CMD_GET_MAC_STATS;
  819. cmd.req.arg1 = stats_size << 16;
  820. cmd.req.arg2 = MSD(stats_dma_t);
  821. cmd.req.arg3 = LSD(stats_dma_t);
  822. qlcnic_issue_cmd(adapter, &cmd);
  823. err = cmd.rsp.cmd;
  824. if (!err) {
  825. stats = stats_addr;
  826. mac_stats->mac_tx_frames = le64_to_cpu(stats->mac_tx_frames);
  827. mac_stats->mac_tx_bytes = le64_to_cpu(stats->mac_tx_bytes);
  828. mac_stats->mac_tx_mcast_pkts =
  829. le64_to_cpu(stats->mac_tx_mcast_pkts);
  830. mac_stats->mac_tx_bcast_pkts =
  831. le64_to_cpu(stats->mac_tx_bcast_pkts);
  832. mac_stats->mac_rx_frames = le64_to_cpu(stats->mac_rx_frames);
  833. mac_stats->mac_rx_bytes = le64_to_cpu(stats->mac_rx_bytes);
  834. mac_stats->mac_rx_mcast_pkts =
  835. le64_to_cpu(stats->mac_rx_mcast_pkts);
  836. mac_stats->mac_rx_length_error =
  837. le64_to_cpu(stats->mac_rx_length_error);
  838. mac_stats->mac_rx_length_small =
  839. le64_to_cpu(stats->mac_rx_length_small);
  840. mac_stats->mac_rx_length_large =
  841. le64_to_cpu(stats->mac_rx_length_large);
  842. mac_stats->mac_rx_jabber = le64_to_cpu(stats->mac_rx_jabber);
  843. mac_stats->mac_rx_dropped = le64_to_cpu(stats->mac_rx_dropped);
  844. mac_stats->mac_rx_crc_error = le64_to_cpu(stats->mac_rx_crc_error);
  845. }
  846. dma_free_coherent(&adapter->pdev->dev, stats_size, stats_addr,
  847. stats_dma_t);
  848. return err;
  849. }
  850. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *adapter, const u8 eswitch,
  851. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  852. struct __qlcnic_esw_statistics port_stats;
  853. u8 i;
  854. int ret = -EIO;
  855. if (esw_stats == NULL)
  856. return -ENOMEM;
  857. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  858. return -EIO;
  859. if (adapter->npars == NULL)
  860. return -EIO;
  861. memset(esw_stats, 0, sizeof(u64));
  862. esw_stats->unicast_frames = QLCNIC_STATS_NOT_AVAIL;
  863. esw_stats->multicast_frames = QLCNIC_STATS_NOT_AVAIL;
  864. esw_stats->broadcast_frames = QLCNIC_STATS_NOT_AVAIL;
  865. esw_stats->dropped_frames = QLCNIC_STATS_NOT_AVAIL;
  866. esw_stats->errors = QLCNIC_STATS_NOT_AVAIL;
  867. esw_stats->local_frames = QLCNIC_STATS_NOT_AVAIL;
  868. esw_stats->numbytes = QLCNIC_STATS_NOT_AVAIL;
  869. esw_stats->context_id = eswitch;
  870. for (i = 0; i < adapter->ahw->act_pci_func; i++) {
  871. if (adapter->npars[i].phy_port != eswitch)
  872. continue;
  873. memset(&port_stats, 0, sizeof(struct __qlcnic_esw_statistics));
  874. if (qlcnic_get_port_stats(adapter, adapter->npars[i].pci_func,
  875. rx_tx, &port_stats))
  876. continue;
  877. esw_stats->size = port_stats.size;
  878. esw_stats->version = port_stats.version;
  879. QLCNIC_ADD_ESW_STATS(esw_stats->unicast_frames,
  880. port_stats.unicast_frames);
  881. QLCNIC_ADD_ESW_STATS(esw_stats->multicast_frames,
  882. port_stats.multicast_frames);
  883. QLCNIC_ADD_ESW_STATS(esw_stats->broadcast_frames,
  884. port_stats.broadcast_frames);
  885. QLCNIC_ADD_ESW_STATS(esw_stats->dropped_frames,
  886. port_stats.dropped_frames);
  887. QLCNIC_ADD_ESW_STATS(esw_stats->errors,
  888. port_stats.errors);
  889. QLCNIC_ADD_ESW_STATS(esw_stats->local_frames,
  890. port_stats.local_frames);
  891. QLCNIC_ADD_ESW_STATS(esw_stats->numbytes,
  892. port_stats.numbytes);
  893. ret = 0;
  894. }
  895. return ret;
  896. }
  897. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, const u8 func_esw,
  898. const u8 port, const u8 rx_tx)
  899. {
  900. u32 arg1;
  901. struct qlcnic_cmd_args cmd;
  902. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  903. return -EIO;
  904. if (func_esw == QLCNIC_STATS_PORT) {
  905. if (port >= QLCNIC_MAX_PCI_FUNC)
  906. goto err_ret;
  907. } else if (func_esw == QLCNIC_STATS_ESWITCH) {
  908. if (port >= QLCNIC_NIU_MAX_XG_PORTS)
  909. goto err_ret;
  910. } else {
  911. goto err_ret;
  912. }
  913. if (rx_tx > QLCNIC_QUERY_TX_COUNTER)
  914. goto err_ret;
  915. arg1 = port | QLCNIC_STATS_VERSION << 8 | func_esw << 12;
  916. arg1 |= BIT_14 | rx_tx << 15;
  917. memset(&cmd, 0, sizeof(cmd));
  918. cmd.req.cmd = QLCNIC_CDRP_CMD_GET_ESWITCH_STATS;
  919. cmd.req.arg1 = arg1;
  920. qlcnic_issue_cmd(adapter, &cmd);
  921. return cmd.rsp.cmd;
  922. err_ret:
  923. dev_err(&adapter->pdev->dev, "Invalid argument func_esw=%d port=%d"
  924. "rx_ctx=%d\n", func_esw, port, rx_tx);
  925. return -EIO;
  926. }
  927. static int
  928. __qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  929. u32 *arg1, u32 *arg2)
  930. {
  931. int err = -EIO;
  932. struct qlcnic_cmd_args cmd;
  933. u8 pci_func;
  934. pci_func = (*arg1 >> 8);
  935. cmd.req.cmd = QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG;
  936. cmd.req.arg1 = *arg1;
  937. cmd.rsp.arg1 = cmd.rsp.arg2 = 1;
  938. qlcnic_issue_cmd(adapter, &cmd);
  939. *arg1 = cmd.rsp.arg1;
  940. *arg2 = cmd.rsp.arg2;
  941. err = cmd.rsp.cmd;
  942. if (err == QLCNIC_RCODE_SUCCESS) {
  943. dev_info(&adapter->pdev->dev,
  944. "eSwitch port config for pci func %d\n", pci_func);
  945. } else {
  946. dev_err(&adapter->pdev->dev,
  947. "Failed to get eswitch port config for pci func %d\n",
  948. pci_func);
  949. }
  950. return err;
  951. }
  952. /* Configure eSwitch port
  953. op_mode = 0 for setting default port behavior
  954. op_mode = 1 for setting vlan id
  955. op_mode = 2 for deleting vlan id
  956. op_type = 0 for vlan_id
  957. op_type = 1 for port vlan_id
  958. */
  959. int qlcnic_config_switch_port(struct qlcnic_adapter *adapter,
  960. struct qlcnic_esw_func_cfg *esw_cfg)
  961. {
  962. int err = -EIO, index;
  963. u32 arg1, arg2 = 0;
  964. struct qlcnic_cmd_args cmd;
  965. u8 pci_func;
  966. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  967. return err;
  968. pci_func = esw_cfg->pci_func;
  969. index = qlcnic_is_valid_nic_func(adapter, pci_func);
  970. if (index < 0)
  971. return err;
  972. arg1 = (adapter->npars[index].phy_port & BIT_0);
  973. arg1 |= (pci_func << 8);
  974. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  975. return err;
  976. arg1 &= ~(0x0ff << 8);
  977. arg1 |= (pci_func << 8);
  978. arg1 &= ~(BIT_2 | BIT_3);
  979. switch (esw_cfg->op_mode) {
  980. case QLCNIC_PORT_DEFAULTS:
  981. arg1 |= (BIT_4 | BIT_6 | BIT_7);
  982. arg2 |= (BIT_0 | BIT_1);
  983. if (adapter->ahw->capabilities & QLCNIC_FW_CAPABILITY_TSO)
  984. arg2 |= (BIT_2 | BIT_3);
  985. if (!(esw_cfg->discard_tagged))
  986. arg1 &= ~BIT_4;
  987. if (!(esw_cfg->promisc_mode))
  988. arg1 &= ~BIT_6;
  989. if (!(esw_cfg->mac_override))
  990. arg1 &= ~BIT_7;
  991. if (!(esw_cfg->mac_anti_spoof))
  992. arg2 &= ~BIT_0;
  993. if (!(esw_cfg->offload_flags & BIT_0))
  994. arg2 &= ~(BIT_1 | BIT_2 | BIT_3);
  995. if (!(esw_cfg->offload_flags & BIT_1))
  996. arg2 &= ~BIT_2;
  997. if (!(esw_cfg->offload_flags & BIT_2))
  998. arg2 &= ~BIT_3;
  999. break;
  1000. case QLCNIC_ADD_VLAN:
  1001. arg1 |= (BIT_2 | BIT_5);
  1002. arg1 |= (esw_cfg->vlan_id << 16);
  1003. break;
  1004. case QLCNIC_DEL_VLAN:
  1005. arg1 |= (BIT_3 | BIT_5);
  1006. arg1 &= ~(0x0ffff << 16);
  1007. break;
  1008. default:
  1009. return err;
  1010. }
  1011. memset(&cmd, 0, sizeof(cmd));
  1012. cmd.req.cmd = QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH;
  1013. cmd.req.arg1 = arg1;
  1014. cmd.req.arg2 = arg2;
  1015. qlcnic_issue_cmd(adapter, &cmd);
  1016. err = cmd.rsp.cmd;
  1017. if (err != QLCNIC_RCODE_SUCCESS) {
  1018. dev_err(&adapter->pdev->dev,
  1019. "Failed to configure eswitch pci func %d\n", pci_func);
  1020. } else {
  1021. dev_info(&adapter->pdev->dev,
  1022. "Configured eSwitch for pci func %d\n", pci_func);
  1023. }
  1024. return err;
  1025. }
  1026. int
  1027. qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  1028. struct qlcnic_esw_func_cfg *esw_cfg)
  1029. {
  1030. u32 arg1, arg2;
  1031. int index;
  1032. u8 phy_port;
  1033. if (adapter->ahw->op_mode == QLCNIC_MGMT_FUNC) {
  1034. index = qlcnic_is_valid_nic_func(adapter, esw_cfg->pci_func);
  1035. if (index < 0)
  1036. return -EIO;
  1037. phy_port = adapter->npars[index].phy_port;
  1038. } else {
  1039. phy_port = adapter->ahw->physical_port;
  1040. }
  1041. arg1 = phy_port;
  1042. arg1 |= (esw_cfg->pci_func << 8);
  1043. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  1044. return -EIO;
  1045. esw_cfg->discard_tagged = !!(arg1 & BIT_4);
  1046. esw_cfg->host_vlan_tag = !!(arg1 & BIT_5);
  1047. esw_cfg->promisc_mode = !!(arg1 & BIT_6);
  1048. esw_cfg->mac_override = !!(arg1 & BIT_7);
  1049. esw_cfg->vlan_id = LSW(arg1 >> 16);
  1050. esw_cfg->mac_anti_spoof = (arg2 & 0x1);
  1051. esw_cfg->offload_flags = ((arg2 >> 1) & 0x7);
  1052. return 0;
  1053. }