s5p_mfc_ctrl.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415
  1. /*
  2. * linux/drivers/media/platform/s5p-mfc/s5p_mfc_ctrl.c
  3. *
  4. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com/
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. */
  12. #include <linux/delay.h>
  13. #include <linux/err.h>
  14. #include <linux/firmware.h>
  15. #include <linux/jiffies.h>
  16. #include <linux/sched.h>
  17. #include "s5p_mfc_cmd.h"
  18. #include "s5p_mfc_common.h"
  19. #include "s5p_mfc_debug.h"
  20. #include "s5p_mfc_intr.h"
  21. #include "s5p_mfc_opr.h"
  22. #include "s5p_mfc_pm.h"
  23. static void *s5p_mfc_bitproc_buf;
  24. static size_t s5p_mfc_bitproc_phys;
  25. static unsigned char *s5p_mfc_bitproc_virt;
  26. /* Allocate and load firmware */
  27. int s5p_mfc_alloc_and_load_firmware(struct s5p_mfc_dev *dev)
  28. {
  29. struct firmware *fw_blob;
  30. size_t bank2_base_phys;
  31. void *b_base;
  32. int err;
  33. /* Firmare has to be present as a separate file or compiled
  34. * into kernel. */
  35. mfc_debug_enter();
  36. err = request_firmware((const struct firmware **)&fw_blob,
  37. dev->variant->fw_name, dev->v4l2_dev.dev);
  38. if (err != 0) {
  39. mfc_err("Firmware is not present in the /lib/firmware directory nor compiled in kernel\n");
  40. return -EINVAL;
  41. }
  42. dev->fw_size = dev->variant->buf_size->fw;
  43. if (fw_blob->size > dev->fw_size) {
  44. mfc_err("MFC firmware is too big to be loaded\n");
  45. release_firmware(fw_blob);
  46. return -ENOMEM;
  47. }
  48. if (s5p_mfc_bitproc_buf) {
  49. mfc_err("Attempting to allocate firmware when it seems that it is already loaded\n");
  50. release_firmware(fw_blob);
  51. return -ENOMEM;
  52. }
  53. s5p_mfc_bitproc_buf = vb2_dma_contig_memops.alloc(
  54. dev->alloc_ctx[MFC_BANK1_ALLOC_CTX], dev->fw_size);
  55. if (IS_ERR(s5p_mfc_bitproc_buf)) {
  56. s5p_mfc_bitproc_buf = NULL;
  57. mfc_err("Allocating bitprocessor buffer failed\n");
  58. release_firmware(fw_blob);
  59. return -ENOMEM;
  60. }
  61. s5p_mfc_bitproc_phys = s5p_mfc_mem_cookie(
  62. dev->alloc_ctx[MFC_BANK1_ALLOC_CTX], s5p_mfc_bitproc_buf);
  63. if (s5p_mfc_bitproc_phys & ((1 << MFC_BASE_ALIGN_ORDER) - 1)) {
  64. mfc_err("The base memory for bank 1 is not aligned to 128KB\n");
  65. vb2_dma_contig_memops.put(s5p_mfc_bitproc_buf);
  66. s5p_mfc_bitproc_phys = 0;
  67. s5p_mfc_bitproc_buf = NULL;
  68. release_firmware(fw_blob);
  69. return -EIO;
  70. }
  71. s5p_mfc_bitproc_virt = vb2_dma_contig_memops.vaddr(s5p_mfc_bitproc_buf);
  72. if (!s5p_mfc_bitproc_virt) {
  73. mfc_err("Bitprocessor memory remap failed\n");
  74. vb2_dma_contig_memops.put(s5p_mfc_bitproc_buf);
  75. s5p_mfc_bitproc_phys = 0;
  76. s5p_mfc_bitproc_buf = NULL;
  77. release_firmware(fw_blob);
  78. return -EIO;
  79. }
  80. dev->bank1 = s5p_mfc_bitproc_phys;
  81. if (HAS_PORTNUM(dev) && IS_TWOPORT(dev)) {
  82. b_base = vb2_dma_contig_memops.alloc(
  83. dev->alloc_ctx[MFC_BANK2_ALLOC_CTX],
  84. 1 << MFC_BASE_ALIGN_ORDER);
  85. if (IS_ERR(b_base)) {
  86. vb2_dma_contig_memops.put(s5p_mfc_bitproc_buf);
  87. s5p_mfc_bitproc_phys = 0;
  88. s5p_mfc_bitproc_buf = NULL;
  89. mfc_err("Allocating bank2 base failed\n");
  90. release_firmware(fw_blob);
  91. return -ENOMEM;
  92. }
  93. bank2_base_phys = s5p_mfc_mem_cookie(
  94. dev->alloc_ctx[MFC_BANK2_ALLOC_CTX], b_base);
  95. vb2_dma_contig_memops.put(b_base);
  96. if (bank2_base_phys & ((1 << MFC_BASE_ALIGN_ORDER) - 1)) {
  97. mfc_err("The base memory for bank 2 is not aligned to 128KB\n");
  98. vb2_dma_contig_memops.put(s5p_mfc_bitproc_buf);
  99. s5p_mfc_bitproc_phys = 0;
  100. s5p_mfc_bitproc_buf = NULL;
  101. release_firmware(fw_blob);
  102. return -EIO;
  103. }
  104. /* Valid buffers passed to MFC encoder with LAST_FRAME command
  105. * should not have address of bank2 - MFC will treat it as a null frame.
  106. * To avoid such situation we set bank2 address below the pool address.
  107. */
  108. dev->bank2 = bank2_base_phys - (1 << MFC_BASE_ALIGN_ORDER);
  109. } else {
  110. dev->bank2 = dev->bank1;
  111. }
  112. memcpy(s5p_mfc_bitproc_virt, fw_blob->data, fw_blob->size);
  113. wmb();
  114. release_firmware(fw_blob);
  115. mfc_debug_leave();
  116. return 0;
  117. }
  118. /* Reload firmware to MFC */
  119. int s5p_mfc_reload_firmware(struct s5p_mfc_dev *dev)
  120. {
  121. struct firmware *fw_blob;
  122. int err;
  123. /* Firmare has to be present as a separate file or compiled
  124. * into kernel. */
  125. mfc_debug_enter();
  126. err = request_firmware((const struct firmware **)&fw_blob,
  127. dev->variant->fw_name, dev->v4l2_dev.dev);
  128. if (err != 0) {
  129. mfc_err("Firmware is not present in the /lib/firmware directory nor compiled in kernel\n");
  130. return -EINVAL;
  131. }
  132. if (fw_blob->size > dev->fw_size) {
  133. mfc_err("MFC firmware is too big to be loaded\n");
  134. release_firmware(fw_blob);
  135. return -ENOMEM;
  136. }
  137. if (s5p_mfc_bitproc_buf == NULL || s5p_mfc_bitproc_phys == 0) {
  138. mfc_err("MFC firmware is not allocated or was not mapped correctly\n");
  139. release_firmware(fw_blob);
  140. return -EINVAL;
  141. }
  142. memcpy(s5p_mfc_bitproc_virt, fw_blob->data, fw_blob->size);
  143. wmb();
  144. release_firmware(fw_blob);
  145. mfc_debug_leave();
  146. return 0;
  147. }
  148. /* Release firmware memory */
  149. int s5p_mfc_release_firmware(struct s5p_mfc_dev *dev)
  150. {
  151. /* Before calling this function one has to make sure
  152. * that MFC is no longer processing */
  153. if (!s5p_mfc_bitproc_buf)
  154. return -EINVAL;
  155. vb2_dma_contig_memops.put(s5p_mfc_bitproc_buf);
  156. s5p_mfc_bitproc_virt = NULL;
  157. s5p_mfc_bitproc_phys = 0;
  158. s5p_mfc_bitproc_buf = NULL;
  159. return 0;
  160. }
  161. /* Reset the device */
  162. int s5p_mfc_reset(struct s5p_mfc_dev *dev)
  163. {
  164. unsigned int mc_status;
  165. unsigned long timeout;
  166. int i;
  167. mfc_debug_enter();
  168. if (IS_MFCV6(dev)) {
  169. /* Reset IP */
  170. /* except RISC, reset */
  171. mfc_write(dev, 0xFEE, S5P_FIMV_MFC_RESET_V6);
  172. /* reset release */
  173. mfc_write(dev, 0x0, S5P_FIMV_MFC_RESET_V6);
  174. /* Zero Initialization of MFC registers */
  175. mfc_write(dev, 0, S5P_FIMV_RISC2HOST_CMD_V6);
  176. mfc_write(dev, 0, S5P_FIMV_HOST2RISC_CMD_V6);
  177. mfc_write(dev, 0, S5P_FIMV_FW_VERSION_V6);
  178. for (i = 0; i < S5P_FIMV_REG_CLEAR_COUNT_V6; i++)
  179. mfc_write(dev, 0, S5P_FIMV_REG_CLEAR_BEGIN_V6 + (i*4));
  180. /* Reset */
  181. mfc_write(dev, 0, S5P_FIMV_RISC_ON_V6);
  182. mfc_write(dev, 0x1FFF, S5P_FIMV_MFC_RESET_V6);
  183. mfc_write(dev, 0, S5P_FIMV_MFC_RESET_V6);
  184. } else {
  185. /* Stop procedure */
  186. /* reset RISC */
  187. mfc_write(dev, 0x3f6, S5P_FIMV_SW_RESET);
  188. /* All reset except for MC */
  189. mfc_write(dev, 0x3e2, S5P_FIMV_SW_RESET);
  190. mdelay(10);
  191. timeout = jiffies + msecs_to_jiffies(MFC_BW_TIMEOUT);
  192. /* Check MC status */
  193. do {
  194. if (time_after(jiffies, timeout)) {
  195. mfc_err("Timeout while resetting MFC\n");
  196. return -EIO;
  197. }
  198. mc_status = mfc_read(dev, S5P_FIMV_MC_STATUS);
  199. } while (mc_status & 0x3);
  200. mfc_write(dev, 0x0, S5P_FIMV_SW_RESET);
  201. mfc_write(dev, 0x3fe, S5P_FIMV_SW_RESET);
  202. }
  203. mfc_debug_leave();
  204. return 0;
  205. }
  206. static inline void s5p_mfc_init_memctrl(struct s5p_mfc_dev *dev)
  207. {
  208. if (IS_MFCV6(dev)) {
  209. mfc_write(dev, dev->bank1, S5P_FIMV_RISC_BASE_ADDRESS_V6);
  210. mfc_debug(2, "Base Address : %08x\n", dev->bank1);
  211. } else {
  212. mfc_write(dev, dev->bank1, S5P_FIMV_MC_DRAMBASE_ADR_A);
  213. mfc_write(dev, dev->bank2, S5P_FIMV_MC_DRAMBASE_ADR_B);
  214. mfc_debug(2, "Bank1: %08x, Bank2: %08x\n",
  215. dev->bank1, dev->bank2);
  216. }
  217. }
  218. static inline void s5p_mfc_clear_cmds(struct s5p_mfc_dev *dev)
  219. {
  220. if (IS_MFCV6(dev)) {
  221. /* Zero initialization should be done before RESET.
  222. * Nothing to do here. */
  223. } else {
  224. mfc_write(dev, 0xffffffff, S5P_FIMV_SI_CH0_INST_ID);
  225. mfc_write(dev, 0xffffffff, S5P_FIMV_SI_CH1_INST_ID);
  226. mfc_write(dev, 0, S5P_FIMV_RISC2HOST_CMD);
  227. mfc_write(dev, 0, S5P_FIMV_HOST2RISC_CMD);
  228. }
  229. }
  230. /* Initialize hardware */
  231. int s5p_mfc_init_hw(struct s5p_mfc_dev *dev)
  232. {
  233. unsigned int ver;
  234. int ret;
  235. mfc_debug_enter();
  236. if (!s5p_mfc_bitproc_buf)
  237. return -EINVAL;
  238. /* 0. MFC reset */
  239. mfc_debug(2, "MFC reset..\n");
  240. s5p_mfc_clock_on();
  241. ret = s5p_mfc_reset(dev);
  242. if (ret) {
  243. mfc_err("Failed to reset MFC - timeout\n");
  244. return ret;
  245. }
  246. mfc_debug(2, "Done MFC reset..\n");
  247. /* 1. Set DRAM base Addr */
  248. s5p_mfc_init_memctrl(dev);
  249. /* 2. Initialize registers of channel I/F */
  250. s5p_mfc_clear_cmds(dev);
  251. /* 3. Release reset signal to the RISC */
  252. s5p_mfc_clean_dev_int_flags(dev);
  253. if (IS_MFCV6(dev))
  254. mfc_write(dev, 0x1, S5P_FIMV_RISC_ON_V6);
  255. else
  256. mfc_write(dev, 0x3ff, S5P_FIMV_SW_RESET);
  257. mfc_debug(2, "Will now wait for completion of firmware transfer\n");
  258. if (s5p_mfc_wait_for_done_dev(dev, S5P_MFC_R2H_CMD_FW_STATUS_RET)) {
  259. mfc_err("Failed to load firmware\n");
  260. s5p_mfc_reset(dev);
  261. s5p_mfc_clock_off();
  262. return -EIO;
  263. }
  264. s5p_mfc_clean_dev_int_flags(dev);
  265. /* 4. Initialize firmware */
  266. ret = s5p_mfc_hw_call(dev->mfc_cmds, sys_init_cmd, dev);
  267. if (ret) {
  268. mfc_err("Failed to send command to MFC - timeout\n");
  269. s5p_mfc_reset(dev);
  270. s5p_mfc_clock_off();
  271. return ret;
  272. }
  273. mfc_debug(2, "Ok, now will write a command to init the system\n");
  274. if (s5p_mfc_wait_for_done_dev(dev, S5P_MFC_R2H_CMD_SYS_INIT_RET)) {
  275. mfc_err("Failed to load firmware\n");
  276. s5p_mfc_reset(dev);
  277. s5p_mfc_clock_off();
  278. return -EIO;
  279. }
  280. dev->int_cond = 0;
  281. if (dev->int_err != 0 || dev->int_type !=
  282. S5P_MFC_R2H_CMD_SYS_INIT_RET) {
  283. /* Failure. */
  284. mfc_err("Failed to init firmware - error: %d int: %d\n",
  285. dev->int_err, dev->int_type);
  286. s5p_mfc_reset(dev);
  287. s5p_mfc_clock_off();
  288. return -EIO;
  289. }
  290. if (IS_MFCV6(dev))
  291. ver = mfc_read(dev, S5P_FIMV_FW_VERSION_V6);
  292. else
  293. ver = mfc_read(dev, S5P_FIMV_FW_VERSION);
  294. mfc_debug(2, "MFC F/W version : %02xyy, %02xmm, %02xdd\n",
  295. (ver >> 16) & 0xFF, (ver >> 8) & 0xFF, ver & 0xFF);
  296. s5p_mfc_clock_off();
  297. mfc_debug_leave();
  298. return 0;
  299. }
  300. /* Deinitialize hardware */
  301. void s5p_mfc_deinit_hw(struct s5p_mfc_dev *dev)
  302. {
  303. s5p_mfc_clock_on();
  304. s5p_mfc_reset(dev);
  305. s5p_mfc_hw_call(dev->mfc_ops, release_dev_context_buffer, dev);
  306. s5p_mfc_clock_off();
  307. }
  308. int s5p_mfc_sleep(struct s5p_mfc_dev *dev)
  309. {
  310. int ret;
  311. mfc_debug_enter();
  312. s5p_mfc_clock_on();
  313. s5p_mfc_clean_dev_int_flags(dev);
  314. ret = s5p_mfc_hw_call(dev->mfc_cmds, sleep_cmd, dev);
  315. if (ret) {
  316. mfc_err("Failed to send command to MFC - timeout\n");
  317. return ret;
  318. }
  319. if (s5p_mfc_wait_for_done_dev(dev, S5P_MFC_R2H_CMD_SLEEP_RET)) {
  320. mfc_err("Failed to sleep\n");
  321. return -EIO;
  322. }
  323. s5p_mfc_clock_off();
  324. dev->int_cond = 0;
  325. if (dev->int_err != 0 || dev->int_type !=
  326. S5P_MFC_R2H_CMD_SLEEP_RET) {
  327. /* Failure. */
  328. mfc_err("Failed to sleep - error: %d int: %d\n", dev->int_err,
  329. dev->int_type);
  330. return -EIO;
  331. }
  332. mfc_debug_leave();
  333. return ret;
  334. }
  335. int s5p_mfc_wakeup(struct s5p_mfc_dev *dev)
  336. {
  337. int ret;
  338. mfc_debug_enter();
  339. /* 0. MFC reset */
  340. mfc_debug(2, "MFC reset..\n");
  341. s5p_mfc_clock_on();
  342. ret = s5p_mfc_reset(dev);
  343. if (ret) {
  344. mfc_err("Failed to reset MFC - timeout\n");
  345. return ret;
  346. }
  347. mfc_debug(2, "Done MFC reset..\n");
  348. /* 1. Set DRAM base Addr */
  349. s5p_mfc_init_memctrl(dev);
  350. /* 2. Initialize registers of channel I/F */
  351. s5p_mfc_clear_cmds(dev);
  352. s5p_mfc_clean_dev_int_flags(dev);
  353. /* 3. Initialize firmware */
  354. ret = s5p_mfc_hw_call(dev->mfc_cmds, wakeup_cmd, dev);
  355. if (ret) {
  356. mfc_err("Failed to send command to MFC - timeout\n");
  357. return ret;
  358. }
  359. /* 4. Release reset signal to the RISC */
  360. if (IS_MFCV6(dev))
  361. mfc_write(dev, 0x1, S5P_FIMV_RISC_ON_V6);
  362. else
  363. mfc_write(dev, 0x3ff, S5P_FIMV_SW_RESET);
  364. mfc_debug(2, "Ok, now will write a command to wakeup the system\n");
  365. if (s5p_mfc_wait_for_done_dev(dev, S5P_MFC_R2H_CMD_WAKEUP_RET)) {
  366. mfc_err("Failed to load firmware\n");
  367. return -EIO;
  368. }
  369. s5p_mfc_clock_off();
  370. dev->int_cond = 0;
  371. if (dev->int_err != 0 || dev->int_type !=
  372. S5P_MFC_R2H_CMD_WAKEUP_RET) {
  373. /* Failure. */
  374. mfc_err("Failed to wakeup - error: %d int: %d\n", dev->int_err,
  375. dev->int_type);
  376. return -EIO;
  377. }
  378. mfc_debug_leave();
  379. return 0;
  380. }