tegra-ahb.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290
  1. /*
  2. * Copyright (c) 2012, NVIDIA CORPORATION. All rights reserved.
  3. * Copyright (C) 2011 Google, Inc.
  4. *
  5. * Author:
  6. * Jay Cheng <jacheng@nvidia.com>
  7. * James Wylder <james.wylder@motorola.com>
  8. * Benoit Goby <benoit@android.com>
  9. * Colin Cross <ccross@android.com>
  10. * Hiroshi DOYU <hdoyu@nvidia.com>
  11. *
  12. * This software is licensed under the terms of the GNU General Public
  13. * License version 2, as published by the Free Software Foundation, and
  14. * may be copied, distributed, and modified under those terms.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. */
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/io.h>
  26. #include <linux/tegra-ahb.h>
  27. #define DRV_NAME "tegra-ahb"
  28. #define AHB_ARBITRATION_DISABLE 0x00
  29. #define AHB_ARBITRATION_PRIORITY_CTRL 0x04
  30. #define AHB_PRIORITY_WEIGHT(x) (((x) & 0x7) << 29)
  31. #define PRIORITY_SELECT_USB BIT(6)
  32. #define PRIORITY_SELECT_USB2 BIT(18)
  33. #define PRIORITY_SELECT_USB3 BIT(17)
  34. #define AHB_GIZMO_AHB_MEM 0x0c
  35. #define ENB_FAST_REARBITRATE BIT(2)
  36. #define DONT_SPLIT_AHB_WR BIT(7)
  37. #define AHB_GIZMO_APB_DMA 0x10
  38. #define AHB_GIZMO_IDE 0x18
  39. #define AHB_GIZMO_USB 0x1c
  40. #define AHB_GIZMO_AHB_XBAR_BRIDGE 0x20
  41. #define AHB_GIZMO_CPU_AHB_BRIDGE 0x24
  42. #define AHB_GIZMO_COP_AHB_BRIDGE 0x28
  43. #define AHB_GIZMO_XBAR_APB_CTLR 0x2c
  44. #define AHB_GIZMO_VCP_AHB_BRIDGE 0x30
  45. #define AHB_GIZMO_NAND 0x3c
  46. #define AHB_GIZMO_SDMMC4 0x44
  47. #define AHB_GIZMO_XIO 0x48
  48. #define AHB_GIZMO_BSEV 0x60
  49. #define AHB_GIZMO_BSEA 0x70
  50. #define AHB_GIZMO_NOR 0x74
  51. #define AHB_GIZMO_USB2 0x78
  52. #define AHB_GIZMO_USB3 0x7c
  53. #define IMMEDIATE BIT(18)
  54. #define AHB_GIZMO_SDMMC1 0x80
  55. #define AHB_GIZMO_SDMMC2 0x84
  56. #define AHB_GIZMO_SDMMC3 0x88
  57. #define AHB_MEM_PREFETCH_CFG_X 0xd8
  58. #define AHB_ARBITRATION_XBAR_CTRL 0xdc
  59. #define AHB_MEM_PREFETCH_CFG3 0xe0
  60. #define AHB_MEM_PREFETCH_CFG4 0xe4
  61. #define AHB_MEM_PREFETCH_CFG1 0xec
  62. #define AHB_MEM_PREFETCH_CFG2 0xf0
  63. #define PREFETCH_ENB BIT(31)
  64. #define MST_ID(x) (((x) & 0x1f) << 26)
  65. #define AHBDMA_MST_ID MST_ID(5)
  66. #define USB_MST_ID MST_ID(6)
  67. #define USB2_MST_ID MST_ID(18)
  68. #define USB3_MST_ID MST_ID(17)
  69. #define ADDR_BNDRY(x) (((x) & 0xf) << 21)
  70. #define INACTIVITY_TIMEOUT(x) (((x) & 0xffff) << 0)
  71. #define AHB_ARBITRATION_AHB_MEM_WRQUE_MST_ID 0xf8
  72. #define AHB_ARBITRATION_XBAR_CTRL_SMMU_INIT_DONE BIT(17)
  73. static struct platform_driver tegra_ahb_driver;
  74. static const u32 tegra_ahb_gizmo[] = {
  75. AHB_ARBITRATION_DISABLE,
  76. AHB_ARBITRATION_PRIORITY_CTRL,
  77. AHB_GIZMO_AHB_MEM,
  78. AHB_GIZMO_APB_DMA,
  79. AHB_GIZMO_IDE,
  80. AHB_GIZMO_USB,
  81. AHB_GIZMO_AHB_XBAR_BRIDGE,
  82. AHB_GIZMO_CPU_AHB_BRIDGE,
  83. AHB_GIZMO_COP_AHB_BRIDGE,
  84. AHB_GIZMO_XBAR_APB_CTLR,
  85. AHB_GIZMO_VCP_AHB_BRIDGE,
  86. AHB_GIZMO_NAND,
  87. AHB_GIZMO_SDMMC4,
  88. AHB_GIZMO_XIO,
  89. AHB_GIZMO_BSEV,
  90. AHB_GIZMO_BSEA,
  91. AHB_GIZMO_NOR,
  92. AHB_GIZMO_USB2,
  93. AHB_GIZMO_USB3,
  94. AHB_GIZMO_SDMMC1,
  95. AHB_GIZMO_SDMMC2,
  96. AHB_GIZMO_SDMMC3,
  97. AHB_MEM_PREFETCH_CFG_X,
  98. AHB_ARBITRATION_XBAR_CTRL,
  99. AHB_MEM_PREFETCH_CFG3,
  100. AHB_MEM_PREFETCH_CFG4,
  101. AHB_MEM_PREFETCH_CFG1,
  102. AHB_MEM_PREFETCH_CFG2,
  103. AHB_ARBITRATION_AHB_MEM_WRQUE_MST_ID,
  104. };
  105. struct tegra_ahb {
  106. void __iomem *regs;
  107. struct device *dev;
  108. u32 ctx[0];
  109. };
  110. static inline u32 gizmo_readl(struct tegra_ahb *ahb, u32 offset)
  111. {
  112. return readl(ahb->regs + offset);
  113. }
  114. static inline void gizmo_writel(struct tegra_ahb *ahb, u32 value, u32 offset)
  115. {
  116. writel(value, ahb->regs + offset);
  117. }
  118. #ifdef CONFIG_ARCH_TEGRA_3x_SOC
  119. static int tegra_ahb_match_by_smmu(struct device *dev, void *data)
  120. {
  121. struct tegra_ahb *ahb = dev_get_drvdata(dev);
  122. struct device_node *dn = data;
  123. return (ahb->dev->of_node == dn) ? 1 : 0;
  124. }
  125. int tegra_ahb_enable_smmu(struct device_node *dn)
  126. {
  127. struct device *dev;
  128. u32 val;
  129. struct tegra_ahb *ahb;
  130. dev = driver_find_device(&tegra_ahb_driver.driver, NULL, dn,
  131. tegra_ahb_match_by_smmu);
  132. if (!dev)
  133. return -EPROBE_DEFER;
  134. ahb = dev_get_drvdata(dev);
  135. val = gizmo_readl(ahb, AHB_ARBITRATION_XBAR_CTRL);
  136. val |= AHB_ARBITRATION_XBAR_CTRL_SMMU_INIT_DONE;
  137. gizmo_writel(ahb, val, AHB_ARBITRATION_XBAR_CTRL);
  138. return 0;
  139. }
  140. EXPORT_SYMBOL(tegra_ahb_enable_smmu);
  141. #endif
  142. #ifdef CONFIG_PM_SLEEP
  143. static int tegra_ahb_suspend(struct device *dev)
  144. {
  145. int i;
  146. struct tegra_ahb *ahb = dev_get_drvdata(dev);
  147. for (i = 0; i < ARRAY_SIZE(tegra_ahb_gizmo); i++)
  148. ahb->ctx[i] = gizmo_readl(ahb, tegra_ahb_gizmo[i]);
  149. return 0;
  150. }
  151. static int tegra_ahb_resume(struct device *dev)
  152. {
  153. int i;
  154. struct tegra_ahb *ahb = dev_get_drvdata(dev);
  155. for (i = 0; i < ARRAY_SIZE(tegra_ahb_gizmo); i++)
  156. gizmo_writel(ahb, ahb->ctx[i], tegra_ahb_gizmo[i]);
  157. return 0;
  158. }
  159. #endif
  160. static UNIVERSAL_DEV_PM_OPS(tegra_ahb_pm,
  161. tegra_ahb_suspend,
  162. tegra_ahb_resume, NULL);
  163. static void tegra_ahb_gizmo_init(struct tegra_ahb *ahb)
  164. {
  165. u32 val;
  166. val = gizmo_readl(ahb, AHB_GIZMO_AHB_MEM);
  167. val |= ENB_FAST_REARBITRATE | IMMEDIATE | DONT_SPLIT_AHB_WR;
  168. gizmo_writel(ahb, val, AHB_GIZMO_AHB_MEM);
  169. val = gizmo_readl(ahb, AHB_GIZMO_USB);
  170. val |= IMMEDIATE;
  171. gizmo_writel(ahb, val, AHB_GIZMO_USB);
  172. val = gizmo_readl(ahb, AHB_GIZMO_USB2);
  173. val |= IMMEDIATE;
  174. gizmo_writel(ahb, val, AHB_GIZMO_USB2);
  175. val = gizmo_readl(ahb, AHB_GIZMO_USB3);
  176. val |= IMMEDIATE;
  177. gizmo_writel(ahb, val, AHB_GIZMO_USB3);
  178. val = gizmo_readl(ahb, AHB_ARBITRATION_PRIORITY_CTRL);
  179. val |= PRIORITY_SELECT_USB |
  180. PRIORITY_SELECT_USB2 |
  181. PRIORITY_SELECT_USB3 |
  182. AHB_PRIORITY_WEIGHT(7);
  183. gizmo_writel(ahb, val, AHB_ARBITRATION_PRIORITY_CTRL);
  184. val = gizmo_readl(ahb, AHB_MEM_PREFETCH_CFG1);
  185. val &= ~MST_ID(~0);
  186. val |= PREFETCH_ENB |
  187. AHBDMA_MST_ID |
  188. ADDR_BNDRY(0xc) |
  189. INACTIVITY_TIMEOUT(0x1000);
  190. gizmo_writel(ahb, val, AHB_MEM_PREFETCH_CFG1);
  191. val = gizmo_readl(ahb, AHB_MEM_PREFETCH_CFG2);
  192. val &= ~MST_ID(~0);
  193. val |= PREFETCH_ENB |
  194. USB_MST_ID |
  195. ADDR_BNDRY(0xc) |
  196. INACTIVITY_TIMEOUT(0x1000);
  197. gizmo_writel(ahb, val, AHB_MEM_PREFETCH_CFG2);
  198. val = gizmo_readl(ahb, AHB_MEM_PREFETCH_CFG3);
  199. val &= ~MST_ID(~0);
  200. val |= PREFETCH_ENB |
  201. USB3_MST_ID |
  202. ADDR_BNDRY(0xc) |
  203. INACTIVITY_TIMEOUT(0x1000);
  204. gizmo_writel(ahb, val, AHB_MEM_PREFETCH_CFG3);
  205. val = gizmo_readl(ahb, AHB_MEM_PREFETCH_CFG4);
  206. val &= ~MST_ID(~0);
  207. val |= PREFETCH_ENB |
  208. USB2_MST_ID |
  209. ADDR_BNDRY(0xc) |
  210. INACTIVITY_TIMEOUT(0x1000);
  211. gizmo_writel(ahb, val, AHB_MEM_PREFETCH_CFG4);
  212. }
  213. static int tegra_ahb_probe(struct platform_device *pdev)
  214. {
  215. struct resource *res;
  216. struct tegra_ahb *ahb;
  217. size_t bytes;
  218. bytes = sizeof(*ahb) + sizeof(u32) * ARRAY_SIZE(tegra_ahb_gizmo);
  219. ahb = devm_kzalloc(&pdev->dev, bytes, GFP_KERNEL);
  220. if (!ahb)
  221. return -ENOMEM;
  222. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  223. if (!res)
  224. return -ENODEV;
  225. ahb->regs = devm_request_and_ioremap(&pdev->dev, res);
  226. if (!ahb->regs)
  227. return -EBUSY;
  228. ahb->dev = &pdev->dev;
  229. platform_set_drvdata(pdev, ahb);
  230. tegra_ahb_gizmo_init(ahb);
  231. return 0;
  232. }
  233. static const struct of_device_id tegra_ahb_of_match[] = {
  234. { .compatible = "nvidia,tegra30-ahb", },
  235. { .compatible = "nvidia,tegra20-ahb", },
  236. {},
  237. };
  238. static struct platform_driver tegra_ahb_driver = {
  239. .probe = tegra_ahb_probe,
  240. .driver = {
  241. .name = DRV_NAME,
  242. .owner = THIS_MODULE,
  243. .of_match_table = tegra_ahb_of_match,
  244. .pm = &tegra_ahb_pm,
  245. },
  246. };
  247. module_platform_driver(tegra_ahb_driver);
  248. MODULE_AUTHOR("Hiroshi DOYU <hdoyu@nvidia.com>");
  249. MODULE_DESCRIPTION("Tegra AHB driver");
  250. MODULE_LICENSE("GPL v2");
  251. MODULE_ALIAS("platform:" DRV_NAME);