i8259.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662
  1. /*
  2. * 8259 interrupt controller emulation
  3. *
  4. * Copyright (c) 2003-2004 Fabrice Bellard
  5. * Copyright (c) 2007 Intel Corporation
  6. * Copyright 2009 Red Hat, Inc. and/or its affiliates.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a copy
  9. * of this software and associated documentation files (the "Software"), to deal
  10. * in the Software without restriction, including without limitation the rights
  11. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  12. * copies of the Software, and to permit persons to whom the Software is
  13. * furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice shall be included in
  16. * all copies or substantial portions of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  22. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  23. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  24. * THE SOFTWARE.
  25. * Authors:
  26. * Yaozu (Eddie) Dong <Eddie.dong@intel.com>
  27. * Port from Qemu.
  28. */
  29. #include <linux/mm.h>
  30. #include <linux/slab.h>
  31. #include <linux/bitops.h>
  32. #include "irq.h"
  33. #include <linux/kvm_host.h>
  34. #include "trace.h"
  35. #define pr_pic_unimpl(fmt, ...) \
  36. pr_err_ratelimited("kvm: pic: " fmt, ## __VA_ARGS__)
  37. static void pic_irq_request(struct kvm *kvm, int level);
  38. static void pic_lock(struct kvm_pic *s)
  39. __acquires(&s->lock)
  40. {
  41. spin_lock(&s->lock);
  42. }
  43. static void pic_unlock(struct kvm_pic *s)
  44. __releases(&s->lock)
  45. {
  46. bool wakeup = s->wakeup_needed;
  47. struct kvm_vcpu *vcpu, *found = NULL;
  48. int i;
  49. s->wakeup_needed = false;
  50. spin_unlock(&s->lock);
  51. if (wakeup) {
  52. kvm_for_each_vcpu(i, vcpu, s->kvm) {
  53. if (kvm_apic_accept_pic_intr(vcpu)) {
  54. found = vcpu;
  55. break;
  56. }
  57. }
  58. if (!found)
  59. return;
  60. kvm_make_request(KVM_REQ_EVENT, found);
  61. kvm_vcpu_kick(found);
  62. }
  63. }
  64. static void pic_clear_isr(struct kvm_kpic_state *s, int irq)
  65. {
  66. s->isr &= ~(1 << irq);
  67. if (s != &s->pics_state->pics[0])
  68. irq += 8;
  69. /*
  70. * We are dropping lock while calling ack notifiers since ack
  71. * notifier callbacks for assigned devices call into PIC recursively.
  72. * Other interrupt may be delivered to PIC while lock is dropped but
  73. * it should be safe since PIC state is already updated at this stage.
  74. */
  75. pic_unlock(s->pics_state);
  76. kvm_notify_acked_irq(s->pics_state->kvm, SELECT_PIC(irq), irq);
  77. pic_lock(s->pics_state);
  78. }
  79. /*
  80. * set irq level. If an edge is detected, then the IRR is set to 1
  81. */
  82. static inline int pic_set_irq1(struct kvm_kpic_state *s, int irq, int level)
  83. {
  84. int mask, ret = 1;
  85. mask = 1 << irq;
  86. if (s->elcr & mask) /* level triggered */
  87. if (level) {
  88. ret = !(s->irr & mask);
  89. s->irr |= mask;
  90. s->last_irr |= mask;
  91. } else {
  92. s->irr &= ~mask;
  93. s->last_irr &= ~mask;
  94. }
  95. else /* edge triggered */
  96. if (level) {
  97. if ((s->last_irr & mask) == 0) {
  98. ret = !(s->irr & mask);
  99. s->irr |= mask;
  100. }
  101. s->last_irr |= mask;
  102. } else
  103. s->last_irr &= ~mask;
  104. return (s->imr & mask) ? -1 : ret;
  105. }
  106. /*
  107. * return the highest priority found in mask (highest = smallest
  108. * number). Return 8 if no irq
  109. */
  110. static inline int get_priority(struct kvm_kpic_state *s, int mask)
  111. {
  112. int priority;
  113. if (mask == 0)
  114. return 8;
  115. priority = 0;
  116. while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0)
  117. priority++;
  118. return priority;
  119. }
  120. /*
  121. * return the pic wanted interrupt. return -1 if none
  122. */
  123. static int pic_get_irq(struct kvm_kpic_state *s)
  124. {
  125. int mask, cur_priority, priority;
  126. mask = s->irr & ~s->imr;
  127. priority = get_priority(s, mask);
  128. if (priority == 8)
  129. return -1;
  130. /*
  131. * compute current priority. If special fully nested mode on the
  132. * master, the IRQ coming from the slave is not taken into account
  133. * for the priority computation.
  134. */
  135. mask = s->isr;
  136. if (s->special_fully_nested_mode && s == &s->pics_state->pics[0])
  137. mask &= ~(1 << 2);
  138. cur_priority = get_priority(s, mask);
  139. if (priority < cur_priority)
  140. /*
  141. * higher priority found: an irq should be generated
  142. */
  143. return (priority + s->priority_add) & 7;
  144. else
  145. return -1;
  146. }
  147. /*
  148. * raise irq to CPU if necessary. must be called every time the active
  149. * irq may change
  150. */
  151. static void pic_update_irq(struct kvm_pic *s)
  152. {
  153. int irq2, irq;
  154. irq2 = pic_get_irq(&s->pics[1]);
  155. if (irq2 >= 0) {
  156. /*
  157. * if irq request by slave pic, signal master PIC
  158. */
  159. pic_set_irq1(&s->pics[0], 2, 1);
  160. pic_set_irq1(&s->pics[0], 2, 0);
  161. }
  162. irq = pic_get_irq(&s->pics[0]);
  163. pic_irq_request(s->kvm, irq >= 0);
  164. }
  165. void kvm_pic_update_irq(struct kvm_pic *s)
  166. {
  167. pic_lock(s);
  168. pic_update_irq(s);
  169. pic_unlock(s);
  170. }
  171. int kvm_pic_set_irq(struct kvm_pic *s, int irq, int irq_source_id, int level)
  172. {
  173. int ret, irq_level;
  174. BUG_ON(irq < 0 || irq >= PIC_NUM_PINS);
  175. pic_lock(s);
  176. irq_level = __kvm_irq_line_state(&s->irq_states[irq],
  177. irq_source_id, level);
  178. ret = pic_set_irq1(&s->pics[irq >> 3], irq & 7, irq_level);
  179. pic_update_irq(s);
  180. trace_kvm_pic_set_irq(irq >> 3, irq & 7, s->pics[irq >> 3].elcr,
  181. s->pics[irq >> 3].imr, ret == 0);
  182. pic_unlock(s);
  183. return ret;
  184. }
  185. void kvm_pic_clear_all(struct kvm_pic *s, int irq_source_id)
  186. {
  187. int i;
  188. pic_lock(s);
  189. for (i = 0; i < PIC_NUM_PINS; i++)
  190. __clear_bit(irq_source_id, &s->irq_states[i]);
  191. pic_unlock(s);
  192. }
  193. /*
  194. * acknowledge interrupt 'irq'
  195. */
  196. static inline void pic_intack(struct kvm_kpic_state *s, int irq)
  197. {
  198. s->isr |= 1 << irq;
  199. /*
  200. * We don't clear a level sensitive interrupt here
  201. */
  202. if (!(s->elcr & (1 << irq)))
  203. s->irr &= ~(1 << irq);
  204. if (s->auto_eoi) {
  205. if (s->rotate_on_auto_eoi)
  206. s->priority_add = (irq + 1) & 7;
  207. pic_clear_isr(s, irq);
  208. }
  209. }
  210. int kvm_pic_read_irq(struct kvm *kvm)
  211. {
  212. int irq, irq2, intno;
  213. struct kvm_pic *s = pic_irqchip(kvm);
  214. pic_lock(s);
  215. irq = pic_get_irq(&s->pics[0]);
  216. if (irq >= 0) {
  217. pic_intack(&s->pics[0], irq);
  218. if (irq == 2) {
  219. irq2 = pic_get_irq(&s->pics[1]);
  220. if (irq2 >= 0)
  221. pic_intack(&s->pics[1], irq2);
  222. else
  223. /*
  224. * spurious IRQ on slave controller
  225. */
  226. irq2 = 7;
  227. intno = s->pics[1].irq_base + irq2;
  228. irq = irq2 + 8;
  229. } else
  230. intno = s->pics[0].irq_base + irq;
  231. } else {
  232. /*
  233. * spurious IRQ on host controller
  234. */
  235. irq = 7;
  236. intno = s->pics[0].irq_base + irq;
  237. }
  238. pic_update_irq(s);
  239. pic_unlock(s);
  240. return intno;
  241. }
  242. void kvm_pic_reset(struct kvm_kpic_state *s)
  243. {
  244. int irq, i;
  245. struct kvm_vcpu *vcpu;
  246. u8 edge_irr = s->irr & ~s->elcr;
  247. bool found = false;
  248. s->last_irr = 0;
  249. s->irr &= s->elcr;
  250. s->imr = 0;
  251. s->priority_add = 0;
  252. s->special_mask = 0;
  253. s->read_reg_select = 0;
  254. if (!s->init4) {
  255. s->special_fully_nested_mode = 0;
  256. s->auto_eoi = 0;
  257. }
  258. s->init_state = 1;
  259. kvm_for_each_vcpu(i, vcpu, s->pics_state->kvm)
  260. if (kvm_apic_accept_pic_intr(vcpu)) {
  261. found = true;
  262. break;
  263. }
  264. if (!found)
  265. return;
  266. for (irq = 0; irq < PIC_NUM_PINS/2; irq++)
  267. if (edge_irr & (1 << irq))
  268. pic_clear_isr(s, irq);
  269. }
  270. static void pic_ioport_write(void *opaque, u32 addr, u32 val)
  271. {
  272. struct kvm_kpic_state *s = opaque;
  273. int priority, cmd, irq;
  274. addr &= 1;
  275. if (addr == 0) {
  276. if (val & 0x10) {
  277. s->init4 = val & 1;
  278. if (val & 0x02)
  279. pr_pic_unimpl("single mode not supported");
  280. if (val & 0x08)
  281. pr_pic_unimpl(
  282. "level sensitive irq not supported");
  283. kvm_pic_reset(s);
  284. } else if (val & 0x08) {
  285. if (val & 0x04)
  286. s->poll = 1;
  287. if (val & 0x02)
  288. s->read_reg_select = val & 1;
  289. if (val & 0x40)
  290. s->special_mask = (val >> 5) & 1;
  291. } else {
  292. cmd = val >> 5;
  293. switch (cmd) {
  294. case 0:
  295. case 4:
  296. s->rotate_on_auto_eoi = cmd >> 2;
  297. break;
  298. case 1: /* end of interrupt */
  299. case 5:
  300. priority = get_priority(s, s->isr);
  301. if (priority != 8) {
  302. irq = (priority + s->priority_add) & 7;
  303. if (cmd == 5)
  304. s->priority_add = (irq + 1) & 7;
  305. pic_clear_isr(s, irq);
  306. pic_update_irq(s->pics_state);
  307. }
  308. break;
  309. case 3:
  310. irq = val & 7;
  311. pic_clear_isr(s, irq);
  312. pic_update_irq(s->pics_state);
  313. break;
  314. case 6:
  315. s->priority_add = (val + 1) & 7;
  316. pic_update_irq(s->pics_state);
  317. break;
  318. case 7:
  319. irq = val & 7;
  320. s->priority_add = (irq + 1) & 7;
  321. pic_clear_isr(s, irq);
  322. pic_update_irq(s->pics_state);
  323. break;
  324. default:
  325. break; /* no operation */
  326. }
  327. }
  328. } else
  329. switch (s->init_state) {
  330. case 0: { /* normal mode */
  331. u8 imr_diff = s->imr ^ val,
  332. off = (s == &s->pics_state->pics[0]) ? 0 : 8;
  333. s->imr = val;
  334. for (irq = 0; irq < PIC_NUM_PINS/2; irq++)
  335. if (imr_diff & (1 << irq))
  336. kvm_fire_mask_notifiers(
  337. s->pics_state->kvm,
  338. SELECT_PIC(irq + off),
  339. irq + off,
  340. !!(s->imr & (1 << irq)));
  341. pic_update_irq(s->pics_state);
  342. break;
  343. }
  344. case 1:
  345. s->irq_base = val & 0xf8;
  346. s->init_state = 2;
  347. break;
  348. case 2:
  349. if (s->init4)
  350. s->init_state = 3;
  351. else
  352. s->init_state = 0;
  353. break;
  354. case 3:
  355. s->special_fully_nested_mode = (val >> 4) & 1;
  356. s->auto_eoi = (val >> 1) & 1;
  357. s->init_state = 0;
  358. break;
  359. }
  360. }
  361. static u32 pic_poll_read(struct kvm_kpic_state *s, u32 addr1)
  362. {
  363. int ret;
  364. ret = pic_get_irq(s);
  365. if (ret >= 0) {
  366. if (addr1 >> 7) {
  367. s->pics_state->pics[0].isr &= ~(1 << 2);
  368. s->pics_state->pics[0].irr &= ~(1 << 2);
  369. }
  370. s->irr &= ~(1 << ret);
  371. pic_clear_isr(s, ret);
  372. if (addr1 >> 7 || ret != 2)
  373. pic_update_irq(s->pics_state);
  374. } else {
  375. ret = 0x07;
  376. pic_update_irq(s->pics_state);
  377. }
  378. return ret;
  379. }
  380. static u32 pic_ioport_read(void *opaque, u32 addr1)
  381. {
  382. struct kvm_kpic_state *s = opaque;
  383. unsigned int addr;
  384. int ret;
  385. addr = addr1;
  386. addr &= 1;
  387. if (s->poll) {
  388. ret = pic_poll_read(s, addr1);
  389. s->poll = 0;
  390. } else
  391. if (addr == 0)
  392. if (s->read_reg_select)
  393. ret = s->isr;
  394. else
  395. ret = s->irr;
  396. else
  397. ret = s->imr;
  398. return ret;
  399. }
  400. static void elcr_ioport_write(void *opaque, u32 addr, u32 val)
  401. {
  402. struct kvm_kpic_state *s = opaque;
  403. s->elcr = val & s->elcr_mask;
  404. }
  405. static u32 elcr_ioport_read(void *opaque, u32 addr1)
  406. {
  407. struct kvm_kpic_state *s = opaque;
  408. return s->elcr;
  409. }
  410. static int picdev_in_range(gpa_t addr)
  411. {
  412. switch (addr) {
  413. case 0x20:
  414. case 0x21:
  415. case 0xa0:
  416. case 0xa1:
  417. case 0x4d0:
  418. case 0x4d1:
  419. return 1;
  420. default:
  421. return 0;
  422. }
  423. }
  424. static int picdev_write(struct kvm_pic *s,
  425. gpa_t addr, int len, const void *val)
  426. {
  427. unsigned char data = *(unsigned char *)val;
  428. if (!picdev_in_range(addr))
  429. return -EOPNOTSUPP;
  430. if (len != 1) {
  431. pr_pic_unimpl("non byte write\n");
  432. return 0;
  433. }
  434. pic_lock(s);
  435. switch (addr) {
  436. case 0x20:
  437. case 0x21:
  438. case 0xa0:
  439. case 0xa1:
  440. pic_ioport_write(&s->pics[addr >> 7], addr, data);
  441. break;
  442. case 0x4d0:
  443. case 0x4d1:
  444. elcr_ioport_write(&s->pics[addr & 1], addr, data);
  445. break;
  446. }
  447. pic_unlock(s);
  448. return 0;
  449. }
  450. static int picdev_read(struct kvm_pic *s,
  451. gpa_t addr, int len, void *val)
  452. {
  453. unsigned char data = 0;
  454. if (!picdev_in_range(addr))
  455. return -EOPNOTSUPP;
  456. if (len != 1) {
  457. pr_pic_unimpl("non byte read\n");
  458. return 0;
  459. }
  460. pic_lock(s);
  461. switch (addr) {
  462. case 0x20:
  463. case 0x21:
  464. case 0xa0:
  465. case 0xa1:
  466. data = pic_ioport_read(&s->pics[addr >> 7], addr);
  467. break;
  468. case 0x4d0:
  469. case 0x4d1:
  470. data = elcr_ioport_read(&s->pics[addr & 1], addr);
  471. break;
  472. }
  473. *(unsigned char *)val = data;
  474. pic_unlock(s);
  475. return 0;
  476. }
  477. static int picdev_master_write(struct kvm_io_device *dev,
  478. gpa_t addr, int len, const void *val)
  479. {
  480. return picdev_write(container_of(dev, struct kvm_pic, dev_master),
  481. addr, len, val);
  482. }
  483. static int picdev_master_read(struct kvm_io_device *dev,
  484. gpa_t addr, int len, void *val)
  485. {
  486. return picdev_read(container_of(dev, struct kvm_pic, dev_master),
  487. addr, len, val);
  488. }
  489. static int picdev_slave_write(struct kvm_io_device *dev,
  490. gpa_t addr, int len, const void *val)
  491. {
  492. return picdev_write(container_of(dev, struct kvm_pic, dev_slave),
  493. addr, len, val);
  494. }
  495. static int picdev_slave_read(struct kvm_io_device *dev,
  496. gpa_t addr, int len, void *val)
  497. {
  498. return picdev_read(container_of(dev, struct kvm_pic, dev_slave),
  499. addr, len, val);
  500. }
  501. static int picdev_eclr_write(struct kvm_io_device *dev,
  502. gpa_t addr, int len, const void *val)
  503. {
  504. return picdev_write(container_of(dev, struct kvm_pic, dev_eclr),
  505. addr, len, val);
  506. }
  507. static int picdev_eclr_read(struct kvm_io_device *dev,
  508. gpa_t addr, int len, void *val)
  509. {
  510. return picdev_read(container_of(dev, struct kvm_pic, dev_eclr),
  511. addr, len, val);
  512. }
  513. /*
  514. * callback when PIC0 irq status changed
  515. */
  516. static void pic_irq_request(struct kvm *kvm, int level)
  517. {
  518. struct kvm_pic *s = pic_irqchip(kvm);
  519. if (!s->output)
  520. s->wakeup_needed = true;
  521. s->output = level;
  522. }
  523. static const struct kvm_io_device_ops picdev_master_ops = {
  524. .read = picdev_master_read,
  525. .write = picdev_master_write,
  526. };
  527. static const struct kvm_io_device_ops picdev_slave_ops = {
  528. .read = picdev_slave_read,
  529. .write = picdev_slave_write,
  530. };
  531. static const struct kvm_io_device_ops picdev_eclr_ops = {
  532. .read = picdev_eclr_read,
  533. .write = picdev_eclr_write,
  534. };
  535. struct kvm_pic *kvm_create_pic(struct kvm *kvm)
  536. {
  537. struct kvm_pic *s;
  538. int ret;
  539. s = kzalloc(sizeof(struct kvm_pic), GFP_KERNEL);
  540. if (!s)
  541. return NULL;
  542. spin_lock_init(&s->lock);
  543. s->kvm = kvm;
  544. s->pics[0].elcr_mask = 0xf8;
  545. s->pics[1].elcr_mask = 0xde;
  546. s->pics[0].pics_state = s;
  547. s->pics[1].pics_state = s;
  548. /*
  549. * Initialize PIO device
  550. */
  551. kvm_iodevice_init(&s->dev_master, &picdev_master_ops);
  552. kvm_iodevice_init(&s->dev_slave, &picdev_slave_ops);
  553. kvm_iodevice_init(&s->dev_eclr, &picdev_eclr_ops);
  554. mutex_lock(&kvm->slots_lock);
  555. ret = kvm_io_bus_register_dev(kvm, KVM_PIO_BUS, 0x20, 2,
  556. &s->dev_master);
  557. if (ret < 0)
  558. goto fail_unlock;
  559. ret = kvm_io_bus_register_dev(kvm, KVM_PIO_BUS, 0xa0, 2, &s->dev_slave);
  560. if (ret < 0)
  561. goto fail_unreg_2;
  562. ret = kvm_io_bus_register_dev(kvm, KVM_PIO_BUS, 0x4d0, 2, &s->dev_eclr);
  563. if (ret < 0)
  564. goto fail_unreg_1;
  565. mutex_unlock(&kvm->slots_lock);
  566. return s;
  567. fail_unreg_1:
  568. kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS, &s->dev_slave);
  569. fail_unreg_2:
  570. kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS, &s->dev_master);
  571. fail_unlock:
  572. mutex_unlock(&kvm->slots_lock);
  573. kfree(s);
  574. return NULL;
  575. }
  576. void kvm_destroy_pic(struct kvm *kvm)
  577. {
  578. struct kvm_pic *vpic = kvm->arch.vpic;
  579. if (vpic) {
  580. kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS, &vpic->dev_master);
  581. kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS, &vpic->dev_slave);
  582. kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS, &vpic->dev_eclr);
  583. kvm->arch.vpic = NULL;
  584. kfree(vpic);
  585. }
  586. }