book3s_pr.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325
  1. /*
  2. * Copyright (C) 2009. SUSE Linux Products GmbH. All rights reserved.
  3. *
  4. * Authors:
  5. * Alexander Graf <agraf@suse.de>
  6. * Kevin Wolf <mail@kevin-wolf.de>
  7. * Paul Mackerras <paulus@samba.org>
  8. *
  9. * Description:
  10. * Functions relating to running KVM on Book 3S processors where
  11. * we don't have access to hypervisor mode, and we run the guest
  12. * in problem state (user mode).
  13. *
  14. * This file is derived from arch/powerpc/kvm/44x.c,
  15. * by Hollis Blanchard <hollisb@us.ibm.com>.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License, version 2, as
  19. * published by the Free Software Foundation.
  20. */
  21. #include <linux/kvm_host.h>
  22. #include <linux/export.h>
  23. #include <linux/err.h>
  24. #include <linux/slab.h>
  25. #include <asm/reg.h>
  26. #include <asm/cputable.h>
  27. #include <asm/cacheflush.h>
  28. #include <asm/tlbflush.h>
  29. #include <asm/uaccess.h>
  30. #include <asm/io.h>
  31. #include <asm/kvm_ppc.h>
  32. #include <asm/kvm_book3s.h>
  33. #include <asm/mmu_context.h>
  34. #include <asm/switch_to.h>
  35. #include <linux/gfp.h>
  36. #include <linux/sched.h>
  37. #include <linux/vmalloc.h>
  38. #include <linux/highmem.h>
  39. #include "trace.h"
  40. /* #define EXIT_DEBUG */
  41. /* #define DEBUG_EXT */
  42. static int kvmppc_handle_ext(struct kvm_vcpu *vcpu, unsigned int exit_nr,
  43. ulong msr);
  44. /* Some compatibility defines */
  45. #ifdef CONFIG_PPC_BOOK3S_32
  46. #define MSR_USER32 MSR_USER
  47. #define MSR_USER64 MSR_USER
  48. #define HW_PAGE_SIZE PAGE_SIZE
  49. #endif
  50. void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  51. {
  52. #ifdef CONFIG_PPC_BOOK3S_64
  53. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  54. memcpy(svcpu->slb, to_book3s(vcpu)->slb_shadow, sizeof(svcpu->slb));
  55. memcpy(&get_paca()->shadow_vcpu, to_book3s(vcpu)->shadow_vcpu,
  56. sizeof(get_paca()->shadow_vcpu));
  57. svcpu->slb_max = to_book3s(vcpu)->slb_shadow_max;
  58. svcpu_put(svcpu);
  59. #endif
  60. vcpu->cpu = smp_processor_id();
  61. #ifdef CONFIG_PPC_BOOK3S_32
  62. current->thread.kvm_shadow_vcpu = to_book3s(vcpu)->shadow_vcpu;
  63. #endif
  64. }
  65. void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu)
  66. {
  67. #ifdef CONFIG_PPC_BOOK3S_64
  68. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  69. memcpy(to_book3s(vcpu)->slb_shadow, svcpu->slb, sizeof(svcpu->slb));
  70. memcpy(to_book3s(vcpu)->shadow_vcpu, &get_paca()->shadow_vcpu,
  71. sizeof(get_paca()->shadow_vcpu));
  72. to_book3s(vcpu)->slb_shadow_max = svcpu->slb_max;
  73. svcpu_put(svcpu);
  74. #endif
  75. kvmppc_giveup_ext(vcpu, MSR_FP | MSR_VEC | MSR_VSX);
  76. vcpu->cpu = -1;
  77. }
  78. int kvmppc_core_check_requests(struct kvm_vcpu *vcpu)
  79. {
  80. int r = 1; /* Indicate we want to get back into the guest */
  81. /* We misuse TLB_FLUSH to indicate that we want to clear
  82. all shadow cache entries */
  83. if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
  84. kvmppc_mmu_pte_flush(vcpu, 0, 0);
  85. return r;
  86. }
  87. /************* MMU Notifiers *************/
  88. int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
  89. {
  90. trace_kvm_unmap_hva(hva);
  91. /*
  92. * Flush all shadow tlb entries everywhere. This is slow, but
  93. * we are 100% sure that we catch the to be unmapped page
  94. */
  95. kvm_flush_remote_tlbs(kvm);
  96. return 0;
  97. }
  98. int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end)
  99. {
  100. /* kvm_unmap_hva flushes everything anyways */
  101. kvm_unmap_hva(kvm, start);
  102. return 0;
  103. }
  104. int kvm_age_hva(struct kvm *kvm, unsigned long hva)
  105. {
  106. /* XXX could be more clever ;) */
  107. return 0;
  108. }
  109. int kvm_test_age_hva(struct kvm *kvm, unsigned long hva)
  110. {
  111. /* XXX could be more clever ;) */
  112. return 0;
  113. }
  114. void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
  115. {
  116. /* The page will get remapped properly on its next fault */
  117. kvm_unmap_hva(kvm, hva);
  118. }
  119. /*****************************************/
  120. static void kvmppc_recalc_shadow_msr(struct kvm_vcpu *vcpu)
  121. {
  122. ulong smsr = vcpu->arch.shared->msr;
  123. /* Guest MSR values */
  124. smsr &= MSR_FE0 | MSR_FE1 | MSR_SF | MSR_SE | MSR_BE;
  125. /* Process MSR values */
  126. smsr |= MSR_ME | MSR_RI | MSR_IR | MSR_DR | MSR_PR | MSR_EE;
  127. /* External providers the guest reserved */
  128. smsr |= (vcpu->arch.shared->msr & vcpu->arch.guest_owned_ext);
  129. /* 64-bit Process MSR values */
  130. #ifdef CONFIG_PPC_BOOK3S_64
  131. smsr |= MSR_ISF | MSR_HV;
  132. #endif
  133. vcpu->arch.shadow_msr = smsr;
  134. }
  135. void kvmppc_set_msr(struct kvm_vcpu *vcpu, u64 msr)
  136. {
  137. ulong old_msr = vcpu->arch.shared->msr;
  138. #ifdef EXIT_DEBUG
  139. printk(KERN_INFO "KVM: Set MSR to 0x%llx\n", msr);
  140. #endif
  141. msr &= to_book3s(vcpu)->msr_mask;
  142. vcpu->arch.shared->msr = msr;
  143. kvmppc_recalc_shadow_msr(vcpu);
  144. if (msr & MSR_POW) {
  145. if (!vcpu->arch.pending_exceptions) {
  146. kvm_vcpu_block(vcpu);
  147. clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
  148. vcpu->stat.halt_wakeup++;
  149. /* Unset POW bit after we woke up */
  150. msr &= ~MSR_POW;
  151. vcpu->arch.shared->msr = msr;
  152. }
  153. }
  154. if ((vcpu->arch.shared->msr & (MSR_PR|MSR_IR|MSR_DR)) !=
  155. (old_msr & (MSR_PR|MSR_IR|MSR_DR))) {
  156. kvmppc_mmu_flush_segments(vcpu);
  157. kvmppc_mmu_map_segment(vcpu, kvmppc_get_pc(vcpu));
  158. /* Preload magic page segment when in kernel mode */
  159. if (!(msr & MSR_PR) && vcpu->arch.magic_page_pa) {
  160. struct kvm_vcpu_arch *a = &vcpu->arch;
  161. if (msr & MSR_DR)
  162. kvmppc_mmu_map_segment(vcpu, a->magic_page_ea);
  163. else
  164. kvmppc_mmu_map_segment(vcpu, a->magic_page_pa);
  165. }
  166. }
  167. /*
  168. * When switching from 32 to 64-bit, we may have a stale 32-bit
  169. * magic page around, we need to flush it. Typically 32-bit magic
  170. * page will be instanciated when calling into RTAS. Note: We
  171. * assume that such transition only happens while in kernel mode,
  172. * ie, we never transition from user 32-bit to kernel 64-bit with
  173. * a 32-bit magic page around.
  174. */
  175. if (vcpu->arch.magic_page_pa &&
  176. !(old_msr & MSR_PR) && !(old_msr & MSR_SF) && (msr & MSR_SF)) {
  177. /* going from RTAS to normal kernel code */
  178. kvmppc_mmu_pte_flush(vcpu, (uint32_t)vcpu->arch.magic_page_pa,
  179. ~0xFFFUL);
  180. }
  181. /* Preload FPU if it's enabled */
  182. if (vcpu->arch.shared->msr & MSR_FP)
  183. kvmppc_handle_ext(vcpu, BOOK3S_INTERRUPT_FP_UNAVAIL, MSR_FP);
  184. }
  185. void kvmppc_set_pvr(struct kvm_vcpu *vcpu, u32 pvr)
  186. {
  187. u32 host_pvr;
  188. vcpu->arch.hflags &= ~BOOK3S_HFLAG_SLB;
  189. vcpu->arch.pvr = pvr;
  190. #ifdef CONFIG_PPC_BOOK3S_64
  191. if ((pvr >= 0x330000) && (pvr < 0x70330000)) {
  192. kvmppc_mmu_book3s_64_init(vcpu);
  193. if (!to_book3s(vcpu)->hior_explicit)
  194. to_book3s(vcpu)->hior = 0xfff00000;
  195. to_book3s(vcpu)->msr_mask = 0xffffffffffffffffULL;
  196. vcpu->arch.cpu_type = KVM_CPU_3S_64;
  197. } else
  198. #endif
  199. {
  200. kvmppc_mmu_book3s_32_init(vcpu);
  201. if (!to_book3s(vcpu)->hior_explicit)
  202. to_book3s(vcpu)->hior = 0;
  203. to_book3s(vcpu)->msr_mask = 0xffffffffULL;
  204. vcpu->arch.cpu_type = KVM_CPU_3S_32;
  205. }
  206. kvmppc_sanity_check(vcpu);
  207. /* If we are in hypervisor level on 970, we can tell the CPU to
  208. * treat DCBZ as 32 bytes store */
  209. vcpu->arch.hflags &= ~BOOK3S_HFLAG_DCBZ32;
  210. if (vcpu->arch.mmu.is_dcbz32(vcpu) && (mfmsr() & MSR_HV) &&
  211. !strcmp(cur_cpu_spec->platform, "ppc970"))
  212. vcpu->arch.hflags |= BOOK3S_HFLAG_DCBZ32;
  213. /* Cell performs badly if MSR_FEx are set. So let's hope nobody
  214. really needs them in a VM on Cell and force disable them. */
  215. if (!strcmp(cur_cpu_spec->platform, "ppc-cell-be"))
  216. to_book3s(vcpu)->msr_mask &= ~(MSR_FE0 | MSR_FE1);
  217. #ifdef CONFIG_PPC_BOOK3S_32
  218. /* 32 bit Book3S always has 32 byte dcbz */
  219. vcpu->arch.hflags |= BOOK3S_HFLAG_DCBZ32;
  220. #endif
  221. /* On some CPUs we can execute paired single operations natively */
  222. asm ( "mfpvr %0" : "=r"(host_pvr));
  223. switch (host_pvr) {
  224. case 0x00080200: /* lonestar 2.0 */
  225. case 0x00088202: /* lonestar 2.2 */
  226. case 0x70000100: /* gekko 1.0 */
  227. case 0x00080100: /* gekko 2.0 */
  228. case 0x00083203: /* gekko 2.3a */
  229. case 0x00083213: /* gekko 2.3b */
  230. case 0x00083204: /* gekko 2.4 */
  231. case 0x00083214: /* gekko 2.4e (8SE) - retail HW2 */
  232. case 0x00087200: /* broadway */
  233. vcpu->arch.hflags |= BOOK3S_HFLAG_NATIVE_PS;
  234. /* Enable HID2.PSE - in case we need it later */
  235. mtspr(SPRN_HID2_GEKKO, mfspr(SPRN_HID2_GEKKO) | (1 << 29));
  236. }
  237. }
  238. /* Book3s_32 CPUs always have 32 bytes cache line size, which Linux assumes. To
  239. * make Book3s_32 Linux work on Book3s_64, we have to make sure we trap dcbz to
  240. * emulate 32 bytes dcbz length.
  241. *
  242. * The Book3s_64 inventors also realized this case and implemented a special bit
  243. * in the HID5 register, which is a hypervisor ressource. Thus we can't use it.
  244. *
  245. * My approach here is to patch the dcbz instruction on executing pages.
  246. */
  247. static void kvmppc_patch_dcbz(struct kvm_vcpu *vcpu, struct kvmppc_pte *pte)
  248. {
  249. struct page *hpage;
  250. u64 hpage_offset;
  251. u32 *page;
  252. int i;
  253. hpage = gfn_to_page(vcpu->kvm, pte->raddr >> PAGE_SHIFT);
  254. if (is_error_page(hpage))
  255. return;
  256. hpage_offset = pte->raddr & ~PAGE_MASK;
  257. hpage_offset &= ~0xFFFULL;
  258. hpage_offset /= 4;
  259. get_page(hpage);
  260. page = kmap_atomic(hpage);
  261. /* patch dcbz into reserved instruction, so we trap */
  262. for (i=hpage_offset; i < hpage_offset + (HW_PAGE_SIZE / 4); i++)
  263. if ((page[i] & 0xff0007ff) == INS_DCBZ)
  264. page[i] &= 0xfffffff7;
  265. kunmap_atomic(page);
  266. put_page(hpage);
  267. }
  268. static int kvmppc_visible_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
  269. {
  270. ulong mp_pa = vcpu->arch.magic_page_pa;
  271. if (!(vcpu->arch.shared->msr & MSR_SF))
  272. mp_pa = (uint32_t)mp_pa;
  273. if (unlikely(mp_pa) &&
  274. unlikely((mp_pa & KVM_PAM) >> PAGE_SHIFT == gfn)) {
  275. return 1;
  276. }
  277. return kvm_is_visible_gfn(vcpu->kvm, gfn);
  278. }
  279. int kvmppc_handle_pagefault(struct kvm_run *run, struct kvm_vcpu *vcpu,
  280. ulong eaddr, int vec)
  281. {
  282. bool data = (vec == BOOK3S_INTERRUPT_DATA_STORAGE);
  283. int r = RESUME_GUEST;
  284. int relocated;
  285. int page_found = 0;
  286. struct kvmppc_pte pte;
  287. bool is_mmio = false;
  288. bool dr = (vcpu->arch.shared->msr & MSR_DR) ? true : false;
  289. bool ir = (vcpu->arch.shared->msr & MSR_IR) ? true : false;
  290. u64 vsid;
  291. relocated = data ? dr : ir;
  292. /* Resolve real address if translation turned on */
  293. if (relocated) {
  294. page_found = vcpu->arch.mmu.xlate(vcpu, eaddr, &pte, data);
  295. } else {
  296. pte.may_execute = true;
  297. pte.may_read = true;
  298. pte.may_write = true;
  299. pte.raddr = eaddr & KVM_PAM;
  300. pte.eaddr = eaddr;
  301. pte.vpage = eaddr >> 12;
  302. }
  303. switch (vcpu->arch.shared->msr & (MSR_DR|MSR_IR)) {
  304. case 0:
  305. pte.vpage |= ((u64)VSID_REAL << (SID_SHIFT - 12));
  306. break;
  307. case MSR_DR:
  308. case MSR_IR:
  309. vcpu->arch.mmu.esid_to_vsid(vcpu, eaddr >> SID_SHIFT, &vsid);
  310. if ((vcpu->arch.shared->msr & (MSR_DR|MSR_IR)) == MSR_DR)
  311. pte.vpage |= ((u64)VSID_REAL_DR << (SID_SHIFT - 12));
  312. else
  313. pte.vpage |= ((u64)VSID_REAL_IR << (SID_SHIFT - 12));
  314. pte.vpage |= vsid;
  315. if (vsid == -1)
  316. page_found = -EINVAL;
  317. break;
  318. }
  319. if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
  320. (!(vcpu->arch.hflags & BOOK3S_HFLAG_DCBZ32))) {
  321. /*
  322. * If we do the dcbz hack, we have to NX on every execution,
  323. * so we can patch the executing code. This renders our guest
  324. * NX-less.
  325. */
  326. pte.may_execute = !data;
  327. }
  328. if (page_found == -ENOENT) {
  329. /* Page not found in guest PTE entries */
  330. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  331. vcpu->arch.shared->dar = kvmppc_get_fault_dar(vcpu);
  332. vcpu->arch.shared->dsisr = svcpu->fault_dsisr;
  333. vcpu->arch.shared->msr |=
  334. (svcpu->shadow_srr1 & 0x00000000f8000000ULL);
  335. svcpu_put(svcpu);
  336. kvmppc_book3s_queue_irqprio(vcpu, vec);
  337. } else if (page_found == -EPERM) {
  338. /* Storage protection */
  339. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  340. vcpu->arch.shared->dar = kvmppc_get_fault_dar(vcpu);
  341. vcpu->arch.shared->dsisr = svcpu->fault_dsisr & ~DSISR_NOHPTE;
  342. vcpu->arch.shared->dsisr |= DSISR_PROTFAULT;
  343. vcpu->arch.shared->msr |=
  344. svcpu->shadow_srr1 & 0x00000000f8000000ULL;
  345. svcpu_put(svcpu);
  346. kvmppc_book3s_queue_irqprio(vcpu, vec);
  347. } else if (page_found == -EINVAL) {
  348. /* Page not found in guest SLB */
  349. vcpu->arch.shared->dar = kvmppc_get_fault_dar(vcpu);
  350. kvmppc_book3s_queue_irqprio(vcpu, vec + 0x80);
  351. } else if (!is_mmio &&
  352. kvmppc_visible_gfn(vcpu, pte.raddr >> PAGE_SHIFT)) {
  353. /* The guest's PTE is not mapped yet. Map on the host */
  354. kvmppc_mmu_map_page(vcpu, &pte);
  355. if (data)
  356. vcpu->stat.sp_storage++;
  357. else if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
  358. (!(vcpu->arch.hflags & BOOK3S_HFLAG_DCBZ32)))
  359. kvmppc_patch_dcbz(vcpu, &pte);
  360. } else {
  361. /* MMIO */
  362. vcpu->stat.mmio_exits++;
  363. vcpu->arch.paddr_accessed = pte.raddr;
  364. vcpu->arch.vaddr_accessed = pte.eaddr;
  365. r = kvmppc_emulate_mmio(run, vcpu);
  366. if ( r == RESUME_HOST_NV )
  367. r = RESUME_HOST;
  368. }
  369. return r;
  370. }
  371. static inline int get_fpr_index(int i)
  372. {
  373. return i * TS_FPRWIDTH;
  374. }
  375. /* Give up external provider (FPU, Altivec, VSX) */
  376. void kvmppc_giveup_ext(struct kvm_vcpu *vcpu, ulong msr)
  377. {
  378. struct thread_struct *t = &current->thread;
  379. u64 *vcpu_fpr = vcpu->arch.fpr;
  380. #ifdef CONFIG_VSX
  381. u64 *vcpu_vsx = vcpu->arch.vsr;
  382. #endif
  383. u64 *thread_fpr = (u64*)t->fpr;
  384. int i;
  385. /*
  386. * VSX instructions can access FP and vector registers, so if
  387. * we are giving up VSX, make sure we give up FP and VMX as well.
  388. */
  389. if (msr & MSR_VSX)
  390. msr |= MSR_FP | MSR_VEC;
  391. msr &= vcpu->arch.guest_owned_ext;
  392. if (!msr)
  393. return;
  394. #ifdef DEBUG_EXT
  395. printk(KERN_INFO "Giving up ext 0x%lx\n", msr);
  396. #endif
  397. if (msr & MSR_FP) {
  398. /*
  399. * Note that on CPUs with VSX, giveup_fpu stores
  400. * both the traditional FP registers and the added VSX
  401. * registers into thread.fpr[].
  402. */
  403. giveup_fpu(current);
  404. for (i = 0; i < ARRAY_SIZE(vcpu->arch.fpr); i++)
  405. vcpu_fpr[i] = thread_fpr[get_fpr_index(i)];
  406. vcpu->arch.fpscr = t->fpscr.val;
  407. #ifdef CONFIG_VSX
  408. if (cpu_has_feature(CPU_FTR_VSX))
  409. for (i = 0; i < ARRAY_SIZE(vcpu->arch.vsr) / 2; i++)
  410. vcpu_vsx[i] = thread_fpr[get_fpr_index(i) + 1];
  411. #endif
  412. }
  413. #ifdef CONFIG_ALTIVEC
  414. if (msr & MSR_VEC) {
  415. giveup_altivec(current);
  416. memcpy(vcpu->arch.vr, t->vr, sizeof(vcpu->arch.vr));
  417. vcpu->arch.vscr = t->vscr;
  418. }
  419. #endif
  420. vcpu->arch.guest_owned_ext &= ~(msr | MSR_VSX);
  421. kvmppc_recalc_shadow_msr(vcpu);
  422. }
  423. static int kvmppc_read_inst(struct kvm_vcpu *vcpu)
  424. {
  425. ulong srr0 = kvmppc_get_pc(vcpu);
  426. u32 last_inst = kvmppc_get_last_inst(vcpu);
  427. int ret;
  428. ret = kvmppc_ld(vcpu, &srr0, sizeof(u32), &last_inst, false);
  429. if (ret == -ENOENT) {
  430. ulong msr = vcpu->arch.shared->msr;
  431. msr = kvmppc_set_field(msr, 33, 33, 1);
  432. msr = kvmppc_set_field(msr, 34, 36, 0);
  433. vcpu->arch.shared->msr = kvmppc_set_field(msr, 42, 47, 0);
  434. kvmppc_book3s_queue_irqprio(vcpu, BOOK3S_INTERRUPT_INST_STORAGE);
  435. return EMULATE_AGAIN;
  436. }
  437. return EMULATE_DONE;
  438. }
  439. static int kvmppc_check_ext(struct kvm_vcpu *vcpu, unsigned int exit_nr)
  440. {
  441. /* Need to do paired single emulation? */
  442. if (!(vcpu->arch.hflags & BOOK3S_HFLAG_PAIRED_SINGLE))
  443. return EMULATE_DONE;
  444. /* Read out the instruction */
  445. if (kvmppc_read_inst(vcpu) == EMULATE_DONE)
  446. /* Need to emulate */
  447. return EMULATE_FAIL;
  448. return EMULATE_AGAIN;
  449. }
  450. /* Handle external providers (FPU, Altivec, VSX) */
  451. static int kvmppc_handle_ext(struct kvm_vcpu *vcpu, unsigned int exit_nr,
  452. ulong msr)
  453. {
  454. struct thread_struct *t = &current->thread;
  455. u64 *vcpu_fpr = vcpu->arch.fpr;
  456. #ifdef CONFIG_VSX
  457. u64 *vcpu_vsx = vcpu->arch.vsr;
  458. #endif
  459. u64 *thread_fpr = (u64*)t->fpr;
  460. int i;
  461. /* When we have paired singles, we emulate in software */
  462. if (vcpu->arch.hflags & BOOK3S_HFLAG_PAIRED_SINGLE)
  463. return RESUME_GUEST;
  464. if (!(vcpu->arch.shared->msr & msr)) {
  465. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  466. return RESUME_GUEST;
  467. }
  468. if (msr == MSR_VSX) {
  469. /* No VSX? Give an illegal instruction interrupt */
  470. #ifdef CONFIG_VSX
  471. if (!cpu_has_feature(CPU_FTR_VSX))
  472. #endif
  473. {
  474. kvmppc_core_queue_program(vcpu, SRR1_PROGILL);
  475. return RESUME_GUEST;
  476. }
  477. /*
  478. * We have to load up all the FP and VMX registers before
  479. * we can let the guest use VSX instructions.
  480. */
  481. msr = MSR_FP | MSR_VEC | MSR_VSX;
  482. }
  483. /* See if we already own all the ext(s) needed */
  484. msr &= ~vcpu->arch.guest_owned_ext;
  485. if (!msr)
  486. return RESUME_GUEST;
  487. #ifdef DEBUG_EXT
  488. printk(KERN_INFO "Loading up ext 0x%lx\n", msr);
  489. #endif
  490. current->thread.regs->msr |= msr;
  491. if (msr & MSR_FP) {
  492. for (i = 0; i < ARRAY_SIZE(vcpu->arch.fpr); i++)
  493. thread_fpr[get_fpr_index(i)] = vcpu_fpr[i];
  494. #ifdef CONFIG_VSX
  495. for (i = 0; i < ARRAY_SIZE(vcpu->arch.vsr) / 2; i++)
  496. thread_fpr[get_fpr_index(i) + 1] = vcpu_vsx[i];
  497. #endif
  498. t->fpscr.val = vcpu->arch.fpscr;
  499. t->fpexc_mode = 0;
  500. kvmppc_load_up_fpu();
  501. }
  502. if (msr & MSR_VEC) {
  503. #ifdef CONFIG_ALTIVEC
  504. memcpy(t->vr, vcpu->arch.vr, sizeof(vcpu->arch.vr));
  505. t->vscr = vcpu->arch.vscr;
  506. t->vrsave = -1;
  507. kvmppc_load_up_altivec();
  508. #endif
  509. }
  510. vcpu->arch.guest_owned_ext |= msr;
  511. kvmppc_recalc_shadow_msr(vcpu);
  512. return RESUME_GUEST;
  513. }
  514. int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu,
  515. unsigned int exit_nr)
  516. {
  517. int r = RESUME_HOST;
  518. int s;
  519. vcpu->stat.sum_exits++;
  520. run->exit_reason = KVM_EXIT_UNKNOWN;
  521. run->ready_for_interrupt_injection = 1;
  522. /* We get here with MSR.EE=1 */
  523. trace_kvm_exit(exit_nr, vcpu);
  524. kvm_guest_exit();
  525. switch (exit_nr) {
  526. case BOOK3S_INTERRUPT_INST_STORAGE:
  527. {
  528. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  529. ulong shadow_srr1 = svcpu->shadow_srr1;
  530. vcpu->stat.pf_instruc++;
  531. #ifdef CONFIG_PPC_BOOK3S_32
  532. /* We set segments as unused segments when invalidating them. So
  533. * treat the respective fault as segment fault. */
  534. if (svcpu->sr[kvmppc_get_pc(vcpu) >> SID_SHIFT] == SR_INVALID) {
  535. kvmppc_mmu_map_segment(vcpu, kvmppc_get_pc(vcpu));
  536. r = RESUME_GUEST;
  537. svcpu_put(svcpu);
  538. break;
  539. }
  540. #endif
  541. svcpu_put(svcpu);
  542. /* only care about PTEG not found errors, but leave NX alone */
  543. if (shadow_srr1 & 0x40000000) {
  544. r = kvmppc_handle_pagefault(run, vcpu, kvmppc_get_pc(vcpu), exit_nr);
  545. vcpu->stat.sp_instruc++;
  546. } else if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
  547. (!(vcpu->arch.hflags & BOOK3S_HFLAG_DCBZ32))) {
  548. /*
  549. * XXX If we do the dcbz hack we use the NX bit to flush&patch the page,
  550. * so we can't use the NX bit inside the guest. Let's cross our fingers,
  551. * that no guest that needs the dcbz hack does NX.
  552. */
  553. kvmppc_mmu_pte_flush(vcpu, kvmppc_get_pc(vcpu), ~0xFFFUL);
  554. r = RESUME_GUEST;
  555. } else {
  556. vcpu->arch.shared->msr |= shadow_srr1 & 0x58000000;
  557. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  558. r = RESUME_GUEST;
  559. }
  560. break;
  561. }
  562. case BOOK3S_INTERRUPT_DATA_STORAGE:
  563. {
  564. ulong dar = kvmppc_get_fault_dar(vcpu);
  565. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  566. u32 fault_dsisr = svcpu->fault_dsisr;
  567. vcpu->stat.pf_storage++;
  568. #ifdef CONFIG_PPC_BOOK3S_32
  569. /* We set segments as unused segments when invalidating them. So
  570. * treat the respective fault as segment fault. */
  571. if ((svcpu->sr[dar >> SID_SHIFT]) == SR_INVALID) {
  572. kvmppc_mmu_map_segment(vcpu, dar);
  573. r = RESUME_GUEST;
  574. svcpu_put(svcpu);
  575. break;
  576. }
  577. #endif
  578. svcpu_put(svcpu);
  579. /* The only case we need to handle is missing shadow PTEs */
  580. if (fault_dsisr & DSISR_NOHPTE) {
  581. r = kvmppc_handle_pagefault(run, vcpu, dar, exit_nr);
  582. } else {
  583. vcpu->arch.shared->dar = dar;
  584. vcpu->arch.shared->dsisr = fault_dsisr;
  585. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  586. r = RESUME_GUEST;
  587. }
  588. break;
  589. }
  590. case BOOK3S_INTERRUPT_DATA_SEGMENT:
  591. if (kvmppc_mmu_map_segment(vcpu, kvmppc_get_fault_dar(vcpu)) < 0) {
  592. vcpu->arch.shared->dar = kvmppc_get_fault_dar(vcpu);
  593. kvmppc_book3s_queue_irqprio(vcpu,
  594. BOOK3S_INTERRUPT_DATA_SEGMENT);
  595. }
  596. r = RESUME_GUEST;
  597. break;
  598. case BOOK3S_INTERRUPT_INST_SEGMENT:
  599. if (kvmppc_mmu_map_segment(vcpu, kvmppc_get_pc(vcpu)) < 0) {
  600. kvmppc_book3s_queue_irqprio(vcpu,
  601. BOOK3S_INTERRUPT_INST_SEGMENT);
  602. }
  603. r = RESUME_GUEST;
  604. break;
  605. /* We're good on these - the host merely wanted to get our attention */
  606. case BOOK3S_INTERRUPT_DECREMENTER:
  607. case BOOK3S_INTERRUPT_HV_DECREMENTER:
  608. vcpu->stat.dec_exits++;
  609. r = RESUME_GUEST;
  610. break;
  611. case BOOK3S_INTERRUPT_EXTERNAL:
  612. case BOOK3S_INTERRUPT_EXTERNAL_LEVEL:
  613. case BOOK3S_INTERRUPT_EXTERNAL_HV:
  614. vcpu->stat.ext_intr_exits++;
  615. r = RESUME_GUEST;
  616. break;
  617. case BOOK3S_INTERRUPT_PERFMON:
  618. r = RESUME_GUEST;
  619. break;
  620. case BOOK3S_INTERRUPT_PROGRAM:
  621. case BOOK3S_INTERRUPT_H_EMUL_ASSIST:
  622. {
  623. enum emulation_result er;
  624. struct kvmppc_book3s_shadow_vcpu *svcpu;
  625. ulong flags;
  626. program_interrupt:
  627. svcpu = svcpu_get(vcpu);
  628. flags = svcpu->shadow_srr1 & 0x1f0000ull;
  629. svcpu_put(svcpu);
  630. if (vcpu->arch.shared->msr & MSR_PR) {
  631. #ifdef EXIT_DEBUG
  632. printk(KERN_INFO "Userspace triggered 0x700 exception at 0x%lx (0x%x)\n", kvmppc_get_pc(vcpu), kvmppc_get_last_inst(vcpu));
  633. #endif
  634. if ((kvmppc_get_last_inst(vcpu) & 0xff0007ff) !=
  635. (INS_DCBZ & 0xfffffff7)) {
  636. kvmppc_core_queue_program(vcpu, flags);
  637. r = RESUME_GUEST;
  638. break;
  639. }
  640. }
  641. vcpu->stat.emulated_inst_exits++;
  642. er = kvmppc_emulate_instruction(run, vcpu);
  643. switch (er) {
  644. case EMULATE_DONE:
  645. r = RESUME_GUEST_NV;
  646. break;
  647. case EMULATE_AGAIN:
  648. r = RESUME_GUEST;
  649. break;
  650. case EMULATE_FAIL:
  651. printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n",
  652. __func__, kvmppc_get_pc(vcpu), kvmppc_get_last_inst(vcpu));
  653. kvmppc_core_queue_program(vcpu, flags);
  654. r = RESUME_GUEST;
  655. break;
  656. case EMULATE_DO_MMIO:
  657. run->exit_reason = KVM_EXIT_MMIO;
  658. r = RESUME_HOST_NV;
  659. break;
  660. default:
  661. BUG();
  662. }
  663. break;
  664. }
  665. case BOOK3S_INTERRUPT_SYSCALL:
  666. if (vcpu->arch.papr_enabled &&
  667. (kvmppc_get_last_inst(vcpu) == 0x44000022) &&
  668. !(vcpu->arch.shared->msr & MSR_PR)) {
  669. /* SC 1 papr hypercalls */
  670. ulong cmd = kvmppc_get_gpr(vcpu, 3);
  671. int i;
  672. #ifdef CONFIG_KVM_BOOK3S_64_PR
  673. if (kvmppc_h_pr(vcpu, cmd) == EMULATE_DONE) {
  674. r = RESUME_GUEST;
  675. break;
  676. }
  677. #endif
  678. run->papr_hcall.nr = cmd;
  679. for (i = 0; i < 9; ++i) {
  680. ulong gpr = kvmppc_get_gpr(vcpu, 4 + i);
  681. run->papr_hcall.args[i] = gpr;
  682. }
  683. run->exit_reason = KVM_EXIT_PAPR_HCALL;
  684. vcpu->arch.hcall_needed = 1;
  685. r = RESUME_HOST;
  686. } else if (vcpu->arch.osi_enabled &&
  687. (((u32)kvmppc_get_gpr(vcpu, 3)) == OSI_SC_MAGIC_R3) &&
  688. (((u32)kvmppc_get_gpr(vcpu, 4)) == OSI_SC_MAGIC_R4)) {
  689. /* MOL hypercalls */
  690. u64 *gprs = run->osi.gprs;
  691. int i;
  692. run->exit_reason = KVM_EXIT_OSI;
  693. for (i = 0; i < 32; i++)
  694. gprs[i] = kvmppc_get_gpr(vcpu, i);
  695. vcpu->arch.osi_needed = 1;
  696. r = RESUME_HOST_NV;
  697. } else if (!(vcpu->arch.shared->msr & MSR_PR) &&
  698. (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) {
  699. /* KVM PV hypercalls */
  700. kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
  701. r = RESUME_GUEST;
  702. } else {
  703. /* Guest syscalls */
  704. vcpu->stat.syscall_exits++;
  705. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  706. r = RESUME_GUEST;
  707. }
  708. break;
  709. case BOOK3S_INTERRUPT_FP_UNAVAIL:
  710. case BOOK3S_INTERRUPT_ALTIVEC:
  711. case BOOK3S_INTERRUPT_VSX:
  712. {
  713. int ext_msr = 0;
  714. switch (exit_nr) {
  715. case BOOK3S_INTERRUPT_FP_UNAVAIL: ext_msr = MSR_FP; break;
  716. case BOOK3S_INTERRUPT_ALTIVEC: ext_msr = MSR_VEC; break;
  717. case BOOK3S_INTERRUPT_VSX: ext_msr = MSR_VSX; break;
  718. }
  719. switch (kvmppc_check_ext(vcpu, exit_nr)) {
  720. case EMULATE_DONE:
  721. /* everything ok - let's enable the ext */
  722. r = kvmppc_handle_ext(vcpu, exit_nr, ext_msr);
  723. break;
  724. case EMULATE_FAIL:
  725. /* we need to emulate this instruction */
  726. goto program_interrupt;
  727. break;
  728. default:
  729. /* nothing to worry about - go again */
  730. break;
  731. }
  732. break;
  733. }
  734. case BOOK3S_INTERRUPT_ALIGNMENT:
  735. if (kvmppc_read_inst(vcpu) == EMULATE_DONE) {
  736. vcpu->arch.shared->dsisr = kvmppc_alignment_dsisr(vcpu,
  737. kvmppc_get_last_inst(vcpu));
  738. vcpu->arch.shared->dar = kvmppc_alignment_dar(vcpu,
  739. kvmppc_get_last_inst(vcpu));
  740. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  741. }
  742. r = RESUME_GUEST;
  743. break;
  744. case BOOK3S_INTERRUPT_MACHINE_CHECK:
  745. case BOOK3S_INTERRUPT_TRACE:
  746. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  747. r = RESUME_GUEST;
  748. break;
  749. default:
  750. {
  751. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  752. ulong shadow_srr1 = svcpu->shadow_srr1;
  753. svcpu_put(svcpu);
  754. /* Ugh - bork here! What did we get? */
  755. printk(KERN_EMERG "exit_nr=0x%x | pc=0x%lx | msr=0x%lx\n",
  756. exit_nr, kvmppc_get_pc(vcpu), shadow_srr1);
  757. r = RESUME_HOST;
  758. BUG();
  759. break;
  760. }
  761. }
  762. if (!(r & RESUME_HOST)) {
  763. /* To avoid clobbering exit_reason, only check for signals if
  764. * we aren't already exiting to userspace for some other
  765. * reason. */
  766. /*
  767. * Interrupts could be timers for the guest which we have to
  768. * inject again, so let's postpone them until we're in the guest
  769. * and if we really did time things so badly, then we just exit
  770. * again due to a host external interrupt.
  771. */
  772. local_irq_disable();
  773. s = kvmppc_prepare_to_enter(vcpu);
  774. if (s <= 0) {
  775. local_irq_enable();
  776. r = s;
  777. } else {
  778. kvmppc_lazy_ee_enable();
  779. }
  780. }
  781. trace_kvm_book3s_reenter(r, vcpu);
  782. return r;
  783. }
  784. int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
  785. struct kvm_sregs *sregs)
  786. {
  787. struct kvmppc_vcpu_book3s *vcpu3s = to_book3s(vcpu);
  788. int i;
  789. sregs->pvr = vcpu->arch.pvr;
  790. sregs->u.s.sdr1 = to_book3s(vcpu)->sdr1;
  791. if (vcpu->arch.hflags & BOOK3S_HFLAG_SLB) {
  792. for (i = 0; i < 64; i++) {
  793. sregs->u.s.ppc64.slb[i].slbe = vcpu->arch.slb[i].orige | i;
  794. sregs->u.s.ppc64.slb[i].slbv = vcpu->arch.slb[i].origv;
  795. }
  796. } else {
  797. for (i = 0; i < 16; i++)
  798. sregs->u.s.ppc32.sr[i] = vcpu->arch.shared->sr[i];
  799. for (i = 0; i < 8; i++) {
  800. sregs->u.s.ppc32.ibat[i] = vcpu3s->ibat[i].raw;
  801. sregs->u.s.ppc32.dbat[i] = vcpu3s->dbat[i].raw;
  802. }
  803. }
  804. return 0;
  805. }
  806. int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
  807. struct kvm_sregs *sregs)
  808. {
  809. struct kvmppc_vcpu_book3s *vcpu3s = to_book3s(vcpu);
  810. int i;
  811. kvmppc_set_pvr(vcpu, sregs->pvr);
  812. vcpu3s->sdr1 = sregs->u.s.sdr1;
  813. if (vcpu->arch.hflags & BOOK3S_HFLAG_SLB) {
  814. for (i = 0; i < 64; i++) {
  815. vcpu->arch.mmu.slbmte(vcpu, sregs->u.s.ppc64.slb[i].slbv,
  816. sregs->u.s.ppc64.slb[i].slbe);
  817. }
  818. } else {
  819. for (i = 0; i < 16; i++) {
  820. vcpu->arch.mmu.mtsrin(vcpu, i, sregs->u.s.ppc32.sr[i]);
  821. }
  822. for (i = 0; i < 8; i++) {
  823. kvmppc_set_bat(vcpu, &(vcpu3s->ibat[i]), false,
  824. (u32)sregs->u.s.ppc32.ibat[i]);
  825. kvmppc_set_bat(vcpu, &(vcpu3s->ibat[i]), true,
  826. (u32)(sregs->u.s.ppc32.ibat[i] >> 32));
  827. kvmppc_set_bat(vcpu, &(vcpu3s->dbat[i]), false,
  828. (u32)sregs->u.s.ppc32.dbat[i]);
  829. kvmppc_set_bat(vcpu, &(vcpu3s->dbat[i]), true,
  830. (u32)(sregs->u.s.ppc32.dbat[i] >> 32));
  831. }
  832. }
  833. /* Flush the MMU after messing with the segments */
  834. kvmppc_mmu_pte_flush(vcpu, 0, 0);
  835. return 0;
  836. }
  837. int kvmppc_get_one_reg(struct kvm_vcpu *vcpu, u64 id, union kvmppc_one_reg *val)
  838. {
  839. int r = 0;
  840. switch (id) {
  841. case KVM_REG_PPC_HIOR:
  842. *val = get_reg_val(id, to_book3s(vcpu)->hior);
  843. break;
  844. #ifdef CONFIG_VSX
  845. case KVM_REG_PPC_VSR0 ... KVM_REG_PPC_VSR31: {
  846. long int i = id - KVM_REG_PPC_VSR0;
  847. if (!cpu_has_feature(CPU_FTR_VSX)) {
  848. r = -ENXIO;
  849. break;
  850. }
  851. val->vsxval[0] = vcpu->arch.fpr[i];
  852. val->vsxval[1] = vcpu->arch.vsr[i];
  853. break;
  854. }
  855. #endif /* CONFIG_VSX */
  856. default:
  857. r = -EINVAL;
  858. break;
  859. }
  860. return r;
  861. }
  862. int kvmppc_set_one_reg(struct kvm_vcpu *vcpu, u64 id, union kvmppc_one_reg *val)
  863. {
  864. int r = 0;
  865. switch (id) {
  866. case KVM_REG_PPC_HIOR:
  867. to_book3s(vcpu)->hior = set_reg_val(id, *val);
  868. to_book3s(vcpu)->hior_explicit = true;
  869. break;
  870. #ifdef CONFIG_VSX
  871. case KVM_REG_PPC_VSR0 ... KVM_REG_PPC_VSR31: {
  872. long int i = id - KVM_REG_PPC_VSR0;
  873. if (!cpu_has_feature(CPU_FTR_VSX)) {
  874. r = -ENXIO;
  875. break;
  876. }
  877. vcpu->arch.fpr[i] = val->vsxval[0];
  878. vcpu->arch.vsr[i] = val->vsxval[1];
  879. break;
  880. }
  881. #endif /* CONFIG_VSX */
  882. default:
  883. r = -EINVAL;
  884. break;
  885. }
  886. return r;
  887. }
  888. int kvmppc_core_check_processor_compat(void)
  889. {
  890. return 0;
  891. }
  892. struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id)
  893. {
  894. struct kvmppc_vcpu_book3s *vcpu_book3s;
  895. struct kvm_vcpu *vcpu;
  896. int err = -ENOMEM;
  897. unsigned long p;
  898. vcpu_book3s = vzalloc(sizeof(struct kvmppc_vcpu_book3s));
  899. if (!vcpu_book3s)
  900. goto out;
  901. vcpu_book3s->shadow_vcpu = (struct kvmppc_book3s_shadow_vcpu *)
  902. kzalloc(sizeof(*vcpu_book3s->shadow_vcpu), GFP_KERNEL);
  903. if (!vcpu_book3s->shadow_vcpu)
  904. goto free_vcpu;
  905. vcpu = &vcpu_book3s->vcpu;
  906. err = kvm_vcpu_init(vcpu, kvm, id);
  907. if (err)
  908. goto free_shadow_vcpu;
  909. p = __get_free_page(GFP_KERNEL|__GFP_ZERO);
  910. /* the real shared page fills the last 4k of our page */
  911. vcpu->arch.shared = (void*)(p + PAGE_SIZE - 4096);
  912. if (!p)
  913. goto uninit_vcpu;
  914. #ifdef CONFIG_PPC_BOOK3S_64
  915. /* default to book3s_64 (970fx) */
  916. vcpu->arch.pvr = 0x3C0301;
  917. #else
  918. /* default to book3s_32 (750) */
  919. vcpu->arch.pvr = 0x84202;
  920. #endif
  921. kvmppc_set_pvr(vcpu, vcpu->arch.pvr);
  922. vcpu->arch.slb_nr = 64;
  923. vcpu->arch.shadow_msr = MSR_USER64;
  924. err = kvmppc_mmu_init(vcpu);
  925. if (err < 0)
  926. goto uninit_vcpu;
  927. return vcpu;
  928. uninit_vcpu:
  929. kvm_vcpu_uninit(vcpu);
  930. free_shadow_vcpu:
  931. kfree(vcpu_book3s->shadow_vcpu);
  932. free_vcpu:
  933. vfree(vcpu_book3s);
  934. out:
  935. return ERR_PTR(err);
  936. }
  937. void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu)
  938. {
  939. struct kvmppc_vcpu_book3s *vcpu_book3s = to_book3s(vcpu);
  940. free_page((unsigned long)vcpu->arch.shared & PAGE_MASK);
  941. kvm_vcpu_uninit(vcpu);
  942. kfree(vcpu_book3s->shadow_vcpu);
  943. vfree(vcpu_book3s);
  944. }
  945. int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  946. {
  947. int ret;
  948. double fpr[32][TS_FPRWIDTH];
  949. unsigned int fpscr;
  950. int fpexc_mode;
  951. #ifdef CONFIG_ALTIVEC
  952. vector128 vr[32];
  953. vector128 vscr;
  954. unsigned long uninitialized_var(vrsave);
  955. int used_vr;
  956. #endif
  957. #ifdef CONFIG_VSX
  958. int used_vsr;
  959. #endif
  960. ulong ext_msr;
  961. /* Check if we can run the vcpu at all */
  962. if (!vcpu->arch.sane) {
  963. kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  964. ret = -EINVAL;
  965. goto out;
  966. }
  967. /*
  968. * Interrupts could be timers for the guest which we have to inject
  969. * again, so let's postpone them until we're in the guest and if we
  970. * really did time things so badly, then we just exit again due to
  971. * a host external interrupt.
  972. */
  973. local_irq_disable();
  974. ret = kvmppc_prepare_to_enter(vcpu);
  975. if (ret <= 0) {
  976. local_irq_enable();
  977. goto out;
  978. }
  979. /* Save FPU state in stack */
  980. if (current->thread.regs->msr & MSR_FP)
  981. giveup_fpu(current);
  982. memcpy(fpr, current->thread.fpr, sizeof(current->thread.fpr));
  983. fpscr = current->thread.fpscr.val;
  984. fpexc_mode = current->thread.fpexc_mode;
  985. #ifdef CONFIG_ALTIVEC
  986. /* Save Altivec state in stack */
  987. used_vr = current->thread.used_vr;
  988. if (used_vr) {
  989. if (current->thread.regs->msr & MSR_VEC)
  990. giveup_altivec(current);
  991. memcpy(vr, current->thread.vr, sizeof(current->thread.vr));
  992. vscr = current->thread.vscr;
  993. vrsave = current->thread.vrsave;
  994. }
  995. #endif
  996. #ifdef CONFIG_VSX
  997. /* Save VSX state in stack */
  998. used_vsr = current->thread.used_vsr;
  999. if (used_vsr && (current->thread.regs->msr & MSR_VSX))
  1000. __giveup_vsx(current);
  1001. #endif
  1002. /* Remember the MSR with disabled extensions */
  1003. ext_msr = current->thread.regs->msr;
  1004. /* Preload FPU if it's enabled */
  1005. if (vcpu->arch.shared->msr & MSR_FP)
  1006. kvmppc_handle_ext(vcpu, BOOK3S_INTERRUPT_FP_UNAVAIL, MSR_FP);
  1007. kvmppc_lazy_ee_enable();
  1008. ret = __kvmppc_vcpu_run(kvm_run, vcpu);
  1009. /* No need for kvm_guest_exit. It's done in handle_exit.
  1010. We also get here with interrupts enabled. */
  1011. /* Make sure we save the guest FPU/Altivec/VSX state */
  1012. kvmppc_giveup_ext(vcpu, MSR_FP | MSR_VEC | MSR_VSX);
  1013. current->thread.regs->msr = ext_msr;
  1014. /* Restore FPU/VSX state from stack */
  1015. memcpy(current->thread.fpr, fpr, sizeof(current->thread.fpr));
  1016. current->thread.fpscr.val = fpscr;
  1017. current->thread.fpexc_mode = fpexc_mode;
  1018. #ifdef CONFIG_ALTIVEC
  1019. /* Restore Altivec state from stack */
  1020. if (used_vr && current->thread.used_vr) {
  1021. memcpy(current->thread.vr, vr, sizeof(current->thread.vr));
  1022. current->thread.vscr = vscr;
  1023. current->thread.vrsave = vrsave;
  1024. }
  1025. current->thread.used_vr = used_vr;
  1026. #endif
  1027. #ifdef CONFIG_VSX
  1028. current->thread.used_vsr = used_vsr;
  1029. #endif
  1030. out:
  1031. vcpu->mode = OUTSIDE_GUEST_MODE;
  1032. return ret;
  1033. }
  1034. /*
  1035. * Get (and clear) the dirty memory log for a memory slot.
  1036. */
  1037. int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm,
  1038. struct kvm_dirty_log *log)
  1039. {
  1040. struct kvm_memory_slot *memslot;
  1041. struct kvm_vcpu *vcpu;
  1042. ulong ga, ga_end;
  1043. int is_dirty = 0;
  1044. int r;
  1045. unsigned long n;
  1046. mutex_lock(&kvm->slots_lock);
  1047. r = kvm_get_dirty_log(kvm, log, &is_dirty);
  1048. if (r)
  1049. goto out;
  1050. /* If nothing is dirty, don't bother messing with page tables. */
  1051. if (is_dirty) {
  1052. memslot = id_to_memslot(kvm->memslots, log->slot);
  1053. ga = memslot->base_gfn << PAGE_SHIFT;
  1054. ga_end = ga + (memslot->npages << PAGE_SHIFT);
  1055. kvm_for_each_vcpu(n, vcpu, kvm)
  1056. kvmppc_mmu_pte_pflush(vcpu, ga, ga_end);
  1057. n = kvm_dirty_bitmap_bytes(memslot);
  1058. memset(memslot->dirty_bitmap, 0, n);
  1059. }
  1060. r = 0;
  1061. out:
  1062. mutex_unlock(&kvm->slots_lock);
  1063. return r;
  1064. }
  1065. #ifdef CONFIG_PPC64
  1066. int kvm_vm_ioctl_get_smmu_info(struct kvm *kvm, struct kvm_ppc_smmu_info *info)
  1067. {
  1068. /* No flags */
  1069. info->flags = 0;
  1070. /* SLB is always 64 entries */
  1071. info->slb_size = 64;
  1072. /* Standard 4k base page size segment */
  1073. info->sps[0].page_shift = 12;
  1074. info->sps[0].slb_enc = 0;
  1075. info->sps[0].enc[0].page_shift = 12;
  1076. info->sps[0].enc[0].pte_enc = 0;
  1077. /* Standard 16M large page size segment */
  1078. info->sps[1].page_shift = 24;
  1079. info->sps[1].slb_enc = SLB_VSID_L;
  1080. info->sps[1].enc[0].page_shift = 24;
  1081. info->sps[1].enc[0].pte_enc = 0;
  1082. return 0;
  1083. }
  1084. #endif /* CONFIG_PPC64 */
  1085. void kvmppc_core_free_memslot(struct kvm_memory_slot *free,
  1086. struct kvm_memory_slot *dont)
  1087. {
  1088. }
  1089. int kvmppc_core_create_memslot(struct kvm_memory_slot *slot,
  1090. unsigned long npages)
  1091. {
  1092. return 0;
  1093. }
  1094. int kvmppc_core_prepare_memory_region(struct kvm *kvm,
  1095. struct kvm_memory_slot *memslot,
  1096. struct kvm_userspace_memory_region *mem)
  1097. {
  1098. return 0;
  1099. }
  1100. void kvmppc_core_commit_memory_region(struct kvm *kvm,
  1101. struct kvm_userspace_memory_region *mem,
  1102. struct kvm_memory_slot old)
  1103. {
  1104. }
  1105. void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot)
  1106. {
  1107. }
  1108. int kvmppc_core_init_vm(struct kvm *kvm)
  1109. {
  1110. #ifdef CONFIG_PPC64
  1111. INIT_LIST_HEAD(&kvm->arch.spapr_tce_tables);
  1112. #endif
  1113. return 0;
  1114. }
  1115. void kvmppc_core_destroy_vm(struct kvm *kvm)
  1116. {
  1117. #ifdef CONFIG_PPC64
  1118. WARN_ON(!list_empty(&kvm->arch.spapr_tce_tables));
  1119. #endif
  1120. }
  1121. static int kvmppc_book3s_init(void)
  1122. {
  1123. int r;
  1124. r = kvm_init(NULL, sizeof(struct kvmppc_vcpu_book3s), 0,
  1125. THIS_MODULE);
  1126. if (r)
  1127. return r;
  1128. r = kvmppc_mmu_hpte_sysinit();
  1129. return r;
  1130. }
  1131. static void kvmppc_book3s_exit(void)
  1132. {
  1133. kvmppc_mmu_hpte_sysexit();
  1134. kvm_exit();
  1135. }
  1136. module_init(kvmppc_book3s_init);
  1137. module_exit(kvmppc_book3s_exit);