map.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293
  1. /* linux/arch/arm/mach-exynos/include/mach/map.h
  2. *
  3. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * EXYNOS4 - Memory map definitions
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef __ASM_ARCH_MAP_H
  13. #define __ASM_ARCH_MAP_H __FILE__
  14. #include <plat/map-base.h>
  15. /*
  16. * EXYNOS4 UART offset is 0x10000 but the older S5P SoCs are 0x400.
  17. * So need to define it, and here is to avoid redefinition warning.
  18. */
  19. #define S3C_UART_OFFSET (0x10000)
  20. #include <plat/map-s5p.h>
  21. #define EXYNOS4_PA_SYSRAM0 0x02025000
  22. #define EXYNOS4_PA_SYSRAM1 0x02020000
  23. #define EXYNOS5_PA_SYSRAM 0x02020000
  24. #define EXYNOS4_PA_FIMC0 0x11800000
  25. #define EXYNOS4_PA_FIMC1 0x11810000
  26. #define EXYNOS4_PA_FIMC2 0x11820000
  27. #define EXYNOS4_PA_FIMC3 0x11830000
  28. #define EXYNOS4_PA_JPEG 0x11840000
  29. /* x = 0...1 */
  30. #define EXYNOS4_PA_FIMC_LITE(x) (0x12390000 + ((x) * 0x10000))
  31. #define EXYNOS4_PA_G2D 0x12800000
  32. #define EXYNOS4_PA_I2S0 0x03830000
  33. #define EXYNOS4_PA_I2S1 0xE3100000
  34. #define EXYNOS4_PA_I2S2 0xE2A00000
  35. #define EXYNOS4_PA_PCM0 0x03840000
  36. #define EXYNOS4_PA_PCM1 0x13980000
  37. #define EXYNOS4_PA_PCM2 0x13990000
  38. #define EXYNOS4_PA_SROM_BANK(x) (0x04000000 + ((x) * 0x01000000))
  39. #define EXYNOS4_PA_ONENAND 0x0C000000
  40. #define EXYNOS4_PA_ONENAND_DMA 0x0C600000
  41. #define EXYNOS_PA_CHIPID 0x10000000
  42. #define EXYNOS5440_PA_CHIPID 0x00160000
  43. #define EXYNOS4_PA_SYSCON 0x10010000
  44. #define EXYNOS5_PA_SYSCON 0x10050100
  45. #define EXYNOS4_PA_PMU 0x10020000
  46. #define EXYNOS5_PA_PMU 0x10040000
  47. #define EXYNOS4_PA_CMU 0x10030000
  48. #define EXYNOS5_PA_CMU 0x10010000
  49. #define EXYNOS4_PA_SYSTIMER 0x10050000
  50. #define EXYNOS5_PA_SYSTIMER 0x101C0000
  51. #define EXYNOS4_PA_WATCHDOG 0x10060000
  52. #define EXYNOS5_PA_WATCHDOG 0x101D0000
  53. #define EXYNOS4_PA_RTC 0x10070000
  54. #define EXYNOS4_PA_KEYPAD 0x100A0000
  55. #define EXYNOS4_PA_DMC0 0x10400000
  56. #define EXYNOS4_PA_DMC1 0x10410000
  57. #define EXYNOS4_PA_COMBINER 0x10440000
  58. #define EXYNOS5_PA_COMBINER 0x10440000
  59. #define EXYNOS4_PA_GIC_CPU 0x10480000
  60. #define EXYNOS4_PA_GIC_DIST 0x10490000
  61. #define EXYNOS5_PA_GIC_CPU 0x10482000
  62. #define EXYNOS5_PA_GIC_DIST 0x10481000
  63. #define EXYNOS4_PA_COREPERI 0x10500000
  64. #define EXYNOS4_PA_TWD 0x10500600
  65. #define EXYNOS4_PA_L2CC 0x10502000
  66. #define EXYNOS4_PA_TMU 0x100C0000
  67. #define EXYNOS4_PA_MDMA0 0x10810000
  68. #define EXYNOS4_PA_MDMA1 0x12850000
  69. #define EXYNOS4_PA_S_MDMA1 0x12840000
  70. #define EXYNOS4_PA_PDMA0 0x12680000
  71. #define EXYNOS4_PA_PDMA1 0x12690000
  72. #define EXYNOS5_PA_MDMA0 0x10800000
  73. #define EXYNOS5_PA_MDMA1 0x11C10000
  74. #define EXYNOS5_PA_PDMA0 0x121A0000
  75. #define EXYNOS5_PA_PDMA1 0x121B0000
  76. #define EXYNOS4_PA_SYSMMU_MDMA 0x10A40000
  77. #define EXYNOS4_PA_SYSMMU_2D_ACP 0x10A40000
  78. #define EXYNOS4_PA_SYSMMU_SSS 0x10A50000
  79. #define EXYNOS4_PA_SYSMMU_FIMC0 0x11A20000
  80. #define EXYNOS4_PA_SYSMMU_FIMC1 0x11A30000
  81. #define EXYNOS4_PA_SYSMMU_FIMC2 0x11A40000
  82. #define EXYNOS4_PA_SYSMMU_FIMC3 0x11A50000
  83. #define EXYNOS4_PA_SYSMMU_JPEG 0x11A60000
  84. #define EXYNOS4_PA_SYSMMU_FIMD0 0x11E20000
  85. #define EXYNOS4_PA_SYSMMU_FIMD1 0x12220000
  86. #define EXYNOS4_PA_SYSMMU_FIMC_ISP 0x12260000
  87. #define EXYNOS4_PA_SYSMMU_FIMC_DRC 0x12270000
  88. #define EXYNOS4_PA_SYSMMU_FIMC_FD 0x122A0000
  89. #define EXYNOS4_PA_SYSMMU_ISPCPU 0x122B0000
  90. #define EXYNOS4_PA_SYSMMU_FIMC_LITE0 0x123B0000
  91. #define EXYNOS4_PA_SYSMMU_FIMC_LITE1 0x123C0000
  92. #define EXYNOS4_PA_SYSMMU_PCIe 0x12620000
  93. #define EXYNOS4_PA_SYSMMU_G2D 0x12A20000
  94. #define EXYNOS4_PA_SYSMMU_ROTATOR 0x12A30000
  95. #define EXYNOS4_PA_SYSMMU_MDMA2 0x12A40000
  96. #define EXYNOS4_PA_SYSMMU_TV 0x12E20000
  97. #define EXYNOS4_PA_SYSMMU_MFC_L 0x13620000
  98. #define EXYNOS4_PA_SYSMMU_MFC_R 0x13630000
  99. #define EXYNOS5_PA_GSC0 0x13E00000
  100. #define EXYNOS5_PA_GSC1 0x13E10000
  101. #define EXYNOS5_PA_GSC2 0x13E20000
  102. #define EXYNOS5_PA_GSC3 0x13E30000
  103. #define EXYNOS5_PA_SYSMMU_MDMA1 0x10A40000
  104. #define EXYNOS5_PA_SYSMMU_SSS 0x10A50000
  105. #define EXYNOS5_PA_SYSMMU_2D 0x10A60000
  106. #define EXYNOS5_PA_SYSMMU_MFC_L 0x11200000
  107. #define EXYNOS5_PA_SYSMMU_MFC_R 0x11210000
  108. #define EXYNOS5_PA_SYSMMU_ROTATOR 0x11D40000
  109. #define EXYNOS5_PA_SYSMMU_MDMA2 0x11D50000
  110. #define EXYNOS5_PA_SYSMMU_JPEG 0x11F20000
  111. #define EXYNOS5_PA_SYSMMU_IOP 0x12360000
  112. #define EXYNOS5_PA_SYSMMU_RTIC 0x12370000
  113. #define EXYNOS5_PA_SYSMMU_ISP 0x13260000
  114. #define EXYNOS5_PA_SYSMMU_DRC 0x12370000
  115. #define EXYNOS5_PA_SYSMMU_SCALERC 0x13280000
  116. #define EXYNOS5_PA_SYSMMU_SCALERP 0x13290000
  117. #define EXYNOS5_PA_SYSMMU_FD 0x132A0000
  118. #define EXYNOS5_PA_SYSMMU_ISPCPU 0x132B0000
  119. #define EXYNOS5_PA_SYSMMU_ODC 0x132C0000
  120. #define EXYNOS5_PA_SYSMMU_DIS0 0x132D0000
  121. #define EXYNOS5_PA_SYSMMU_DIS1 0x132E0000
  122. #define EXYNOS5_PA_SYSMMU_3DNR 0x132F0000
  123. #define EXYNOS5_PA_SYSMMU_LITE0 0x13C40000
  124. #define EXYNOS5_PA_SYSMMU_LITE1 0x13C50000
  125. #define EXYNOS5_PA_SYSMMU_GSC0 0x13E80000
  126. #define EXYNOS5_PA_SYSMMU_GSC1 0x13E90000
  127. #define EXYNOS5_PA_SYSMMU_GSC2 0x13EA0000
  128. #define EXYNOS5_PA_SYSMMU_GSC3 0x13EB0000
  129. #define EXYNOS5_PA_SYSMMU_FIMD1 0x14640000
  130. #define EXYNOS5_PA_SYSMMU_TV 0x14650000
  131. #define EXYNOS4_PA_SPI0 0x13920000
  132. #define EXYNOS4_PA_SPI1 0x13930000
  133. #define EXYNOS4_PA_SPI2 0x13940000
  134. #define EXYNOS5_PA_SPI0 0x12D20000
  135. #define EXYNOS5_PA_SPI1 0x12D30000
  136. #define EXYNOS5_PA_SPI2 0x12D40000
  137. #define EXYNOS4_PA_GPIO1 0x11400000
  138. #define EXYNOS4_PA_GPIO2 0x11000000
  139. #define EXYNOS4_PA_GPIO3 0x03860000
  140. #define EXYNOS5_PA_GPIO1 0x11400000
  141. #define EXYNOS5_PA_GPIO2 0x13400000
  142. #define EXYNOS5_PA_GPIO3 0x10D10000
  143. #define EXYNOS5_PA_GPIO4 0x03860000
  144. #define EXYNOS4_PA_MIPI_CSIS0 0x11880000
  145. #define EXYNOS4_PA_MIPI_CSIS1 0x11890000
  146. #define EXYNOS4_PA_FIMD0 0x11C00000
  147. #define EXYNOS4_PA_HSMMC(x) (0x12510000 + ((x) * 0x10000))
  148. #define EXYNOS4_PA_DWMCI 0x12550000
  149. #define EXYNOS5_PA_DWMCI0 0x12200000
  150. #define EXYNOS5_PA_DWMCI1 0x12210000
  151. #define EXYNOS5_PA_DWMCI2 0x12220000
  152. #define EXYNOS5_PA_DWMCI3 0x12230000
  153. #define EXYNOS4_PA_HSOTG 0x12480000
  154. #define EXYNOS4_PA_USB_HSPHY 0x125B0000
  155. #define EXYNOS4_PA_SATA 0x12560000
  156. #define EXYNOS4_PA_SATAPHY 0x125D0000
  157. #define EXYNOS4_PA_SATAPHY_CTRL 0x126B0000
  158. #define EXYNOS4_PA_SROMC 0x12570000
  159. #define EXYNOS5_PA_SROMC 0x12250000
  160. #define EXYNOS4_PA_EHCI 0x12580000
  161. #define EXYNOS4_PA_OHCI 0x12590000
  162. #define EXYNOS4_PA_HSPHY 0x125B0000
  163. #define EXYNOS4_PA_MFC 0x13400000
  164. #define EXYNOS4_PA_UART 0x13800000
  165. #define EXYNOS5_PA_UART 0x12C00000
  166. #define EXYNOS4_PA_VP 0x12C00000
  167. #define EXYNOS4_PA_MIXER 0x12C10000
  168. #define EXYNOS4_PA_SDO 0x12C20000
  169. #define EXYNOS4_PA_HDMI 0x12D00000
  170. #define EXYNOS4_PA_IIC_HDMIPHY 0x138E0000
  171. #define EXYNOS4_PA_IIC(x) (0x13860000 + ((x) * 0x10000))
  172. #define EXYNOS5_PA_IIC(x) (0x12C60000 + ((x) * 0x10000))
  173. #define EXYNOS4_PA_ADC 0x13910000
  174. #define EXYNOS4_PA_ADC1 0x13911000
  175. #define EXYNOS4_PA_AC97 0x139A0000
  176. #define EXYNOS4_PA_SPDIF 0x139B0000
  177. #define EXYNOS4_PA_TIMER 0x139D0000
  178. #define EXYNOS5_PA_TIMER 0x12DD0000
  179. #define EXYNOS4_PA_SDRAM 0x40000000
  180. #define EXYNOS5_PA_SDRAM 0x40000000
  181. /* Compatibiltiy Defines */
  182. #define S3C_PA_HSMMC0 EXYNOS4_PA_HSMMC(0)
  183. #define S3C_PA_HSMMC1 EXYNOS4_PA_HSMMC(1)
  184. #define S3C_PA_HSMMC2 EXYNOS4_PA_HSMMC(2)
  185. #define S3C_PA_HSMMC3 EXYNOS4_PA_HSMMC(3)
  186. #define S3C_PA_IIC EXYNOS4_PA_IIC(0)
  187. #define S3C_PA_IIC1 EXYNOS4_PA_IIC(1)
  188. #define S3C_PA_IIC2 EXYNOS4_PA_IIC(2)
  189. #define S3C_PA_IIC3 EXYNOS4_PA_IIC(3)
  190. #define S3C_PA_IIC4 EXYNOS4_PA_IIC(4)
  191. #define S3C_PA_IIC5 EXYNOS4_PA_IIC(5)
  192. #define S3C_PA_IIC6 EXYNOS4_PA_IIC(6)
  193. #define S3C_PA_IIC7 EXYNOS4_PA_IIC(7)
  194. #define S3C_PA_RTC EXYNOS4_PA_RTC
  195. #define S3C_PA_WDT EXYNOS4_PA_WATCHDOG
  196. #define S3C_PA_SPI0 EXYNOS4_PA_SPI0
  197. #define S3C_PA_SPI1 EXYNOS4_PA_SPI1
  198. #define S3C_PA_SPI2 EXYNOS4_PA_SPI2
  199. #define S3C_PA_USB_HSOTG EXYNOS4_PA_HSOTG
  200. #define S5P_PA_EHCI EXYNOS4_PA_EHCI
  201. #define S5P_PA_FIMC0 EXYNOS4_PA_FIMC0
  202. #define S5P_PA_FIMC1 EXYNOS4_PA_FIMC1
  203. #define S5P_PA_FIMC2 EXYNOS4_PA_FIMC2
  204. #define S5P_PA_FIMC3 EXYNOS4_PA_FIMC3
  205. #define S5P_PA_JPEG EXYNOS4_PA_JPEG
  206. #define S5P_PA_G2D EXYNOS4_PA_G2D
  207. #define S5P_PA_FIMD0 EXYNOS4_PA_FIMD0
  208. #define S5P_PA_HDMI EXYNOS4_PA_HDMI
  209. #define S5P_PA_IIC_HDMIPHY EXYNOS4_PA_IIC_HDMIPHY
  210. #define S5P_PA_MFC EXYNOS4_PA_MFC
  211. #define S5P_PA_MIPI_CSIS0 EXYNOS4_PA_MIPI_CSIS0
  212. #define S5P_PA_MIPI_CSIS1 EXYNOS4_PA_MIPI_CSIS1
  213. #define S5P_PA_MIXER EXYNOS4_PA_MIXER
  214. #define S5P_PA_ONENAND EXYNOS4_PA_ONENAND
  215. #define S5P_PA_ONENAND_DMA EXYNOS4_PA_ONENAND_DMA
  216. #define S5P_PA_SDO EXYNOS4_PA_SDO
  217. #define S5P_PA_SDRAM EXYNOS4_PA_SDRAM
  218. #define S5P_PA_VP EXYNOS4_PA_VP
  219. #define SAMSUNG_PA_ADC EXYNOS4_PA_ADC
  220. #define SAMSUNG_PA_ADC1 EXYNOS4_PA_ADC1
  221. #define SAMSUNG_PA_KEYPAD EXYNOS4_PA_KEYPAD
  222. /* Compatibility UART */
  223. #define EXYNOS4_PA_UART0 0x13800000
  224. #define EXYNOS4_PA_UART1 0x13810000
  225. #define EXYNOS4_PA_UART2 0x13820000
  226. #define EXYNOS4_PA_UART3 0x13830000
  227. #define EXYNOS4_SZ_UART SZ_256
  228. #define EXYNOS5_PA_UART0 0x12C00000
  229. #define EXYNOS5_PA_UART1 0x12C10000
  230. #define EXYNOS5_PA_UART2 0x12C20000
  231. #define EXYNOS5_PA_UART3 0x12C30000
  232. #define EXYNOS5440_PA_UART0 0x000B0000
  233. #define EXYNOS5440_PA_UART1 0x000C0000
  234. #define EXYNOS5440_SZ_UART SZ_256
  235. #define S3C_VA_UARTx(x) (S3C_VA_UART + ((x) * S3C_UART_OFFSET))
  236. #endif /* __ASM_ARCH_MAP_H */