clock-exynos5.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641
  1. /*
  2. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * Clock support for EXYNOS5 SoCs
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/err.h>
  13. #include <linux/io.h>
  14. #include <linux/syscore_ops.h>
  15. #include <plat/cpu-freq.h>
  16. #include <plat/clock.h>
  17. #include <plat/cpu.h>
  18. #include <plat/pll.h>
  19. #include <plat/s5p-clock.h>
  20. #include <plat/clock-clksrc.h>
  21. #include <plat/pm.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-clock.h>
  24. #include <mach/sysmmu.h>
  25. #include "common.h"
  26. #ifdef CONFIG_PM_SLEEP
  27. static struct sleep_save exynos5_clock_save[] = {
  28. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_TOP),
  29. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_GSCL),
  30. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_DISP1_0),
  31. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_FSYS),
  32. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_MAUDIO),
  33. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_PERIC0),
  34. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_PERIC1),
  35. SAVE_ITEM(EXYNOS5_CLKGATE_IP_GSCL),
  36. SAVE_ITEM(EXYNOS5_CLKGATE_IP_DISP1),
  37. SAVE_ITEM(EXYNOS5_CLKGATE_IP_MFC),
  38. SAVE_ITEM(EXYNOS5_CLKGATE_IP_G3D),
  39. SAVE_ITEM(EXYNOS5_CLKGATE_IP_GEN),
  40. SAVE_ITEM(EXYNOS5_CLKGATE_IP_FSYS),
  41. SAVE_ITEM(EXYNOS5_CLKGATE_IP_PERIC),
  42. SAVE_ITEM(EXYNOS5_CLKGATE_IP_PERIS),
  43. SAVE_ITEM(EXYNOS5_CLKGATE_BLOCK),
  44. SAVE_ITEM(EXYNOS5_CLKDIV_TOP0),
  45. SAVE_ITEM(EXYNOS5_CLKDIV_TOP1),
  46. SAVE_ITEM(EXYNOS5_CLKDIV_GSCL),
  47. SAVE_ITEM(EXYNOS5_CLKDIV_DISP1_0),
  48. SAVE_ITEM(EXYNOS5_CLKDIV_GEN),
  49. SAVE_ITEM(EXYNOS5_CLKDIV_MAUDIO),
  50. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS0),
  51. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS1),
  52. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS2),
  53. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS3),
  54. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC0),
  55. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC1),
  56. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC2),
  57. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC3),
  58. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC4),
  59. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC5),
  60. SAVE_ITEM(EXYNOS5_SCLK_DIV_ISP),
  61. SAVE_ITEM(EXYNOS5_CLKSRC_TOP0),
  62. SAVE_ITEM(EXYNOS5_CLKSRC_TOP1),
  63. SAVE_ITEM(EXYNOS5_CLKSRC_TOP2),
  64. SAVE_ITEM(EXYNOS5_CLKSRC_TOP3),
  65. SAVE_ITEM(EXYNOS5_CLKSRC_GSCL),
  66. SAVE_ITEM(EXYNOS5_CLKSRC_DISP1_0),
  67. SAVE_ITEM(EXYNOS5_CLKSRC_MAUDIO),
  68. SAVE_ITEM(EXYNOS5_CLKSRC_FSYS),
  69. SAVE_ITEM(EXYNOS5_CLKSRC_PERIC0),
  70. SAVE_ITEM(EXYNOS5_CLKSRC_PERIC1),
  71. SAVE_ITEM(EXYNOS5_SCLK_SRC_ISP),
  72. SAVE_ITEM(EXYNOS5_EPLL_CON0),
  73. SAVE_ITEM(EXYNOS5_EPLL_CON1),
  74. SAVE_ITEM(EXYNOS5_EPLL_CON2),
  75. SAVE_ITEM(EXYNOS5_VPLL_CON0),
  76. SAVE_ITEM(EXYNOS5_VPLL_CON1),
  77. SAVE_ITEM(EXYNOS5_VPLL_CON2),
  78. SAVE_ITEM(EXYNOS5_PWR_CTRL1),
  79. SAVE_ITEM(EXYNOS5_PWR_CTRL2),
  80. };
  81. #endif
  82. static struct clk exynos5_clk_sclk_dptxphy = {
  83. .name = "sclk_dptx",
  84. };
  85. static struct clk exynos5_clk_sclk_hdmi24m = {
  86. .name = "sclk_hdmi24m",
  87. .rate = 24000000,
  88. };
  89. static struct clk exynos5_clk_sclk_hdmi27m = {
  90. .name = "sclk_hdmi27m",
  91. .rate = 27000000,
  92. };
  93. static struct clk exynos5_clk_sclk_hdmiphy = {
  94. .name = "sclk_hdmiphy",
  95. };
  96. static struct clk exynos5_clk_sclk_usbphy = {
  97. .name = "sclk_usbphy",
  98. .rate = 48000000,
  99. };
  100. static int exynos5_clksrc_mask_top_ctrl(struct clk *clk, int enable)
  101. {
  102. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_TOP, clk, enable);
  103. }
  104. static int exynos5_clksrc_mask_disp1_0_ctrl(struct clk *clk, int enable)
  105. {
  106. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_DISP1_0, clk, enable);
  107. }
  108. static int exynos5_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
  109. {
  110. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_FSYS, clk, enable);
  111. }
  112. static int exynos5_clksrc_mask_gscl_ctrl(struct clk *clk, int enable)
  113. {
  114. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_GSCL, clk, enable);
  115. }
  116. static int exynos5_clksrc_mask_peric0_ctrl(struct clk *clk, int enable)
  117. {
  118. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_PERIC0, clk, enable);
  119. }
  120. static int exynos5_clksrc_mask_peric1_ctrl(struct clk *clk, int enable)
  121. {
  122. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_PERIC1, clk, enable);
  123. }
  124. static int exynos5_clk_ip_acp_ctrl(struct clk *clk, int enable)
  125. {
  126. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ACP, clk, enable);
  127. }
  128. static int exynos5_clk_ip_core_ctrl(struct clk *clk, int enable)
  129. {
  130. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_CORE, clk, enable);
  131. }
  132. static int exynos5_clk_ip_disp1_ctrl(struct clk *clk, int enable)
  133. {
  134. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_DISP1, clk, enable);
  135. }
  136. static int exynos5_clk_ip_fsys_ctrl(struct clk *clk, int enable)
  137. {
  138. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_FSYS, clk, enable);
  139. }
  140. static int exynos5_clk_block_ctrl(struct clk *clk, int enable)
  141. {
  142. return s5p_gatectrl(EXYNOS5_CLKGATE_BLOCK, clk, enable);
  143. }
  144. static int exynos5_clk_ip_gen_ctrl(struct clk *clk, int enable)
  145. {
  146. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GEN, clk, enable);
  147. }
  148. static int exynos5_clk_ip_mfc_ctrl(struct clk *clk, int enable)
  149. {
  150. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_MFC, clk, enable);
  151. }
  152. static int exynos5_clk_ip_peric_ctrl(struct clk *clk, int enable)
  153. {
  154. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_PERIC, clk, enable);
  155. }
  156. static int exynos5_clk_ip_peris_ctrl(struct clk *clk, int enable)
  157. {
  158. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_PERIS, clk, enable);
  159. }
  160. static int exynos5_clk_ip_gscl_ctrl(struct clk *clk, int enable)
  161. {
  162. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GSCL, clk, enable);
  163. }
  164. static int exynos5_clk_ip_isp0_ctrl(struct clk *clk, int enable)
  165. {
  166. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ISP0, clk, enable);
  167. }
  168. static int exynos5_clk_ip_isp1_ctrl(struct clk *clk, int enable)
  169. {
  170. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ISP1, clk, enable);
  171. }
  172. static int exynos5_clk_hdmiphy_ctrl(struct clk *clk, int enable)
  173. {
  174. return s5p_gatectrl(S5P_HDMI_PHY_CONTROL, clk, enable);
  175. }
  176. /* Core list of CMU_CPU side */
  177. static struct clksrc_clk exynos5_clk_mout_apll = {
  178. .clk = {
  179. .name = "mout_apll",
  180. },
  181. .sources = &clk_src_apll,
  182. .reg_src = { .reg = EXYNOS5_CLKSRC_CPU, .shift = 0, .size = 1 },
  183. };
  184. static struct clksrc_clk exynos5_clk_sclk_apll = {
  185. .clk = {
  186. .name = "sclk_apll",
  187. .parent = &exynos5_clk_mout_apll.clk,
  188. },
  189. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 24, .size = 3 },
  190. };
  191. static struct clksrc_clk exynos5_clk_mout_bpll_fout = {
  192. .clk = {
  193. .name = "mout_bpll_fout",
  194. },
  195. .sources = &clk_src_bpll_fout,
  196. .reg_src = { .reg = EXYNOS5_PLL_DIV2_SEL, .shift = 0, .size = 1 },
  197. };
  198. static struct clk *exynos5_clk_src_bpll_list[] = {
  199. [0] = &clk_fin_bpll,
  200. [1] = &exynos5_clk_mout_bpll_fout.clk,
  201. };
  202. static struct clksrc_sources exynos5_clk_src_bpll = {
  203. .sources = exynos5_clk_src_bpll_list,
  204. .nr_sources = ARRAY_SIZE(exynos5_clk_src_bpll_list),
  205. };
  206. static struct clksrc_clk exynos5_clk_mout_bpll = {
  207. .clk = {
  208. .name = "mout_bpll",
  209. },
  210. .sources = &exynos5_clk_src_bpll,
  211. .reg_src = { .reg = EXYNOS5_CLKSRC_CDREX, .shift = 0, .size = 1 },
  212. };
  213. static struct clk *exynos5_clk_src_bpll_user_list[] = {
  214. [0] = &clk_fin_mpll,
  215. [1] = &exynos5_clk_mout_bpll.clk,
  216. };
  217. static struct clksrc_sources exynos5_clk_src_bpll_user = {
  218. .sources = exynos5_clk_src_bpll_user_list,
  219. .nr_sources = ARRAY_SIZE(exynos5_clk_src_bpll_user_list),
  220. };
  221. static struct clksrc_clk exynos5_clk_mout_bpll_user = {
  222. .clk = {
  223. .name = "mout_bpll_user",
  224. },
  225. .sources = &exynos5_clk_src_bpll_user,
  226. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 24, .size = 1 },
  227. };
  228. static struct clksrc_clk exynos5_clk_mout_cpll = {
  229. .clk = {
  230. .name = "mout_cpll",
  231. },
  232. .sources = &clk_src_cpll,
  233. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 8, .size = 1 },
  234. };
  235. static struct clksrc_clk exynos5_clk_mout_epll = {
  236. .clk = {
  237. .name = "mout_epll",
  238. },
  239. .sources = &clk_src_epll,
  240. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 12, .size = 1 },
  241. };
  242. static struct clksrc_clk exynos5_clk_mout_mpll_fout = {
  243. .clk = {
  244. .name = "mout_mpll_fout",
  245. },
  246. .sources = &clk_src_mpll_fout,
  247. .reg_src = { .reg = EXYNOS5_PLL_DIV2_SEL, .shift = 4, .size = 1 },
  248. };
  249. static struct clk *exynos5_clk_src_mpll_list[] = {
  250. [0] = &clk_fin_mpll,
  251. [1] = &exynos5_clk_mout_mpll_fout.clk,
  252. };
  253. static struct clksrc_sources exynos5_clk_src_mpll = {
  254. .sources = exynos5_clk_src_mpll_list,
  255. .nr_sources = ARRAY_SIZE(exynos5_clk_src_mpll_list),
  256. };
  257. static struct clksrc_clk exynos5_clk_mout_mpll = {
  258. .clk = {
  259. .name = "mout_mpll",
  260. },
  261. .sources = &exynos5_clk_src_mpll,
  262. .reg_src = { .reg = EXYNOS5_CLKSRC_CORE1, .shift = 8, .size = 1 },
  263. };
  264. static struct clk *exynos_clkset_vpllsrc_list[] = {
  265. [0] = &clk_fin_vpll,
  266. [1] = &exynos5_clk_sclk_hdmi27m,
  267. };
  268. static struct clksrc_sources exynos5_clkset_vpllsrc = {
  269. .sources = exynos_clkset_vpllsrc_list,
  270. .nr_sources = ARRAY_SIZE(exynos_clkset_vpllsrc_list),
  271. };
  272. static struct clksrc_clk exynos5_clk_vpllsrc = {
  273. .clk = {
  274. .name = "vpll_src",
  275. .enable = exynos5_clksrc_mask_top_ctrl,
  276. .ctrlbit = (1 << 0),
  277. },
  278. .sources = &exynos5_clkset_vpllsrc,
  279. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 0, .size = 1 },
  280. };
  281. static struct clk *exynos5_clkset_sclk_vpll_list[] = {
  282. [0] = &exynos5_clk_vpllsrc.clk,
  283. [1] = &clk_fout_vpll,
  284. };
  285. static struct clksrc_sources exynos5_clkset_sclk_vpll = {
  286. .sources = exynos5_clkset_sclk_vpll_list,
  287. .nr_sources = ARRAY_SIZE(exynos5_clkset_sclk_vpll_list),
  288. };
  289. static struct clksrc_clk exynos5_clk_sclk_vpll = {
  290. .clk = {
  291. .name = "sclk_vpll",
  292. },
  293. .sources = &exynos5_clkset_sclk_vpll,
  294. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 16, .size = 1 },
  295. };
  296. static struct clksrc_clk exynos5_clk_sclk_pixel = {
  297. .clk = {
  298. .name = "sclk_pixel",
  299. .parent = &exynos5_clk_sclk_vpll.clk,
  300. },
  301. .reg_div = { .reg = EXYNOS5_CLKDIV_DISP1_0, .shift = 28, .size = 4 },
  302. };
  303. static struct clk *exynos5_clkset_sclk_hdmi_list[] = {
  304. [0] = &exynos5_clk_sclk_pixel.clk,
  305. [1] = &exynos5_clk_sclk_hdmiphy,
  306. };
  307. static struct clksrc_sources exynos5_clkset_sclk_hdmi = {
  308. .sources = exynos5_clkset_sclk_hdmi_list,
  309. .nr_sources = ARRAY_SIZE(exynos5_clkset_sclk_hdmi_list),
  310. };
  311. static struct clksrc_clk exynos5_clk_sclk_hdmi = {
  312. .clk = {
  313. .name = "sclk_hdmi",
  314. .enable = exynos5_clksrc_mask_disp1_0_ctrl,
  315. .ctrlbit = (1 << 20),
  316. },
  317. .sources = &exynos5_clkset_sclk_hdmi,
  318. .reg_src = { .reg = EXYNOS5_CLKSRC_DISP1_0, .shift = 20, .size = 1 },
  319. };
  320. static struct clksrc_clk *exynos5_sclk_tv[] = {
  321. &exynos5_clk_sclk_pixel,
  322. &exynos5_clk_sclk_hdmi,
  323. };
  324. static struct clk *exynos5_clk_src_mpll_user_list[] = {
  325. [0] = &clk_fin_mpll,
  326. [1] = &exynos5_clk_mout_mpll.clk,
  327. };
  328. static struct clksrc_sources exynos5_clk_src_mpll_user = {
  329. .sources = exynos5_clk_src_mpll_user_list,
  330. .nr_sources = ARRAY_SIZE(exynos5_clk_src_mpll_user_list),
  331. };
  332. static struct clksrc_clk exynos5_clk_mout_mpll_user = {
  333. .clk = {
  334. .name = "mout_mpll_user",
  335. },
  336. .sources = &exynos5_clk_src_mpll_user,
  337. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 20, .size = 1 },
  338. };
  339. static struct clk *exynos5_clkset_mout_cpu_list[] = {
  340. [0] = &exynos5_clk_mout_apll.clk,
  341. [1] = &exynos5_clk_mout_mpll.clk,
  342. };
  343. static struct clksrc_sources exynos5_clkset_mout_cpu = {
  344. .sources = exynos5_clkset_mout_cpu_list,
  345. .nr_sources = ARRAY_SIZE(exynos5_clkset_mout_cpu_list),
  346. };
  347. static struct clksrc_clk exynos5_clk_mout_cpu = {
  348. .clk = {
  349. .name = "mout_cpu",
  350. },
  351. .sources = &exynos5_clkset_mout_cpu,
  352. .reg_src = { .reg = EXYNOS5_CLKSRC_CPU, .shift = 16, .size = 1 },
  353. };
  354. static struct clksrc_clk exynos5_clk_dout_armclk = {
  355. .clk = {
  356. .name = "dout_armclk",
  357. .parent = &exynos5_clk_mout_cpu.clk,
  358. },
  359. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 0, .size = 3 },
  360. };
  361. static struct clksrc_clk exynos5_clk_dout_arm2clk = {
  362. .clk = {
  363. .name = "dout_arm2clk",
  364. .parent = &exynos5_clk_dout_armclk.clk,
  365. },
  366. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 28, .size = 3 },
  367. };
  368. static struct clk exynos5_clk_armclk = {
  369. .name = "armclk",
  370. .parent = &exynos5_clk_dout_arm2clk.clk,
  371. };
  372. /* Core list of CMU_CDREX side */
  373. static struct clk *exynos5_clkset_cdrex_list[] = {
  374. [0] = &exynos5_clk_mout_mpll.clk,
  375. [1] = &exynos5_clk_mout_bpll.clk,
  376. };
  377. static struct clksrc_sources exynos5_clkset_cdrex = {
  378. .sources = exynos5_clkset_cdrex_list,
  379. .nr_sources = ARRAY_SIZE(exynos5_clkset_cdrex_list),
  380. };
  381. static struct clksrc_clk exynos5_clk_cdrex = {
  382. .clk = {
  383. .name = "clk_cdrex",
  384. },
  385. .sources = &exynos5_clkset_cdrex,
  386. .reg_src = { .reg = EXYNOS5_CLKSRC_CDREX, .shift = 4, .size = 1 },
  387. .reg_div = { .reg = EXYNOS5_CLKDIV_CDREX, .shift = 16, .size = 3 },
  388. };
  389. static struct clksrc_clk exynos5_clk_aclk_acp = {
  390. .clk = {
  391. .name = "aclk_acp",
  392. .parent = &exynos5_clk_mout_mpll.clk,
  393. },
  394. .reg_div = { .reg = EXYNOS5_CLKDIV_ACP, .shift = 0, .size = 3 },
  395. };
  396. static struct clksrc_clk exynos5_clk_pclk_acp = {
  397. .clk = {
  398. .name = "pclk_acp",
  399. .parent = &exynos5_clk_aclk_acp.clk,
  400. },
  401. .reg_div = { .reg = EXYNOS5_CLKDIV_ACP, .shift = 4, .size = 3 },
  402. };
  403. /* Core list of CMU_TOP side */
  404. static struct clk *exynos5_clkset_aclk_top_list[] = {
  405. [0] = &exynos5_clk_mout_mpll_user.clk,
  406. [1] = &exynos5_clk_mout_bpll_user.clk,
  407. };
  408. static struct clksrc_sources exynos5_clkset_aclk = {
  409. .sources = exynos5_clkset_aclk_top_list,
  410. .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_top_list),
  411. };
  412. static struct clksrc_clk exynos5_clk_aclk_400 = {
  413. .clk = {
  414. .name = "aclk_400",
  415. },
  416. .sources = &exynos5_clkset_aclk,
  417. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 20, .size = 1 },
  418. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 24, .size = 3 },
  419. };
  420. static struct clk *exynos5_clkset_aclk_333_166_list[] = {
  421. [0] = &exynos5_clk_mout_cpll.clk,
  422. [1] = &exynos5_clk_mout_mpll_user.clk,
  423. };
  424. static struct clksrc_sources exynos5_clkset_aclk_333_166 = {
  425. .sources = exynos5_clkset_aclk_333_166_list,
  426. .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_333_166_list),
  427. };
  428. static struct clksrc_clk exynos5_clk_aclk_333 = {
  429. .clk = {
  430. .name = "aclk_333",
  431. },
  432. .sources = &exynos5_clkset_aclk_333_166,
  433. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 16, .size = 1 },
  434. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 20, .size = 3 },
  435. };
  436. static struct clksrc_clk exynos5_clk_aclk_166 = {
  437. .clk = {
  438. .name = "aclk_166",
  439. },
  440. .sources = &exynos5_clkset_aclk_333_166,
  441. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 8, .size = 1 },
  442. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 8, .size = 3 },
  443. };
  444. static struct clksrc_clk exynos5_clk_aclk_266 = {
  445. .clk = {
  446. .name = "aclk_266",
  447. .parent = &exynos5_clk_mout_mpll_user.clk,
  448. },
  449. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 16, .size = 3 },
  450. };
  451. static struct clksrc_clk exynos5_clk_aclk_200 = {
  452. .clk = {
  453. .name = "aclk_200",
  454. },
  455. .sources = &exynos5_clkset_aclk,
  456. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 12, .size = 1 },
  457. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 12, .size = 3 },
  458. };
  459. static struct clksrc_clk exynos5_clk_aclk_66_pre = {
  460. .clk = {
  461. .name = "aclk_66_pre",
  462. .parent = &exynos5_clk_mout_mpll_user.clk,
  463. },
  464. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP1, .shift = 24, .size = 3 },
  465. };
  466. static struct clksrc_clk exynos5_clk_aclk_66 = {
  467. .clk = {
  468. .name = "aclk_66",
  469. .parent = &exynos5_clk_aclk_66_pre.clk,
  470. },
  471. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 0, .size = 3 },
  472. };
  473. static struct clksrc_clk exynos5_clk_mout_aclk_300_gscl_mid = {
  474. .clk = {
  475. .name = "mout_aclk_300_gscl_mid",
  476. },
  477. .sources = &exynos5_clkset_aclk,
  478. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 24, .size = 1 },
  479. };
  480. static struct clk *exynos5_clkset_aclk_300_mid1_list[] = {
  481. [0] = &exynos5_clk_sclk_vpll.clk,
  482. [1] = &exynos5_clk_mout_cpll.clk,
  483. };
  484. static struct clksrc_sources exynos5_clkset_aclk_300_gscl_mid1 = {
  485. .sources = exynos5_clkset_aclk_300_mid1_list,
  486. .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_300_mid1_list),
  487. };
  488. static struct clksrc_clk exynos5_clk_mout_aclk_300_gscl_mid1 = {
  489. .clk = {
  490. .name = "mout_aclk_300_gscl_mid1",
  491. },
  492. .sources = &exynos5_clkset_aclk_300_gscl_mid1,
  493. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP1, .shift = 12, .size = 1 },
  494. };
  495. static struct clk *exynos5_clkset_aclk_300_gscl_list[] = {
  496. [0] = &exynos5_clk_mout_aclk_300_gscl_mid.clk,
  497. [1] = &exynos5_clk_mout_aclk_300_gscl_mid1.clk,
  498. };
  499. static struct clksrc_sources exynos5_clkset_aclk_300_gscl = {
  500. .sources = exynos5_clkset_aclk_300_gscl_list,
  501. .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_300_gscl_list),
  502. };
  503. static struct clksrc_clk exynos5_clk_mout_aclk_300_gscl = {
  504. .clk = {
  505. .name = "mout_aclk_300_gscl",
  506. },
  507. .sources = &exynos5_clkset_aclk_300_gscl,
  508. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 25, .size = 1 },
  509. };
  510. static struct clk *exynos5_clk_src_gscl_300_list[] = {
  511. [0] = &clk_ext_xtal_mux,
  512. [1] = &exynos5_clk_mout_aclk_300_gscl.clk,
  513. };
  514. static struct clksrc_sources exynos5_clk_src_gscl_300 = {
  515. .sources = exynos5_clk_src_gscl_300_list,
  516. .nr_sources = ARRAY_SIZE(exynos5_clk_src_gscl_300_list),
  517. };
  518. static struct clksrc_clk exynos5_clk_aclk_300_gscl = {
  519. .clk = {
  520. .name = "aclk_300_gscl",
  521. },
  522. .sources = &exynos5_clk_src_gscl_300,
  523. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP3, .shift = 10, .size = 1 },
  524. };
  525. static struct clk exynos5_init_clocks_off[] = {
  526. {
  527. .name = "timers",
  528. .parent = &exynos5_clk_aclk_66.clk,
  529. .enable = exynos5_clk_ip_peric_ctrl,
  530. .ctrlbit = (1 << 24),
  531. }, {
  532. .name = "tmu_apbif",
  533. .parent = &exynos5_clk_aclk_66.clk,
  534. .enable = exynos5_clk_ip_peris_ctrl,
  535. .ctrlbit = (1 << 21),
  536. }, {
  537. .name = "rtc",
  538. .parent = &exynos5_clk_aclk_66.clk,
  539. .enable = exynos5_clk_ip_peris_ctrl,
  540. .ctrlbit = (1 << 20),
  541. }, {
  542. .name = "watchdog",
  543. .parent = &exynos5_clk_aclk_66.clk,
  544. .enable = exynos5_clk_ip_peris_ctrl,
  545. .ctrlbit = (1 << 19),
  546. }, {
  547. .name = "biu", /* bus interface unit clock */
  548. .devname = "dw_mmc.0",
  549. .parent = &exynos5_clk_aclk_200.clk,
  550. .enable = exynos5_clk_ip_fsys_ctrl,
  551. .ctrlbit = (1 << 12),
  552. }, {
  553. .name = "biu",
  554. .devname = "dw_mmc.1",
  555. .parent = &exynos5_clk_aclk_200.clk,
  556. .enable = exynos5_clk_ip_fsys_ctrl,
  557. .ctrlbit = (1 << 13),
  558. }, {
  559. .name = "biu",
  560. .devname = "dw_mmc.2",
  561. .parent = &exynos5_clk_aclk_200.clk,
  562. .enable = exynos5_clk_ip_fsys_ctrl,
  563. .ctrlbit = (1 << 14),
  564. }, {
  565. .name = "biu",
  566. .devname = "dw_mmc.3",
  567. .parent = &exynos5_clk_aclk_200.clk,
  568. .enable = exynos5_clk_ip_fsys_ctrl,
  569. .ctrlbit = (1 << 15),
  570. }, {
  571. .name = "sata",
  572. .devname = "exynos5-sata",
  573. .parent = &exynos5_clk_aclk_200.clk,
  574. .enable = exynos5_clk_ip_fsys_ctrl,
  575. .ctrlbit = (1 << 6),
  576. }, {
  577. .name = "sata-phy",
  578. .devname = "exynos5-sata-phy",
  579. .parent = &exynos5_clk_aclk_200.clk,
  580. .enable = exynos5_clk_ip_fsys_ctrl,
  581. .ctrlbit = (1 << 24),
  582. }, {
  583. .name = "i2c",
  584. .devname = "exynos5-sata-phy-i2c",
  585. .parent = &exynos5_clk_aclk_200.clk,
  586. .enable = exynos5_clk_ip_fsys_ctrl,
  587. .ctrlbit = (1 << 25),
  588. }, {
  589. .name = "mfc",
  590. .devname = "s5p-mfc-v6",
  591. .enable = exynos5_clk_ip_mfc_ctrl,
  592. .ctrlbit = (1 << 0),
  593. }, {
  594. .name = "hdmi",
  595. .devname = "exynos5-hdmi",
  596. .enable = exynos5_clk_ip_disp1_ctrl,
  597. .ctrlbit = (1 << 6),
  598. }, {
  599. .name = "hdmiphy",
  600. .devname = "exynos5-hdmi",
  601. .enable = exynos5_clk_hdmiphy_ctrl,
  602. .ctrlbit = (1 << 0),
  603. }, {
  604. .name = "mixer",
  605. .devname = "exynos5-mixer",
  606. .enable = exynos5_clk_ip_disp1_ctrl,
  607. .ctrlbit = (1 << 5),
  608. }, {
  609. .name = "dp",
  610. .devname = "exynos-dp",
  611. .enable = exynos5_clk_ip_disp1_ctrl,
  612. .ctrlbit = (1 << 4),
  613. }, {
  614. .name = "jpeg",
  615. .enable = exynos5_clk_ip_gen_ctrl,
  616. .ctrlbit = (1 << 2),
  617. }, {
  618. .name = "dsim0",
  619. .enable = exynos5_clk_ip_disp1_ctrl,
  620. .ctrlbit = (1 << 3),
  621. }, {
  622. .name = "iis",
  623. .devname = "samsung-i2s.1",
  624. .enable = exynos5_clk_ip_peric_ctrl,
  625. .ctrlbit = (1 << 20),
  626. }, {
  627. .name = "iis",
  628. .devname = "samsung-i2s.2",
  629. .enable = exynos5_clk_ip_peric_ctrl,
  630. .ctrlbit = (1 << 21),
  631. }, {
  632. .name = "pcm",
  633. .devname = "samsung-pcm.1",
  634. .enable = exynos5_clk_ip_peric_ctrl,
  635. .ctrlbit = (1 << 22),
  636. }, {
  637. .name = "pcm",
  638. .devname = "samsung-pcm.2",
  639. .enable = exynos5_clk_ip_peric_ctrl,
  640. .ctrlbit = (1 << 23),
  641. }, {
  642. .name = "spdif",
  643. .devname = "samsung-spdif",
  644. .enable = exynos5_clk_ip_peric_ctrl,
  645. .ctrlbit = (1 << 26),
  646. }, {
  647. .name = "ac97",
  648. .devname = "samsung-ac97",
  649. .enable = exynos5_clk_ip_peric_ctrl,
  650. .ctrlbit = (1 << 27),
  651. }, {
  652. .name = "usbhost",
  653. .enable = exynos5_clk_ip_fsys_ctrl ,
  654. .ctrlbit = (1 << 18),
  655. }, {
  656. .name = "usbotg",
  657. .enable = exynos5_clk_ip_fsys_ctrl,
  658. .ctrlbit = (1 << 7),
  659. }, {
  660. .name = "nfcon",
  661. .enable = exynos5_clk_ip_fsys_ctrl,
  662. .ctrlbit = (1 << 22),
  663. }, {
  664. .name = "iop",
  665. .enable = exynos5_clk_ip_fsys_ctrl,
  666. .ctrlbit = ((1 << 30) | (1 << 26) | (1 << 23)),
  667. }, {
  668. .name = "core_iop",
  669. .enable = exynos5_clk_ip_core_ctrl,
  670. .ctrlbit = ((1 << 21) | (1 << 3)),
  671. }, {
  672. .name = "mcu_iop",
  673. .enable = exynos5_clk_ip_fsys_ctrl,
  674. .ctrlbit = (1 << 0),
  675. }, {
  676. .name = "i2c",
  677. .devname = "s3c2440-i2c.0",
  678. .parent = &exynos5_clk_aclk_66.clk,
  679. .enable = exynos5_clk_ip_peric_ctrl,
  680. .ctrlbit = (1 << 6),
  681. }, {
  682. .name = "i2c",
  683. .devname = "s3c2440-i2c.1",
  684. .parent = &exynos5_clk_aclk_66.clk,
  685. .enable = exynos5_clk_ip_peric_ctrl,
  686. .ctrlbit = (1 << 7),
  687. }, {
  688. .name = "i2c",
  689. .devname = "s3c2440-i2c.2",
  690. .parent = &exynos5_clk_aclk_66.clk,
  691. .enable = exynos5_clk_ip_peric_ctrl,
  692. .ctrlbit = (1 << 8),
  693. }, {
  694. .name = "i2c",
  695. .devname = "s3c2440-i2c.3",
  696. .parent = &exynos5_clk_aclk_66.clk,
  697. .enable = exynos5_clk_ip_peric_ctrl,
  698. .ctrlbit = (1 << 9),
  699. }, {
  700. .name = "i2c",
  701. .devname = "s3c2440-i2c.4",
  702. .parent = &exynos5_clk_aclk_66.clk,
  703. .enable = exynos5_clk_ip_peric_ctrl,
  704. .ctrlbit = (1 << 10),
  705. }, {
  706. .name = "i2c",
  707. .devname = "s3c2440-i2c.5",
  708. .parent = &exynos5_clk_aclk_66.clk,
  709. .enable = exynos5_clk_ip_peric_ctrl,
  710. .ctrlbit = (1 << 11),
  711. }, {
  712. .name = "i2c",
  713. .devname = "s3c2440-i2c.6",
  714. .parent = &exynos5_clk_aclk_66.clk,
  715. .enable = exynos5_clk_ip_peric_ctrl,
  716. .ctrlbit = (1 << 12),
  717. }, {
  718. .name = "i2c",
  719. .devname = "s3c2440-i2c.7",
  720. .parent = &exynos5_clk_aclk_66.clk,
  721. .enable = exynos5_clk_ip_peric_ctrl,
  722. .ctrlbit = (1 << 13),
  723. }, {
  724. .name = "i2c",
  725. .devname = "s3c2440-hdmiphy-i2c",
  726. .parent = &exynos5_clk_aclk_66.clk,
  727. .enable = exynos5_clk_ip_peric_ctrl,
  728. .ctrlbit = (1 << 14),
  729. }, {
  730. .name = "spi",
  731. .devname = "exynos4210-spi.0",
  732. .parent = &exynos5_clk_aclk_66.clk,
  733. .enable = exynos5_clk_ip_peric_ctrl,
  734. .ctrlbit = (1 << 16),
  735. }, {
  736. .name = "spi",
  737. .devname = "exynos4210-spi.1",
  738. .parent = &exynos5_clk_aclk_66.clk,
  739. .enable = exynos5_clk_ip_peric_ctrl,
  740. .ctrlbit = (1 << 17),
  741. }, {
  742. .name = "spi",
  743. .devname = "exynos4210-spi.2",
  744. .parent = &exynos5_clk_aclk_66.clk,
  745. .enable = exynos5_clk_ip_peric_ctrl,
  746. .ctrlbit = (1 << 18),
  747. }, {
  748. .name = "gscl",
  749. .devname = "exynos-gsc.0",
  750. .enable = exynos5_clk_ip_gscl_ctrl,
  751. .ctrlbit = (1 << 0),
  752. }, {
  753. .name = "gscl",
  754. .devname = "exynos-gsc.1",
  755. .enable = exynos5_clk_ip_gscl_ctrl,
  756. .ctrlbit = (1 << 1),
  757. }, {
  758. .name = "gscl",
  759. .devname = "exynos-gsc.2",
  760. .enable = exynos5_clk_ip_gscl_ctrl,
  761. .ctrlbit = (1 << 2),
  762. }, {
  763. .name = "gscl",
  764. .devname = "exynos-gsc.3",
  765. .enable = exynos5_clk_ip_gscl_ctrl,
  766. .ctrlbit = (1 << 3),
  767. }, {
  768. .name = SYSMMU_CLOCK_NAME,
  769. .devname = SYSMMU_CLOCK_DEVNAME(mfc_l, 0),
  770. .enable = &exynos5_clk_ip_mfc_ctrl,
  771. .ctrlbit = (1 << 1),
  772. }, {
  773. .name = SYSMMU_CLOCK_NAME,
  774. .devname = SYSMMU_CLOCK_DEVNAME(mfc_r, 1),
  775. .enable = &exynos5_clk_ip_mfc_ctrl,
  776. .ctrlbit = (1 << 2),
  777. }, {
  778. .name = SYSMMU_CLOCK_NAME,
  779. .devname = SYSMMU_CLOCK_DEVNAME(tv, 2),
  780. .enable = &exynos5_clk_ip_disp1_ctrl,
  781. .ctrlbit = (1 << 9)
  782. }, {
  783. .name = SYSMMU_CLOCK_NAME,
  784. .devname = SYSMMU_CLOCK_DEVNAME(jpeg, 3),
  785. .enable = &exynos5_clk_ip_gen_ctrl,
  786. .ctrlbit = (1 << 7),
  787. }, {
  788. .name = SYSMMU_CLOCK_NAME,
  789. .devname = SYSMMU_CLOCK_DEVNAME(rot, 4),
  790. .enable = &exynos5_clk_ip_gen_ctrl,
  791. .ctrlbit = (1 << 6)
  792. }, {
  793. .name = SYSMMU_CLOCK_NAME,
  794. .devname = SYSMMU_CLOCK_DEVNAME(gsc0, 5),
  795. .enable = &exynos5_clk_ip_gscl_ctrl,
  796. .ctrlbit = (1 << 7),
  797. }, {
  798. .name = SYSMMU_CLOCK_NAME,
  799. .devname = SYSMMU_CLOCK_DEVNAME(gsc1, 6),
  800. .enable = &exynos5_clk_ip_gscl_ctrl,
  801. .ctrlbit = (1 << 8),
  802. }, {
  803. .name = SYSMMU_CLOCK_NAME,
  804. .devname = SYSMMU_CLOCK_DEVNAME(gsc2, 7),
  805. .enable = &exynos5_clk_ip_gscl_ctrl,
  806. .ctrlbit = (1 << 9),
  807. }, {
  808. .name = SYSMMU_CLOCK_NAME,
  809. .devname = SYSMMU_CLOCK_DEVNAME(gsc3, 8),
  810. .enable = &exynos5_clk_ip_gscl_ctrl,
  811. .ctrlbit = (1 << 10),
  812. }, {
  813. .name = SYSMMU_CLOCK_NAME,
  814. .devname = SYSMMU_CLOCK_DEVNAME(isp, 9),
  815. .enable = &exynos5_clk_ip_isp0_ctrl,
  816. .ctrlbit = (0x3F << 8),
  817. }, {
  818. .name = SYSMMU_CLOCK_NAME2,
  819. .devname = SYSMMU_CLOCK_DEVNAME(isp, 9),
  820. .enable = &exynos5_clk_ip_isp1_ctrl,
  821. .ctrlbit = (0xF << 4),
  822. }, {
  823. .name = SYSMMU_CLOCK_NAME,
  824. .devname = SYSMMU_CLOCK_DEVNAME(camif0, 12),
  825. .enable = &exynos5_clk_ip_gscl_ctrl,
  826. .ctrlbit = (1 << 11),
  827. }, {
  828. .name = SYSMMU_CLOCK_NAME,
  829. .devname = SYSMMU_CLOCK_DEVNAME(camif1, 13),
  830. .enable = &exynos5_clk_ip_gscl_ctrl,
  831. .ctrlbit = (1 << 12),
  832. }, {
  833. .name = SYSMMU_CLOCK_NAME,
  834. .devname = SYSMMU_CLOCK_DEVNAME(2d, 14),
  835. .enable = &exynos5_clk_ip_acp_ctrl,
  836. .ctrlbit = (1 << 7)
  837. }
  838. };
  839. static struct clk exynos5_init_clocks_on[] = {
  840. {
  841. .name = "uart",
  842. .devname = "s5pv210-uart.0",
  843. .enable = exynos5_clk_ip_peric_ctrl,
  844. .ctrlbit = (1 << 0),
  845. }, {
  846. .name = "uart",
  847. .devname = "s5pv210-uart.1",
  848. .enable = exynos5_clk_ip_peric_ctrl,
  849. .ctrlbit = (1 << 1),
  850. }, {
  851. .name = "uart",
  852. .devname = "s5pv210-uart.2",
  853. .enable = exynos5_clk_ip_peric_ctrl,
  854. .ctrlbit = (1 << 2),
  855. }, {
  856. .name = "uart",
  857. .devname = "s5pv210-uart.3",
  858. .enable = exynos5_clk_ip_peric_ctrl,
  859. .ctrlbit = (1 << 3),
  860. }, {
  861. .name = "uart",
  862. .devname = "s5pv210-uart.4",
  863. .enable = exynos5_clk_ip_peric_ctrl,
  864. .ctrlbit = (1 << 4),
  865. }, {
  866. .name = "uart",
  867. .devname = "s5pv210-uart.5",
  868. .enable = exynos5_clk_ip_peric_ctrl,
  869. .ctrlbit = (1 << 5),
  870. }
  871. };
  872. static struct clk exynos5_clk_pdma0 = {
  873. .name = "dma",
  874. .devname = "dma-pl330.0",
  875. .enable = exynos5_clk_ip_fsys_ctrl,
  876. .ctrlbit = (1 << 1),
  877. };
  878. static struct clk exynos5_clk_pdma1 = {
  879. .name = "dma",
  880. .devname = "dma-pl330.1",
  881. .enable = exynos5_clk_ip_fsys_ctrl,
  882. .ctrlbit = (1 << 2),
  883. };
  884. static struct clk exynos5_clk_mdma1 = {
  885. .name = "dma",
  886. .devname = "dma-pl330.2",
  887. .enable = exynos5_clk_ip_gen_ctrl,
  888. .ctrlbit = (1 << 4),
  889. };
  890. static struct clk exynos5_clk_fimd1 = {
  891. .name = "fimd",
  892. .devname = "exynos5-fb.1",
  893. .enable = exynos5_clk_ip_disp1_ctrl,
  894. .ctrlbit = (1 << 0),
  895. };
  896. static struct clk *exynos5_clkset_group_list[] = {
  897. [0] = &clk_ext_xtal_mux,
  898. [1] = NULL,
  899. [2] = &exynos5_clk_sclk_hdmi24m,
  900. [3] = &exynos5_clk_sclk_dptxphy,
  901. [4] = &exynos5_clk_sclk_usbphy,
  902. [5] = &exynos5_clk_sclk_hdmiphy,
  903. [6] = &exynos5_clk_mout_mpll_user.clk,
  904. [7] = &exynos5_clk_mout_epll.clk,
  905. [8] = &exynos5_clk_sclk_vpll.clk,
  906. [9] = &exynos5_clk_mout_cpll.clk,
  907. };
  908. static struct clksrc_sources exynos5_clkset_group = {
  909. .sources = exynos5_clkset_group_list,
  910. .nr_sources = ARRAY_SIZE(exynos5_clkset_group_list),
  911. };
  912. /* Possible clock sources for aclk_266_gscl_sub Mux */
  913. static struct clk *clk_src_gscl_266_list[] = {
  914. [0] = &clk_ext_xtal_mux,
  915. [1] = &exynos5_clk_aclk_266.clk,
  916. };
  917. static struct clksrc_sources clk_src_gscl_266 = {
  918. .sources = clk_src_gscl_266_list,
  919. .nr_sources = ARRAY_SIZE(clk_src_gscl_266_list),
  920. };
  921. static struct clksrc_clk exynos5_clk_dout_mmc0 = {
  922. .clk = {
  923. .name = "dout_mmc0",
  924. },
  925. .sources = &exynos5_clkset_group,
  926. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 0, .size = 4 },
  927. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 0, .size = 4 },
  928. };
  929. static struct clksrc_clk exynos5_clk_dout_mmc1 = {
  930. .clk = {
  931. .name = "dout_mmc1",
  932. },
  933. .sources = &exynos5_clkset_group,
  934. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 4, .size = 4 },
  935. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 16, .size = 4 },
  936. };
  937. static struct clksrc_clk exynos5_clk_dout_mmc2 = {
  938. .clk = {
  939. .name = "dout_mmc2",
  940. },
  941. .sources = &exynos5_clkset_group,
  942. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 8, .size = 4 },
  943. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 0, .size = 4 },
  944. };
  945. static struct clksrc_clk exynos5_clk_dout_mmc3 = {
  946. .clk = {
  947. .name = "dout_mmc3",
  948. },
  949. .sources = &exynos5_clkset_group,
  950. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 12, .size = 4 },
  951. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 16, .size = 4 },
  952. };
  953. static struct clksrc_clk exynos5_clk_dout_mmc4 = {
  954. .clk = {
  955. .name = "dout_mmc4",
  956. },
  957. .sources = &exynos5_clkset_group,
  958. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 16, .size = 4 },
  959. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS3, .shift = 0, .size = 4 },
  960. };
  961. static struct clksrc_clk exynos5_clk_sclk_uart0 = {
  962. .clk = {
  963. .name = "uclk1",
  964. .devname = "exynos4210-uart.0",
  965. .enable = exynos5_clksrc_mask_peric0_ctrl,
  966. .ctrlbit = (1 << 0),
  967. },
  968. .sources = &exynos5_clkset_group,
  969. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 0, .size = 4 },
  970. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 0, .size = 4 },
  971. };
  972. static struct clksrc_clk exynos5_clk_sclk_uart1 = {
  973. .clk = {
  974. .name = "uclk1",
  975. .devname = "exynos4210-uart.1",
  976. .enable = exynos5_clksrc_mask_peric0_ctrl,
  977. .ctrlbit = (1 << 4),
  978. },
  979. .sources = &exynos5_clkset_group,
  980. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 4, .size = 4 },
  981. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 4, .size = 4 },
  982. };
  983. static struct clksrc_clk exynos5_clk_sclk_uart2 = {
  984. .clk = {
  985. .name = "uclk1",
  986. .devname = "exynos4210-uart.2",
  987. .enable = exynos5_clksrc_mask_peric0_ctrl,
  988. .ctrlbit = (1 << 8),
  989. },
  990. .sources = &exynos5_clkset_group,
  991. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 8, .size = 4 },
  992. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 8, .size = 4 },
  993. };
  994. static struct clksrc_clk exynos5_clk_sclk_uart3 = {
  995. .clk = {
  996. .name = "uclk1",
  997. .devname = "exynos4210-uart.3",
  998. .enable = exynos5_clksrc_mask_peric0_ctrl,
  999. .ctrlbit = (1 << 12),
  1000. },
  1001. .sources = &exynos5_clkset_group,
  1002. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 12, .size = 4 },
  1003. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 12, .size = 4 },
  1004. };
  1005. static struct clksrc_clk exynos5_clk_sclk_mmc0 = {
  1006. .clk = {
  1007. .name = "ciu", /* card interface unit clock */
  1008. .devname = "dw_mmc.0",
  1009. .parent = &exynos5_clk_dout_mmc0.clk,
  1010. .enable = exynos5_clksrc_mask_fsys_ctrl,
  1011. .ctrlbit = (1 << 0),
  1012. },
  1013. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 8, .size = 8 },
  1014. };
  1015. static struct clksrc_clk exynos5_clk_sclk_mmc1 = {
  1016. .clk = {
  1017. .name = "ciu",
  1018. .devname = "dw_mmc.1",
  1019. .parent = &exynos5_clk_dout_mmc1.clk,
  1020. .enable = exynos5_clksrc_mask_fsys_ctrl,
  1021. .ctrlbit = (1 << 4),
  1022. },
  1023. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 24, .size = 8 },
  1024. };
  1025. static struct clksrc_clk exynos5_clk_sclk_mmc2 = {
  1026. .clk = {
  1027. .name = "ciu",
  1028. .devname = "dw_mmc.2",
  1029. .parent = &exynos5_clk_dout_mmc2.clk,
  1030. .enable = exynos5_clksrc_mask_fsys_ctrl,
  1031. .ctrlbit = (1 << 8),
  1032. },
  1033. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 8, .size = 8 },
  1034. };
  1035. static struct clksrc_clk exynos5_clk_sclk_mmc3 = {
  1036. .clk = {
  1037. .name = "ciu",
  1038. .devname = "dw_mmc.3",
  1039. .parent = &exynos5_clk_dout_mmc3.clk,
  1040. .enable = exynos5_clksrc_mask_fsys_ctrl,
  1041. .ctrlbit = (1 << 12),
  1042. },
  1043. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 24, .size = 8 },
  1044. };
  1045. static struct clksrc_clk exynos5_clk_mdout_spi0 = {
  1046. .clk = {
  1047. .name = "mdout_spi",
  1048. .devname = "exynos4210-spi.0",
  1049. },
  1050. .sources = &exynos5_clkset_group,
  1051. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 16, .size = 4 },
  1052. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 0, .size = 4 },
  1053. };
  1054. static struct clksrc_clk exynos5_clk_mdout_spi1 = {
  1055. .clk = {
  1056. .name = "mdout_spi",
  1057. .devname = "exynos4210-spi.1",
  1058. },
  1059. .sources = &exynos5_clkset_group,
  1060. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 20, .size = 4 },
  1061. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 16, .size = 4 },
  1062. };
  1063. static struct clksrc_clk exynos5_clk_mdout_spi2 = {
  1064. .clk = {
  1065. .name = "mdout_spi",
  1066. .devname = "exynos4210-spi.2",
  1067. },
  1068. .sources = &exynos5_clkset_group,
  1069. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 24, .size = 4 },
  1070. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC2, .shift = 0, .size = 4 },
  1071. };
  1072. static struct clksrc_clk exynos5_clk_sclk_spi0 = {
  1073. .clk = {
  1074. .name = "sclk_spi",
  1075. .devname = "exynos4210-spi.0",
  1076. .parent = &exynos5_clk_mdout_spi0.clk,
  1077. .enable = exynos5_clksrc_mask_peric1_ctrl,
  1078. .ctrlbit = (1 << 16),
  1079. },
  1080. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 8, .size = 8 },
  1081. };
  1082. static struct clksrc_clk exynos5_clk_sclk_spi1 = {
  1083. .clk = {
  1084. .name = "sclk_spi",
  1085. .devname = "exynos4210-spi.1",
  1086. .parent = &exynos5_clk_mdout_spi1.clk,
  1087. .enable = exynos5_clksrc_mask_peric1_ctrl,
  1088. .ctrlbit = (1 << 20),
  1089. },
  1090. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 24, .size = 8 },
  1091. };
  1092. static struct clksrc_clk exynos5_clk_sclk_spi2 = {
  1093. .clk = {
  1094. .name = "sclk_spi",
  1095. .devname = "exynos4210-spi.2",
  1096. .parent = &exynos5_clk_mdout_spi2.clk,
  1097. .enable = exynos5_clksrc_mask_peric1_ctrl,
  1098. .ctrlbit = (1 << 24),
  1099. },
  1100. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC2, .shift = 8, .size = 8 },
  1101. };
  1102. static struct clksrc_clk exynos5_clk_sclk_fimd1 = {
  1103. .clk = {
  1104. .name = "sclk_fimd",
  1105. .devname = "exynos5-fb.1",
  1106. .enable = exynos5_clksrc_mask_disp1_0_ctrl,
  1107. .ctrlbit = (1 << 0),
  1108. },
  1109. .sources = &exynos5_clkset_group,
  1110. .reg_src = { .reg = EXYNOS5_CLKSRC_DISP1_0, .shift = 0, .size = 4 },
  1111. .reg_div = { .reg = EXYNOS5_CLKDIV_DISP1_0, .shift = 0, .size = 4 },
  1112. };
  1113. static struct clksrc_clk exynos5_clksrcs[] = {
  1114. {
  1115. .clk = {
  1116. .name = "aclk_266_gscl",
  1117. },
  1118. .sources = &clk_src_gscl_266,
  1119. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP3, .shift = 8, .size = 1 },
  1120. }, {
  1121. .clk = {
  1122. .name = "sclk_g3d",
  1123. .devname = "mali-t604.0",
  1124. .enable = exynos5_clk_block_ctrl,
  1125. .ctrlbit = (1 << 1),
  1126. },
  1127. .sources = &exynos5_clkset_aclk,
  1128. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 20, .size = 1 },
  1129. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 24, .size = 3 },
  1130. }, {
  1131. .clk = {
  1132. .name = "sclk_sata",
  1133. .devname = "exynos5-sata",
  1134. .enable = exynos5_clksrc_mask_fsys_ctrl,
  1135. .ctrlbit = (1 << 24),
  1136. },
  1137. .sources = &exynos5_clkset_aclk,
  1138. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 24, .size = 1 },
  1139. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS0, .shift = 20, .size = 4 },
  1140. }, {
  1141. .clk = {
  1142. .name = "sclk_gscl_wrap",
  1143. .devname = "s5p-mipi-csis.0",
  1144. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1145. .ctrlbit = (1 << 24),
  1146. },
  1147. .sources = &exynos5_clkset_group,
  1148. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 24, .size = 4 },
  1149. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 24, .size = 4 },
  1150. }, {
  1151. .clk = {
  1152. .name = "sclk_gscl_wrap",
  1153. .devname = "s5p-mipi-csis.1",
  1154. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1155. .ctrlbit = (1 << 28),
  1156. },
  1157. .sources = &exynos5_clkset_group,
  1158. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 28, .size = 4 },
  1159. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 28, .size = 4 },
  1160. }, {
  1161. .clk = {
  1162. .name = "sclk_cam0",
  1163. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1164. .ctrlbit = (1 << 16),
  1165. },
  1166. .sources = &exynos5_clkset_group,
  1167. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 16, .size = 4 },
  1168. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 16, .size = 4 },
  1169. }, {
  1170. .clk = {
  1171. .name = "sclk_cam1",
  1172. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1173. .ctrlbit = (1 << 20),
  1174. },
  1175. .sources = &exynos5_clkset_group,
  1176. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 20, .size = 4 },
  1177. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 20, .size = 4 },
  1178. }, {
  1179. .clk = {
  1180. .name = "sclk_jpeg",
  1181. .parent = &exynos5_clk_mout_cpll.clk,
  1182. },
  1183. .reg_div = { .reg = EXYNOS5_CLKDIV_GEN, .shift = 4, .size = 3 },
  1184. },
  1185. };
  1186. /* Clock initialization code */
  1187. static struct clksrc_clk *exynos5_sysclks[] = {
  1188. &exynos5_clk_mout_apll,
  1189. &exynos5_clk_sclk_apll,
  1190. &exynos5_clk_mout_bpll,
  1191. &exynos5_clk_mout_bpll_fout,
  1192. &exynos5_clk_mout_bpll_user,
  1193. &exynos5_clk_mout_cpll,
  1194. &exynos5_clk_mout_epll,
  1195. &exynos5_clk_mout_mpll,
  1196. &exynos5_clk_mout_mpll_fout,
  1197. &exynos5_clk_mout_mpll_user,
  1198. &exynos5_clk_vpllsrc,
  1199. &exynos5_clk_sclk_vpll,
  1200. &exynos5_clk_mout_cpu,
  1201. &exynos5_clk_dout_armclk,
  1202. &exynos5_clk_dout_arm2clk,
  1203. &exynos5_clk_cdrex,
  1204. &exynos5_clk_aclk_400,
  1205. &exynos5_clk_aclk_333,
  1206. &exynos5_clk_aclk_266,
  1207. &exynos5_clk_aclk_200,
  1208. &exynos5_clk_aclk_166,
  1209. &exynos5_clk_aclk_300_gscl,
  1210. &exynos5_clk_mout_aclk_300_gscl,
  1211. &exynos5_clk_mout_aclk_300_gscl_mid,
  1212. &exynos5_clk_mout_aclk_300_gscl_mid1,
  1213. &exynos5_clk_aclk_66_pre,
  1214. &exynos5_clk_aclk_66,
  1215. &exynos5_clk_dout_mmc0,
  1216. &exynos5_clk_dout_mmc1,
  1217. &exynos5_clk_dout_mmc2,
  1218. &exynos5_clk_dout_mmc3,
  1219. &exynos5_clk_dout_mmc4,
  1220. &exynos5_clk_aclk_acp,
  1221. &exynos5_clk_pclk_acp,
  1222. &exynos5_clk_sclk_spi0,
  1223. &exynos5_clk_sclk_spi1,
  1224. &exynos5_clk_sclk_spi2,
  1225. &exynos5_clk_mdout_spi0,
  1226. &exynos5_clk_mdout_spi1,
  1227. &exynos5_clk_mdout_spi2,
  1228. &exynos5_clk_sclk_fimd1,
  1229. };
  1230. static struct clk *exynos5_clk_cdev[] = {
  1231. &exynos5_clk_pdma0,
  1232. &exynos5_clk_pdma1,
  1233. &exynos5_clk_mdma1,
  1234. &exynos5_clk_fimd1,
  1235. };
  1236. static struct clksrc_clk *exynos5_clksrc_cdev[] = {
  1237. &exynos5_clk_sclk_uart0,
  1238. &exynos5_clk_sclk_uart1,
  1239. &exynos5_clk_sclk_uart2,
  1240. &exynos5_clk_sclk_uart3,
  1241. &exynos5_clk_sclk_mmc0,
  1242. &exynos5_clk_sclk_mmc1,
  1243. &exynos5_clk_sclk_mmc2,
  1244. &exynos5_clk_sclk_mmc3,
  1245. };
  1246. static struct clk_lookup exynos5_clk_lookup[] = {
  1247. CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &exynos5_clk_sclk_uart0.clk),
  1248. CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &exynos5_clk_sclk_uart1.clk),
  1249. CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &exynos5_clk_sclk_uart2.clk),
  1250. CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &exynos5_clk_sclk_uart3.clk),
  1251. CLKDEV_INIT("exynos4-sdhci.0", "mmc_busclk.2", &exynos5_clk_sclk_mmc0.clk),
  1252. CLKDEV_INIT("exynos4-sdhci.1", "mmc_busclk.2", &exynos5_clk_sclk_mmc1.clk),
  1253. CLKDEV_INIT("exynos4-sdhci.2", "mmc_busclk.2", &exynos5_clk_sclk_mmc2.clk),
  1254. CLKDEV_INIT("exynos4-sdhci.3", "mmc_busclk.2", &exynos5_clk_sclk_mmc3.clk),
  1255. CLKDEV_INIT("exynos4210-spi.0", "spi_busclk0", &exynos5_clk_sclk_spi0.clk),
  1256. CLKDEV_INIT("exynos4210-spi.1", "spi_busclk0", &exynos5_clk_sclk_spi1.clk),
  1257. CLKDEV_INIT("exynos4210-spi.2", "spi_busclk0", &exynos5_clk_sclk_spi2.clk),
  1258. CLKDEV_INIT("dma-pl330.0", "apb_pclk", &exynos5_clk_pdma0),
  1259. CLKDEV_INIT("dma-pl330.1", "apb_pclk", &exynos5_clk_pdma1),
  1260. CLKDEV_INIT("dma-pl330.2", "apb_pclk", &exynos5_clk_mdma1),
  1261. CLKDEV_INIT("exynos5-fb.1", "lcd", &exynos5_clk_fimd1),
  1262. };
  1263. static unsigned long exynos5_epll_get_rate(struct clk *clk)
  1264. {
  1265. return clk->rate;
  1266. }
  1267. static struct clk *exynos5_clks[] __initdata = {
  1268. &exynos5_clk_sclk_hdmi27m,
  1269. &exynos5_clk_sclk_hdmiphy,
  1270. &clk_fout_bpll,
  1271. &clk_fout_bpll_div2,
  1272. &clk_fout_cpll,
  1273. &clk_fout_mpll_div2,
  1274. &exynos5_clk_armclk,
  1275. };
  1276. static u32 epll_div[][6] = {
  1277. { 192000000, 0, 48, 3, 1, 0 },
  1278. { 180000000, 0, 45, 3, 1, 0 },
  1279. { 73728000, 1, 73, 3, 3, 47710 },
  1280. { 67737600, 1, 90, 4, 3, 20762 },
  1281. { 49152000, 0, 49, 3, 3, 9961 },
  1282. { 45158400, 0, 45, 3, 3, 10381 },
  1283. { 180633600, 0, 45, 3, 1, 10381 },
  1284. };
  1285. static int exynos5_epll_set_rate(struct clk *clk, unsigned long rate)
  1286. {
  1287. unsigned int epll_con, epll_con_k;
  1288. unsigned int i;
  1289. unsigned int tmp;
  1290. unsigned int epll_rate;
  1291. unsigned int locktime;
  1292. unsigned int lockcnt;
  1293. /* Return if nothing changed */
  1294. if (clk->rate == rate)
  1295. return 0;
  1296. if (clk->parent)
  1297. epll_rate = clk_get_rate(clk->parent);
  1298. else
  1299. epll_rate = clk_ext_xtal_mux.rate;
  1300. if (epll_rate != 24000000) {
  1301. pr_err("Invalid Clock : recommended clock is 24MHz.\n");
  1302. return -EINVAL;
  1303. }
  1304. epll_con = __raw_readl(EXYNOS5_EPLL_CON0);
  1305. epll_con &= ~(0x1 << 27 | \
  1306. PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
  1307. PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
  1308. PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  1309. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  1310. if (epll_div[i][0] == rate) {
  1311. epll_con_k = epll_div[i][5] << 0;
  1312. epll_con |= epll_div[i][1] << 27;
  1313. epll_con |= epll_div[i][2] << PLL46XX_MDIV_SHIFT;
  1314. epll_con |= epll_div[i][3] << PLL46XX_PDIV_SHIFT;
  1315. epll_con |= epll_div[i][4] << PLL46XX_SDIV_SHIFT;
  1316. break;
  1317. }
  1318. }
  1319. if (i == ARRAY_SIZE(epll_div)) {
  1320. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n",
  1321. __func__);
  1322. return -EINVAL;
  1323. }
  1324. epll_rate /= 1000000;
  1325. /* 3000 max_cycls : specification data */
  1326. locktime = 3000 / epll_rate * epll_div[i][3];
  1327. lockcnt = locktime * 10000 / (10000 / epll_rate);
  1328. __raw_writel(lockcnt, EXYNOS5_EPLL_LOCK);
  1329. __raw_writel(epll_con, EXYNOS5_EPLL_CON0);
  1330. __raw_writel(epll_con_k, EXYNOS5_EPLL_CON1);
  1331. do {
  1332. tmp = __raw_readl(EXYNOS5_EPLL_CON0);
  1333. } while (!(tmp & 0x1 << EXYNOS5_EPLLCON0_LOCKED_SHIFT));
  1334. clk->rate = rate;
  1335. return 0;
  1336. }
  1337. static struct clk_ops exynos5_epll_ops = {
  1338. .get_rate = exynos5_epll_get_rate,
  1339. .set_rate = exynos5_epll_set_rate,
  1340. };
  1341. static int xtal_rate;
  1342. static unsigned long exynos5_fout_apll_get_rate(struct clk *clk)
  1343. {
  1344. return s5p_get_pll35xx(xtal_rate, __raw_readl(EXYNOS5_APLL_CON0));
  1345. }
  1346. static struct clk_ops exynos5_fout_apll_ops = {
  1347. .get_rate = exynos5_fout_apll_get_rate,
  1348. };
  1349. #ifdef CONFIG_PM
  1350. static int exynos5_clock_suspend(void)
  1351. {
  1352. s3c_pm_do_save(exynos5_clock_save, ARRAY_SIZE(exynos5_clock_save));
  1353. return 0;
  1354. }
  1355. static void exynos5_clock_resume(void)
  1356. {
  1357. s3c_pm_do_restore_core(exynos5_clock_save, ARRAY_SIZE(exynos5_clock_save));
  1358. }
  1359. #else
  1360. #define exynos5_clock_suspend NULL
  1361. #define exynos5_clock_resume NULL
  1362. #endif
  1363. static struct syscore_ops exynos5_clock_syscore_ops = {
  1364. .suspend = exynos5_clock_suspend,
  1365. .resume = exynos5_clock_resume,
  1366. };
  1367. void __init_or_cpufreq exynos5_setup_clocks(void)
  1368. {
  1369. struct clk *xtal_clk;
  1370. unsigned long apll;
  1371. unsigned long bpll;
  1372. unsigned long cpll;
  1373. unsigned long mpll;
  1374. unsigned long epll;
  1375. unsigned long vpll;
  1376. unsigned long vpllsrc;
  1377. unsigned long xtal;
  1378. unsigned long armclk;
  1379. unsigned long mout_cdrex;
  1380. unsigned long aclk_400;
  1381. unsigned long aclk_333;
  1382. unsigned long aclk_266;
  1383. unsigned long aclk_200;
  1384. unsigned long aclk_166;
  1385. unsigned long aclk_66;
  1386. unsigned int ptr;
  1387. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1388. xtal_clk = clk_get(NULL, "xtal");
  1389. BUG_ON(IS_ERR(xtal_clk));
  1390. xtal = clk_get_rate(xtal_clk);
  1391. xtal_rate = xtal;
  1392. clk_put(xtal_clk);
  1393. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1394. apll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_APLL_CON0));
  1395. bpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_BPLL_CON0));
  1396. cpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_CPLL_CON0));
  1397. mpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_MPLL_CON0));
  1398. epll = s5p_get_pll36xx(xtal, __raw_readl(EXYNOS5_EPLL_CON0),
  1399. __raw_readl(EXYNOS5_EPLL_CON1));
  1400. vpllsrc = clk_get_rate(&exynos5_clk_vpllsrc.clk);
  1401. vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(EXYNOS5_VPLL_CON0),
  1402. __raw_readl(EXYNOS5_VPLL_CON1));
  1403. clk_fout_apll.ops = &exynos5_fout_apll_ops;
  1404. clk_fout_bpll.rate = bpll;
  1405. clk_fout_bpll_div2.rate = bpll >> 1;
  1406. clk_fout_cpll.rate = cpll;
  1407. clk_fout_mpll.rate = mpll;
  1408. clk_fout_mpll_div2.rate = mpll >> 1;
  1409. clk_fout_epll.rate = epll;
  1410. clk_fout_vpll.rate = vpll;
  1411. printk(KERN_INFO "EXYNOS5: PLL settings, A=%ld, B=%ld, C=%ld\n"
  1412. "M=%ld, E=%ld V=%ld",
  1413. apll, bpll, cpll, mpll, epll, vpll);
  1414. armclk = clk_get_rate(&exynos5_clk_armclk);
  1415. mout_cdrex = clk_get_rate(&exynos5_clk_cdrex.clk);
  1416. aclk_400 = clk_get_rate(&exynos5_clk_aclk_400.clk);
  1417. aclk_333 = clk_get_rate(&exynos5_clk_aclk_333.clk);
  1418. aclk_266 = clk_get_rate(&exynos5_clk_aclk_266.clk);
  1419. aclk_200 = clk_get_rate(&exynos5_clk_aclk_200.clk);
  1420. aclk_166 = clk_get_rate(&exynos5_clk_aclk_166.clk);
  1421. aclk_66 = clk_get_rate(&exynos5_clk_aclk_66.clk);
  1422. printk(KERN_INFO "EXYNOS5: ARMCLK=%ld, CDREX=%ld, ACLK400=%ld\n"
  1423. "ACLK333=%ld, ACLK266=%ld, ACLK200=%ld\n"
  1424. "ACLK166=%ld, ACLK66=%ld\n",
  1425. armclk, mout_cdrex, aclk_400,
  1426. aclk_333, aclk_266, aclk_200,
  1427. aclk_166, aclk_66);
  1428. clk_fout_epll.ops = &exynos5_epll_ops;
  1429. if (clk_set_parent(&exynos5_clk_mout_epll.clk, &clk_fout_epll))
  1430. printk(KERN_ERR "Unable to set parent %s of clock %s.\n",
  1431. clk_fout_epll.name, exynos5_clk_mout_epll.clk.name);
  1432. clk_set_rate(&exynos5_clk_sclk_apll.clk, 100000000);
  1433. clk_set_rate(&exynos5_clk_aclk_266.clk, 300000000);
  1434. clk_set_rate(&exynos5_clk_aclk_acp.clk, 267000000);
  1435. clk_set_rate(&exynos5_clk_pclk_acp.clk, 134000000);
  1436. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clksrcs); ptr++)
  1437. s3c_set_clksrc(&exynos5_clksrcs[ptr], true);
  1438. }
  1439. void __init exynos5_register_clocks(void)
  1440. {
  1441. int ptr;
  1442. s3c24xx_register_clocks(exynos5_clks, ARRAY_SIZE(exynos5_clks));
  1443. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_sysclks); ptr++)
  1444. s3c_register_clksrc(exynos5_sysclks[ptr], 1);
  1445. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_sclk_tv); ptr++)
  1446. s3c_register_clksrc(exynos5_sclk_tv[ptr], 1);
  1447. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clksrc_cdev); ptr++)
  1448. s3c_register_clksrc(exynos5_clksrc_cdev[ptr], 1);
  1449. s3c_register_clksrc(exynos5_clksrcs, ARRAY_SIZE(exynos5_clksrcs));
  1450. s3c_register_clocks(exynos5_init_clocks_on, ARRAY_SIZE(exynos5_init_clocks_on));
  1451. s3c24xx_register_clocks(exynos5_clk_cdev, ARRAY_SIZE(exynos5_clk_cdev));
  1452. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clk_cdev); ptr++)
  1453. s3c_disable_clocks(exynos5_clk_cdev[ptr], 1);
  1454. s3c_register_clocks(exynos5_init_clocks_off, ARRAY_SIZE(exynos5_init_clocks_off));
  1455. s3c_disable_clocks(exynos5_init_clocks_off, ARRAY_SIZE(exynos5_init_clocks_off));
  1456. clkdev_add_table(exynos5_clk_lookup, ARRAY_SIZE(exynos5_clk_lookup));
  1457. register_syscore_ops(&exynos5_clock_syscore_ops);
  1458. s3c_pwmclk_init();
  1459. }