vexpress-v2p-ca15_a7.dts 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368
  1. /*
  2. * ARM Ltd. Versatile Express
  3. *
  4. * CoreTile Express A15x2 A7x3
  5. * Cortex-A15_A7 MPCore (V2P-CA15_A7)
  6. *
  7. * HBI-0249A
  8. */
  9. /dts-v1/;
  10. / {
  11. model = "V2P-CA15_CA7";
  12. arm,hbi = <0x249>;
  13. arm,vexpress,site = <0xf>;
  14. compatible = "arm,vexpress,v2p-ca15_a7", "arm,vexpress";
  15. interrupt-parent = <&gic>;
  16. #address-cells = <2>;
  17. #size-cells = <2>;
  18. chosen { };
  19. aliases {
  20. serial0 = &v2m_serial0;
  21. serial1 = &v2m_serial1;
  22. serial2 = &v2m_serial2;
  23. serial3 = &v2m_serial3;
  24. i2c0 = &v2m_i2c_dvi;
  25. i2c1 = &v2m_i2c_pcie;
  26. };
  27. cpus {
  28. #address-cells = <1>;
  29. #size-cells = <0>;
  30. cpu0: cpu@0 {
  31. device_type = "cpu";
  32. compatible = "arm,cortex-a15";
  33. reg = <0>;
  34. };
  35. cpu1: cpu@1 {
  36. device_type = "cpu";
  37. compatible = "arm,cortex-a15";
  38. reg = <1>;
  39. };
  40. /* A7s disabled till big.LITTLE patches are available...
  41. cpu2: cpu@2 {
  42. device_type = "cpu";
  43. compatible = "arm,cortex-a7";
  44. reg = <0x100>;
  45. };
  46. cpu3: cpu@3 {
  47. device_type = "cpu";
  48. compatible = "arm,cortex-a7";
  49. reg = <0x101>;
  50. };
  51. cpu4: cpu@4 {
  52. device_type = "cpu";
  53. compatible = "arm,cortex-a7";
  54. reg = <0x102>;
  55. };
  56. */
  57. };
  58. memory@80000000 {
  59. device_type = "memory";
  60. reg = <0 0x80000000 0 0x40000000>;
  61. };
  62. wdt@2a490000 {
  63. compatible = "arm,sp805", "arm,primecell";
  64. reg = <0 0x2a490000 0 0x1000>;
  65. interrupts = <98>;
  66. clocks = <&oscclk6a>, <&oscclk6a>;
  67. clock-names = "wdogclk", "apb_pclk";
  68. };
  69. hdlcd@2b000000 {
  70. compatible = "arm,hdlcd";
  71. reg = <0 0x2b000000 0 0x1000>;
  72. interrupts = <0 85 4>;
  73. clocks = <&oscclk5>;
  74. clock-names = "pxlclk";
  75. };
  76. memory-controller@2b0a0000 {
  77. compatible = "arm,pl341", "arm,primecell";
  78. reg = <0 0x2b0a0000 0 0x1000>;
  79. clocks = <&oscclk6a>;
  80. clock-names = "apb_pclk";
  81. };
  82. gic: interrupt-controller@2c001000 {
  83. compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic";
  84. #interrupt-cells = <3>;
  85. #address-cells = <0>;
  86. interrupt-controller;
  87. reg = <0 0x2c001000 0 0x1000>,
  88. <0 0x2c002000 0 0x1000>,
  89. <0 0x2c004000 0 0x2000>,
  90. <0 0x2c006000 0 0x2000>;
  91. interrupts = <1 9 0xf04>;
  92. };
  93. memory-controller@7ffd0000 {
  94. compatible = "arm,pl354", "arm,primecell";
  95. reg = <0 0x7ffd0000 0 0x1000>;
  96. interrupts = <0 86 4>,
  97. <0 87 4>;
  98. clocks = <&oscclk6a>;
  99. clock-names = "apb_pclk";
  100. };
  101. dma@7ff00000 {
  102. compatible = "arm,pl330", "arm,primecell";
  103. reg = <0 0x7ff00000 0 0x1000>;
  104. interrupts = <0 92 4>,
  105. <0 88 4>,
  106. <0 89 4>,
  107. <0 90 4>,
  108. <0 91 4>;
  109. clocks = <&oscclk6a>;
  110. clock-names = "apb_pclk";
  111. };
  112. timer {
  113. compatible = "arm,armv7-timer";
  114. interrupts = <1 13 0xf08>,
  115. <1 14 0xf08>,
  116. <1 11 0xf08>,
  117. <1 10 0xf08>;
  118. };
  119. pmu {
  120. compatible = "arm,cortex-a15-pmu", "arm,cortex-a9-pmu";
  121. interrupts = <0 68 4>,
  122. <0 69 4>;
  123. };
  124. oscclk6a: oscclk6a {
  125. /* Reference 24MHz clock */
  126. compatible = "fixed-clock";
  127. #clock-cells = <0>;
  128. clock-frequency = <24000000>;
  129. clock-output-names = "oscclk6a";
  130. };
  131. dcc {
  132. compatible = "arm,vexpress,config-bus";
  133. arm,vexpress,config-bridge = <&v2m_sysreg>;
  134. osc@0 {
  135. /* A15 PLL 0 reference clock */
  136. compatible = "arm,vexpress-osc";
  137. arm,vexpress-sysreg,func = <1 0>;
  138. freq-range = <17000000 50000000>;
  139. #clock-cells = <0>;
  140. clock-output-names = "oscclk0";
  141. };
  142. osc@1 {
  143. /* A15 PLL 1 reference clock */
  144. compatible = "arm,vexpress-osc";
  145. arm,vexpress-sysreg,func = <1 1>;
  146. freq-range = <17000000 50000000>;
  147. #clock-cells = <0>;
  148. clock-output-names = "oscclk1";
  149. };
  150. osc@2 {
  151. /* A7 PLL 0 reference clock */
  152. compatible = "arm,vexpress-osc";
  153. arm,vexpress-sysreg,func = <1 2>;
  154. freq-range = <17000000 50000000>;
  155. #clock-cells = <0>;
  156. clock-output-names = "oscclk2";
  157. };
  158. osc@3 {
  159. /* A7 PLL 1 reference clock */
  160. compatible = "arm,vexpress-osc";
  161. arm,vexpress-sysreg,func = <1 3>;
  162. freq-range = <17000000 50000000>;
  163. #clock-cells = <0>;
  164. clock-output-names = "oscclk3";
  165. };
  166. osc@4 {
  167. /* External AXI master clock */
  168. compatible = "arm,vexpress-osc";
  169. arm,vexpress-sysreg,func = <1 4>;
  170. freq-range = <20000000 40000000>;
  171. #clock-cells = <0>;
  172. clock-output-names = "oscclk4";
  173. };
  174. oscclk5: osc@5 {
  175. /* HDLCD PLL reference clock */
  176. compatible = "arm,vexpress-osc";
  177. arm,vexpress-sysreg,func = <1 5>;
  178. freq-range = <23750000 165000000>;
  179. #clock-cells = <0>;
  180. clock-output-names = "oscclk5";
  181. };
  182. smbclk: osc@6 {
  183. /* Static memory controller clock */
  184. compatible = "arm,vexpress-osc";
  185. arm,vexpress-sysreg,func = <1 6>;
  186. freq-range = <20000000 40000000>;
  187. #clock-cells = <0>;
  188. clock-output-names = "oscclk6";
  189. };
  190. osc@7 {
  191. /* SYS PLL reference clock */
  192. compatible = "arm,vexpress-osc";
  193. arm,vexpress-sysreg,func = <1 7>;
  194. freq-range = <17000000 50000000>;
  195. #clock-cells = <0>;
  196. clock-output-names = "oscclk7";
  197. };
  198. osc@8 {
  199. /* DDR2 PLL reference clock */
  200. compatible = "arm,vexpress-osc";
  201. arm,vexpress-sysreg,func = <1 8>;
  202. freq-range = <20000000 50000000>;
  203. #clock-cells = <0>;
  204. clock-output-names = "oscclk8";
  205. };
  206. volt@0 {
  207. /* A15 CPU core voltage */
  208. compatible = "arm,vexpress-volt";
  209. arm,vexpress-sysreg,func = <2 0>;
  210. regulator-name = "A15 Vcore";
  211. regulator-min-microvolt = <800000>;
  212. regulator-max-microvolt = <1050000>;
  213. regulator-always-on;
  214. label = "A15 Vcore";
  215. };
  216. volt@1 {
  217. /* A7 CPU core voltage */
  218. compatible = "arm,vexpress-volt";
  219. arm,vexpress-sysreg,func = <2 1>;
  220. regulator-name = "A7 Vcore";
  221. regulator-min-microvolt = <800000>;
  222. regulator-max-microvolt = <1050000>;
  223. regulator-always-on;
  224. label = "A7 Vcore";
  225. };
  226. amp@0 {
  227. /* Total current for the two A15 cores */
  228. compatible = "arm,vexpress-amp";
  229. arm,vexpress-sysreg,func = <3 0>;
  230. label = "A15 Icore";
  231. };
  232. amp@1 {
  233. /* Total current for the three A7 cores */
  234. compatible = "arm,vexpress-amp";
  235. arm,vexpress-sysreg,func = <3 1>;
  236. label = "A7 Icore";
  237. };
  238. temp@0 {
  239. /* DCC internal temperature */
  240. compatible = "arm,vexpress-temp";
  241. arm,vexpress-sysreg,func = <4 0>;
  242. label = "DCC";
  243. };
  244. power@0 {
  245. /* Total power for the two A15 cores */
  246. compatible = "arm,vexpress-power";
  247. arm,vexpress-sysreg,func = <12 0>;
  248. label = "A15 Pcore";
  249. };
  250. power@1 {
  251. /* Total power for the three A7 cores */
  252. compatible = "arm,vexpress-power";
  253. arm,vexpress-sysreg,func = <12 1>;
  254. label = "A7 Pcore";
  255. };
  256. energy@0 {
  257. /* Total energy for the two A15 cores */
  258. compatible = "arm,vexpress-energy";
  259. arm,vexpress-sysreg,func = <13 0>;
  260. label = "A15 Jcore";
  261. };
  262. energy@2 {
  263. /* Total energy for the three A7 cores */
  264. compatible = "arm,vexpress-energy";
  265. arm,vexpress-sysreg,func = <13 2>;
  266. label = "A7 Jcore";
  267. };
  268. };
  269. smb {
  270. compatible = "simple-bus";
  271. #address-cells = <2>;
  272. #size-cells = <1>;
  273. ranges = <0 0 0 0x08000000 0x04000000>,
  274. <1 0 0 0x14000000 0x04000000>,
  275. <2 0 0 0x18000000 0x04000000>,
  276. <3 0 0 0x1c000000 0x04000000>,
  277. <4 0 0 0x0c000000 0x04000000>,
  278. <5 0 0 0x10000000 0x04000000>;
  279. #interrupt-cells = <1>;
  280. interrupt-map-mask = <0 0 63>;
  281. interrupt-map = <0 0 0 &gic 0 0 4>,
  282. <0 0 1 &gic 0 1 4>,
  283. <0 0 2 &gic 0 2 4>,
  284. <0 0 3 &gic 0 3 4>,
  285. <0 0 4 &gic 0 4 4>,
  286. <0 0 5 &gic 0 5 4>,
  287. <0 0 6 &gic 0 6 4>,
  288. <0 0 7 &gic 0 7 4>,
  289. <0 0 8 &gic 0 8 4>,
  290. <0 0 9 &gic 0 9 4>,
  291. <0 0 10 &gic 0 10 4>,
  292. <0 0 11 &gic 0 11 4>,
  293. <0 0 12 &gic 0 12 4>,
  294. <0 0 13 &gic 0 13 4>,
  295. <0 0 14 &gic 0 14 4>,
  296. <0 0 15 &gic 0 15 4>,
  297. <0 0 16 &gic 0 16 4>,
  298. <0 0 17 &gic 0 17 4>,
  299. <0 0 18 &gic 0 18 4>,
  300. <0 0 19 &gic 0 19 4>,
  301. <0 0 20 &gic 0 20 4>,
  302. <0 0 21 &gic 0 21 4>,
  303. <0 0 22 &gic 0 22 4>,
  304. <0 0 23 &gic 0 23 4>,
  305. <0 0 24 &gic 0 24 4>,
  306. <0 0 25 &gic 0 25 4>,
  307. <0 0 26 &gic 0 26 4>,
  308. <0 0 27 &gic 0 27 4>,
  309. <0 0 28 &gic 0 28 4>,
  310. <0 0 29 &gic 0 29 4>,
  311. <0 0 30 &gic 0 30 4>,
  312. <0 0 31 &gic 0 31 4>,
  313. <0 0 32 &gic 0 32 4>,
  314. <0 0 33 &gic 0 33 4>,
  315. <0 0 34 &gic 0 34 4>,
  316. <0 0 35 &gic 0 35 4>,
  317. <0 0 36 &gic 0 36 4>,
  318. <0 0 37 &gic 0 37 4>,
  319. <0 0 38 &gic 0 38 4>,
  320. <0 0 39 &gic 0 39 4>,
  321. <0 0 40 &gic 0 40 4>,
  322. <0 0 41 &gic 0 41 4>,
  323. <0 0 42 &gic 0 42 4>;
  324. /include/ "vexpress-v2m-rs1.dtsi"
  325. };
  326. };