dove.dtsi 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234
  1. /include/ "skeleton.dtsi"
  2. / {
  3. compatible = "marvell,dove";
  4. model = "Marvell Armada 88AP510 SoC";
  5. aliases {
  6. gpio0 = &gpio0;
  7. gpio1 = &gpio1;
  8. gpio2 = &gpio2;
  9. };
  10. soc@f1000000 {
  11. compatible = "simple-bus";
  12. #address-cells = <1>;
  13. #size-cells = <1>;
  14. interrupt-parent = <&intc>;
  15. ranges = <0xc8000000 0xc8000000 0x0100000 /* CESA SRAM 1M */
  16. 0xe0000000 0xe0000000 0x8000000 /* PCIe0 Mem 128M */
  17. 0xe8000000 0xe8000000 0x8000000 /* PCIe1 Mem 128M */
  18. 0xf0000000 0xf0000000 0x0100000 /* ScratchPad 1M */
  19. 0x00000000 0xf1000000 0x1000000 /* SB/NB regs 16M */
  20. 0xf2000000 0xf2000000 0x0100000 /* PCIe0 I/O 1M */
  21. 0xf2100000 0xf2100000 0x0100000 /* PCIe0 I/O 1M */
  22. 0xf8000000 0xf8000000 0x8000000>; /* BootROM 128M */
  23. l2: l2-cache {
  24. compatible = "marvell,tauros2-cache";
  25. marvell,tauros2-cache-features = <0>;
  26. };
  27. intc: interrupt-controller {
  28. compatible = "marvell,orion-intc";
  29. interrupt-controller;
  30. #interrupt-cells = <1>;
  31. reg = <0x20204 0x04>, <0x20214 0x04>;
  32. };
  33. core_clk: core-clocks@d0214 {
  34. compatible = "marvell,dove-core-clock";
  35. reg = <0xd0214 0x4>;
  36. #clock-cells = <1>;
  37. };
  38. gate_clk: clock-gating-control@d0038 {
  39. compatible = "marvell,dove-gating-clock";
  40. reg = <0xd0038 0x4>;
  41. clocks = <&core_clk 0>;
  42. #clock-cells = <1>;
  43. };
  44. uart0: serial@12000 {
  45. compatible = "ns16550a";
  46. reg = <0x12000 0x100>;
  47. reg-shift = <2>;
  48. interrupts = <7>;
  49. clock-frequency = <166666667>;
  50. status = "disabled";
  51. };
  52. uart1: serial@12100 {
  53. compatible = "ns16550a";
  54. reg = <0x12100 0x100>;
  55. reg-shift = <2>;
  56. interrupts = <8>;
  57. clock-frequency = <166666667>;
  58. status = "disabled";
  59. };
  60. uart2: serial@12200 {
  61. compatible = "ns16550a";
  62. reg = <0x12000 0x100>;
  63. reg-shift = <2>;
  64. interrupts = <9>;
  65. clock-frequency = <166666667>;
  66. status = "disabled";
  67. };
  68. uart3: serial@12300 {
  69. compatible = "ns16550a";
  70. reg = <0x12100 0x100>;
  71. reg-shift = <2>;
  72. interrupts = <10>;
  73. clock-frequency = <166666667>;
  74. status = "disabled";
  75. };
  76. gpio0: gpio@d0400 {
  77. compatible = "marvell,orion-gpio";
  78. #gpio-cells = <2>;
  79. gpio-controller;
  80. reg = <0xd0400 0x20>;
  81. ngpios = <32>;
  82. interrupt-controller;
  83. interrupts = <12>, <13>, <14>, <60>;
  84. };
  85. gpio1: gpio@d0420 {
  86. compatible = "marvell,orion-gpio";
  87. #gpio-cells = <2>;
  88. gpio-controller;
  89. reg = <0xd0420 0x20>;
  90. ngpios = <32>;
  91. interrupt-controller;
  92. interrupts = <61>;
  93. };
  94. gpio2: gpio@e8400 {
  95. compatible = "marvell,orion-gpio";
  96. #gpio-cells = <2>;
  97. gpio-controller;
  98. reg = <0xe8400 0x0c>;
  99. ngpios = <8>;
  100. };
  101. pinctrl: pinctrl@d0200 {
  102. compatible = "marvell,dove-pinctrl";
  103. reg = <0xd0200 0x10>;
  104. clocks = <&gate_clk 22>;
  105. };
  106. spi0: spi@10600 {
  107. compatible = "marvell,orion-spi";
  108. #address-cells = <1>;
  109. #size-cells = <0>;
  110. cell-index = <0>;
  111. interrupts = <6>;
  112. reg = <0x10600 0x28>;
  113. clocks = <&core_clk 0>;
  114. status = "disabled";
  115. };
  116. spi1: spi@14600 {
  117. compatible = "marvell,orion-spi";
  118. #address-cells = <1>;
  119. #size-cells = <0>;
  120. cell-index = <1>;
  121. interrupts = <5>;
  122. reg = <0x14600 0x28>;
  123. clocks = <&core_clk 0>;
  124. status = "disabled";
  125. };
  126. i2c0: i2c@11000 {
  127. compatible = "marvell,mv64xxx-i2c";
  128. reg = <0x11000 0x20>;
  129. #address-cells = <1>;
  130. #size-cells = <0>;
  131. interrupts = <11>;
  132. clock-frequency = <400000>;
  133. timeout-ms = <1000>;
  134. clocks = <&core_clk 0>;
  135. status = "disabled";
  136. };
  137. sdio0: sdio@92000 {
  138. compatible = "marvell,dove-sdhci";
  139. reg = <0x92000 0x100>;
  140. interrupts = <35>, <37>;
  141. clocks = <&gate_clk 8>;
  142. status = "disabled";
  143. };
  144. sdio1: sdio@90000 {
  145. compatible = "marvell,dove-sdhci";
  146. reg = <0x90000 0x100>;
  147. interrupts = <36>, <38>;
  148. clocks = <&gate_clk 9>;
  149. status = "disabled";
  150. };
  151. sata0: sata@a0000 {
  152. compatible = "marvell,orion-sata";
  153. reg = <0xa0000 0x2400>;
  154. interrupts = <62>;
  155. clocks = <&gate_clk 3>;
  156. nr-ports = <1>;
  157. status = "disabled";
  158. };
  159. crypto: crypto@30000 {
  160. compatible = "marvell,orion-crypto";
  161. reg = <0x30000 0x10000>,
  162. <0xc8000000 0x800>;
  163. reg-names = "regs", "sram";
  164. interrupts = <31>;
  165. clocks = <&gate_clk 15>;
  166. status = "okay";
  167. };
  168. xor0: dma-engine@60800 {
  169. compatible = "marvell,orion-xor";
  170. reg = <0x60800 0x100
  171. 0x60a00 0x100>;
  172. clocks = <&gate_clk 23>;
  173. status = "okay";
  174. channel0 {
  175. interrupts = <39>;
  176. dmacap,memcpy;
  177. dmacap,xor;
  178. };
  179. channel1 {
  180. interrupts = <40>;
  181. dmacap,memset;
  182. dmacap,memcpy;
  183. dmacap,xor;
  184. };
  185. };
  186. xor1: dma-engine@60900 {
  187. compatible = "marvell,orion-xor";
  188. reg = <0x60900 0x100
  189. 0x60b00 0x100>;
  190. clocks = <&gate_clk 24>;
  191. status = "okay";
  192. channel0 {
  193. interrupts = <42>;
  194. dmacap,memcpy;
  195. dmacap,xor;
  196. };
  197. channel1 {
  198. interrupts = <43>;
  199. dmacap,memset;
  200. dmacap,memcpy;
  201. dmacap,xor;
  202. };
  203. };
  204. };
  205. };