clk-u300.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087
  1. /*
  2. * U300 clock implementation
  3. * Copyright (C) 2007-2012 ST-Ericsson AB
  4. * License terms: GNU General Public License (GPL) version 2
  5. * Author: Linus Walleij <linus.walleij@stericsson.com>
  6. * Author: Jonas Aaberg <jonas.aberg@stericsson.com>
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/clkdev.h>
  10. #include <linux/err.h>
  11. #include <linux/io.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/spinlock.h>
  14. /* APP side SYSCON registers */
  15. /* CLK Control Register 16bit (R/W) */
  16. #define U300_SYSCON_CCR (0x0000)
  17. #define U300_SYSCON_CCR_I2S1_USE_VCXO (0x0040)
  18. #define U300_SYSCON_CCR_I2S0_USE_VCXO (0x0020)
  19. #define U300_SYSCON_CCR_TURN_VCXO_ON (0x0008)
  20. #define U300_SYSCON_CCR_CLKING_PERFORMANCE_MASK (0x0007)
  21. #define U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW_POWER (0x04)
  22. #define U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW (0x03)
  23. #define U300_SYSCON_CCR_CLKING_PERFORMANCE_INTERMEDIATE (0x02)
  24. #define U300_SYSCON_CCR_CLKING_PERFORMANCE_HIGH (0x01)
  25. #define U300_SYSCON_CCR_CLKING_PERFORMANCE_BEST (0x00)
  26. /* CLK Status Register 16bit (R/W) */
  27. #define U300_SYSCON_CSR (0x0004)
  28. #define U300_SYSCON_CSR_PLL208_LOCK_IND (0x0002)
  29. #define U300_SYSCON_CSR_PLL13_LOCK_IND (0x0001)
  30. /* Reset lines for SLOW devices 16bit (R/W) */
  31. #define U300_SYSCON_RSR (0x0014)
  32. #define U300_SYSCON_RSR_PPM_RESET_EN (0x0200)
  33. #define U300_SYSCON_RSR_ACC_TMR_RESET_EN (0x0100)
  34. #define U300_SYSCON_RSR_APP_TMR_RESET_EN (0x0080)
  35. #define U300_SYSCON_RSR_RTC_RESET_EN (0x0040)
  36. #define U300_SYSCON_RSR_KEYPAD_RESET_EN (0x0020)
  37. #define U300_SYSCON_RSR_GPIO_RESET_EN (0x0010)
  38. #define U300_SYSCON_RSR_EH_RESET_EN (0x0008)
  39. #define U300_SYSCON_RSR_BTR_RESET_EN (0x0004)
  40. #define U300_SYSCON_RSR_UART_RESET_EN (0x0002)
  41. #define U300_SYSCON_RSR_SLOW_BRIDGE_RESET_EN (0x0001)
  42. /* Reset lines for FAST devices 16bit (R/W) */
  43. #define U300_SYSCON_RFR (0x0018)
  44. #define U300_SYSCON_RFR_UART1_RESET_ENABLE (0x0080)
  45. #define U300_SYSCON_RFR_SPI_RESET_ENABLE (0x0040)
  46. #define U300_SYSCON_RFR_MMC_RESET_ENABLE (0x0020)
  47. #define U300_SYSCON_RFR_PCM_I2S1_RESET_ENABLE (0x0010)
  48. #define U300_SYSCON_RFR_PCM_I2S0_RESET_ENABLE (0x0008)
  49. #define U300_SYSCON_RFR_I2C1_RESET_ENABLE (0x0004)
  50. #define U300_SYSCON_RFR_I2C0_RESET_ENABLE (0x0002)
  51. #define U300_SYSCON_RFR_FAST_BRIDGE_RESET_ENABLE (0x0001)
  52. /* Reset lines for the rest of the peripherals 16bit (R/W) */
  53. #define U300_SYSCON_RRR (0x001c)
  54. #define U300_SYSCON_RRR_CDS_RESET_EN (0x4000)
  55. #define U300_SYSCON_RRR_ISP_RESET_EN (0x2000)
  56. #define U300_SYSCON_RRR_INTCON_RESET_EN (0x1000)
  57. #define U300_SYSCON_RRR_MSPRO_RESET_EN (0x0800)
  58. #define U300_SYSCON_RRR_XGAM_RESET_EN (0x0100)
  59. #define U300_SYSCON_RRR_XGAM_VC_SYNC_RESET_EN (0x0080)
  60. #define U300_SYSCON_RRR_NANDIF_RESET_EN (0x0040)
  61. #define U300_SYSCON_RRR_EMIF_RESET_EN (0x0020)
  62. #define U300_SYSCON_RRR_DMAC_RESET_EN (0x0010)
  63. #define U300_SYSCON_RRR_CPU_RESET_EN (0x0008)
  64. #define U300_SYSCON_RRR_APEX_RESET_EN (0x0004)
  65. #define U300_SYSCON_RRR_AHB_RESET_EN (0x0002)
  66. #define U300_SYSCON_RRR_AAIF_RESET_EN (0x0001)
  67. /* Clock enable for SLOW peripherals 16bit (R/W) */
  68. #define U300_SYSCON_CESR (0x0020)
  69. #define U300_SYSCON_CESR_PPM_CLK_EN (0x0200)
  70. #define U300_SYSCON_CESR_ACC_TMR_CLK_EN (0x0100)
  71. #define U300_SYSCON_CESR_APP_TMR_CLK_EN (0x0080)
  72. #define U300_SYSCON_CESR_KEYPAD_CLK_EN (0x0040)
  73. #define U300_SYSCON_CESR_GPIO_CLK_EN (0x0010)
  74. #define U300_SYSCON_CESR_EH_CLK_EN (0x0008)
  75. #define U300_SYSCON_CESR_BTR_CLK_EN (0x0004)
  76. #define U300_SYSCON_CESR_UART_CLK_EN (0x0002)
  77. #define U300_SYSCON_CESR_SLOW_BRIDGE_CLK_EN (0x0001)
  78. /* Clock enable for FAST peripherals 16bit (R/W) */
  79. #define U300_SYSCON_CEFR (0x0024)
  80. #define U300_SYSCON_CEFR_UART1_CLK_EN (0x0200)
  81. #define U300_SYSCON_CEFR_I2S1_CORE_CLK_EN (0x0100)
  82. #define U300_SYSCON_CEFR_I2S0_CORE_CLK_EN (0x0080)
  83. #define U300_SYSCON_CEFR_SPI_CLK_EN (0x0040)
  84. #define U300_SYSCON_CEFR_MMC_CLK_EN (0x0020)
  85. #define U300_SYSCON_CEFR_I2S1_CLK_EN (0x0010)
  86. #define U300_SYSCON_CEFR_I2S0_CLK_EN (0x0008)
  87. #define U300_SYSCON_CEFR_I2C1_CLK_EN (0x0004)
  88. #define U300_SYSCON_CEFR_I2C0_CLK_EN (0x0002)
  89. #define U300_SYSCON_CEFR_FAST_BRIDGE_CLK_EN (0x0001)
  90. /* Clock enable for the rest of the peripherals 16bit (R/W) */
  91. #define U300_SYSCON_CERR (0x0028)
  92. #define U300_SYSCON_CERR_CDS_CLK_EN (0x2000)
  93. #define U300_SYSCON_CERR_ISP_CLK_EN (0x1000)
  94. #define U300_SYSCON_CERR_MSPRO_CLK_EN (0x0800)
  95. #define U300_SYSCON_CERR_AHB_SUBSYS_BRIDGE_CLK_EN (0x0400)
  96. #define U300_SYSCON_CERR_SEMI_CLK_EN (0x0200)
  97. #define U300_SYSCON_CERR_XGAM_CLK_EN (0x0100)
  98. #define U300_SYSCON_CERR_VIDEO_ENC_CLK_EN (0x0080)
  99. #define U300_SYSCON_CERR_NANDIF_CLK_EN (0x0040)
  100. #define U300_SYSCON_CERR_EMIF_CLK_EN (0x0020)
  101. #define U300_SYSCON_CERR_DMAC_CLK_EN (0x0010)
  102. #define U300_SYSCON_CERR_CPU_CLK_EN (0x0008)
  103. #define U300_SYSCON_CERR_APEX_CLK_EN (0x0004)
  104. #define U300_SYSCON_CERR_AHB_CLK_EN (0x0002)
  105. #define U300_SYSCON_CERR_AAIF_CLK_EN (0x0001)
  106. /* Single block clock enable 16bit (-/W) */
  107. #define U300_SYSCON_SBCER (0x002c)
  108. #define U300_SYSCON_SBCER_PPM_CLK_EN (0x0009)
  109. #define U300_SYSCON_SBCER_ACC_TMR_CLK_EN (0x0008)
  110. #define U300_SYSCON_SBCER_APP_TMR_CLK_EN (0x0007)
  111. #define U300_SYSCON_SBCER_KEYPAD_CLK_EN (0x0006)
  112. #define U300_SYSCON_SBCER_GPIO_CLK_EN (0x0004)
  113. #define U300_SYSCON_SBCER_EH_CLK_EN (0x0003)
  114. #define U300_SYSCON_SBCER_BTR_CLK_EN (0x0002)
  115. #define U300_SYSCON_SBCER_UART_CLK_EN (0x0001)
  116. #define U300_SYSCON_SBCER_SLOW_BRIDGE_CLK_EN (0x0000)
  117. #define U300_SYSCON_SBCER_UART1_CLK_EN (0x0019)
  118. #define U300_SYSCON_SBCER_I2S1_CORE_CLK_EN (0x0018)
  119. #define U300_SYSCON_SBCER_I2S0_CORE_CLK_EN (0x0017)
  120. #define U300_SYSCON_SBCER_SPI_CLK_EN (0x0016)
  121. #define U300_SYSCON_SBCER_MMC_CLK_EN (0x0015)
  122. #define U300_SYSCON_SBCER_I2S1_CLK_EN (0x0014)
  123. #define U300_SYSCON_SBCER_I2S0_CLK_EN (0x0013)
  124. #define U300_SYSCON_SBCER_I2C1_CLK_EN (0x0012)
  125. #define U300_SYSCON_SBCER_I2C0_CLK_EN (0x0011)
  126. #define U300_SYSCON_SBCER_FAST_BRIDGE_CLK_EN (0x0010)
  127. #define U300_SYSCON_SBCER_CDS_CLK_EN (0x002D)
  128. #define U300_SYSCON_SBCER_ISP_CLK_EN (0x002C)
  129. #define U300_SYSCON_SBCER_MSPRO_CLK_EN (0x002B)
  130. #define U300_SYSCON_SBCER_AHB_SUBSYS_BRIDGE_CLK_EN (0x002A)
  131. #define U300_SYSCON_SBCER_SEMI_CLK_EN (0x0029)
  132. #define U300_SYSCON_SBCER_XGAM_CLK_EN (0x0028)
  133. #define U300_SYSCON_SBCER_VIDEO_ENC_CLK_EN (0x0027)
  134. #define U300_SYSCON_SBCER_NANDIF_CLK_EN (0x0026)
  135. #define U300_SYSCON_SBCER_EMIF_CLK_EN (0x0025)
  136. #define U300_SYSCON_SBCER_DMAC_CLK_EN (0x0024)
  137. #define U300_SYSCON_SBCER_CPU_CLK_EN (0x0023)
  138. #define U300_SYSCON_SBCER_APEX_CLK_EN (0x0022)
  139. #define U300_SYSCON_SBCER_AHB_CLK_EN (0x0021)
  140. #define U300_SYSCON_SBCER_AAIF_CLK_EN (0x0020)
  141. /* Single block clock disable 16bit (-/W) */
  142. #define U300_SYSCON_SBCDR (0x0030)
  143. /* Same values as above for SBCER */
  144. /* Clock force SLOW peripherals 16bit (R/W) */
  145. #define U300_SYSCON_CFSR (0x003c)
  146. #define U300_SYSCON_CFSR_PPM_CLK_FORCE_EN (0x0200)
  147. #define U300_SYSCON_CFSR_ACC_TMR_CLK_FORCE_EN (0x0100)
  148. #define U300_SYSCON_CFSR_APP_TMR_CLK_FORCE_EN (0x0080)
  149. #define U300_SYSCON_CFSR_KEYPAD_CLK_FORCE_EN (0x0020)
  150. #define U300_SYSCON_CFSR_GPIO_CLK_FORCE_EN (0x0010)
  151. #define U300_SYSCON_CFSR_EH_CLK_FORCE_EN (0x0008)
  152. #define U300_SYSCON_CFSR_BTR_CLK_FORCE_EN (0x0004)
  153. #define U300_SYSCON_CFSR_UART_CLK_FORCE_EN (0x0002)
  154. #define U300_SYSCON_CFSR_SLOW_BRIDGE_CLK_FORCE_EN (0x0001)
  155. /* Clock force FAST peripherals 16bit (R/W) */
  156. #define U300_SYSCON_CFFR (0x40)
  157. /* Values not defined. Define if you want to use them. */
  158. /* Clock force the rest of the peripherals 16bit (R/W) */
  159. #define U300_SYSCON_CFRR (0x44)
  160. #define U300_SYSCON_CFRR_CDS_CLK_FORCE_EN (0x2000)
  161. #define U300_SYSCON_CFRR_ISP_CLK_FORCE_EN (0x1000)
  162. #define U300_SYSCON_CFRR_MSPRO_CLK_FORCE_EN (0x0800)
  163. #define U300_SYSCON_CFRR_AHB_SUBSYS_BRIDGE_CLK_FORCE_EN (0x0400)
  164. #define U300_SYSCON_CFRR_SEMI_CLK_FORCE_EN (0x0200)
  165. #define U300_SYSCON_CFRR_XGAM_CLK_FORCE_EN (0x0100)
  166. #define U300_SYSCON_CFRR_VIDEO_ENC_CLK_FORCE_EN (0x0080)
  167. #define U300_SYSCON_CFRR_NANDIF_CLK_FORCE_EN (0x0040)
  168. #define U300_SYSCON_CFRR_EMIF_CLK_FORCE_EN (0x0020)
  169. #define U300_SYSCON_CFRR_DMAC_CLK_FORCE_EN (0x0010)
  170. #define U300_SYSCON_CFRR_CPU_CLK_FORCE_EN (0x0008)
  171. #define U300_SYSCON_CFRR_APEX_CLK_FORCE_EN (0x0004)
  172. #define U300_SYSCON_CFRR_AHB_CLK_FORCE_EN (0x0002)
  173. #define U300_SYSCON_CFRR_AAIF_CLK_FORCE_EN (0x0001)
  174. /* PLL208 Frequency Control 16bit (R/W) */
  175. #define U300_SYSCON_PFCR (0x48)
  176. #define U300_SYSCON_PFCR_DPLL_MULT_NUM (0x000F)
  177. /* Power Management Control 16bit (R/W) */
  178. #define U300_SYSCON_PMCR (0x50)
  179. #define U300_SYSCON_PMCR_DCON_ENABLE (0x0002)
  180. #define U300_SYSCON_PMCR_PWR_MGNT_ENABLE (0x0001)
  181. /* Reset Out 16bit (R/W) */
  182. #define U300_SYSCON_RCR (0x6c)
  183. #define U300_SYSCON_RCR_RESOUT0_RST_N_DISABLE (0x0001)
  184. /* EMIF Slew Rate Control 16bit (R/W) */
  185. #define U300_SYSCON_SRCLR (0x70)
  186. #define U300_SYSCON_SRCLR_MASK (0x03FF)
  187. #define U300_SYSCON_SRCLR_VALUE (0x03FF)
  188. #define U300_SYSCON_SRCLR_EMIF_1_SLRC_5_B (0x0200)
  189. #define U300_SYSCON_SRCLR_EMIF_1_SLRC_5_A (0x0100)
  190. #define U300_SYSCON_SRCLR_EMIF_1_SLRC_4_B (0x0080)
  191. #define U300_SYSCON_SRCLR_EMIF_1_SLRC_4_A (0x0040)
  192. #define U300_SYSCON_SRCLR_EMIF_1_SLRC_3_B (0x0020)
  193. #define U300_SYSCON_SRCLR_EMIF_1_SLRC_3_A (0x0010)
  194. #define U300_SYSCON_SRCLR_EMIF_1_SLRC_2_B (0x0008)
  195. #define U300_SYSCON_SRCLR_EMIF_1_SLRC_2_A (0x0004)
  196. #define U300_SYSCON_SRCLR_EMIF_1_SLRC_1_B (0x0002)
  197. #define U300_SYSCON_SRCLR_EMIF_1_SLRC_1_A (0x0001)
  198. /* EMIF Clock Control Register 16bit (R/W) */
  199. #define U300_SYSCON_ECCR (0x0078)
  200. #define U300_SYSCON_ECCR_MASK (0x000F)
  201. #define U300_SYSCON_ECCR_EMIF_1_STATIC_CLK_EN_N_DISABLE (0x0008)
  202. #define U300_SYSCON_ECCR_EMIF_1_RET_OUT_CLK_EN_N_DISABLE (0x0004)
  203. #define U300_SYSCON_ECCR_EMIF_MEMCLK_RET_EN_N_DISABLE (0x0002)
  204. #define U300_SYSCON_ECCR_EMIF_SDRCLK_RET_EN_N_DISABLE (0x0001)
  205. /* MMC/MSPRO frequency divider register 0 16bit (R/W) */
  206. #define U300_SYSCON_MMF0R (0x90)
  207. #define U300_SYSCON_MMF0R_MASK (0x00FF)
  208. #define U300_SYSCON_MMF0R_FREQ_0_HIGH_MASK (0x00F0)
  209. #define U300_SYSCON_MMF0R_FREQ_0_LOW_MASK (0x000F)
  210. /* MMC/MSPRO frequency divider register 1 16bit (R/W) */
  211. #define U300_SYSCON_MMF1R (0x94)
  212. #define U300_SYSCON_MMF1R_MASK (0x00FF)
  213. #define U300_SYSCON_MMF1R_FREQ_1_HIGH_MASK (0x00F0)
  214. #define U300_SYSCON_MMF1R_FREQ_1_LOW_MASK (0x000F)
  215. /* Clock control for the MMC and MSPRO blocks 16bit (R/W) */
  216. #define U300_SYSCON_MMCR (0x9C)
  217. #define U300_SYSCON_MMCR_MASK (0x0003)
  218. #define U300_SYSCON_MMCR_MMC_FB_CLK_SEL_ENABLE (0x0002)
  219. #define U300_SYSCON_MMCR_MSPRO_FREQSEL_ENABLE (0x0001)
  220. /* SYS_0_CLK_CONTROL first clock control 16bit (R/W) */
  221. #define U300_SYSCON_S0CCR (0x120)
  222. #define U300_SYSCON_S0CCR_FIELD_MASK (0x43FF)
  223. #define U300_SYSCON_S0CCR_CLOCK_REQ (0x4000)
  224. #define U300_SYSCON_S0CCR_CLOCK_REQ_MONITOR (0x2000)
  225. #define U300_SYSCON_S0CCR_CLOCK_INV (0x0200)
  226. #define U300_SYSCON_S0CCR_CLOCK_FREQ_MASK (0x01E0)
  227. #define U300_SYSCON_S0CCR_CLOCK_SELECT_MASK (0x001E)
  228. #define U300_SYSCON_S0CCR_CLOCK_ENABLE (0x0001)
  229. #define U300_SYSCON_S0CCR_SEL_MCLK (0x8<<1)
  230. #define U300_SYSCON_S0CCR_SEL_ACC_FSM_CLK (0xA<<1)
  231. #define U300_SYSCON_S0CCR_SEL_PLL60_48_CLK (0xC<<1)
  232. #define U300_SYSCON_S0CCR_SEL_PLL60_60_CLK (0xD<<1)
  233. #define U300_SYSCON_S0CCR_SEL_ACC_PLL208_CLK (0xE<<1)
  234. #define U300_SYSCON_S0CCR_SEL_APP_PLL13_CLK (0x0<<1)
  235. #define U300_SYSCON_S0CCR_SEL_APP_FSM_CLK (0x2<<1)
  236. #define U300_SYSCON_S0CCR_SEL_RTC_CLK (0x4<<1)
  237. #define U300_SYSCON_S0CCR_SEL_APP_PLL208_CLK (0x6<<1)
  238. /* SYS_1_CLK_CONTROL second clock control 16 bit (R/W) */
  239. #define U300_SYSCON_S1CCR (0x124)
  240. #define U300_SYSCON_S1CCR_FIELD_MASK (0x43FF)
  241. #define U300_SYSCON_S1CCR_CLOCK_REQ (0x4000)
  242. #define U300_SYSCON_S1CCR_CLOCK_REQ_MONITOR (0x2000)
  243. #define U300_SYSCON_S1CCR_CLOCK_INV (0x0200)
  244. #define U300_SYSCON_S1CCR_CLOCK_FREQ_MASK (0x01E0)
  245. #define U300_SYSCON_S1CCR_CLOCK_SELECT_MASK (0x001E)
  246. #define U300_SYSCON_S1CCR_CLOCK_ENABLE (0x0001)
  247. #define U300_SYSCON_S1CCR_SEL_MCLK (0x8<<1)
  248. #define U300_SYSCON_S1CCR_SEL_ACC_FSM_CLK (0xA<<1)
  249. #define U300_SYSCON_S1CCR_SEL_PLL60_48_CLK (0xC<<1)
  250. #define U300_SYSCON_S1CCR_SEL_PLL60_60_CLK (0xD<<1)
  251. #define U300_SYSCON_S1CCR_SEL_ACC_PLL208_CLK (0xE<<1)
  252. #define U300_SYSCON_S1CCR_SEL_ACC_PLL13_CLK (0x0<<1)
  253. #define U300_SYSCON_S1CCR_SEL_APP_FSM_CLK (0x2<<1)
  254. #define U300_SYSCON_S1CCR_SEL_RTC_CLK (0x4<<1)
  255. #define U300_SYSCON_S1CCR_SEL_APP_PLL208_CLK (0x6<<1)
  256. /* SYS_2_CLK_CONTROL third clock contol 16 bit (R/W) */
  257. #define U300_SYSCON_S2CCR (0x128)
  258. #define U300_SYSCON_S2CCR_FIELD_MASK (0xC3FF)
  259. #define U300_SYSCON_S2CCR_CLK_STEAL (0x8000)
  260. #define U300_SYSCON_S2CCR_CLOCK_REQ (0x4000)
  261. #define U300_SYSCON_S2CCR_CLOCK_REQ_MONITOR (0x2000)
  262. #define U300_SYSCON_S2CCR_CLOCK_INV (0x0200)
  263. #define U300_SYSCON_S2CCR_CLOCK_FREQ_MASK (0x01E0)
  264. #define U300_SYSCON_S2CCR_CLOCK_SELECT_MASK (0x001E)
  265. #define U300_SYSCON_S2CCR_CLOCK_ENABLE (0x0001)
  266. #define U300_SYSCON_S2CCR_SEL_MCLK (0x8<<1)
  267. #define U300_SYSCON_S2CCR_SEL_ACC_FSM_CLK (0xA<<1)
  268. #define U300_SYSCON_S2CCR_SEL_PLL60_48_CLK (0xC<<1)
  269. #define U300_SYSCON_S2CCR_SEL_PLL60_60_CLK (0xD<<1)
  270. #define U300_SYSCON_S2CCR_SEL_ACC_PLL208_CLK (0xE<<1)
  271. #define U300_SYSCON_S2CCR_SEL_ACC_PLL13_CLK (0x0<<1)
  272. #define U300_SYSCON_S2CCR_SEL_APP_FSM_CLK (0x2<<1)
  273. #define U300_SYSCON_S2CCR_SEL_RTC_CLK (0x4<<1)
  274. #define U300_SYSCON_S2CCR_SEL_APP_PLL208_CLK (0x6<<1)
  275. /* SC_PLL_IRQ_CONTROL 16bit (R/W) */
  276. #define U300_SYSCON_PICR (0x0130)
  277. #define U300_SYSCON_PICR_MASK (0x00FF)
  278. #define U300_SYSCON_PICR_FORCE_PLL208_LOCK_LOW_ENABLE (0x0080)
  279. #define U300_SYSCON_PICR_FORCE_PLL208_LOCK_HIGH_ENABLE (0x0040)
  280. #define U300_SYSCON_PICR_FORCE_PLL13_LOCK_LOW_ENABLE (0x0020)
  281. #define U300_SYSCON_PICR_FORCE_PLL13_LOCK_HIGH_ENABLE (0x0010)
  282. #define U300_SYSCON_PICR_IRQMASK_PLL13_UNLOCK_ENABLE (0x0008)
  283. #define U300_SYSCON_PICR_IRQMASK_PLL13_LOCK_ENABLE (0x0004)
  284. #define U300_SYSCON_PICR_IRQMASK_PLL208_UNLOCK_ENABLE (0x0002)
  285. #define U300_SYSCON_PICR_IRQMASK_PLL208_LOCK_ENABLE (0x0001)
  286. /* SC_PLL_IRQ_STATUS 16 bit (R/-) */
  287. #define U300_SYSCON_PISR (0x0134)
  288. #define U300_SYSCON_PISR_MASK (0x000F)
  289. #define U300_SYSCON_PISR_PLL13_UNLOCK_IND (0x0008)
  290. #define U300_SYSCON_PISR_PLL13_LOCK_IND (0x0004)
  291. #define U300_SYSCON_PISR_PLL208_UNLOCK_IND (0x0002)
  292. #define U300_SYSCON_PISR_PLL208_LOCK_IND (0x0001)
  293. /* SC_PLL_IRQ_CLEAR 16 bit (-/W) */
  294. #define U300_SYSCON_PICLR (0x0138)
  295. #define U300_SYSCON_PICLR_MASK (0x000F)
  296. #define U300_SYSCON_PICLR_RWMASK (0x0000)
  297. #define U300_SYSCON_PICLR_PLL13_UNLOCK_SC (0x0008)
  298. #define U300_SYSCON_PICLR_PLL13_LOCK_SC (0x0004)
  299. #define U300_SYSCON_PICLR_PLL208_UNLOCK_SC (0x0002)
  300. #define U300_SYSCON_PICLR_PLL208_LOCK_SC (0x0001)
  301. /* Clock activity observability register 0 */
  302. #define U300_SYSCON_C0OAR (0x140)
  303. #define U300_SYSCON_C0OAR_MASK (0xFFFF)
  304. #define U300_SYSCON_C0OAR_VALUE (0xFFFF)
  305. #define U300_SYSCON_C0OAR_BT_H_CLK (0x8000)
  306. #define U300_SYSCON_C0OAR_ASPB_P_CLK (0x4000)
  307. #define U300_SYSCON_C0OAR_APP_SEMI_H_CLK (0x2000)
  308. #define U300_SYSCON_C0OAR_APP_SEMI_CLK (0x1000)
  309. #define U300_SYSCON_C0OAR_APP_MMC_MSPRO_CLK (0x0800)
  310. #define U300_SYSCON_C0OAR_APP_I2S1_CLK (0x0400)
  311. #define U300_SYSCON_C0OAR_APP_I2S0_CLK (0x0200)
  312. #define U300_SYSCON_C0OAR_APP_CPU_CLK (0x0100)
  313. #define U300_SYSCON_C0OAR_APP_52_CLK (0x0080)
  314. #define U300_SYSCON_C0OAR_APP_208_CLK (0x0040)
  315. #define U300_SYSCON_C0OAR_APP_104_CLK (0x0020)
  316. #define U300_SYSCON_C0OAR_APEX_CLK (0x0010)
  317. #define U300_SYSCON_C0OAR_AHPB_M_H_CLK (0x0008)
  318. #define U300_SYSCON_C0OAR_AHB_CLK (0x0004)
  319. #define U300_SYSCON_C0OAR_AFPB_P_CLK (0x0002)
  320. #define U300_SYSCON_C0OAR_AAIF_CLK (0x0001)
  321. /* Clock activity observability register 1 */
  322. #define U300_SYSCON_C1OAR (0x144)
  323. #define U300_SYSCON_C1OAR_MASK (0x3FFE)
  324. #define U300_SYSCON_C1OAR_VALUE (0x3FFE)
  325. #define U300_SYSCON_C1OAR_NFIF_F_CLK (0x2000)
  326. #define U300_SYSCON_C1OAR_MSPRO_CLK (0x1000)
  327. #define U300_SYSCON_C1OAR_MMC_P_CLK (0x0800)
  328. #define U300_SYSCON_C1OAR_MMC_CLK (0x0400)
  329. #define U300_SYSCON_C1OAR_KP_P_CLK (0x0200)
  330. #define U300_SYSCON_C1OAR_I2C1_P_CLK (0x0100)
  331. #define U300_SYSCON_C1OAR_I2C0_P_CLK (0x0080)
  332. #define U300_SYSCON_C1OAR_GPIO_CLK (0x0040)
  333. #define U300_SYSCON_C1OAR_EMIF_MPMC_CLK (0x0020)
  334. #define U300_SYSCON_C1OAR_EMIF_H_CLK (0x0010)
  335. #define U300_SYSCON_C1OAR_EVHIST_CLK (0x0008)
  336. #define U300_SYSCON_C1OAR_PPM_CLK (0x0004)
  337. #define U300_SYSCON_C1OAR_DMA_CLK (0x0002)
  338. /* Clock activity observability register 2 */
  339. #define U300_SYSCON_C2OAR (0x148)
  340. #define U300_SYSCON_C2OAR_MASK (0x0FFF)
  341. #define U300_SYSCON_C2OAR_VALUE (0x0FFF)
  342. #define U300_SYSCON_C2OAR_XGAM_CDI_CLK (0x0800)
  343. #define U300_SYSCON_C2OAR_XGAM_CLK (0x0400)
  344. #define U300_SYSCON_C2OAR_VC_H_CLK (0x0200)
  345. #define U300_SYSCON_C2OAR_VC_CLK (0x0100)
  346. #define U300_SYSCON_C2OAR_UA_P_CLK (0x0080)
  347. #define U300_SYSCON_C2OAR_TMR1_CLK (0x0040)
  348. #define U300_SYSCON_C2OAR_TMR0_CLK (0x0020)
  349. #define U300_SYSCON_C2OAR_SPI_P_CLK (0x0010)
  350. #define U300_SYSCON_C2OAR_PCM_I2S1_CORE_CLK (0x0008)
  351. #define U300_SYSCON_C2OAR_PCM_I2S1_CLK (0x0004)
  352. #define U300_SYSCON_C2OAR_PCM_I2S0_CORE_CLK (0x0002)
  353. #define U300_SYSCON_C2OAR_PCM_I2S0_CLK (0x0001)
  354. /*
  355. * The clocking hierarchy currently looks like this.
  356. * NOTE: the idea is NOT to show how the clocks are routed on the chip!
  357. * The ideas is to show dependencies, so a clock higher up in the
  358. * hierarchy has to be on in order for another clock to be on. Now,
  359. * both CPU and DMA can actually be on top of the hierarchy, and that
  360. * is not modeled currently. Instead we have the backbone AMBA bus on
  361. * top. This bus cannot be programmed in any way but conceptually it
  362. * needs to be active for the bridges and devices to transport data.
  363. *
  364. * Please be aware that a few clocks are hw controlled, which mean that
  365. * the hw itself can turn on/off or change the rate of the clock when
  366. * needed!
  367. *
  368. * AMBA bus
  369. * |
  370. * +- CPU
  371. * +- FSMC NANDIF NAND Flash interface
  372. * +- SEMI Shared Memory interface
  373. * +- ISP Image Signal Processor (U335 only)
  374. * +- CDS (U335 only)
  375. * +- DMA Direct Memory Access Controller
  376. * +- AAIF APP/ACC Inteface (Mobile Scalable Link, MSL)
  377. * +- APEX
  378. * +- VIDEO_ENC AVE2/3 Video Encoder
  379. * +- XGAM Graphics Accelerator Controller
  380. * +- AHB
  381. * |
  382. * +- ahb:0 AHB Bridge
  383. * | |
  384. * | +- ahb:1 INTCON Interrupt controller
  385. * | +- ahb:3 MSPRO Memory Stick Pro controller
  386. * | +- ahb:4 EMIF External Memory interface
  387. * |
  388. * +- fast:0 FAST bridge
  389. * | |
  390. * | +- fast:1 MMCSD MMC/SD card reader controller
  391. * | +- fast:2 I2S0 PCM I2S channel 0 controller
  392. * | +- fast:3 I2S1 PCM I2S channel 1 controller
  393. * | +- fast:4 I2C0 I2C channel 0 controller
  394. * | +- fast:5 I2C1 I2C channel 1 controller
  395. * | +- fast:6 SPI SPI controller
  396. * | +- fast:7 UART1 Secondary UART (U335 only)
  397. * |
  398. * +- slow:0 SLOW bridge
  399. * |
  400. * +- slow:1 SYSCON (not possible to control)
  401. * +- slow:2 WDOG Watchdog
  402. * +- slow:3 UART0 primary UART
  403. * +- slow:4 TIMER_APP Application timer - used in Linux
  404. * +- slow:5 KEYPAD controller
  405. * +- slow:6 GPIO controller
  406. * +- slow:7 RTC controller
  407. * +- slow:8 BT Bus Tracer (not used currently)
  408. * +- slow:9 EH Event Handler (not used currently)
  409. * +- slow:a TIMER_ACC Access style timer (not used currently)
  410. * +- slow:b PPM (U335 only, what is that?)
  411. */
  412. /* Global syscon virtual base */
  413. static void __iomem *syscon_vbase;
  414. /**
  415. * struct clk_syscon - U300 syscon clock
  416. * @hw: corresponding clock hardware entry
  417. * @hw_ctrld: whether this clock is hardware controlled (for refcount etc)
  418. * and does not need any magic pokes to be enabled/disabled
  419. * @reset: state holder, whether this block's reset line is asserted or not
  420. * @res_reg: reset line enable/disable flag register
  421. * @res_bit: bit for resetting or taking this consumer out of reset
  422. * @en_reg: clock line enable/disable flag register
  423. * @en_bit: bit for enabling/disabling this consumer clock line
  424. * @clk_val: magic value to poke in the register to enable/disable
  425. * this one clock
  426. */
  427. struct clk_syscon {
  428. struct clk_hw hw;
  429. bool hw_ctrld;
  430. bool reset;
  431. void __iomem *res_reg;
  432. u8 res_bit;
  433. void __iomem *en_reg;
  434. u8 en_bit;
  435. u16 clk_val;
  436. };
  437. #define to_syscon(_hw) container_of(_hw, struct clk_syscon, hw)
  438. static DEFINE_SPINLOCK(syscon_resetreg_lock);
  439. /*
  440. * Reset control functions. We remember if a block has been
  441. * taken out of reset and don't remove the reset assertion again
  442. * and vice versa. Currently we only remove resets so the
  443. * enablement function is defined out.
  444. */
  445. static void syscon_block_reset_enable(struct clk_syscon *sclk)
  446. {
  447. unsigned long iflags;
  448. u16 val;
  449. /* Not all blocks support resetting */
  450. if (!sclk->res_reg)
  451. return;
  452. spin_lock_irqsave(&syscon_resetreg_lock, iflags);
  453. val = readw(sclk->res_reg);
  454. val |= BIT(sclk->res_bit);
  455. writew(val, sclk->res_reg);
  456. spin_unlock_irqrestore(&syscon_resetreg_lock, iflags);
  457. sclk->reset = true;
  458. }
  459. static void syscon_block_reset_disable(struct clk_syscon *sclk)
  460. {
  461. unsigned long iflags;
  462. u16 val;
  463. /* Not all blocks support resetting */
  464. if (!sclk->res_reg)
  465. return;
  466. spin_lock_irqsave(&syscon_resetreg_lock, iflags);
  467. val = readw(sclk->res_reg);
  468. val &= ~BIT(sclk->res_bit);
  469. writew(val, sclk->res_reg);
  470. spin_unlock_irqrestore(&syscon_resetreg_lock, iflags);
  471. sclk->reset = false;
  472. }
  473. static int syscon_clk_prepare(struct clk_hw *hw)
  474. {
  475. struct clk_syscon *sclk = to_syscon(hw);
  476. /* If the block is in reset, bring it out */
  477. if (sclk->reset)
  478. syscon_block_reset_disable(sclk);
  479. return 0;
  480. }
  481. static void syscon_clk_unprepare(struct clk_hw *hw)
  482. {
  483. struct clk_syscon *sclk = to_syscon(hw);
  484. /* Please don't force the console into reset */
  485. if (sclk->clk_val == U300_SYSCON_SBCER_UART_CLK_EN)
  486. return;
  487. /* When unpreparing, force block into reset */
  488. if (!sclk->reset)
  489. syscon_block_reset_enable(sclk);
  490. }
  491. static int syscon_clk_enable(struct clk_hw *hw)
  492. {
  493. struct clk_syscon *sclk = to_syscon(hw);
  494. /* Don't touch the hardware controlled clocks */
  495. if (sclk->hw_ctrld)
  496. return 0;
  497. /* These cannot be controlled */
  498. if (sclk->clk_val == 0xFFFFU)
  499. return 0;
  500. writew(sclk->clk_val, syscon_vbase + U300_SYSCON_SBCER);
  501. return 0;
  502. }
  503. static void syscon_clk_disable(struct clk_hw *hw)
  504. {
  505. struct clk_syscon *sclk = to_syscon(hw);
  506. /* Don't touch the hardware controlled clocks */
  507. if (sclk->hw_ctrld)
  508. return;
  509. if (sclk->clk_val == 0xFFFFU)
  510. return;
  511. /* Please don't disable the console port */
  512. if (sclk->clk_val == U300_SYSCON_SBCER_UART_CLK_EN)
  513. return;
  514. writew(sclk->clk_val, syscon_vbase + U300_SYSCON_SBCDR);
  515. }
  516. static int syscon_clk_is_enabled(struct clk_hw *hw)
  517. {
  518. struct clk_syscon *sclk = to_syscon(hw);
  519. u16 val;
  520. /* If no enable register defined, it's always-on */
  521. if (!sclk->en_reg)
  522. return 1;
  523. val = readw(sclk->en_reg);
  524. val &= BIT(sclk->en_bit);
  525. return val ? 1 : 0;
  526. }
  527. static u16 syscon_get_perf(void)
  528. {
  529. u16 val;
  530. val = readw(syscon_vbase + U300_SYSCON_CCR);
  531. val &= U300_SYSCON_CCR_CLKING_PERFORMANCE_MASK;
  532. return val;
  533. }
  534. static unsigned long
  535. syscon_clk_recalc_rate(struct clk_hw *hw,
  536. unsigned long parent_rate)
  537. {
  538. struct clk_syscon *sclk = to_syscon(hw);
  539. u16 perf = syscon_get_perf();
  540. switch(sclk->clk_val) {
  541. case U300_SYSCON_SBCER_FAST_BRIDGE_CLK_EN:
  542. case U300_SYSCON_SBCER_I2C0_CLK_EN:
  543. case U300_SYSCON_SBCER_I2C1_CLK_EN:
  544. case U300_SYSCON_SBCER_MMC_CLK_EN:
  545. case U300_SYSCON_SBCER_SPI_CLK_EN:
  546. /* The FAST clocks have one progression */
  547. switch(perf) {
  548. case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW_POWER:
  549. case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW:
  550. return 13000000;
  551. default:
  552. return parent_rate; /* 26 MHz */
  553. }
  554. case U300_SYSCON_SBCER_DMAC_CLK_EN:
  555. case U300_SYSCON_SBCER_NANDIF_CLK_EN:
  556. case U300_SYSCON_SBCER_XGAM_CLK_EN:
  557. /* AMBA interconnect peripherals */
  558. switch(perf) {
  559. case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW_POWER:
  560. case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW:
  561. return 6500000;
  562. case U300_SYSCON_CCR_CLKING_PERFORMANCE_INTERMEDIATE:
  563. return 26000000;
  564. default:
  565. return parent_rate; /* 52 MHz */
  566. }
  567. case U300_SYSCON_SBCER_SEMI_CLK_EN:
  568. case U300_SYSCON_SBCER_EMIF_CLK_EN:
  569. /* EMIF speeds */
  570. switch(perf) {
  571. case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW_POWER:
  572. case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW:
  573. return 13000000;
  574. case U300_SYSCON_CCR_CLKING_PERFORMANCE_INTERMEDIATE:
  575. return 52000000;
  576. default:
  577. return 104000000;
  578. }
  579. case U300_SYSCON_SBCER_CPU_CLK_EN:
  580. /* And the fast CPU clock */
  581. switch(perf) {
  582. case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW_POWER:
  583. case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW:
  584. return 13000000;
  585. case U300_SYSCON_CCR_CLKING_PERFORMANCE_INTERMEDIATE:
  586. return 52000000;
  587. case U300_SYSCON_CCR_CLKING_PERFORMANCE_HIGH:
  588. return 104000000;
  589. default:
  590. return parent_rate; /* 208 MHz */
  591. }
  592. default:
  593. /*
  594. * The SLOW clocks and default just inherit the rate of
  595. * their parent (typically PLL13 13 MHz).
  596. */
  597. return parent_rate;
  598. }
  599. }
  600. static long
  601. syscon_clk_round_rate(struct clk_hw *hw, unsigned long rate,
  602. unsigned long *prate)
  603. {
  604. struct clk_syscon *sclk = to_syscon(hw);
  605. if (sclk->clk_val != U300_SYSCON_SBCER_CPU_CLK_EN)
  606. return *prate;
  607. /* We really only support setting the rate of the CPU clock */
  608. if (rate <= 13000000)
  609. return 13000000;
  610. if (rate <= 52000000)
  611. return 52000000;
  612. if (rate <= 104000000)
  613. return 104000000;
  614. return 208000000;
  615. }
  616. static int syscon_clk_set_rate(struct clk_hw *hw, unsigned long rate,
  617. unsigned long parent_rate)
  618. {
  619. struct clk_syscon *sclk = to_syscon(hw);
  620. u16 val;
  621. /* We only support setting the rate of the CPU clock */
  622. if (sclk->clk_val != U300_SYSCON_SBCER_CPU_CLK_EN)
  623. return -EINVAL;
  624. switch (rate) {
  625. case 13000000:
  626. val = U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW_POWER;
  627. break;
  628. case 52000000:
  629. val = U300_SYSCON_CCR_CLKING_PERFORMANCE_INTERMEDIATE;
  630. break;
  631. case 104000000:
  632. val = U300_SYSCON_CCR_CLKING_PERFORMANCE_HIGH;
  633. break;
  634. case 208000000:
  635. val = U300_SYSCON_CCR_CLKING_PERFORMANCE_BEST;
  636. break;
  637. default:
  638. return -EINVAL;
  639. }
  640. val |= readw(syscon_vbase + U300_SYSCON_CCR) &
  641. ~U300_SYSCON_CCR_CLKING_PERFORMANCE_MASK ;
  642. writew(val, syscon_vbase + U300_SYSCON_CCR);
  643. return 0;
  644. }
  645. static const struct clk_ops syscon_clk_ops = {
  646. .prepare = syscon_clk_prepare,
  647. .unprepare = syscon_clk_unprepare,
  648. .enable = syscon_clk_enable,
  649. .disable = syscon_clk_disable,
  650. .is_enabled = syscon_clk_is_enabled,
  651. .recalc_rate = syscon_clk_recalc_rate,
  652. .round_rate = syscon_clk_round_rate,
  653. .set_rate = syscon_clk_set_rate,
  654. };
  655. static struct clk * __init
  656. syscon_clk_register(struct device *dev, const char *name,
  657. const char *parent_name, unsigned long flags,
  658. bool hw_ctrld,
  659. void __iomem *res_reg, u8 res_bit,
  660. void __iomem *en_reg, u8 en_bit,
  661. u16 clk_val)
  662. {
  663. struct clk *clk;
  664. struct clk_syscon *sclk;
  665. struct clk_init_data init;
  666. sclk = kzalloc(sizeof(struct clk_syscon), GFP_KERNEL);
  667. if (!sclk) {
  668. pr_err("could not allocate syscon clock %s\n",
  669. name);
  670. return ERR_PTR(-ENOMEM);
  671. }
  672. init.name = name;
  673. init.ops = &syscon_clk_ops;
  674. init.flags = flags;
  675. init.parent_names = (parent_name ? &parent_name : NULL);
  676. init.num_parents = (parent_name ? 1 : 0);
  677. sclk->hw.init = &init;
  678. sclk->hw_ctrld = hw_ctrld;
  679. /* Assume the block is in reset at registration */
  680. sclk->reset = true;
  681. sclk->res_reg = res_reg;
  682. sclk->res_bit = res_bit;
  683. sclk->en_reg = en_reg;
  684. sclk->en_bit = en_bit;
  685. sclk->clk_val = clk_val;
  686. clk = clk_register(dev, &sclk->hw);
  687. if (IS_ERR(clk))
  688. kfree(sclk);
  689. return clk;
  690. }
  691. /**
  692. * struct clk_mclk - U300 MCLK clock (MMC/SD clock)
  693. * @hw: corresponding clock hardware entry
  694. * @is_mspro: if this is the memory stick clock rather than MMC/SD
  695. */
  696. struct clk_mclk {
  697. struct clk_hw hw;
  698. bool is_mspro;
  699. };
  700. #define to_mclk(_hw) container_of(_hw, struct clk_mclk, hw)
  701. static int mclk_clk_prepare(struct clk_hw *hw)
  702. {
  703. struct clk_mclk *mclk = to_mclk(hw);
  704. u16 val;
  705. /* The MMC and MSPRO clocks need some special set-up */
  706. if (!mclk->is_mspro) {
  707. /* Set default MMC clock divisor to 18.9 MHz */
  708. writew(0x0054U, syscon_vbase + U300_SYSCON_MMF0R);
  709. val = readw(syscon_vbase + U300_SYSCON_MMCR);
  710. /* Disable the MMC feedback clock */
  711. val &= ~U300_SYSCON_MMCR_MMC_FB_CLK_SEL_ENABLE;
  712. /* Disable MSPRO frequency */
  713. val &= ~U300_SYSCON_MMCR_MSPRO_FREQSEL_ENABLE;
  714. writew(val, syscon_vbase + U300_SYSCON_MMCR);
  715. } else {
  716. val = readw(syscon_vbase + U300_SYSCON_MMCR);
  717. /* Disable the MMC feedback clock */
  718. val &= ~U300_SYSCON_MMCR_MMC_FB_CLK_SEL_ENABLE;
  719. /* Enable MSPRO frequency */
  720. val |= U300_SYSCON_MMCR_MSPRO_FREQSEL_ENABLE;
  721. writew(val, syscon_vbase + U300_SYSCON_MMCR);
  722. }
  723. return 0;
  724. }
  725. static unsigned long
  726. mclk_clk_recalc_rate(struct clk_hw *hw,
  727. unsigned long parent_rate)
  728. {
  729. u16 perf = syscon_get_perf();
  730. switch (perf) {
  731. case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW_POWER:
  732. /*
  733. * Here, the 208 MHz PLL gets shut down and the always
  734. * on 13 MHz PLL used for RTC etc kicks into use
  735. * instead.
  736. */
  737. return 13000000;
  738. case U300_SYSCON_CCR_CLKING_PERFORMANCE_LOW:
  739. case U300_SYSCON_CCR_CLKING_PERFORMANCE_INTERMEDIATE:
  740. case U300_SYSCON_CCR_CLKING_PERFORMANCE_HIGH:
  741. case U300_SYSCON_CCR_CLKING_PERFORMANCE_BEST:
  742. {
  743. /*
  744. * This clock is under program control. The register is
  745. * divided in two nybbles, bit 7-4 gives cycles-1 to count
  746. * high, bit 3-0 gives cycles-1 to count low. Distribute
  747. * these with no more than 1 cycle difference between
  748. * low and high and add low and high to get the actual
  749. * divisor. The base PLL is 208 MHz. Writing 0x00 will
  750. * divide by 1 and 1 so the highest frequency possible
  751. * is 104 MHz.
  752. *
  753. * e.g. 0x54 =>
  754. * f = 208 / ((5+1) + (4+1)) = 208 / 11 = 18.9 MHz
  755. */
  756. u16 val = readw(syscon_vbase + U300_SYSCON_MMF0R) &
  757. U300_SYSCON_MMF0R_MASK;
  758. switch (val) {
  759. case 0x0054:
  760. return 18900000;
  761. case 0x0044:
  762. return 20800000;
  763. case 0x0043:
  764. return 23100000;
  765. case 0x0033:
  766. return 26000000;
  767. case 0x0032:
  768. return 29700000;
  769. case 0x0022:
  770. return 34700000;
  771. case 0x0021:
  772. return 41600000;
  773. case 0x0011:
  774. return 52000000;
  775. case 0x0000:
  776. return 104000000;
  777. default:
  778. break;
  779. }
  780. }
  781. default:
  782. break;
  783. }
  784. return parent_rate;
  785. }
  786. static long
  787. mclk_clk_round_rate(struct clk_hw *hw, unsigned long rate,
  788. unsigned long *prate)
  789. {
  790. if (rate <= 18900000)
  791. return 18900000;
  792. if (rate <= 20800000)
  793. return 20800000;
  794. if (rate <= 23100000)
  795. return 23100000;
  796. if (rate <= 26000000)
  797. return 26000000;
  798. if (rate <= 29700000)
  799. return 29700000;
  800. if (rate <= 34700000)
  801. return 34700000;
  802. if (rate <= 41600000)
  803. return 41600000;
  804. /* Highest rate */
  805. return 52000000;
  806. }
  807. static int mclk_clk_set_rate(struct clk_hw *hw, unsigned long rate,
  808. unsigned long parent_rate)
  809. {
  810. u16 val;
  811. u16 reg;
  812. switch (rate) {
  813. case 18900000:
  814. val = 0x0054;
  815. break;
  816. case 20800000:
  817. val = 0x0044;
  818. break;
  819. case 23100000:
  820. val = 0x0043;
  821. break;
  822. case 26000000:
  823. val = 0x0033;
  824. break;
  825. case 29700000:
  826. val = 0x0032;
  827. break;
  828. case 34700000:
  829. val = 0x0022;
  830. break;
  831. case 41600000:
  832. val = 0x0021;
  833. break;
  834. case 52000000:
  835. val = 0x0011;
  836. break;
  837. case 104000000:
  838. val = 0x0000;
  839. break;
  840. default:
  841. return -EINVAL;
  842. }
  843. reg = readw(syscon_vbase + U300_SYSCON_MMF0R) &
  844. ~U300_SYSCON_MMF0R_MASK;
  845. writew(reg | val, syscon_vbase + U300_SYSCON_MMF0R);
  846. return 0;
  847. }
  848. static const struct clk_ops mclk_ops = {
  849. .prepare = mclk_clk_prepare,
  850. .recalc_rate = mclk_clk_recalc_rate,
  851. .round_rate = mclk_clk_round_rate,
  852. .set_rate = mclk_clk_set_rate,
  853. };
  854. static struct clk * __init
  855. mclk_clk_register(struct device *dev, const char *name,
  856. const char *parent_name, bool is_mspro)
  857. {
  858. struct clk *clk;
  859. struct clk_mclk *mclk;
  860. struct clk_init_data init;
  861. mclk = kzalloc(sizeof(struct clk_mclk), GFP_KERNEL);
  862. if (!mclk) {
  863. pr_err("could not allocate MMC/SD clock %s\n",
  864. name);
  865. return ERR_PTR(-ENOMEM);
  866. }
  867. init.name = "mclk";
  868. init.ops = &mclk_ops;
  869. init.flags = 0;
  870. init.parent_names = (parent_name ? &parent_name : NULL);
  871. init.num_parents = (parent_name ? 1 : 0);
  872. mclk->hw.init = &init;
  873. mclk->is_mspro = is_mspro;
  874. clk = clk_register(dev, &mclk->hw);
  875. if (IS_ERR(clk))
  876. kfree(mclk);
  877. return clk;
  878. }
  879. void __init u300_clk_init(void __iomem *base)
  880. {
  881. u16 val;
  882. struct clk *clk;
  883. syscon_vbase = base;
  884. /* Set system to run at PLL208, max performance, a known state. */
  885. val = readw(syscon_vbase + U300_SYSCON_CCR);
  886. val &= ~U300_SYSCON_CCR_CLKING_PERFORMANCE_MASK;
  887. writew(val, syscon_vbase + U300_SYSCON_CCR);
  888. /* Wait for the PLL208 to lock if not locked in yet */
  889. while (!(readw(syscon_vbase + U300_SYSCON_CSR) &
  890. U300_SYSCON_CSR_PLL208_LOCK_IND));
  891. /* Power management enable */
  892. val = readw(syscon_vbase + U300_SYSCON_PMCR);
  893. val |= U300_SYSCON_PMCR_PWR_MGNT_ENABLE;
  894. writew(val, syscon_vbase + U300_SYSCON_PMCR);
  895. /* These are always available (RTC and PLL13) */
  896. clk = clk_register_fixed_rate(NULL, "app_32_clk", NULL,
  897. CLK_IS_ROOT, 32768);
  898. /* The watchdog sits directly on the 32 kHz clock */
  899. clk_register_clkdev(clk, NULL, "coh901327_wdog");
  900. clk = clk_register_fixed_rate(NULL, "pll13", NULL,
  901. CLK_IS_ROOT, 13000000);
  902. /* These derive from PLL208 */
  903. clk = clk_register_fixed_rate(NULL, "pll208", NULL,
  904. CLK_IS_ROOT, 208000000);
  905. clk = clk_register_fixed_factor(NULL, "app_208_clk", "pll208",
  906. 0, 1, 1);
  907. clk = clk_register_fixed_factor(NULL, "app_104_clk", "pll208",
  908. 0, 1, 2);
  909. clk = clk_register_fixed_factor(NULL, "app_52_clk", "pll208",
  910. 0, 1, 4);
  911. /* The 52 MHz is divided down to 26 MHz */
  912. clk = clk_register_fixed_factor(NULL, "app_26_clk", "app_52_clk",
  913. 0, 1, 2);
  914. /* Directly on the AMBA interconnect */
  915. clk = syscon_clk_register(NULL, "cpu_clk", "app_208_clk", 0, true,
  916. syscon_vbase + U300_SYSCON_RRR, 3,
  917. syscon_vbase + U300_SYSCON_CERR, 3,
  918. U300_SYSCON_SBCER_CPU_CLK_EN);
  919. clk = syscon_clk_register(NULL, "dmac_clk", "app_52_clk", 0, true,
  920. syscon_vbase + U300_SYSCON_RRR, 4,
  921. syscon_vbase + U300_SYSCON_CERR, 4,
  922. U300_SYSCON_SBCER_DMAC_CLK_EN);
  923. clk_register_clkdev(clk, NULL, "dma");
  924. clk = syscon_clk_register(NULL, "fsmc_clk", "app_52_clk", 0, false,
  925. syscon_vbase + U300_SYSCON_RRR, 6,
  926. syscon_vbase + U300_SYSCON_CERR, 6,
  927. U300_SYSCON_SBCER_NANDIF_CLK_EN);
  928. clk_register_clkdev(clk, NULL, "fsmc-nand");
  929. clk = syscon_clk_register(NULL, "xgam_clk", "app_52_clk", 0, true,
  930. syscon_vbase + U300_SYSCON_RRR, 8,
  931. syscon_vbase + U300_SYSCON_CERR, 8,
  932. U300_SYSCON_SBCER_XGAM_CLK_EN);
  933. clk_register_clkdev(clk, NULL, "xgam");
  934. clk = syscon_clk_register(NULL, "semi_clk", "app_104_clk", 0, false,
  935. syscon_vbase + U300_SYSCON_RRR, 9,
  936. syscon_vbase + U300_SYSCON_CERR, 9,
  937. U300_SYSCON_SBCER_SEMI_CLK_EN);
  938. clk_register_clkdev(clk, NULL, "semi");
  939. /* AHB bridge clocks */
  940. clk = syscon_clk_register(NULL, "ahb_subsys_clk", "app_52_clk", 0, true,
  941. syscon_vbase + U300_SYSCON_RRR, 10,
  942. syscon_vbase + U300_SYSCON_CERR, 10,
  943. U300_SYSCON_SBCER_AHB_SUBSYS_BRIDGE_CLK_EN);
  944. clk = syscon_clk_register(NULL, "intcon_clk", "ahb_subsys_clk", 0, false,
  945. syscon_vbase + U300_SYSCON_RRR, 12,
  946. syscon_vbase + U300_SYSCON_CERR, 12,
  947. /* Cannot be enabled, just taken out of reset */
  948. 0xFFFFU);
  949. clk_register_clkdev(clk, NULL, "intcon");
  950. clk = syscon_clk_register(NULL, "emif_clk", "ahb_subsys_clk", 0, false,
  951. syscon_vbase + U300_SYSCON_RRR, 5,
  952. syscon_vbase + U300_SYSCON_CERR, 5,
  953. U300_SYSCON_SBCER_EMIF_CLK_EN);
  954. clk_register_clkdev(clk, NULL, "pl172");
  955. /* FAST bridge clocks */
  956. clk = syscon_clk_register(NULL, "fast_clk", "app_26_clk", 0, true,
  957. syscon_vbase + U300_SYSCON_RFR, 0,
  958. syscon_vbase + U300_SYSCON_CEFR, 0,
  959. U300_SYSCON_SBCER_FAST_BRIDGE_CLK_EN);
  960. clk = syscon_clk_register(NULL, "i2c0_p_clk", "fast_clk", 0, false,
  961. syscon_vbase + U300_SYSCON_RFR, 1,
  962. syscon_vbase + U300_SYSCON_CEFR, 1,
  963. U300_SYSCON_SBCER_I2C0_CLK_EN);
  964. clk_register_clkdev(clk, NULL, "stu300.0");
  965. clk = syscon_clk_register(NULL, "i2c1_p_clk", "fast_clk", 0, false,
  966. syscon_vbase + U300_SYSCON_RFR, 2,
  967. syscon_vbase + U300_SYSCON_CEFR, 2,
  968. U300_SYSCON_SBCER_I2C1_CLK_EN);
  969. clk_register_clkdev(clk, NULL, "stu300.1");
  970. clk = syscon_clk_register(NULL, "mmc_p_clk", "fast_clk", 0, false,
  971. syscon_vbase + U300_SYSCON_RFR, 5,
  972. syscon_vbase + U300_SYSCON_CEFR, 5,
  973. U300_SYSCON_SBCER_MMC_CLK_EN);
  974. clk_register_clkdev(clk, "apb_pclk", "mmci");
  975. clk = syscon_clk_register(NULL, "spi_p_clk", "fast_clk", 0, false,
  976. syscon_vbase + U300_SYSCON_RFR, 6,
  977. syscon_vbase + U300_SYSCON_CEFR, 6,
  978. U300_SYSCON_SBCER_SPI_CLK_EN);
  979. /* The SPI has no external clock for the outward bus, uses the pclk */
  980. clk_register_clkdev(clk, NULL, "pl022");
  981. clk_register_clkdev(clk, "apb_pclk", "pl022");
  982. /* SLOW bridge clocks */
  983. clk = syscon_clk_register(NULL, "slow_clk", "pll13", 0, true,
  984. syscon_vbase + U300_SYSCON_RSR, 0,
  985. syscon_vbase + U300_SYSCON_CESR, 0,
  986. U300_SYSCON_SBCER_SLOW_BRIDGE_CLK_EN);
  987. clk = syscon_clk_register(NULL, "uart0_clk", "slow_clk", 0, false,
  988. syscon_vbase + U300_SYSCON_RSR, 1,
  989. syscon_vbase + U300_SYSCON_CESR, 1,
  990. U300_SYSCON_SBCER_UART_CLK_EN);
  991. /* Same clock is used for APB and outward bus */
  992. clk_register_clkdev(clk, NULL, "uart0");
  993. clk_register_clkdev(clk, "apb_pclk", "uart0");
  994. clk = syscon_clk_register(NULL, "gpio_clk", "slow_clk", 0, false,
  995. syscon_vbase + U300_SYSCON_RSR, 4,
  996. syscon_vbase + U300_SYSCON_CESR, 4,
  997. U300_SYSCON_SBCER_GPIO_CLK_EN);
  998. clk_register_clkdev(clk, NULL, "u300-gpio");
  999. clk = syscon_clk_register(NULL, "keypad_clk", "slow_clk", 0, false,
  1000. syscon_vbase + U300_SYSCON_RSR, 5,
  1001. syscon_vbase + U300_SYSCON_CESR, 6,
  1002. U300_SYSCON_SBCER_KEYPAD_CLK_EN);
  1003. clk_register_clkdev(clk, NULL, "coh901461-keypad");
  1004. clk = syscon_clk_register(NULL, "rtc_clk", "slow_clk", 0, true,
  1005. syscon_vbase + U300_SYSCON_RSR, 6,
  1006. /* No clock enable register bit */
  1007. NULL, 0, 0xFFFFU);
  1008. clk_register_clkdev(clk, NULL, "rtc-coh901331");
  1009. clk = syscon_clk_register(NULL, "app_tmr_clk", "slow_clk", 0, false,
  1010. syscon_vbase + U300_SYSCON_RSR, 7,
  1011. syscon_vbase + U300_SYSCON_CESR, 7,
  1012. U300_SYSCON_SBCER_APP_TMR_CLK_EN);
  1013. clk_register_clkdev(clk, NULL, "apptimer");
  1014. clk = syscon_clk_register(NULL, "acc_tmr_clk", "slow_clk", 0, false,
  1015. syscon_vbase + U300_SYSCON_RSR, 8,
  1016. syscon_vbase + U300_SYSCON_CESR, 8,
  1017. U300_SYSCON_SBCER_ACC_TMR_CLK_EN);
  1018. clk_register_clkdev(clk, NULL, "timer");
  1019. /* Then this special MMC/SD clock */
  1020. clk = mclk_clk_register(NULL, "mmc_clk", "mmc_p_clk", false);
  1021. clk_register_clkdev(clk, NULL, "mmci");
  1022. }